sh_mobile_hdmi.c 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042
  1. /*
  2. * SH-Mobile High-Definition Multimedia Interface (HDMI) driver
  3. * for SLISHDMI13T and SLIPHDMIT IP cores
  4. *
  5. * Copyright (C) 2010, Guennadi Liakhovetski <g.liakhovetski@gmx.de>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/console.h>
  13. #include <linux/delay.h>
  14. #include <linux/err.h>
  15. #include <linux/init.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/io.h>
  18. #include <linux/module.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/slab.h>
  22. #include <linux/types.h>
  23. #include <linux/workqueue.h>
  24. #include <video/sh_mobile_hdmi.h>
  25. #include <video/sh_mobile_lcdc.h>
  26. #include "sh_mobile_lcdcfb.h"
  27. #define HDMI_SYSTEM_CTRL 0x00 /* System control */
  28. #define HDMI_L_R_DATA_SWAP_CTRL_RPKT 0x01 /* L/R data swap control,
  29. bits 19..16 of 20-bit N for Audio Clock Regeneration packet */
  30. #define HDMI_20_BIT_N_FOR_AUDIO_RPKT_15_8 0x02 /* bits 15..8 of 20-bit N for Audio Clock Regeneration packet */
  31. #define HDMI_20_BIT_N_FOR_AUDIO_RPKT_7_0 0x03 /* bits 7..0 of 20-bit N for Audio Clock Regeneration packet */
  32. #define HDMI_SPDIF_AUDIO_SAMP_FREQ_CTS 0x04 /* SPDIF audio sampling frequency,
  33. bits 19..16 of Internal CTS */
  34. #define HDMI_INTERNAL_CTS_15_8 0x05 /* bits 15..8 of Internal CTS */
  35. #define HDMI_INTERNAL_CTS_7_0 0x06 /* bits 7..0 of Internal CTS */
  36. #define HDMI_EXTERNAL_CTS_19_16 0x07 /* External CTS */
  37. #define HDMI_EXTERNAL_CTS_15_8 0x08 /* External CTS */
  38. #define HDMI_EXTERNAL_CTS_7_0 0x09 /* External CTS */
  39. #define HDMI_AUDIO_SETTING_1 0x0A /* Audio setting.1 */
  40. #define HDMI_AUDIO_SETTING_2 0x0B /* Audio setting.2 */
  41. #define HDMI_I2S_AUDIO_SET 0x0C /* I2S audio setting */
  42. #define HDMI_DSD_AUDIO_SET 0x0D /* DSD audio setting */
  43. #define HDMI_DEBUG_MONITOR_1 0x0E /* Debug monitor.1 */
  44. #define HDMI_DEBUG_MONITOR_2 0x0F /* Debug monitor.2 */
  45. #define HDMI_I2S_INPUT_PIN_SWAP 0x10 /* I2S input pin swap */
  46. #define HDMI_AUDIO_STATUS_BITS_SETTING_1 0x11 /* Audio status bits setting.1 */
  47. #define HDMI_AUDIO_STATUS_BITS_SETTING_2 0x12 /* Audio status bits setting.2 */
  48. #define HDMI_CATEGORY_CODE 0x13 /* Category code */
  49. #define HDMI_SOURCE_NUM_AUDIO_WORD_LEN 0x14 /* Source number/Audio word length */
  50. #define HDMI_AUDIO_VIDEO_SETTING_1 0x15 /* Audio/Video setting.1 */
  51. #define HDMI_VIDEO_SETTING_1 0x16 /* Video setting.1 */
  52. #define HDMI_DEEP_COLOR_MODES 0x17 /* Deep Color Modes */
  53. /* 12 16- and 10-bit Color space conversion parameters: 0x18..0x2f */
  54. #define HDMI_COLOR_SPACE_CONVERSION_PARAMETERS 0x18
  55. #define HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS 0x30 /* External video parameter settings */
  56. #define HDMI_EXTERNAL_H_TOTAL_7_0 0x31 /* External horizontal total (LSB) */
  57. #define HDMI_EXTERNAL_H_TOTAL_11_8 0x32 /* External horizontal total (MSB) */
  58. #define HDMI_EXTERNAL_H_BLANK_7_0 0x33 /* External horizontal blank (LSB) */
  59. #define HDMI_EXTERNAL_H_BLANK_9_8 0x34 /* External horizontal blank (MSB) */
  60. #define HDMI_EXTERNAL_H_DELAY_7_0 0x35 /* External horizontal delay (LSB) */
  61. #define HDMI_EXTERNAL_H_DELAY_9_8 0x36 /* External horizontal delay (MSB) */
  62. #define HDMI_EXTERNAL_H_DURATION_7_0 0x37 /* External horizontal duration (LSB) */
  63. #define HDMI_EXTERNAL_H_DURATION_9_8 0x38 /* External horizontal duration (MSB) */
  64. #define HDMI_EXTERNAL_V_TOTAL_7_0 0x39 /* External vertical total (LSB) */
  65. #define HDMI_EXTERNAL_V_TOTAL_9_8 0x3A /* External vertical total (MSB) */
  66. #define HDMI_AUDIO_VIDEO_SETTING_2 0x3B /* Audio/Video setting.2 */
  67. #define HDMI_EXTERNAL_V_BLANK 0x3D /* External vertical blank */
  68. #define HDMI_EXTERNAL_V_DELAY 0x3E /* External vertical delay */
  69. #define HDMI_EXTERNAL_V_DURATION 0x3F /* External vertical duration */
  70. #define HDMI_CTRL_PKT_MANUAL_SEND_CONTROL 0x40 /* Control packet manual send control */
  71. #define HDMI_CTRL_PKT_AUTO_SEND 0x41 /* Control packet auto send with VSYNC control */
  72. #define HDMI_AUTO_CHECKSUM_OPTION 0x42 /* Auto checksum option */
  73. #define HDMI_VIDEO_SETTING_2 0x45 /* Video setting.2 */
  74. #define HDMI_OUTPUT_OPTION 0x46 /* Output option */
  75. #define HDMI_SLIPHDMIT_PARAM_OPTION 0x51 /* SLIPHDMIT parameter option */
  76. #define HDMI_HSYNC_PMENT_AT_EMB_7_0 0x52 /* HSYNC placement at embedded sync (LSB) */
  77. #define HDMI_HSYNC_PMENT_AT_EMB_15_8 0x53 /* HSYNC placement at embedded sync (MSB) */
  78. #define HDMI_VSYNC_PMENT_AT_EMB_7_0 0x54 /* VSYNC placement at embedded sync (LSB) */
  79. #define HDMI_VSYNC_PMENT_AT_EMB_14_8 0x55 /* VSYNC placement at embedded sync (MSB) */
  80. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_1 0x56 /* SLIPHDMIT parameter settings.1 */
  81. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_2 0x57 /* SLIPHDMIT parameter settings.2 */
  82. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_3 0x58 /* SLIPHDMIT parameter settings.3 */
  83. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_5 0x59 /* SLIPHDMIT parameter settings.5 */
  84. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_6 0x5A /* SLIPHDMIT parameter settings.6 */
  85. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_7 0x5B /* SLIPHDMIT parameter settings.7 */
  86. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_8 0x5C /* SLIPHDMIT parameter settings.8 */
  87. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_9 0x5D /* SLIPHDMIT parameter settings.9 */
  88. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_10 0x5E /* SLIPHDMIT parameter settings.10 */
  89. #define HDMI_CTRL_PKT_BUF_INDEX 0x5F /* Control packet buffer index */
  90. #define HDMI_CTRL_PKT_BUF_ACCESS_HB0 0x60 /* Control packet data buffer access window - HB0 */
  91. #define HDMI_CTRL_PKT_BUF_ACCESS_HB1 0x61 /* Control packet data buffer access window - HB1 */
  92. #define HDMI_CTRL_PKT_BUF_ACCESS_HB2 0x62 /* Control packet data buffer access window - HB2 */
  93. #define HDMI_CTRL_PKT_BUF_ACCESS_PB0 0x63 /* Control packet data buffer access window - PB0 */
  94. #define HDMI_CTRL_PKT_BUF_ACCESS_PB1 0x64 /* Control packet data buffer access window - PB1 */
  95. #define HDMI_CTRL_PKT_BUF_ACCESS_PB2 0x65 /* Control packet data buffer access window - PB2 */
  96. #define HDMI_CTRL_PKT_BUF_ACCESS_PB3 0x66 /* Control packet data buffer access window - PB3 */
  97. #define HDMI_CTRL_PKT_BUF_ACCESS_PB4 0x67 /* Control packet data buffer access window - PB4 */
  98. #define HDMI_CTRL_PKT_BUF_ACCESS_PB5 0x68 /* Control packet data buffer access window - PB5 */
  99. #define HDMI_CTRL_PKT_BUF_ACCESS_PB6 0x69 /* Control packet data buffer access window - PB6 */
  100. #define HDMI_CTRL_PKT_BUF_ACCESS_PB7 0x6A /* Control packet data buffer access window - PB7 */
  101. #define HDMI_CTRL_PKT_BUF_ACCESS_PB8 0x6B /* Control packet data buffer access window - PB8 */
  102. #define HDMI_CTRL_PKT_BUF_ACCESS_PB9 0x6C /* Control packet data buffer access window - PB9 */
  103. #define HDMI_CTRL_PKT_BUF_ACCESS_PB10 0x6D /* Control packet data buffer access window - PB10 */
  104. #define HDMI_CTRL_PKT_BUF_ACCESS_PB11 0x6E /* Control packet data buffer access window - PB11 */
  105. #define HDMI_CTRL_PKT_BUF_ACCESS_PB12 0x6F /* Control packet data buffer access window - PB12 */
  106. #define HDMI_CTRL_PKT_BUF_ACCESS_PB13 0x70 /* Control packet data buffer access window - PB13 */
  107. #define HDMI_CTRL_PKT_BUF_ACCESS_PB14 0x71 /* Control packet data buffer access window - PB14 */
  108. #define HDMI_CTRL_PKT_BUF_ACCESS_PB15 0x72 /* Control packet data buffer access window - PB15 */
  109. #define HDMI_CTRL_PKT_BUF_ACCESS_PB16 0x73 /* Control packet data buffer access window - PB16 */
  110. #define HDMI_CTRL_PKT_BUF_ACCESS_PB17 0x74 /* Control packet data buffer access window - PB17 */
  111. #define HDMI_CTRL_PKT_BUF_ACCESS_PB18 0x75 /* Control packet data buffer access window - PB18 */
  112. #define HDMI_CTRL_PKT_BUF_ACCESS_PB19 0x76 /* Control packet data buffer access window - PB19 */
  113. #define HDMI_CTRL_PKT_BUF_ACCESS_PB20 0x77 /* Control packet data buffer access window - PB20 */
  114. #define HDMI_CTRL_PKT_BUF_ACCESS_PB21 0x78 /* Control packet data buffer access window - PB21 */
  115. #define HDMI_CTRL_PKT_BUF_ACCESS_PB22 0x79 /* Control packet data buffer access window - PB22 */
  116. #define HDMI_CTRL_PKT_BUF_ACCESS_PB23 0x7A /* Control packet data buffer access window - PB23 */
  117. #define HDMI_CTRL_PKT_BUF_ACCESS_PB24 0x7B /* Control packet data buffer access window - PB24 */
  118. #define HDMI_CTRL_PKT_BUF_ACCESS_PB25 0x7C /* Control packet data buffer access window - PB25 */
  119. #define HDMI_CTRL_PKT_BUF_ACCESS_PB26 0x7D /* Control packet data buffer access window - PB26 */
  120. #define HDMI_CTRL_PKT_BUF_ACCESS_PB27 0x7E /* Control packet data buffer access window - PB27 */
  121. #define HDMI_EDID_KSV_FIFO_ACCESS_WINDOW 0x80 /* EDID/KSV FIFO access window */
  122. #define HDMI_DDC_BUS_ACCESS_FREQ_CTRL_7_0 0x81 /* DDC bus access frequency control (LSB) */
  123. #define HDMI_DDC_BUS_ACCESS_FREQ_CTRL_15_8 0x82 /* DDC bus access frequency control (MSB) */
  124. #define HDMI_INTERRUPT_MASK_1 0x92 /* Interrupt mask.1 */
  125. #define HDMI_INTERRUPT_MASK_2 0x93 /* Interrupt mask.2 */
  126. #define HDMI_INTERRUPT_STATUS_1 0x94 /* Interrupt status.1 */
  127. #define HDMI_INTERRUPT_STATUS_2 0x95 /* Interrupt status.2 */
  128. #define HDMI_INTERRUPT_MASK_3 0x96 /* Interrupt mask.3 */
  129. #define HDMI_INTERRUPT_MASK_4 0x97 /* Interrupt mask.4 */
  130. #define HDMI_INTERRUPT_STATUS_3 0x98 /* Interrupt status.3 */
  131. #define HDMI_INTERRUPT_STATUS_4 0x99 /* Interrupt status.4 */
  132. #define HDMI_SOFTWARE_HDCP_CONTROL_1 0x9A /* Software HDCP control.1 */
  133. #define HDMI_FRAME_COUNTER 0x9C /* Frame counter */
  134. #define HDMI_FRAME_COUNTER_FOR_RI_CHECK 0x9D /* Frame counter for Ri check */
  135. #define HDMI_HDCP_CONTROL 0xAF /* HDCP control */
  136. #define HDMI_RI_FRAME_COUNT_REGISTER 0xB2 /* Ri frame count register */
  137. #define HDMI_DDC_BUS_CONTROL 0xB7 /* DDC bus control */
  138. #define HDMI_HDCP_STATUS 0xB8 /* HDCP status */
  139. #define HDMI_SHA0 0xB9 /* sha0 */
  140. #define HDMI_SHA1 0xBA /* sha1 */
  141. #define HDMI_SHA2 0xBB /* sha2 */
  142. #define HDMI_SHA3 0xBC /* sha3 */
  143. #define HDMI_SHA4 0xBD /* sha4 */
  144. #define HDMI_BCAPS_READ 0xBE /* BCAPS read / debug */
  145. #define HDMI_AKSV_BKSV_7_0_MONITOR 0xBF /* AKSV/BKSV[7:0] monitor */
  146. #define HDMI_AKSV_BKSV_15_8_MONITOR 0xC0 /* AKSV/BKSV[15:8] monitor */
  147. #define HDMI_AKSV_BKSV_23_16_MONITOR 0xC1 /* AKSV/BKSV[23:16] monitor */
  148. #define HDMI_AKSV_BKSV_31_24_MONITOR 0xC2 /* AKSV/BKSV[31:24] monitor */
  149. #define HDMI_AKSV_BKSV_39_32_MONITOR 0xC3 /* AKSV/BKSV[39:32] monitor */
  150. #define HDMI_EDID_SEGMENT_POINTER 0xC4 /* EDID segment pointer */
  151. #define HDMI_EDID_WORD_ADDRESS 0xC5 /* EDID word address */
  152. #define HDMI_EDID_DATA_FIFO_ADDRESS 0xC6 /* EDID data FIFO address */
  153. #define HDMI_NUM_OF_HDMI_DEVICES 0xC7 /* Number of HDMI devices */
  154. #define HDMI_HDCP_ERROR_CODE 0xC8 /* HDCP error code */
  155. #define HDMI_100MS_TIMER_SET 0xC9 /* 100ms timer setting */
  156. #define HDMI_5SEC_TIMER_SET 0xCA /* 5sec timer setting */
  157. #define HDMI_RI_READ_COUNT 0xCB /* Ri read count */
  158. #define HDMI_AN_SEED 0xCC /* An seed */
  159. #define HDMI_MAX_NUM_OF_RCIVRS_ALLOWED 0xCD /* Maximum number of receivers allowed */
  160. #define HDMI_HDCP_MEMORY_ACCESS_CONTROL_1 0xCE /* HDCP memory access control.1 */
  161. #define HDMI_HDCP_MEMORY_ACCESS_CONTROL_2 0xCF /* HDCP memory access control.2 */
  162. #define HDMI_HDCP_CONTROL_2 0xD0 /* HDCP Control 2 */
  163. #define HDMI_HDCP_KEY_MEMORY_CONTROL 0xD2 /* HDCP Key Memory Control */
  164. #define HDMI_COLOR_SPACE_CONV_CONFIG_1 0xD3 /* Color space conversion configuration.1 */
  165. #define HDMI_VIDEO_SETTING_3 0xD4 /* Video setting.3 */
  166. #define HDMI_RI_7_0 0xD5 /* Ri[7:0] */
  167. #define HDMI_RI_15_8 0xD6 /* Ri[15:8] */
  168. #define HDMI_PJ 0xD7 /* Pj */
  169. #define HDMI_SHA_RD 0xD8 /* sha_rd */
  170. #define HDMI_RI_7_0_SAVED 0xD9 /* Ri[7:0] saved */
  171. #define HDMI_RI_15_8_SAVED 0xDA /* Ri[15:8] saved */
  172. #define HDMI_PJ_SAVED 0xDB /* Pj saved */
  173. #define HDMI_NUM_OF_DEVICES 0xDC /* Number of devices */
  174. #define HDMI_HOT_PLUG_MSENS_STATUS 0xDF /* Hot plug/MSENS status */
  175. #define HDMI_BCAPS_WRITE 0xE0 /* bcaps */
  176. #define HDMI_BSTAT_7_0 0xE1 /* bstat[7:0] */
  177. #define HDMI_BSTAT_15_8 0xE2 /* bstat[15:8] */
  178. #define HDMI_BKSV_7_0 0xE3 /* bksv[7:0] */
  179. #define HDMI_BKSV_15_8 0xE4 /* bksv[15:8] */
  180. #define HDMI_BKSV_23_16 0xE5 /* bksv[23:16] */
  181. #define HDMI_BKSV_31_24 0xE6 /* bksv[31:24] */
  182. #define HDMI_BKSV_39_32 0xE7 /* bksv[39:32] */
  183. #define HDMI_AN_7_0 0xE8 /* An[7:0] */
  184. #define HDMI_AN_15_8 0xE9 /* An [15:8] */
  185. #define HDMI_AN_23_16 0xEA /* An [23:16] */
  186. #define HDMI_AN_31_24 0xEB /* An [31:24] */
  187. #define HDMI_AN_39_32 0xEC /* An [39:32] */
  188. #define HDMI_AN_47_40 0xED /* An [47:40] */
  189. #define HDMI_AN_55_48 0xEE /* An [55:48] */
  190. #define HDMI_AN_63_56 0xEF /* An [63:56] */
  191. #define HDMI_PRODUCT_ID 0xF0 /* Product ID */
  192. #define HDMI_REVISION_ID 0xF1 /* Revision ID */
  193. #define HDMI_TEST_MODE 0xFE /* Test mode */
  194. enum hotplug_state {
  195. HDMI_HOTPLUG_DISCONNECTED,
  196. HDMI_HOTPLUG_CONNECTED,
  197. HDMI_HOTPLUG_EDID_DONE,
  198. };
  199. struct sh_hdmi {
  200. void __iomem *base;
  201. enum hotplug_state hp_state; /* hot-plug status */
  202. bool preprogrammed_mode; /* use a pre-programmed VIC or the external mode */
  203. struct clk *hdmi_clk;
  204. struct device *dev;
  205. struct fb_info *info;
  206. struct mutex mutex; /* Protect the info pointer */
  207. struct delayed_work edid_work;
  208. struct fb_var_screeninfo var;
  209. };
  210. static void hdmi_write(struct sh_hdmi *hdmi, u8 data, u8 reg)
  211. {
  212. iowrite8(data, hdmi->base + reg);
  213. }
  214. static u8 hdmi_read(struct sh_hdmi *hdmi, u8 reg)
  215. {
  216. return ioread8(hdmi->base + reg);
  217. }
  218. /* External video parameter settings */
  219. static void sh_hdmi_external_video_param(struct sh_hdmi *hdmi)
  220. {
  221. struct fb_var_screeninfo *var = &hdmi->var;
  222. u16 htotal, hblank, hdelay, vtotal, vblank, vdelay, voffset;
  223. u8 sync = 0;
  224. htotal = var->xres + var->right_margin + var->left_margin + var->hsync_len;
  225. hdelay = var->hsync_len + var->left_margin;
  226. hblank = var->right_margin + hdelay;
  227. /*
  228. * Vertical timing looks a bit different in Figure 18,
  229. * but let's try the same first by setting offset = 0
  230. */
  231. vtotal = var->yres + var->upper_margin + var->lower_margin + var->vsync_len;
  232. vdelay = var->vsync_len + var->upper_margin;
  233. vblank = var->lower_margin + vdelay;
  234. voffset = min(var->upper_margin / 2, 6U);
  235. /*
  236. * [3]: VSYNC polarity: Positive
  237. * [2]: HSYNC polarity: Positive
  238. * [1]: Interlace/Progressive: Progressive
  239. * [0]: External video settings enable: used.
  240. */
  241. if (var->sync & FB_SYNC_HOR_HIGH_ACT)
  242. sync |= 4;
  243. if (var->sync & FB_SYNC_VERT_HIGH_ACT)
  244. sync |= 8;
  245. dev_dbg(hdmi->dev, "H: %u, %u, %u, %u; V: %u, %u, %u, %u; sync 0x%x\n",
  246. htotal, hblank, hdelay, var->hsync_len,
  247. vtotal, vblank, vdelay, var->vsync_len, sync);
  248. hdmi_write(hdmi, sync | (voffset << 4), HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS);
  249. hdmi_write(hdmi, htotal, HDMI_EXTERNAL_H_TOTAL_7_0);
  250. hdmi_write(hdmi, htotal >> 8, HDMI_EXTERNAL_H_TOTAL_11_8);
  251. hdmi_write(hdmi, hblank, HDMI_EXTERNAL_H_BLANK_7_0);
  252. hdmi_write(hdmi, hblank >> 8, HDMI_EXTERNAL_H_BLANK_9_8);
  253. hdmi_write(hdmi, hdelay, HDMI_EXTERNAL_H_DELAY_7_0);
  254. hdmi_write(hdmi, hdelay >> 8, HDMI_EXTERNAL_H_DELAY_9_8);
  255. hdmi_write(hdmi, var->hsync_len, HDMI_EXTERNAL_H_DURATION_7_0);
  256. hdmi_write(hdmi, var->hsync_len >> 8, HDMI_EXTERNAL_H_DURATION_9_8);
  257. hdmi_write(hdmi, vtotal, HDMI_EXTERNAL_V_TOTAL_7_0);
  258. hdmi_write(hdmi, vtotal >> 8, HDMI_EXTERNAL_V_TOTAL_9_8);
  259. hdmi_write(hdmi, vblank, HDMI_EXTERNAL_V_BLANK);
  260. hdmi_write(hdmi, vdelay, HDMI_EXTERNAL_V_DELAY);
  261. hdmi_write(hdmi, var->vsync_len, HDMI_EXTERNAL_V_DURATION);
  262. /* Set bit 0 of HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS here for external mode */
  263. if (!hdmi->preprogrammed_mode)
  264. hdmi_write(hdmi, sync | 1 | (voffset << 4),
  265. HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS);
  266. }
  267. /**
  268. * sh_hdmi_video_config()
  269. */
  270. static void sh_hdmi_video_config(struct sh_hdmi *hdmi)
  271. {
  272. /*
  273. * [7:4]: Audio sampling frequency: 48kHz
  274. * [3:1]: Input video format: RGB and YCbCr 4:4:4 (Y on Green)
  275. * [0]: Internal/External DE select: internal
  276. */
  277. hdmi_write(hdmi, 0x20, HDMI_AUDIO_VIDEO_SETTING_1);
  278. /*
  279. * [7:6]: Video output format: RGB 4:4:4
  280. * [5:4]: Input video data width: 8 bit
  281. * [3:1]: EAV/SAV location: channel 1
  282. * [0]: Video input color space: RGB
  283. */
  284. hdmi_write(hdmi, 0x34, HDMI_VIDEO_SETTING_1);
  285. /*
  286. * [7:6]: Together with bit [6] of HDMI_AUDIO_VIDEO_SETTING_2, which is
  287. * left at 0 by default, this configures 24bpp and sets the Color Depth
  288. * (CD) field in the General Control Packet
  289. */
  290. hdmi_write(hdmi, 0x20, HDMI_DEEP_COLOR_MODES);
  291. }
  292. /**
  293. * sh_hdmi_audio_config()
  294. */
  295. static void sh_hdmi_audio_config(struct sh_hdmi *hdmi)
  296. {
  297. /*
  298. * [7:4] L/R data swap control
  299. * [3:0] appropriate N[19:16]
  300. */
  301. hdmi_write(hdmi, 0x00, HDMI_L_R_DATA_SWAP_CTRL_RPKT);
  302. /* appropriate N[15:8] */
  303. hdmi_write(hdmi, 0x18, HDMI_20_BIT_N_FOR_AUDIO_RPKT_15_8);
  304. /* appropriate N[7:0] */
  305. hdmi_write(hdmi, 0x00, HDMI_20_BIT_N_FOR_AUDIO_RPKT_7_0);
  306. /* [7:4] 48 kHz SPDIF not used */
  307. hdmi_write(hdmi, 0x20, HDMI_SPDIF_AUDIO_SAMP_FREQ_CTS);
  308. /*
  309. * [6:5] set required down sampling rate if required
  310. * [4:3] set required audio source
  311. */
  312. hdmi_write(hdmi, 0x00, HDMI_AUDIO_SETTING_1);
  313. /* [3:0] set sending channel number for channel status */
  314. hdmi_write(hdmi, 0x40, HDMI_AUDIO_SETTING_2);
  315. /*
  316. * [5:2] set valid I2S source input pin
  317. * [1:0] set input I2S source mode
  318. */
  319. hdmi_write(hdmi, 0x04, HDMI_I2S_AUDIO_SET);
  320. /* [7:4] set valid DSD source input pin */
  321. hdmi_write(hdmi, 0x00, HDMI_DSD_AUDIO_SET);
  322. /* [7:0] set appropriate I2S input pin swap settings if required */
  323. hdmi_write(hdmi, 0x00, HDMI_I2S_INPUT_PIN_SWAP);
  324. /*
  325. * [7] set validity bit for channel status
  326. * [3:0] set original sample frequency for channel status
  327. */
  328. hdmi_write(hdmi, 0x00, HDMI_AUDIO_STATUS_BITS_SETTING_1);
  329. /*
  330. * [7] set value for channel status
  331. * [6] set value for channel status
  332. * [5] set copyright bit for channel status
  333. * [4:2] set additional information for channel status
  334. * [1:0] set clock accuracy for channel status
  335. */
  336. hdmi_write(hdmi, 0x00, HDMI_AUDIO_STATUS_BITS_SETTING_2);
  337. /* [7:0] set category code for channel status */
  338. hdmi_write(hdmi, 0x00, HDMI_CATEGORY_CODE);
  339. /*
  340. * [7:4] set source number for channel status
  341. * [3:0] set word length for channel status
  342. */
  343. hdmi_write(hdmi, 0x00, HDMI_SOURCE_NUM_AUDIO_WORD_LEN);
  344. /* [7:4] set sample frequency for channel status */
  345. hdmi_write(hdmi, 0x20, HDMI_AUDIO_VIDEO_SETTING_1);
  346. }
  347. /**
  348. * sh_hdmi_phy_config() - configure the HDMI PHY for the used video mode
  349. */
  350. static void sh_hdmi_phy_config(struct sh_hdmi *hdmi)
  351. {
  352. if (hdmi->var.yres > 480) {
  353. /* 720p, 8bit, 74.25MHz. Might need to be adjusted for other formats */
  354. /*
  355. * [1:0] Speed_A
  356. * [3:2] Speed_B
  357. * [4] PLLA_Bypass
  358. * [6] DRV_TEST_EN
  359. * [7] DRV_TEST_IN
  360. */
  361. hdmi_write(hdmi, 0x0f, HDMI_SLIPHDMIT_PARAM_SETTINGS_1);
  362. /* PLLB_CONFIG[17], PLLA_CONFIG[17] - not in PHY datasheet */
  363. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_2);
  364. /*
  365. * [2:0] BGR_I_OFFSET
  366. * [6:4] BGR_V_OFFSET
  367. */
  368. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_3);
  369. /* PLLA_CONFIG[7:0]: VCO gain, VCO offset, LPF resistance[0] */
  370. hdmi_write(hdmi, 0x44, HDMI_SLIPHDMIT_PARAM_SETTINGS_5);
  371. /*
  372. * PLLA_CONFIG[15:8]: regulator voltage[0], CP current,
  373. * LPF capacitance, LPF resistance[1]
  374. */
  375. hdmi_write(hdmi, 0x32, HDMI_SLIPHDMIT_PARAM_SETTINGS_6);
  376. /* PLLB_CONFIG[7:0]: LPF resistance[0], VCO offset, VCO gain */
  377. hdmi_write(hdmi, 0x4A, HDMI_SLIPHDMIT_PARAM_SETTINGS_7);
  378. /*
  379. * PLLB_CONFIG[15:8]: regulator voltage[0], CP current,
  380. * LPF capacitance, LPF resistance[1]
  381. */
  382. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_8);
  383. /* DRV_CONFIG, PE_CONFIG */
  384. hdmi_write(hdmi, 0x25, HDMI_SLIPHDMIT_PARAM_SETTINGS_9);
  385. /*
  386. * [2:0] AMON_SEL (4 == LPF voltage)
  387. * [4] PLLA_CONFIG[16]
  388. * [5] PLLB_CONFIG[16]
  389. */
  390. hdmi_write(hdmi, 0x04, HDMI_SLIPHDMIT_PARAM_SETTINGS_10);
  391. } else {
  392. /* for 480p8bit 27MHz */
  393. hdmi_write(hdmi, 0x19, HDMI_SLIPHDMIT_PARAM_SETTINGS_1);
  394. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_2);
  395. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_3);
  396. hdmi_write(hdmi, 0x44, HDMI_SLIPHDMIT_PARAM_SETTINGS_5);
  397. hdmi_write(hdmi, 0x32, HDMI_SLIPHDMIT_PARAM_SETTINGS_6);
  398. hdmi_write(hdmi, 0x48, HDMI_SLIPHDMIT_PARAM_SETTINGS_7);
  399. hdmi_write(hdmi, 0x0F, HDMI_SLIPHDMIT_PARAM_SETTINGS_8);
  400. hdmi_write(hdmi, 0x20, HDMI_SLIPHDMIT_PARAM_SETTINGS_9);
  401. hdmi_write(hdmi, 0x04, HDMI_SLIPHDMIT_PARAM_SETTINGS_10);
  402. }
  403. }
  404. /**
  405. * sh_hdmi_avi_infoframe_setup() - Auxiliary Video Information InfoFrame CONTROL PACKET
  406. */
  407. static void sh_hdmi_avi_infoframe_setup(struct sh_hdmi *hdmi)
  408. {
  409. u8 vic;
  410. /* AVI InfoFrame */
  411. hdmi_write(hdmi, 0x06, HDMI_CTRL_PKT_BUF_INDEX);
  412. /* Packet Type = 0x82 */
  413. hdmi_write(hdmi, 0x82, HDMI_CTRL_PKT_BUF_ACCESS_HB0);
  414. /* Version = 0x02 */
  415. hdmi_write(hdmi, 0x02, HDMI_CTRL_PKT_BUF_ACCESS_HB1);
  416. /* Length = 13 (0x0D) */
  417. hdmi_write(hdmi, 0x0D, HDMI_CTRL_PKT_BUF_ACCESS_HB2);
  418. /* N. A. Checksum */
  419. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB0);
  420. /*
  421. * Y = RGB
  422. * A0 = No Data
  423. * B = Bar Data not valid
  424. * S = No Data
  425. */
  426. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB1);
  427. /*
  428. * [7:6] C = Colorimetry: no data
  429. * [5:4] M = 2: 16:9, 1: 4:3 Picture Aspect Ratio
  430. * [3:0] R = 8: Active Frame Aspect Ratio: same as picture aspect ratio
  431. */
  432. hdmi_write(hdmi, 0x28, HDMI_CTRL_PKT_BUF_ACCESS_PB2);
  433. /*
  434. * ITC = No Data
  435. * EC = xvYCC601
  436. * Q = Default (depends on video format)
  437. * SC = No Known non_uniform Scaling
  438. */
  439. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB3);
  440. /*
  441. * VIC = 1280 x 720p: ignored if external config is used
  442. * Send 2 for 720 x 480p, 16 for 1080p, ignored in external mode
  443. */
  444. if (hdmi->var.yres == 1080 && hdmi->var.xres == 1920)
  445. vic = 16;
  446. else if (hdmi->var.yres == 480 && hdmi->var.xres == 720)
  447. vic = 2;
  448. else
  449. vic = 4;
  450. hdmi_write(hdmi, vic, HDMI_CTRL_PKT_BUF_ACCESS_PB4);
  451. /* PR = No Repetition */
  452. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB5);
  453. /* Line Number of End of Top Bar (lower 8 bits) */
  454. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB6);
  455. /* Line Number of End of Top Bar (upper 8 bits) */
  456. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB7);
  457. /* Line Number of Start of Bottom Bar (lower 8 bits) */
  458. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB8);
  459. /* Line Number of Start of Bottom Bar (upper 8 bits) */
  460. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB9);
  461. /* Pixel Number of End of Left Bar (lower 8 bits) */
  462. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB10);
  463. /* Pixel Number of End of Left Bar (upper 8 bits) */
  464. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB11);
  465. /* Pixel Number of Start of Right Bar (lower 8 bits) */
  466. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB12);
  467. /* Pixel Number of Start of Right Bar (upper 8 bits) */
  468. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB13);
  469. }
  470. /**
  471. * sh_hdmi_audio_infoframe_setup() - Audio InfoFrame of CONTROL PACKET
  472. */
  473. static void sh_hdmi_audio_infoframe_setup(struct sh_hdmi *hdmi)
  474. {
  475. /* Audio InfoFrame */
  476. hdmi_write(hdmi, 0x08, HDMI_CTRL_PKT_BUF_INDEX);
  477. /* Packet Type = 0x84 */
  478. hdmi_write(hdmi, 0x84, HDMI_CTRL_PKT_BUF_ACCESS_HB0);
  479. /* Version Number = 0x01 */
  480. hdmi_write(hdmi, 0x01, HDMI_CTRL_PKT_BUF_ACCESS_HB1);
  481. /* 0 Length = 10 (0x0A) */
  482. hdmi_write(hdmi, 0x0A, HDMI_CTRL_PKT_BUF_ACCESS_HB2);
  483. /* n. a. Checksum */
  484. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB0);
  485. /* Audio Channel Count = Refer to Stream Header */
  486. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB1);
  487. /* Refer to Stream Header */
  488. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB2);
  489. /* Format depends on coding type (i.e. CT0...CT3) */
  490. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB3);
  491. /* Speaker Channel Allocation = Front Right + Front Left */
  492. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB4);
  493. /* Level Shift Value = 0 dB, Down - mix is permitted or no information */
  494. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB5);
  495. /* Reserved (0) */
  496. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB6);
  497. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB7);
  498. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB8);
  499. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB9);
  500. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB10);
  501. }
  502. /**
  503. * sh_hdmi_configure() - Initialise HDMI for output
  504. */
  505. static void sh_hdmi_configure(struct sh_hdmi *hdmi)
  506. {
  507. /* Configure video format */
  508. sh_hdmi_video_config(hdmi);
  509. /* Configure audio format */
  510. sh_hdmi_audio_config(hdmi);
  511. /* Configure PHY */
  512. sh_hdmi_phy_config(hdmi);
  513. /* Auxiliary Video Information (AVI) InfoFrame */
  514. sh_hdmi_avi_infoframe_setup(hdmi);
  515. /* Audio InfoFrame */
  516. sh_hdmi_audio_infoframe_setup(hdmi);
  517. /*
  518. * Control packet auto send with VSYNC control: auto send
  519. * General control, Gamut metadata, ISRC, and ACP packets
  520. */
  521. hdmi_write(hdmi, 0x8E, HDMI_CTRL_PKT_AUTO_SEND);
  522. /* FIXME */
  523. msleep(10);
  524. /* PS mode b->d, reset PLLA and PLLB */
  525. hdmi_write(hdmi, 0x4C, HDMI_SYSTEM_CTRL);
  526. udelay(10);
  527. hdmi_write(hdmi, 0x40, HDMI_SYSTEM_CTRL);
  528. }
  529. static void sh_hdmi_read_edid(struct sh_hdmi *hdmi)
  530. {
  531. struct fb_var_screeninfo tmpvar;
  532. /* TODO: When we are ready to use EDID, use this to fill &hdmi->var */
  533. struct fb_var_screeninfo *var = &tmpvar;
  534. int i;
  535. u8 edid[128];
  536. /* Read EDID */
  537. dev_dbg(hdmi->dev, "Read back EDID code:");
  538. for (i = 0; i < 128; i++) {
  539. edid[i] = hdmi_read(hdmi, HDMI_EDID_KSV_FIFO_ACCESS_WINDOW);
  540. #ifdef DEBUG
  541. if ((i % 16) == 0) {
  542. printk(KERN_CONT "\n");
  543. printk(KERN_DEBUG "%02X | %02X", i, edid[i]);
  544. } else {
  545. printk(KERN_CONT " %02X", edid[i]);
  546. }
  547. #endif
  548. }
  549. #ifdef DEBUG
  550. printk(KERN_CONT "\n");
  551. #endif
  552. fb_parse_edid(edid, var);
  553. dev_dbg(hdmi->dev, "%u-%u-%u-%u x %u-%u-%u-%u @ %lu kHz monitor detected\n",
  554. var->left_margin, var->xres, var->right_margin, var->hsync_len,
  555. var->upper_margin, var->yres, var->lower_margin, var->vsync_len,
  556. PICOS2KHZ(var->pixclock));
  557. if ((hdmi->var.xres == 720 && hdmi->var.yres == 480) ||
  558. (hdmi->var.xres == 1280 && hdmi->var.yres == 720) ||
  559. (hdmi->var.xres == 1920 && hdmi->var.yres == 1080))
  560. hdmi->preprogrammed_mode = true;
  561. else
  562. hdmi->preprogrammed_mode = false;
  563. sh_hdmi_external_video_param(hdmi);
  564. }
  565. static irqreturn_t sh_hdmi_hotplug(int irq, void *dev_id)
  566. {
  567. struct sh_hdmi *hdmi = dev_id;
  568. u8 status1, status2, mask1, mask2;
  569. /* mode_b and PLLA and PLLB reset */
  570. hdmi_write(hdmi, 0x2C, HDMI_SYSTEM_CTRL);
  571. /* How long shall reset be held? */
  572. udelay(10);
  573. /* mode_b and PLLA and PLLB reset release */
  574. hdmi_write(hdmi, 0x20, HDMI_SYSTEM_CTRL);
  575. status1 = hdmi_read(hdmi, HDMI_INTERRUPT_STATUS_1);
  576. status2 = hdmi_read(hdmi, HDMI_INTERRUPT_STATUS_2);
  577. mask1 = hdmi_read(hdmi, HDMI_INTERRUPT_MASK_1);
  578. mask2 = hdmi_read(hdmi, HDMI_INTERRUPT_MASK_2);
  579. /* Correct would be to ack only set bits, but the datasheet requires 0xff */
  580. hdmi_write(hdmi, 0xFF, HDMI_INTERRUPT_STATUS_1);
  581. hdmi_write(hdmi, 0xFF, HDMI_INTERRUPT_STATUS_2);
  582. if (printk_ratelimit())
  583. dev_dbg(hdmi->dev, "IRQ #%d: Status #1: 0x%x & 0x%x, #2: 0x%x & 0x%x\n",
  584. irq, status1, mask1, status2, mask2);
  585. if (!((status1 & mask1) | (status2 & mask2))) {
  586. return IRQ_NONE;
  587. } else if (status1 & 0xc0) {
  588. u8 msens;
  589. /* Datasheet specifies 10ms... */
  590. udelay(500);
  591. msens = hdmi_read(hdmi, HDMI_HOT_PLUG_MSENS_STATUS);
  592. dev_dbg(hdmi->dev, "MSENS 0x%x\n", msens);
  593. /* Check, if hot plug & MSENS pin status are both high */
  594. if ((msens & 0xC0) == 0xC0) {
  595. /* Display plug in */
  596. hdmi->hp_state = HDMI_HOTPLUG_CONNECTED;
  597. /* Set EDID word address */
  598. hdmi_write(hdmi, 0x00, HDMI_EDID_WORD_ADDRESS);
  599. /* Set EDID segment pointer */
  600. hdmi_write(hdmi, 0x00, HDMI_EDID_SEGMENT_POINTER);
  601. /* Enable EDID interrupt */
  602. hdmi_write(hdmi, 0xC6, HDMI_INTERRUPT_MASK_1);
  603. } else if (!(status1 & 0x80)) {
  604. /* Display unplug, beware multiple interrupts */
  605. if (hdmi->hp_state != HDMI_HOTPLUG_DISCONNECTED)
  606. schedule_delayed_work(&hdmi->edid_work, 0);
  607. hdmi->hp_state = HDMI_HOTPLUG_DISCONNECTED;
  608. /* display_off will switch back to mode_a */
  609. }
  610. } else if (status1 & 2) {
  611. /* EDID error interrupt: retry */
  612. /* Set EDID word address */
  613. hdmi_write(hdmi, 0x00, HDMI_EDID_WORD_ADDRESS);
  614. /* Set EDID segment pointer */
  615. hdmi_write(hdmi, 0x00, HDMI_EDID_SEGMENT_POINTER);
  616. } else if (status1 & 4) {
  617. /* Disable EDID interrupt */
  618. hdmi_write(hdmi, 0xC0, HDMI_INTERRUPT_MASK_1);
  619. hdmi->hp_state = HDMI_HOTPLUG_EDID_DONE;
  620. schedule_delayed_work(&hdmi->edid_work, msecs_to_jiffies(10));
  621. }
  622. return IRQ_HANDLED;
  623. }
  624. /* locking: called with info->lock held, or before register_framebuffer() */
  625. static void sh_hdmi_display_on(void *arg, struct fb_info *info)
  626. {
  627. /*
  628. * info is guaranteed to be valid, when we are called, because our
  629. * FB_EVENT_FB_UNBIND notify is also called with info->lock held
  630. */
  631. struct sh_hdmi *hdmi = arg;
  632. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  633. struct sh_mobile_lcdc_chan *ch = info->par;
  634. dev_dbg(hdmi->dev, "%s(%p): state %x\n", __func__,
  635. pdata->lcd_dev, info->state);
  636. /* No need to lock */
  637. hdmi->info = info;
  638. /*
  639. * hp_state can be set to
  640. * HDMI_HOTPLUG_DISCONNECTED: on monitor unplug
  641. * HDMI_HOTPLUG_CONNECTED: on monitor plug-in
  642. * HDMI_HOTPLUG_EDID_DONE: on EDID read completion
  643. */
  644. switch (hdmi->hp_state) {
  645. case HDMI_HOTPLUG_EDID_DONE:
  646. /* PS mode d->e. All functions are active */
  647. hdmi_write(hdmi, 0x80, HDMI_SYSTEM_CTRL);
  648. dev_dbg(hdmi->dev, "HDMI running\n");
  649. break;
  650. case HDMI_HOTPLUG_DISCONNECTED:
  651. info->state = FBINFO_STATE_SUSPENDED;
  652. default:
  653. hdmi->var = ch->display_var;
  654. }
  655. }
  656. /* locking: called with info->lock held */
  657. static void sh_hdmi_display_off(void *arg)
  658. {
  659. struct sh_hdmi *hdmi = arg;
  660. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  661. dev_dbg(hdmi->dev, "%s(%p)\n", __func__, pdata->lcd_dev);
  662. /* PS mode e->a */
  663. hdmi_write(hdmi, 0x10, HDMI_SYSTEM_CTRL);
  664. }
  665. /* Hotplug interrupt occurred, read EDID */
  666. static void sh_hdmi_edid_work_fn(struct work_struct *work)
  667. {
  668. struct sh_hdmi *hdmi = container_of(work, struct sh_hdmi, edid_work.work);
  669. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  670. struct sh_mobile_lcdc_chan *ch;
  671. dev_dbg(hdmi->dev, "%s(%p): begin, hotplug status %d\n", __func__,
  672. pdata->lcd_dev, hdmi->hp_state);
  673. if (!pdata->lcd_dev)
  674. return;
  675. mutex_lock(&hdmi->mutex);
  676. if (hdmi->hp_state == HDMI_HOTPLUG_EDID_DONE) {
  677. pm_runtime_get_sync(hdmi->dev);
  678. /* A device has been plugged in */
  679. sh_hdmi_read_edid(hdmi);
  680. msleep(10);
  681. sh_hdmi_configure(hdmi);
  682. /* Switched to another (d) power-save mode */
  683. msleep(10);
  684. if (!hdmi->info)
  685. goto out;
  686. ch = hdmi->info->par;
  687. acquire_console_sem();
  688. /* HDMI plug in */
  689. ch->display_var = hdmi->var;
  690. if (hdmi->info->state != FBINFO_STATE_RUNNING) {
  691. fb_set_suspend(hdmi->info, 0);
  692. } else {
  693. if (lock_fb_info(hdmi->info)) {
  694. sh_hdmi_display_on(hdmi, hdmi->info);
  695. unlock_fb_info(hdmi->info);
  696. }
  697. }
  698. release_console_sem();
  699. } else {
  700. if (!hdmi->info)
  701. goto out;
  702. acquire_console_sem();
  703. /* HDMI disconnect */
  704. fb_set_suspend(hdmi->info, 1);
  705. release_console_sem();
  706. pm_runtime_put(hdmi->dev);
  707. }
  708. out:
  709. mutex_unlock(&hdmi->mutex);
  710. dev_dbg(hdmi->dev, "%s(%p): end\n", __func__, pdata->lcd_dev);
  711. }
  712. static int sh_hdmi_notify(struct notifier_block *nb,
  713. unsigned long action, void *data);
  714. static struct notifier_block sh_hdmi_notifier = {
  715. .notifier_call = sh_hdmi_notify,
  716. };
  717. static int sh_hdmi_notify(struct notifier_block *nb,
  718. unsigned long action, void *data)
  719. {
  720. struct fb_event *event = data;
  721. struct fb_info *info = event->info;
  722. struct sh_mobile_lcdc_chan *ch = info->par;
  723. struct sh_mobile_lcdc_board_cfg *board_cfg = &ch->cfg.board_cfg;
  724. struct sh_hdmi *hdmi = board_cfg->board_data;
  725. if (nb != &sh_hdmi_notifier || !hdmi || hdmi->info != info)
  726. return NOTIFY_DONE;
  727. switch(action) {
  728. case FB_EVENT_FB_REGISTERED:
  729. /* Unneeded, activation taken care by sh_hdmi_display_on() */
  730. break;
  731. case FB_EVENT_FB_UNREGISTERED:
  732. /*
  733. * We are called from unregister_framebuffer() with the
  734. * info->lock held. This is bad for us, because we can race with
  735. * the scheduled work, which has to call fb_set_suspend(), which
  736. * takes info->lock internally, so, sh_hdmi_edid_work_fn()
  737. * cannot take and hold info->lock for the whole function
  738. * duration. Using an additional lock creates a classical AB-BA
  739. * lock up. Therefore, we have to release the info->lock
  740. * temporarily, synchronise with the work queue and re-acquire
  741. * the info->lock.
  742. */
  743. unlock_fb_info(hdmi->info);
  744. mutex_lock(&hdmi->mutex);
  745. hdmi->info = NULL;
  746. mutex_unlock(&hdmi->mutex);
  747. lock_fb_info(hdmi->info);
  748. return NOTIFY_OK;
  749. }
  750. return NOTIFY_DONE;
  751. }
  752. static int __init sh_hdmi_probe(struct platform_device *pdev)
  753. {
  754. struct sh_mobile_hdmi_info *pdata = pdev->dev.platform_data;
  755. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  756. struct sh_mobile_lcdc_board_cfg *board_cfg;
  757. int irq = platform_get_irq(pdev, 0), ret;
  758. struct sh_hdmi *hdmi;
  759. long rate;
  760. if (!res || !pdata || irq < 0)
  761. return -ENODEV;
  762. hdmi = kzalloc(sizeof(*hdmi), GFP_KERNEL);
  763. if (!hdmi) {
  764. dev_err(&pdev->dev, "Cannot allocate device data\n");
  765. return -ENOMEM;
  766. }
  767. mutex_init(&hdmi->mutex);
  768. hdmi->dev = &pdev->dev;
  769. hdmi->hdmi_clk = clk_get(&pdev->dev, "ick");
  770. if (IS_ERR(hdmi->hdmi_clk)) {
  771. ret = PTR_ERR(hdmi->hdmi_clk);
  772. dev_err(&pdev->dev, "Unable to get clock: %d\n", ret);
  773. goto egetclk;
  774. }
  775. /* TODO: reconfigure the clock on monitor plug in */
  776. rate = PICOS2KHZ(pdata->lcd_chan->lcd_cfg[0].pixclock) * 1000;
  777. rate = clk_round_rate(hdmi->hdmi_clk, rate);
  778. if (rate < 0) {
  779. ret = rate;
  780. dev_err(&pdev->dev, "Cannot get suitable rate: %ld\n", rate);
  781. goto erate;
  782. }
  783. ret = clk_set_rate(hdmi->hdmi_clk, rate);
  784. if (ret < 0) {
  785. dev_err(&pdev->dev, "Cannot set rate %ld: %d\n", rate, ret);
  786. goto erate;
  787. }
  788. dev_dbg(hdmi->dev, "HDMI set frequency %lu\n", rate);
  789. ret = clk_enable(hdmi->hdmi_clk);
  790. if (ret < 0) {
  791. dev_err(&pdev->dev, "Cannot enable clock: %d\n", ret);
  792. goto eclkenable;
  793. }
  794. dev_info(&pdev->dev, "Enabled HDMI clock at %luHz\n", rate);
  795. if (!request_mem_region(res->start, resource_size(res), dev_name(&pdev->dev))) {
  796. dev_err(&pdev->dev, "HDMI register region already claimed\n");
  797. ret = -EBUSY;
  798. goto ereqreg;
  799. }
  800. hdmi->base = ioremap(res->start, resource_size(res));
  801. if (!hdmi->base) {
  802. dev_err(&pdev->dev, "HDMI register region already claimed\n");
  803. ret = -ENOMEM;
  804. goto emap;
  805. }
  806. platform_set_drvdata(pdev, hdmi);
  807. #if 1
  808. /* Product and revision IDs are 0 in sh-mobile version */
  809. dev_info(&pdev->dev, "Detected HDMI controller 0x%x:0x%x\n",
  810. hdmi_read(hdmi, HDMI_PRODUCT_ID), hdmi_read(hdmi, HDMI_REVISION_ID));
  811. #endif
  812. /* Set up LCDC callbacks */
  813. board_cfg = &pdata->lcd_chan->board_cfg;
  814. board_cfg->owner = THIS_MODULE;
  815. board_cfg->board_data = hdmi;
  816. board_cfg->display_on = sh_hdmi_display_on;
  817. board_cfg->display_off = sh_hdmi_display_off;
  818. INIT_DELAYED_WORK(&hdmi->edid_work, sh_hdmi_edid_work_fn);
  819. pm_runtime_enable(&pdev->dev);
  820. pm_runtime_resume(&pdev->dev);
  821. ret = request_irq(irq, sh_hdmi_hotplug, 0,
  822. dev_name(&pdev->dev), hdmi);
  823. if (ret < 0) {
  824. dev_err(&pdev->dev, "Unable to request irq: %d\n", ret);
  825. goto ereqirq;
  826. }
  827. return 0;
  828. ereqirq:
  829. pm_runtime_disable(&pdev->dev);
  830. iounmap(hdmi->base);
  831. emap:
  832. release_mem_region(res->start, resource_size(res));
  833. ereqreg:
  834. clk_disable(hdmi->hdmi_clk);
  835. eclkenable:
  836. erate:
  837. clk_put(hdmi->hdmi_clk);
  838. egetclk:
  839. mutex_destroy(&hdmi->mutex);
  840. kfree(hdmi);
  841. return ret;
  842. }
  843. static int __exit sh_hdmi_remove(struct platform_device *pdev)
  844. {
  845. struct sh_mobile_hdmi_info *pdata = pdev->dev.platform_data;
  846. struct sh_hdmi *hdmi = platform_get_drvdata(pdev);
  847. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  848. struct sh_mobile_lcdc_board_cfg *board_cfg = &pdata->lcd_chan->board_cfg;
  849. int irq = platform_get_irq(pdev, 0);
  850. board_cfg->display_on = NULL;
  851. board_cfg->display_off = NULL;
  852. board_cfg->board_data = NULL;
  853. board_cfg->owner = NULL;
  854. /* No new work will be scheduled, wait for running ISR */
  855. free_irq(irq, hdmi);
  856. /* Wait for already scheduled work */
  857. cancel_delayed_work_sync(&hdmi->edid_work);
  858. pm_runtime_disable(&pdev->dev);
  859. clk_disable(hdmi->hdmi_clk);
  860. clk_put(hdmi->hdmi_clk);
  861. iounmap(hdmi->base);
  862. release_mem_region(res->start, resource_size(res));
  863. mutex_destroy(&hdmi->mutex);
  864. kfree(hdmi);
  865. return 0;
  866. }
  867. static struct platform_driver sh_hdmi_driver = {
  868. .remove = __exit_p(sh_hdmi_remove),
  869. .driver = {
  870. .name = "sh-mobile-hdmi",
  871. },
  872. };
  873. static int __init sh_hdmi_init(void)
  874. {
  875. return platform_driver_probe(&sh_hdmi_driver, sh_hdmi_probe);
  876. }
  877. module_init(sh_hdmi_init);
  878. static void __exit sh_hdmi_exit(void)
  879. {
  880. platform_driver_unregister(&sh_hdmi_driver);
  881. }
  882. module_exit(sh_hdmi_exit);
  883. MODULE_AUTHOR("Guennadi Liakhovetski <g.liakhovetski@gmx.de>");
  884. MODULE_DESCRIPTION("SuperH / ARM-shmobile HDMI driver");
  885. MODULE_LICENSE("GPL v2");