setup.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513
  1. /*
  2. * Copyright (C) 2007 Atmel Corporation.
  3. * Copyright (C) 2011 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
  4. *
  5. * Under GPLv2
  6. */
  7. #include <linux/module.h>
  8. #include <linux/io.h>
  9. #include <linux/mm.h>
  10. #include <linux/pm.h>
  11. #include <linux/of_address.h>
  12. #include <linux/pinctrl/machine.h>
  13. #include <asm/system_misc.h>
  14. #include <asm/mach/map.h>
  15. #include <mach/hardware.h>
  16. #include <mach/cpu.h>
  17. #include <mach/at91_dbgu.h>
  18. #include <mach/at91_pmc.h>
  19. #include "at91_shdwc.h"
  20. #include "soc.h"
  21. #include "generic.h"
  22. struct at91_init_soc __initdata at91_boot_soc;
  23. struct at91_socinfo at91_soc_initdata;
  24. EXPORT_SYMBOL(at91_soc_initdata);
  25. void __init at91rm9200_set_type(int type)
  26. {
  27. if (type == ARCH_REVISON_9200_PQFP)
  28. at91_soc_initdata.subtype = AT91_SOC_RM9200_PQFP;
  29. else
  30. at91_soc_initdata.subtype = AT91_SOC_RM9200_BGA;
  31. pr_info("AT91: filled in soc subtype: %s\n",
  32. at91_get_soc_subtype(&at91_soc_initdata));
  33. }
  34. void __init at91_init_irq_default(void)
  35. {
  36. at91_init_interrupts(at91_boot_soc.default_irq_priority);
  37. }
  38. void __init at91_init_interrupts(unsigned int *priority)
  39. {
  40. /* Initialize the AIC interrupt controller */
  41. at91_aic_init(priority, at91_extern_irq);
  42. /* Enable GPIO interrupts */
  43. at91_gpio_irq_setup();
  44. }
  45. void __iomem *at91_ramc_base[2];
  46. EXPORT_SYMBOL_GPL(at91_ramc_base);
  47. void __init at91_ioremap_ramc(int id, u32 addr, u32 size)
  48. {
  49. if (id < 0 || id > 1) {
  50. pr_emerg("Wrong RAM controller id (%d), cannot continue\n", id);
  51. BUG();
  52. }
  53. at91_ramc_base[id] = ioremap(addr, size);
  54. if (!at91_ramc_base[id])
  55. panic("Impossible to ioremap ramc.%d 0x%x\n", id, addr);
  56. }
  57. static struct map_desc sram_desc[2] __initdata;
  58. void __init at91_init_sram(int bank, unsigned long base, unsigned int length)
  59. {
  60. struct map_desc *desc = &sram_desc[bank];
  61. desc->virtual = (unsigned long)AT91_IO_VIRT_BASE - length;
  62. if (bank > 0)
  63. desc->virtual -= sram_desc[bank - 1].length;
  64. desc->pfn = __phys_to_pfn(base);
  65. desc->length = length;
  66. desc->type = MT_DEVICE;
  67. pr_info("AT91: sram at 0x%lx of 0x%x mapped at 0x%lx\n",
  68. base, length, desc->virtual);
  69. iotable_init(desc, 1);
  70. }
  71. static struct map_desc at91_io_desc __initdata __maybe_unused = {
  72. .virtual = (unsigned long)AT91_VA_BASE_SYS,
  73. .pfn = __phys_to_pfn(AT91_BASE_SYS),
  74. .length = SZ_16K,
  75. .type = MT_DEVICE,
  76. };
  77. static void __init soc_detect(u32 dbgu_base)
  78. {
  79. u32 cidr, socid;
  80. cidr = __raw_readl(AT91_IO_P2V(dbgu_base) + AT91_DBGU_CIDR);
  81. socid = cidr & ~AT91_CIDR_VERSION;
  82. switch (socid) {
  83. case ARCH_ID_AT91RM9200:
  84. at91_soc_initdata.type = AT91_SOC_RM9200;
  85. if (at91_soc_initdata.subtype == AT91_SOC_SUBTYPE_NONE)
  86. at91_soc_initdata.subtype = AT91_SOC_RM9200_BGA;
  87. at91_boot_soc = at91rm9200_soc;
  88. break;
  89. case ARCH_ID_AT91SAM9260:
  90. at91_soc_initdata.type = AT91_SOC_SAM9260;
  91. at91_boot_soc = at91sam9260_soc;
  92. break;
  93. case ARCH_ID_AT91SAM9261:
  94. at91_soc_initdata.type = AT91_SOC_SAM9261;
  95. at91_boot_soc = at91sam9261_soc;
  96. break;
  97. case ARCH_ID_AT91SAM9263:
  98. at91_soc_initdata.type = AT91_SOC_SAM9263;
  99. at91_boot_soc = at91sam9263_soc;
  100. break;
  101. case ARCH_ID_AT91SAM9G20:
  102. at91_soc_initdata.type = AT91_SOC_SAM9G20;
  103. at91_boot_soc = at91sam9260_soc;
  104. break;
  105. case ARCH_ID_AT91SAM9G45:
  106. at91_soc_initdata.type = AT91_SOC_SAM9G45;
  107. if (cidr == ARCH_ID_AT91SAM9G45ES)
  108. at91_soc_initdata.subtype = AT91_SOC_SAM9G45ES;
  109. at91_boot_soc = at91sam9g45_soc;
  110. break;
  111. case ARCH_ID_AT91SAM9RL64:
  112. at91_soc_initdata.type = AT91_SOC_SAM9RL;
  113. at91_boot_soc = at91sam9rl_soc;
  114. break;
  115. case ARCH_ID_AT91SAM9X5:
  116. at91_soc_initdata.type = AT91_SOC_SAM9X5;
  117. at91_boot_soc = at91sam9x5_soc;
  118. break;
  119. case ARCH_ID_AT91SAM9N12:
  120. at91_soc_initdata.type = AT91_SOC_SAM9N12;
  121. at91_boot_soc = at91sam9n12_soc;
  122. break;
  123. case ARCH_ID_SAMA5D3:
  124. at91_soc_initdata.type = AT91_SOC_SAMA5D3;
  125. at91_boot_soc = sama5d3_soc;
  126. break;
  127. }
  128. /* at91sam9g10 */
  129. if ((socid & ~AT91_CIDR_EXT) == ARCH_ID_AT91SAM9G10) {
  130. at91_soc_initdata.type = AT91_SOC_SAM9G10;
  131. at91_boot_soc = at91sam9261_soc;
  132. }
  133. /* at91sam9xe */
  134. else if ((cidr & AT91_CIDR_ARCH) == ARCH_FAMILY_AT91SAM9XE) {
  135. at91_soc_initdata.type = AT91_SOC_SAM9260;
  136. at91_soc_initdata.subtype = AT91_SOC_SAM9XE;
  137. at91_boot_soc = at91sam9260_soc;
  138. }
  139. if (!at91_soc_is_detected())
  140. return;
  141. at91_soc_initdata.cidr = cidr;
  142. /* sub version of soc */
  143. at91_soc_initdata.exid = __raw_readl(AT91_IO_P2V(dbgu_base) + AT91_DBGU_EXID);
  144. if (at91_soc_initdata.type == AT91_SOC_SAM9G45) {
  145. switch (at91_soc_initdata.exid) {
  146. case ARCH_EXID_AT91SAM9M10:
  147. at91_soc_initdata.subtype = AT91_SOC_SAM9M10;
  148. break;
  149. case ARCH_EXID_AT91SAM9G46:
  150. at91_soc_initdata.subtype = AT91_SOC_SAM9G46;
  151. break;
  152. case ARCH_EXID_AT91SAM9M11:
  153. at91_soc_initdata.subtype = AT91_SOC_SAM9M11;
  154. break;
  155. }
  156. }
  157. if (at91_soc_initdata.type == AT91_SOC_SAM9X5) {
  158. switch (at91_soc_initdata.exid) {
  159. case ARCH_EXID_AT91SAM9G15:
  160. at91_soc_initdata.subtype = AT91_SOC_SAM9G15;
  161. break;
  162. case ARCH_EXID_AT91SAM9G35:
  163. at91_soc_initdata.subtype = AT91_SOC_SAM9G35;
  164. break;
  165. case ARCH_EXID_AT91SAM9X35:
  166. at91_soc_initdata.subtype = AT91_SOC_SAM9X35;
  167. break;
  168. case ARCH_EXID_AT91SAM9G25:
  169. at91_soc_initdata.subtype = AT91_SOC_SAM9G25;
  170. break;
  171. case ARCH_EXID_AT91SAM9X25:
  172. at91_soc_initdata.subtype = AT91_SOC_SAM9X25;
  173. break;
  174. }
  175. }
  176. if (at91_soc_initdata.type == AT91_SOC_SAMA5D3) {
  177. switch (at91_soc_initdata.exid) {
  178. case ARCH_EXID_SAMA5D31:
  179. at91_soc_initdata.subtype = AT91_SOC_SAMA5D31;
  180. break;
  181. case ARCH_EXID_SAMA5D33:
  182. at91_soc_initdata.subtype = AT91_SOC_SAMA5D33;
  183. break;
  184. case ARCH_EXID_SAMA5D34:
  185. at91_soc_initdata.subtype = AT91_SOC_SAMA5D34;
  186. break;
  187. case ARCH_EXID_SAMA5D35:
  188. at91_soc_initdata.subtype = AT91_SOC_SAMA5D35;
  189. break;
  190. }
  191. }
  192. }
  193. static const char *soc_name[] = {
  194. [AT91_SOC_RM9200] = "at91rm9200",
  195. [AT91_SOC_SAM9260] = "at91sam9260",
  196. [AT91_SOC_SAM9261] = "at91sam9261",
  197. [AT91_SOC_SAM9263] = "at91sam9263",
  198. [AT91_SOC_SAM9G10] = "at91sam9g10",
  199. [AT91_SOC_SAM9G20] = "at91sam9g20",
  200. [AT91_SOC_SAM9G45] = "at91sam9g45",
  201. [AT91_SOC_SAM9RL] = "at91sam9rl",
  202. [AT91_SOC_SAM9X5] = "at91sam9x5",
  203. [AT91_SOC_SAM9N12] = "at91sam9n12",
  204. [AT91_SOC_SAMA5D3] = "sama5d3",
  205. [AT91_SOC_NONE] = "Unknown"
  206. };
  207. const char *at91_get_soc_type(struct at91_socinfo *c)
  208. {
  209. return soc_name[c->type];
  210. }
  211. EXPORT_SYMBOL(at91_get_soc_type);
  212. static const char *soc_subtype_name[] = {
  213. [AT91_SOC_RM9200_BGA] = "at91rm9200 BGA",
  214. [AT91_SOC_RM9200_PQFP] = "at91rm9200 PQFP",
  215. [AT91_SOC_SAM9XE] = "at91sam9xe",
  216. [AT91_SOC_SAM9G45ES] = "at91sam9g45es",
  217. [AT91_SOC_SAM9M10] = "at91sam9m10",
  218. [AT91_SOC_SAM9G46] = "at91sam9g46",
  219. [AT91_SOC_SAM9M11] = "at91sam9m11",
  220. [AT91_SOC_SAM9G15] = "at91sam9g15",
  221. [AT91_SOC_SAM9G35] = "at91sam9g35",
  222. [AT91_SOC_SAM9X35] = "at91sam9x35",
  223. [AT91_SOC_SAM9G25] = "at91sam9g25",
  224. [AT91_SOC_SAM9X25] = "at91sam9x25",
  225. [AT91_SOC_SAMA5D31] = "sama5d31",
  226. [AT91_SOC_SAMA5D33] = "sama5d33",
  227. [AT91_SOC_SAMA5D34] = "sama5d34",
  228. [AT91_SOC_SAMA5D35] = "sama5d35",
  229. [AT91_SOC_SUBTYPE_NONE] = "Unknown"
  230. };
  231. const char *at91_get_soc_subtype(struct at91_socinfo *c)
  232. {
  233. return soc_subtype_name[c->subtype];
  234. }
  235. EXPORT_SYMBOL(at91_get_soc_subtype);
  236. void __init at91_map_io(void)
  237. {
  238. /* Map peripherals */
  239. iotable_init(&at91_io_desc, 1);
  240. at91_soc_initdata.type = AT91_SOC_NONE;
  241. at91_soc_initdata.subtype = AT91_SOC_SUBTYPE_NONE;
  242. soc_detect(AT91_BASE_DBGU0);
  243. if (!at91_soc_is_detected())
  244. soc_detect(AT91_BASE_DBGU1);
  245. if (!at91_soc_is_detected())
  246. panic("AT91: Impossible to detect the SOC type");
  247. pr_info("AT91: Detected soc type: %s\n",
  248. at91_get_soc_type(&at91_soc_initdata));
  249. pr_info("AT91: Detected soc subtype: %s\n",
  250. at91_get_soc_subtype(&at91_soc_initdata));
  251. if (!at91_soc_is_enabled())
  252. panic("AT91: Soc not enabled");
  253. if (at91_boot_soc.map_io)
  254. at91_boot_soc.map_io();
  255. }
  256. void __iomem *at91_shdwc_base = NULL;
  257. static void at91sam9_poweroff(void)
  258. {
  259. at91_shdwc_write(AT91_SHDW_CR, AT91_SHDW_KEY | AT91_SHDW_SHDW);
  260. }
  261. void __init at91_ioremap_shdwc(u32 base_addr)
  262. {
  263. at91_shdwc_base = ioremap(base_addr, 16);
  264. if (!at91_shdwc_base)
  265. panic("Impossible to ioremap at91_shdwc_base\n");
  266. pm_power_off = at91sam9_poweroff;
  267. }
  268. void __iomem *at91_rstc_base;
  269. void __init at91_ioremap_rstc(u32 base_addr)
  270. {
  271. at91_rstc_base = ioremap(base_addr, 16);
  272. if (!at91_rstc_base)
  273. panic("Impossible to ioremap at91_rstc_base\n");
  274. }
  275. void __iomem *at91_matrix_base;
  276. EXPORT_SYMBOL_GPL(at91_matrix_base);
  277. void __init at91_ioremap_matrix(u32 base_addr)
  278. {
  279. at91_matrix_base = ioremap(base_addr, 512);
  280. if (!at91_matrix_base)
  281. panic("Impossible to ioremap at91_matrix_base\n");
  282. }
  283. #if defined(CONFIG_OF)
  284. static struct of_device_id rstc_ids[] = {
  285. { .compatible = "atmel,at91sam9260-rstc", .data = at91sam9_alt_restart },
  286. { .compatible = "atmel,at91sam9g45-rstc", .data = at91sam9g45_restart },
  287. { /*sentinel*/ }
  288. };
  289. static void at91_dt_rstc(void)
  290. {
  291. struct device_node *np;
  292. const struct of_device_id *of_id;
  293. np = of_find_matching_node(NULL, rstc_ids);
  294. if (!np)
  295. panic("unable to find compatible rstc node in dtb\n");
  296. at91_rstc_base = of_iomap(np, 0);
  297. if (!at91_rstc_base)
  298. panic("unable to map rstc cpu registers\n");
  299. of_id = of_match_node(rstc_ids, np);
  300. if (!of_id)
  301. panic("AT91: rtsc no restart function availlable\n");
  302. arm_pm_restart = of_id->data;
  303. of_node_put(np);
  304. }
  305. static struct of_device_id ramc_ids[] = {
  306. { .compatible = "atmel,at91rm9200-sdramc" },
  307. { .compatible = "atmel,at91sam9260-sdramc" },
  308. { .compatible = "atmel,at91sam9g45-ddramc" },
  309. { /*sentinel*/ }
  310. };
  311. static void at91_dt_ramc(void)
  312. {
  313. struct device_node *np;
  314. np = of_find_matching_node(NULL, ramc_ids);
  315. if (!np)
  316. panic("unable to find compatible ram conroller node in dtb\n");
  317. at91_ramc_base[0] = of_iomap(np, 0);
  318. if (!at91_ramc_base[0])
  319. panic("unable to map ramc[0] cpu registers\n");
  320. /* the controller may have 2 banks */
  321. at91_ramc_base[1] = of_iomap(np, 1);
  322. of_node_put(np);
  323. }
  324. static struct of_device_id shdwc_ids[] = {
  325. { .compatible = "atmel,at91sam9260-shdwc", },
  326. { .compatible = "atmel,at91sam9rl-shdwc", },
  327. { .compatible = "atmel,at91sam9x5-shdwc", },
  328. { /*sentinel*/ }
  329. };
  330. static const char *shdwc_wakeup_modes[] = {
  331. [AT91_SHDW_WKMODE0_NONE] = "none",
  332. [AT91_SHDW_WKMODE0_HIGH] = "high",
  333. [AT91_SHDW_WKMODE0_LOW] = "low",
  334. [AT91_SHDW_WKMODE0_ANYLEVEL] = "any",
  335. };
  336. const int at91_dtget_shdwc_wakeup_mode(struct device_node *np)
  337. {
  338. const char *pm;
  339. int err, i;
  340. err = of_property_read_string(np, "atmel,wakeup-mode", &pm);
  341. if (err < 0)
  342. return AT91_SHDW_WKMODE0_ANYLEVEL;
  343. for (i = 0; i < ARRAY_SIZE(shdwc_wakeup_modes); i++)
  344. if (!strcasecmp(pm, shdwc_wakeup_modes[i]))
  345. return i;
  346. return -ENODEV;
  347. }
  348. static void at91_dt_shdwc(void)
  349. {
  350. struct device_node *np;
  351. int wakeup_mode;
  352. u32 reg;
  353. u32 mode = 0;
  354. np = of_find_matching_node(NULL, shdwc_ids);
  355. if (!np) {
  356. pr_debug("AT91: unable to find compatible shutdown (shdwc) conroller node in dtb\n");
  357. return;
  358. }
  359. at91_shdwc_base = of_iomap(np, 0);
  360. if (!at91_shdwc_base)
  361. panic("AT91: unable to map shdwc cpu registers\n");
  362. wakeup_mode = at91_dtget_shdwc_wakeup_mode(np);
  363. if (wakeup_mode < 0) {
  364. pr_warn("AT91: shdwc unknown wakeup mode\n");
  365. goto end;
  366. }
  367. if (!of_property_read_u32(np, "atmel,wakeup-counter", &reg)) {
  368. if (reg > AT91_SHDW_CPTWK0_MAX) {
  369. pr_warn("AT91: shdwc wakeup conter 0x%x > 0x%x reduce it to 0x%x\n",
  370. reg, AT91_SHDW_CPTWK0_MAX, AT91_SHDW_CPTWK0_MAX);
  371. reg = AT91_SHDW_CPTWK0_MAX;
  372. }
  373. mode |= AT91_SHDW_CPTWK0_(reg);
  374. }
  375. if (of_property_read_bool(np, "atmel,wakeup-rtc-timer"))
  376. mode |= AT91_SHDW_RTCWKEN;
  377. if (of_property_read_bool(np, "atmel,wakeup-rtt-timer"))
  378. mode |= AT91_SHDW_RTTWKEN;
  379. at91_shdwc_write(AT91_SHDW_MR, wakeup_mode | mode);
  380. end:
  381. pm_power_off = at91sam9_poweroff;
  382. of_node_put(np);
  383. }
  384. void __init at91rm9200_dt_initialize(void)
  385. {
  386. at91_dt_ramc();
  387. /* Init clock subsystem */
  388. at91_dt_clock_init();
  389. /* Register the processor-specific clocks */
  390. at91_boot_soc.register_clocks();
  391. at91_boot_soc.init();
  392. }
  393. void __init at91_dt_initialize(void)
  394. {
  395. at91_dt_rstc();
  396. at91_dt_ramc();
  397. at91_dt_shdwc();
  398. /* Init clock subsystem */
  399. at91_dt_clock_init();
  400. /* Register the processor-specific clocks */
  401. at91_boot_soc.register_clocks();
  402. if (at91_boot_soc.init)
  403. at91_boot_soc.init();
  404. }
  405. #endif
  406. void __init at91_initialize(unsigned long main_clock)
  407. {
  408. at91_boot_soc.ioremap_registers();
  409. /* Init clock subsystem */
  410. at91_clock_init(main_clock);
  411. /* Register the processor-specific clocks */
  412. at91_boot_soc.register_clocks();
  413. at91_boot_soc.init();
  414. pinctrl_provide_dummies();
  415. }