i915_debugfs.c 66 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/ctype.h>
  30. #include <linux/debugfs.h>
  31. #include <linux/slab.h>
  32. #include <linux/export.h>
  33. #include <linux/list_sort.h>
  34. #include <asm/msr-index.h>
  35. #include <drm/drmP.h>
  36. #include "intel_drv.h"
  37. #include "intel_ringbuffer.h"
  38. #include <drm/i915_drm.h>
  39. #include "i915_drv.h"
  40. #if defined(CONFIG_DEBUG_FS)
  41. enum {
  42. ACTIVE_LIST,
  43. INACTIVE_LIST,
  44. PINNED_LIST,
  45. };
  46. static const char *yesno(int v)
  47. {
  48. return v ? "yes" : "no";
  49. }
  50. static int i915_capabilities(struct seq_file *m, void *data)
  51. {
  52. struct drm_info_node *node = (struct drm_info_node *) m->private;
  53. struct drm_device *dev = node->minor->dev;
  54. const struct intel_device_info *info = INTEL_INFO(dev);
  55. seq_printf(m, "gen: %d\n", info->gen);
  56. seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
  57. #define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  58. #define SEP_SEMICOLON ;
  59. DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
  60. #undef PRINT_FLAG
  61. #undef SEP_SEMICOLON
  62. return 0;
  63. }
  64. static const char *get_pin_flag(struct drm_i915_gem_object *obj)
  65. {
  66. if (obj->user_pin_count > 0)
  67. return "P";
  68. else if (obj->pin_count > 0)
  69. return "p";
  70. else
  71. return " ";
  72. }
  73. static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
  74. {
  75. switch (obj->tiling_mode) {
  76. default:
  77. case I915_TILING_NONE: return " ";
  78. case I915_TILING_X: return "X";
  79. case I915_TILING_Y: return "Y";
  80. }
  81. }
  82. static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
  83. {
  84. return obj->has_global_gtt_mapping ? "g" : " ";
  85. }
  86. static void
  87. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  88. {
  89. struct i915_vma *vma;
  90. seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
  91. &obj->base,
  92. get_pin_flag(obj),
  93. get_tiling_flag(obj),
  94. get_global_flag(obj),
  95. obj->base.size / 1024,
  96. obj->base.read_domains,
  97. obj->base.write_domain,
  98. obj->last_read_seqno,
  99. obj->last_write_seqno,
  100. obj->last_fenced_seqno,
  101. i915_cache_level_str(obj->cache_level),
  102. obj->dirty ? " dirty" : "",
  103. obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  104. if (obj->base.name)
  105. seq_printf(m, " (name: %d)", obj->base.name);
  106. if (obj->pin_count)
  107. seq_printf(m, " (pinned x %d)", obj->pin_count);
  108. if (obj->pin_display)
  109. seq_printf(m, " (display)");
  110. if (obj->fence_reg != I915_FENCE_REG_NONE)
  111. seq_printf(m, " (fence: %d)", obj->fence_reg);
  112. list_for_each_entry(vma, &obj->vma_list, vma_link) {
  113. if (!i915_is_ggtt(vma->vm))
  114. seq_puts(m, " (pp");
  115. else
  116. seq_puts(m, " (g");
  117. seq_printf(m, "gtt offset: %08lx, size: %08lx)",
  118. vma->node.start, vma->node.size);
  119. }
  120. if (obj->stolen)
  121. seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
  122. if (obj->pin_mappable || obj->fault_mappable) {
  123. char s[3], *t = s;
  124. if (obj->pin_mappable)
  125. *t++ = 'p';
  126. if (obj->fault_mappable)
  127. *t++ = 'f';
  128. *t = '\0';
  129. seq_printf(m, " (%s mappable)", s);
  130. }
  131. if (obj->ring != NULL)
  132. seq_printf(m, " (%s)", obj->ring->name);
  133. }
  134. static void describe_ctx(struct seq_file *m, struct i915_hw_context *ctx)
  135. {
  136. seq_putc(m, ctx->is_initialized ? 'I' : 'i');
  137. seq_putc(m, ctx->remap_slice ? 'R' : 'r');
  138. seq_putc(m, ' ');
  139. }
  140. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  141. {
  142. struct drm_info_node *node = (struct drm_info_node *) m->private;
  143. uintptr_t list = (uintptr_t) node->info_ent->data;
  144. struct list_head *head;
  145. struct drm_device *dev = node->minor->dev;
  146. struct drm_i915_private *dev_priv = dev->dev_private;
  147. struct i915_address_space *vm = &dev_priv->gtt.base;
  148. struct i915_vma *vma;
  149. size_t total_obj_size, total_gtt_size;
  150. int count, ret;
  151. ret = mutex_lock_interruptible(&dev->struct_mutex);
  152. if (ret)
  153. return ret;
  154. /* FIXME: the user of this interface might want more than just GGTT */
  155. switch (list) {
  156. case ACTIVE_LIST:
  157. seq_puts(m, "Active:\n");
  158. head = &vm->active_list;
  159. break;
  160. case INACTIVE_LIST:
  161. seq_puts(m, "Inactive:\n");
  162. head = &vm->inactive_list;
  163. break;
  164. default:
  165. mutex_unlock(&dev->struct_mutex);
  166. return -EINVAL;
  167. }
  168. total_obj_size = total_gtt_size = count = 0;
  169. list_for_each_entry(vma, head, mm_list) {
  170. seq_printf(m, " ");
  171. describe_obj(m, vma->obj);
  172. seq_printf(m, "\n");
  173. total_obj_size += vma->obj->base.size;
  174. total_gtt_size += vma->node.size;
  175. count++;
  176. }
  177. mutex_unlock(&dev->struct_mutex);
  178. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  179. count, total_obj_size, total_gtt_size);
  180. return 0;
  181. }
  182. static int obj_rank_by_stolen(void *priv,
  183. struct list_head *A, struct list_head *B)
  184. {
  185. struct drm_i915_gem_object *a =
  186. container_of(A, struct drm_i915_gem_object, obj_exec_link);
  187. struct drm_i915_gem_object *b =
  188. container_of(B, struct drm_i915_gem_object, obj_exec_link);
  189. return a->stolen->start - b->stolen->start;
  190. }
  191. static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
  192. {
  193. struct drm_info_node *node = (struct drm_info_node *) m->private;
  194. struct drm_device *dev = node->minor->dev;
  195. struct drm_i915_private *dev_priv = dev->dev_private;
  196. struct drm_i915_gem_object *obj;
  197. size_t total_obj_size, total_gtt_size;
  198. LIST_HEAD(stolen);
  199. int count, ret;
  200. ret = mutex_lock_interruptible(&dev->struct_mutex);
  201. if (ret)
  202. return ret;
  203. total_obj_size = total_gtt_size = count = 0;
  204. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  205. if (obj->stolen == NULL)
  206. continue;
  207. list_add(&obj->obj_exec_link, &stolen);
  208. total_obj_size += obj->base.size;
  209. total_gtt_size += i915_gem_obj_ggtt_size(obj);
  210. count++;
  211. }
  212. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
  213. if (obj->stolen == NULL)
  214. continue;
  215. list_add(&obj->obj_exec_link, &stolen);
  216. total_obj_size += obj->base.size;
  217. count++;
  218. }
  219. list_sort(NULL, &stolen, obj_rank_by_stolen);
  220. seq_puts(m, "Stolen:\n");
  221. while (!list_empty(&stolen)) {
  222. obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
  223. seq_puts(m, " ");
  224. describe_obj(m, obj);
  225. seq_putc(m, '\n');
  226. list_del_init(&obj->obj_exec_link);
  227. }
  228. mutex_unlock(&dev->struct_mutex);
  229. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  230. count, total_obj_size, total_gtt_size);
  231. return 0;
  232. }
  233. #define count_objects(list, member) do { \
  234. list_for_each_entry(obj, list, member) { \
  235. size += i915_gem_obj_ggtt_size(obj); \
  236. ++count; \
  237. if (obj->map_and_fenceable) { \
  238. mappable_size += i915_gem_obj_ggtt_size(obj); \
  239. ++mappable_count; \
  240. } \
  241. } \
  242. } while (0)
  243. struct file_stats {
  244. int count;
  245. size_t total, active, inactive, unbound;
  246. };
  247. static int per_file_stats(int id, void *ptr, void *data)
  248. {
  249. struct drm_i915_gem_object *obj = ptr;
  250. struct file_stats *stats = data;
  251. stats->count++;
  252. stats->total += obj->base.size;
  253. if (i915_gem_obj_ggtt_bound(obj)) {
  254. if (!list_empty(&obj->ring_list))
  255. stats->active += obj->base.size;
  256. else
  257. stats->inactive += obj->base.size;
  258. } else {
  259. if (!list_empty(&obj->global_list))
  260. stats->unbound += obj->base.size;
  261. }
  262. return 0;
  263. }
  264. #define count_vmas(list, member) do { \
  265. list_for_each_entry(vma, list, member) { \
  266. size += i915_gem_obj_ggtt_size(vma->obj); \
  267. ++count; \
  268. if (vma->obj->map_and_fenceable) { \
  269. mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
  270. ++mappable_count; \
  271. } \
  272. } \
  273. } while (0)
  274. static int i915_gem_object_info(struct seq_file *m, void* data)
  275. {
  276. struct drm_info_node *node = (struct drm_info_node *) m->private;
  277. struct drm_device *dev = node->minor->dev;
  278. struct drm_i915_private *dev_priv = dev->dev_private;
  279. u32 count, mappable_count, purgeable_count;
  280. size_t size, mappable_size, purgeable_size;
  281. struct drm_i915_gem_object *obj;
  282. struct i915_address_space *vm = &dev_priv->gtt.base;
  283. struct drm_file *file;
  284. struct i915_vma *vma;
  285. int ret;
  286. ret = mutex_lock_interruptible(&dev->struct_mutex);
  287. if (ret)
  288. return ret;
  289. seq_printf(m, "%u objects, %zu bytes\n",
  290. dev_priv->mm.object_count,
  291. dev_priv->mm.object_memory);
  292. size = count = mappable_size = mappable_count = 0;
  293. count_objects(&dev_priv->mm.bound_list, global_list);
  294. seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
  295. count, mappable_count, size, mappable_size);
  296. size = count = mappable_size = mappable_count = 0;
  297. count_vmas(&vm->active_list, mm_list);
  298. seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
  299. count, mappable_count, size, mappable_size);
  300. size = count = mappable_size = mappable_count = 0;
  301. count_vmas(&vm->inactive_list, mm_list);
  302. seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
  303. count, mappable_count, size, mappable_size);
  304. size = count = purgeable_size = purgeable_count = 0;
  305. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
  306. size += obj->base.size, ++count;
  307. if (obj->madv == I915_MADV_DONTNEED)
  308. purgeable_size += obj->base.size, ++purgeable_count;
  309. }
  310. seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
  311. size = count = mappable_size = mappable_count = 0;
  312. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  313. if (obj->fault_mappable) {
  314. size += i915_gem_obj_ggtt_size(obj);
  315. ++count;
  316. }
  317. if (obj->pin_mappable) {
  318. mappable_size += i915_gem_obj_ggtt_size(obj);
  319. ++mappable_count;
  320. }
  321. if (obj->madv == I915_MADV_DONTNEED) {
  322. purgeable_size += obj->base.size;
  323. ++purgeable_count;
  324. }
  325. }
  326. seq_printf(m, "%u purgeable objects, %zu bytes\n",
  327. purgeable_count, purgeable_size);
  328. seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
  329. mappable_count, mappable_size);
  330. seq_printf(m, "%u fault mappable objects, %zu bytes\n",
  331. count, size);
  332. seq_printf(m, "%zu [%lu] gtt total\n",
  333. dev_priv->gtt.base.total,
  334. dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
  335. seq_putc(m, '\n');
  336. list_for_each_entry_reverse(file, &dev->filelist, lhead) {
  337. struct file_stats stats;
  338. memset(&stats, 0, sizeof(stats));
  339. idr_for_each(&file->object_idr, per_file_stats, &stats);
  340. seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
  341. get_pid_task(file->pid, PIDTYPE_PID)->comm,
  342. stats.count,
  343. stats.total,
  344. stats.active,
  345. stats.inactive,
  346. stats.unbound);
  347. }
  348. mutex_unlock(&dev->struct_mutex);
  349. return 0;
  350. }
  351. static int i915_gem_gtt_info(struct seq_file *m, void *data)
  352. {
  353. struct drm_info_node *node = (struct drm_info_node *) m->private;
  354. struct drm_device *dev = node->minor->dev;
  355. uintptr_t list = (uintptr_t) node->info_ent->data;
  356. struct drm_i915_private *dev_priv = dev->dev_private;
  357. struct drm_i915_gem_object *obj;
  358. size_t total_obj_size, total_gtt_size;
  359. int count, ret;
  360. ret = mutex_lock_interruptible(&dev->struct_mutex);
  361. if (ret)
  362. return ret;
  363. total_obj_size = total_gtt_size = count = 0;
  364. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  365. if (list == PINNED_LIST && obj->pin_count == 0)
  366. continue;
  367. seq_puts(m, " ");
  368. describe_obj(m, obj);
  369. seq_putc(m, '\n');
  370. total_obj_size += obj->base.size;
  371. total_gtt_size += i915_gem_obj_ggtt_size(obj);
  372. count++;
  373. }
  374. mutex_unlock(&dev->struct_mutex);
  375. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  376. count, total_obj_size, total_gtt_size);
  377. return 0;
  378. }
  379. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  380. {
  381. struct drm_info_node *node = (struct drm_info_node *) m->private;
  382. struct drm_device *dev = node->minor->dev;
  383. unsigned long flags;
  384. struct intel_crtc *crtc;
  385. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  386. const char pipe = pipe_name(crtc->pipe);
  387. const char plane = plane_name(crtc->plane);
  388. struct intel_unpin_work *work;
  389. spin_lock_irqsave(&dev->event_lock, flags);
  390. work = crtc->unpin_work;
  391. if (work == NULL) {
  392. seq_printf(m, "No flip due on pipe %c (plane %c)\n",
  393. pipe, plane);
  394. } else {
  395. if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  396. seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
  397. pipe, plane);
  398. } else {
  399. seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
  400. pipe, plane);
  401. }
  402. if (work->enable_stall_check)
  403. seq_puts(m, "Stall check enabled, ");
  404. else
  405. seq_puts(m, "Stall check waiting for page flip ioctl, ");
  406. seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
  407. if (work->old_fb_obj) {
  408. struct drm_i915_gem_object *obj = work->old_fb_obj;
  409. if (obj)
  410. seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
  411. i915_gem_obj_ggtt_offset(obj));
  412. }
  413. if (work->pending_flip_obj) {
  414. struct drm_i915_gem_object *obj = work->pending_flip_obj;
  415. if (obj)
  416. seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
  417. i915_gem_obj_ggtt_offset(obj));
  418. }
  419. }
  420. spin_unlock_irqrestore(&dev->event_lock, flags);
  421. }
  422. return 0;
  423. }
  424. static int i915_gem_request_info(struct seq_file *m, void *data)
  425. {
  426. struct drm_info_node *node = (struct drm_info_node *) m->private;
  427. struct drm_device *dev = node->minor->dev;
  428. drm_i915_private_t *dev_priv = dev->dev_private;
  429. struct intel_ring_buffer *ring;
  430. struct drm_i915_gem_request *gem_request;
  431. int ret, count, i;
  432. ret = mutex_lock_interruptible(&dev->struct_mutex);
  433. if (ret)
  434. return ret;
  435. count = 0;
  436. for_each_ring(ring, dev_priv, i) {
  437. if (list_empty(&ring->request_list))
  438. continue;
  439. seq_printf(m, "%s requests:\n", ring->name);
  440. list_for_each_entry(gem_request,
  441. &ring->request_list,
  442. list) {
  443. seq_printf(m, " %d @ %d\n",
  444. gem_request->seqno,
  445. (int) (jiffies - gem_request->emitted_jiffies));
  446. }
  447. count++;
  448. }
  449. mutex_unlock(&dev->struct_mutex);
  450. if (count == 0)
  451. seq_puts(m, "No requests\n");
  452. return 0;
  453. }
  454. static void i915_ring_seqno_info(struct seq_file *m,
  455. struct intel_ring_buffer *ring)
  456. {
  457. if (ring->get_seqno) {
  458. seq_printf(m, "Current sequence (%s): %u\n",
  459. ring->name, ring->get_seqno(ring, false));
  460. }
  461. }
  462. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  463. {
  464. struct drm_info_node *node = (struct drm_info_node *) m->private;
  465. struct drm_device *dev = node->minor->dev;
  466. drm_i915_private_t *dev_priv = dev->dev_private;
  467. struct intel_ring_buffer *ring;
  468. int ret, i;
  469. ret = mutex_lock_interruptible(&dev->struct_mutex);
  470. if (ret)
  471. return ret;
  472. for_each_ring(ring, dev_priv, i)
  473. i915_ring_seqno_info(m, ring);
  474. mutex_unlock(&dev->struct_mutex);
  475. return 0;
  476. }
  477. static int i915_interrupt_info(struct seq_file *m, void *data)
  478. {
  479. struct drm_info_node *node = (struct drm_info_node *) m->private;
  480. struct drm_device *dev = node->minor->dev;
  481. drm_i915_private_t *dev_priv = dev->dev_private;
  482. struct intel_ring_buffer *ring;
  483. int ret, i, pipe;
  484. ret = mutex_lock_interruptible(&dev->struct_mutex);
  485. if (ret)
  486. return ret;
  487. if (IS_VALLEYVIEW(dev)) {
  488. seq_printf(m, "Display IER:\t%08x\n",
  489. I915_READ(VLV_IER));
  490. seq_printf(m, "Display IIR:\t%08x\n",
  491. I915_READ(VLV_IIR));
  492. seq_printf(m, "Display IIR_RW:\t%08x\n",
  493. I915_READ(VLV_IIR_RW));
  494. seq_printf(m, "Display IMR:\t%08x\n",
  495. I915_READ(VLV_IMR));
  496. for_each_pipe(pipe)
  497. seq_printf(m, "Pipe %c stat:\t%08x\n",
  498. pipe_name(pipe),
  499. I915_READ(PIPESTAT(pipe)));
  500. seq_printf(m, "Master IER:\t%08x\n",
  501. I915_READ(VLV_MASTER_IER));
  502. seq_printf(m, "Render IER:\t%08x\n",
  503. I915_READ(GTIER));
  504. seq_printf(m, "Render IIR:\t%08x\n",
  505. I915_READ(GTIIR));
  506. seq_printf(m, "Render IMR:\t%08x\n",
  507. I915_READ(GTIMR));
  508. seq_printf(m, "PM IER:\t\t%08x\n",
  509. I915_READ(GEN6_PMIER));
  510. seq_printf(m, "PM IIR:\t\t%08x\n",
  511. I915_READ(GEN6_PMIIR));
  512. seq_printf(m, "PM IMR:\t\t%08x\n",
  513. I915_READ(GEN6_PMIMR));
  514. seq_printf(m, "Port hotplug:\t%08x\n",
  515. I915_READ(PORT_HOTPLUG_EN));
  516. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  517. I915_READ(VLV_DPFLIPSTAT));
  518. seq_printf(m, "DPINVGTT:\t%08x\n",
  519. I915_READ(DPINVGTT));
  520. } else if (!HAS_PCH_SPLIT(dev)) {
  521. seq_printf(m, "Interrupt enable: %08x\n",
  522. I915_READ(IER));
  523. seq_printf(m, "Interrupt identity: %08x\n",
  524. I915_READ(IIR));
  525. seq_printf(m, "Interrupt mask: %08x\n",
  526. I915_READ(IMR));
  527. for_each_pipe(pipe)
  528. seq_printf(m, "Pipe %c stat: %08x\n",
  529. pipe_name(pipe),
  530. I915_READ(PIPESTAT(pipe)));
  531. } else {
  532. seq_printf(m, "North Display Interrupt enable: %08x\n",
  533. I915_READ(DEIER));
  534. seq_printf(m, "North Display Interrupt identity: %08x\n",
  535. I915_READ(DEIIR));
  536. seq_printf(m, "North Display Interrupt mask: %08x\n",
  537. I915_READ(DEIMR));
  538. seq_printf(m, "South Display Interrupt enable: %08x\n",
  539. I915_READ(SDEIER));
  540. seq_printf(m, "South Display Interrupt identity: %08x\n",
  541. I915_READ(SDEIIR));
  542. seq_printf(m, "South Display Interrupt mask: %08x\n",
  543. I915_READ(SDEIMR));
  544. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  545. I915_READ(GTIER));
  546. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  547. I915_READ(GTIIR));
  548. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  549. I915_READ(GTIMR));
  550. }
  551. seq_printf(m, "Interrupts received: %d\n",
  552. atomic_read(&dev_priv->irq_received));
  553. for_each_ring(ring, dev_priv, i) {
  554. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  555. seq_printf(m,
  556. "Graphics Interrupt mask (%s): %08x\n",
  557. ring->name, I915_READ_IMR(ring));
  558. }
  559. i915_ring_seqno_info(m, ring);
  560. }
  561. mutex_unlock(&dev->struct_mutex);
  562. return 0;
  563. }
  564. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  565. {
  566. struct drm_info_node *node = (struct drm_info_node *) m->private;
  567. struct drm_device *dev = node->minor->dev;
  568. drm_i915_private_t *dev_priv = dev->dev_private;
  569. int i, ret;
  570. ret = mutex_lock_interruptible(&dev->struct_mutex);
  571. if (ret)
  572. return ret;
  573. seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
  574. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  575. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  576. struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
  577. seq_printf(m, "Fence %d, pin count = %d, object = ",
  578. i, dev_priv->fence_regs[i].pin_count);
  579. if (obj == NULL)
  580. seq_puts(m, "unused");
  581. else
  582. describe_obj(m, obj);
  583. seq_putc(m, '\n');
  584. }
  585. mutex_unlock(&dev->struct_mutex);
  586. return 0;
  587. }
  588. static int i915_hws_info(struct seq_file *m, void *data)
  589. {
  590. struct drm_info_node *node = (struct drm_info_node *) m->private;
  591. struct drm_device *dev = node->minor->dev;
  592. drm_i915_private_t *dev_priv = dev->dev_private;
  593. struct intel_ring_buffer *ring;
  594. const u32 *hws;
  595. int i;
  596. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  597. hws = ring->status_page.page_addr;
  598. if (hws == NULL)
  599. return 0;
  600. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  601. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  602. i * 4,
  603. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  604. }
  605. return 0;
  606. }
  607. static ssize_t
  608. i915_error_state_write(struct file *filp,
  609. const char __user *ubuf,
  610. size_t cnt,
  611. loff_t *ppos)
  612. {
  613. struct i915_error_state_file_priv *error_priv = filp->private_data;
  614. struct drm_device *dev = error_priv->dev;
  615. int ret;
  616. DRM_DEBUG_DRIVER("Resetting error state\n");
  617. ret = mutex_lock_interruptible(&dev->struct_mutex);
  618. if (ret)
  619. return ret;
  620. i915_destroy_error_state(dev);
  621. mutex_unlock(&dev->struct_mutex);
  622. return cnt;
  623. }
  624. static int i915_error_state_open(struct inode *inode, struct file *file)
  625. {
  626. struct drm_device *dev = inode->i_private;
  627. struct i915_error_state_file_priv *error_priv;
  628. error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
  629. if (!error_priv)
  630. return -ENOMEM;
  631. error_priv->dev = dev;
  632. i915_error_state_get(dev, error_priv);
  633. file->private_data = error_priv;
  634. return 0;
  635. }
  636. static int i915_error_state_release(struct inode *inode, struct file *file)
  637. {
  638. struct i915_error_state_file_priv *error_priv = file->private_data;
  639. i915_error_state_put(error_priv);
  640. kfree(error_priv);
  641. return 0;
  642. }
  643. static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
  644. size_t count, loff_t *pos)
  645. {
  646. struct i915_error_state_file_priv *error_priv = file->private_data;
  647. struct drm_i915_error_state_buf error_str;
  648. loff_t tmp_pos = 0;
  649. ssize_t ret_count = 0;
  650. int ret;
  651. ret = i915_error_state_buf_init(&error_str, count, *pos);
  652. if (ret)
  653. return ret;
  654. ret = i915_error_state_to_str(&error_str, error_priv);
  655. if (ret)
  656. goto out;
  657. ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
  658. error_str.buf,
  659. error_str.bytes);
  660. if (ret_count < 0)
  661. ret = ret_count;
  662. else
  663. *pos = error_str.start + ret_count;
  664. out:
  665. i915_error_state_buf_release(&error_str);
  666. return ret ?: ret_count;
  667. }
  668. static const struct file_operations i915_error_state_fops = {
  669. .owner = THIS_MODULE,
  670. .open = i915_error_state_open,
  671. .read = i915_error_state_read,
  672. .write = i915_error_state_write,
  673. .llseek = default_llseek,
  674. .release = i915_error_state_release,
  675. };
  676. static int
  677. i915_next_seqno_get(void *data, u64 *val)
  678. {
  679. struct drm_device *dev = data;
  680. drm_i915_private_t *dev_priv = dev->dev_private;
  681. int ret;
  682. ret = mutex_lock_interruptible(&dev->struct_mutex);
  683. if (ret)
  684. return ret;
  685. *val = dev_priv->next_seqno;
  686. mutex_unlock(&dev->struct_mutex);
  687. return 0;
  688. }
  689. static int
  690. i915_next_seqno_set(void *data, u64 val)
  691. {
  692. struct drm_device *dev = data;
  693. int ret;
  694. ret = mutex_lock_interruptible(&dev->struct_mutex);
  695. if (ret)
  696. return ret;
  697. ret = i915_gem_set_seqno(dev, val);
  698. mutex_unlock(&dev->struct_mutex);
  699. return ret;
  700. }
  701. DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
  702. i915_next_seqno_get, i915_next_seqno_set,
  703. "0x%llx\n");
  704. static int i915_rstdby_delays(struct seq_file *m, void *unused)
  705. {
  706. struct drm_info_node *node = (struct drm_info_node *) m->private;
  707. struct drm_device *dev = node->minor->dev;
  708. drm_i915_private_t *dev_priv = dev->dev_private;
  709. u16 crstanddelay;
  710. int ret;
  711. ret = mutex_lock_interruptible(&dev->struct_mutex);
  712. if (ret)
  713. return ret;
  714. crstanddelay = I915_READ16(CRSTANDVID);
  715. mutex_unlock(&dev->struct_mutex);
  716. seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
  717. return 0;
  718. }
  719. static int i915_cur_delayinfo(struct seq_file *m, void *unused)
  720. {
  721. struct drm_info_node *node = (struct drm_info_node *) m->private;
  722. struct drm_device *dev = node->minor->dev;
  723. drm_i915_private_t *dev_priv = dev->dev_private;
  724. int ret;
  725. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  726. if (IS_GEN5(dev)) {
  727. u16 rgvswctl = I915_READ16(MEMSWCTL);
  728. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  729. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  730. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  731. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  732. MEMSTAT_VID_SHIFT);
  733. seq_printf(m, "Current P-state: %d\n",
  734. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  735. } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
  736. u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  737. u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  738. u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  739. u32 rpstat, cagf, reqf;
  740. u32 rpupei, rpcurup, rpprevup;
  741. u32 rpdownei, rpcurdown, rpprevdown;
  742. int max_freq;
  743. /* RPSTAT1 is in the GT power well */
  744. ret = mutex_lock_interruptible(&dev->struct_mutex);
  745. if (ret)
  746. return ret;
  747. gen6_gt_force_wake_get(dev_priv);
  748. reqf = I915_READ(GEN6_RPNSWREQ);
  749. reqf &= ~GEN6_TURBO_DISABLE;
  750. if (IS_HASWELL(dev))
  751. reqf >>= 24;
  752. else
  753. reqf >>= 25;
  754. reqf *= GT_FREQUENCY_MULTIPLIER;
  755. rpstat = I915_READ(GEN6_RPSTAT1);
  756. rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
  757. rpcurup = I915_READ(GEN6_RP_CUR_UP);
  758. rpprevup = I915_READ(GEN6_RP_PREV_UP);
  759. rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
  760. rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
  761. rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
  762. if (IS_HASWELL(dev))
  763. cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
  764. else
  765. cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
  766. cagf *= GT_FREQUENCY_MULTIPLIER;
  767. gen6_gt_force_wake_put(dev_priv);
  768. mutex_unlock(&dev->struct_mutex);
  769. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  770. seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
  771. seq_printf(m, "Render p-state ratio: %d\n",
  772. (gt_perf_status & 0xff00) >> 8);
  773. seq_printf(m, "Render p-state VID: %d\n",
  774. gt_perf_status & 0xff);
  775. seq_printf(m, "Render p-state limit: %d\n",
  776. rp_state_limits & 0xff);
  777. seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
  778. seq_printf(m, "CAGF: %dMHz\n", cagf);
  779. seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
  780. GEN6_CURICONT_MASK);
  781. seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
  782. GEN6_CURBSYTAVG_MASK);
  783. seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
  784. GEN6_CURBSYTAVG_MASK);
  785. seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
  786. GEN6_CURIAVG_MASK);
  787. seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
  788. GEN6_CURBSYTAVG_MASK);
  789. seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
  790. GEN6_CURBSYTAVG_MASK);
  791. max_freq = (rp_state_cap & 0xff0000) >> 16;
  792. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  793. max_freq * GT_FREQUENCY_MULTIPLIER);
  794. max_freq = (rp_state_cap & 0xff00) >> 8;
  795. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  796. max_freq * GT_FREQUENCY_MULTIPLIER);
  797. max_freq = rp_state_cap & 0xff;
  798. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  799. max_freq * GT_FREQUENCY_MULTIPLIER);
  800. seq_printf(m, "Max overclocked frequency: %dMHz\n",
  801. dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
  802. } else if (IS_VALLEYVIEW(dev)) {
  803. u32 freq_sts, val;
  804. mutex_lock(&dev_priv->rps.hw_lock);
  805. freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  806. seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
  807. seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
  808. val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
  809. seq_printf(m, "max GPU freq: %d MHz\n",
  810. vlv_gpu_freq(dev_priv->mem_freq, val));
  811. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
  812. seq_printf(m, "min GPU freq: %d MHz\n",
  813. vlv_gpu_freq(dev_priv->mem_freq, val));
  814. seq_printf(m, "current GPU freq: %d MHz\n",
  815. vlv_gpu_freq(dev_priv->mem_freq,
  816. (freq_sts >> 8) & 0xff));
  817. mutex_unlock(&dev_priv->rps.hw_lock);
  818. } else {
  819. seq_puts(m, "no P-state info available\n");
  820. }
  821. return 0;
  822. }
  823. static int i915_delayfreq_table(struct seq_file *m, void *unused)
  824. {
  825. struct drm_info_node *node = (struct drm_info_node *) m->private;
  826. struct drm_device *dev = node->minor->dev;
  827. drm_i915_private_t *dev_priv = dev->dev_private;
  828. u32 delayfreq;
  829. int ret, i;
  830. ret = mutex_lock_interruptible(&dev->struct_mutex);
  831. if (ret)
  832. return ret;
  833. for (i = 0; i < 16; i++) {
  834. delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
  835. seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
  836. (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
  837. }
  838. mutex_unlock(&dev->struct_mutex);
  839. return 0;
  840. }
  841. static inline int MAP_TO_MV(int map)
  842. {
  843. return 1250 - (map * 25);
  844. }
  845. static int i915_inttoext_table(struct seq_file *m, void *unused)
  846. {
  847. struct drm_info_node *node = (struct drm_info_node *) m->private;
  848. struct drm_device *dev = node->minor->dev;
  849. drm_i915_private_t *dev_priv = dev->dev_private;
  850. u32 inttoext;
  851. int ret, i;
  852. ret = mutex_lock_interruptible(&dev->struct_mutex);
  853. if (ret)
  854. return ret;
  855. for (i = 1; i <= 32; i++) {
  856. inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
  857. seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
  858. }
  859. mutex_unlock(&dev->struct_mutex);
  860. return 0;
  861. }
  862. static int ironlake_drpc_info(struct seq_file *m)
  863. {
  864. struct drm_info_node *node = (struct drm_info_node *) m->private;
  865. struct drm_device *dev = node->minor->dev;
  866. drm_i915_private_t *dev_priv = dev->dev_private;
  867. u32 rgvmodectl, rstdbyctl;
  868. u16 crstandvid;
  869. int ret;
  870. ret = mutex_lock_interruptible(&dev->struct_mutex);
  871. if (ret)
  872. return ret;
  873. rgvmodectl = I915_READ(MEMMODECTL);
  874. rstdbyctl = I915_READ(RSTDBYCTL);
  875. crstandvid = I915_READ16(CRSTANDVID);
  876. mutex_unlock(&dev->struct_mutex);
  877. seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
  878. "yes" : "no");
  879. seq_printf(m, "Boost freq: %d\n",
  880. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  881. MEMMODE_BOOST_FREQ_SHIFT);
  882. seq_printf(m, "HW control enabled: %s\n",
  883. rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
  884. seq_printf(m, "SW control enabled: %s\n",
  885. rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
  886. seq_printf(m, "Gated voltage change: %s\n",
  887. rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
  888. seq_printf(m, "Starting frequency: P%d\n",
  889. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  890. seq_printf(m, "Max P-state: P%d\n",
  891. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  892. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  893. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  894. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  895. seq_printf(m, "Render standby enabled: %s\n",
  896. (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
  897. seq_puts(m, "Current RS state: ");
  898. switch (rstdbyctl & RSX_STATUS_MASK) {
  899. case RSX_STATUS_ON:
  900. seq_puts(m, "on\n");
  901. break;
  902. case RSX_STATUS_RC1:
  903. seq_puts(m, "RC1\n");
  904. break;
  905. case RSX_STATUS_RC1E:
  906. seq_puts(m, "RC1E\n");
  907. break;
  908. case RSX_STATUS_RS1:
  909. seq_puts(m, "RS1\n");
  910. break;
  911. case RSX_STATUS_RS2:
  912. seq_puts(m, "RS2 (RC6)\n");
  913. break;
  914. case RSX_STATUS_RS3:
  915. seq_puts(m, "RC3 (RC6+)\n");
  916. break;
  917. default:
  918. seq_puts(m, "unknown\n");
  919. break;
  920. }
  921. return 0;
  922. }
  923. static int gen6_drpc_info(struct seq_file *m)
  924. {
  925. struct drm_info_node *node = (struct drm_info_node *) m->private;
  926. struct drm_device *dev = node->minor->dev;
  927. struct drm_i915_private *dev_priv = dev->dev_private;
  928. u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
  929. unsigned forcewake_count;
  930. int count = 0, ret;
  931. ret = mutex_lock_interruptible(&dev->struct_mutex);
  932. if (ret)
  933. return ret;
  934. spin_lock_irq(&dev_priv->uncore.lock);
  935. forcewake_count = dev_priv->uncore.forcewake_count;
  936. spin_unlock_irq(&dev_priv->uncore.lock);
  937. if (forcewake_count) {
  938. seq_puts(m, "RC information inaccurate because somebody "
  939. "holds a forcewake reference \n");
  940. } else {
  941. /* NB: we cannot use forcewake, else we read the wrong values */
  942. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  943. udelay(10);
  944. seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
  945. }
  946. gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
  947. trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
  948. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  949. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  950. mutex_unlock(&dev->struct_mutex);
  951. mutex_lock(&dev_priv->rps.hw_lock);
  952. sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  953. mutex_unlock(&dev_priv->rps.hw_lock);
  954. seq_printf(m, "Video Turbo Mode: %s\n",
  955. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  956. seq_printf(m, "HW control enabled: %s\n",
  957. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  958. seq_printf(m, "SW control enabled: %s\n",
  959. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  960. GEN6_RP_MEDIA_SW_MODE));
  961. seq_printf(m, "RC1e Enabled: %s\n",
  962. yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
  963. seq_printf(m, "RC6 Enabled: %s\n",
  964. yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
  965. seq_printf(m, "Deep RC6 Enabled: %s\n",
  966. yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
  967. seq_printf(m, "Deepest RC6 Enabled: %s\n",
  968. yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
  969. seq_puts(m, "Current RC state: ");
  970. switch (gt_core_status & GEN6_RCn_MASK) {
  971. case GEN6_RC0:
  972. if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
  973. seq_puts(m, "Core Power Down\n");
  974. else
  975. seq_puts(m, "on\n");
  976. break;
  977. case GEN6_RC3:
  978. seq_puts(m, "RC3\n");
  979. break;
  980. case GEN6_RC6:
  981. seq_puts(m, "RC6\n");
  982. break;
  983. case GEN6_RC7:
  984. seq_puts(m, "RC7\n");
  985. break;
  986. default:
  987. seq_puts(m, "Unknown\n");
  988. break;
  989. }
  990. seq_printf(m, "Core Power Down: %s\n",
  991. yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
  992. /* Not exactly sure what this is */
  993. seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
  994. I915_READ(GEN6_GT_GFX_RC6_LOCKED));
  995. seq_printf(m, "RC6 residency since boot: %u\n",
  996. I915_READ(GEN6_GT_GFX_RC6));
  997. seq_printf(m, "RC6+ residency since boot: %u\n",
  998. I915_READ(GEN6_GT_GFX_RC6p));
  999. seq_printf(m, "RC6++ residency since boot: %u\n",
  1000. I915_READ(GEN6_GT_GFX_RC6pp));
  1001. seq_printf(m, "RC6 voltage: %dmV\n",
  1002. GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
  1003. seq_printf(m, "RC6+ voltage: %dmV\n",
  1004. GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
  1005. seq_printf(m, "RC6++ voltage: %dmV\n",
  1006. GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
  1007. return 0;
  1008. }
  1009. static int i915_drpc_info(struct seq_file *m, void *unused)
  1010. {
  1011. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1012. struct drm_device *dev = node->minor->dev;
  1013. if (IS_GEN6(dev) || IS_GEN7(dev))
  1014. return gen6_drpc_info(m);
  1015. else
  1016. return ironlake_drpc_info(m);
  1017. }
  1018. static int i915_fbc_status(struct seq_file *m, void *unused)
  1019. {
  1020. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1021. struct drm_device *dev = node->minor->dev;
  1022. drm_i915_private_t *dev_priv = dev->dev_private;
  1023. if (!I915_HAS_FBC(dev)) {
  1024. seq_puts(m, "FBC unsupported on this chipset\n");
  1025. return 0;
  1026. }
  1027. if (intel_fbc_enabled(dev)) {
  1028. seq_puts(m, "FBC enabled\n");
  1029. } else {
  1030. seq_puts(m, "FBC disabled: ");
  1031. switch (dev_priv->fbc.no_fbc_reason) {
  1032. case FBC_OK:
  1033. seq_puts(m, "FBC actived, but currently disabled in hardware");
  1034. break;
  1035. case FBC_UNSUPPORTED:
  1036. seq_puts(m, "unsupported by this chipset");
  1037. break;
  1038. case FBC_NO_OUTPUT:
  1039. seq_puts(m, "no outputs");
  1040. break;
  1041. case FBC_STOLEN_TOO_SMALL:
  1042. seq_puts(m, "not enough stolen memory");
  1043. break;
  1044. case FBC_UNSUPPORTED_MODE:
  1045. seq_puts(m, "mode not supported");
  1046. break;
  1047. case FBC_MODE_TOO_LARGE:
  1048. seq_puts(m, "mode too large");
  1049. break;
  1050. case FBC_BAD_PLANE:
  1051. seq_puts(m, "FBC unsupported on plane");
  1052. break;
  1053. case FBC_NOT_TILED:
  1054. seq_puts(m, "scanout buffer not tiled");
  1055. break;
  1056. case FBC_MULTIPLE_PIPES:
  1057. seq_puts(m, "multiple pipes are enabled");
  1058. break;
  1059. case FBC_MODULE_PARAM:
  1060. seq_puts(m, "disabled per module param (default off)");
  1061. break;
  1062. case FBC_CHIP_DEFAULT:
  1063. seq_puts(m, "disabled per chip default");
  1064. break;
  1065. default:
  1066. seq_puts(m, "unknown reason");
  1067. }
  1068. seq_putc(m, '\n');
  1069. }
  1070. return 0;
  1071. }
  1072. static int i915_ips_status(struct seq_file *m, void *unused)
  1073. {
  1074. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1075. struct drm_device *dev = node->minor->dev;
  1076. struct drm_i915_private *dev_priv = dev->dev_private;
  1077. if (!HAS_IPS(dev)) {
  1078. seq_puts(m, "not supported\n");
  1079. return 0;
  1080. }
  1081. if (I915_READ(IPS_CTL) & IPS_ENABLE)
  1082. seq_puts(m, "enabled\n");
  1083. else
  1084. seq_puts(m, "disabled\n");
  1085. return 0;
  1086. }
  1087. static int i915_sr_status(struct seq_file *m, void *unused)
  1088. {
  1089. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1090. struct drm_device *dev = node->minor->dev;
  1091. drm_i915_private_t *dev_priv = dev->dev_private;
  1092. bool sr_enabled = false;
  1093. if (HAS_PCH_SPLIT(dev))
  1094. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  1095. else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
  1096. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  1097. else if (IS_I915GM(dev))
  1098. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  1099. else if (IS_PINEVIEW(dev))
  1100. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  1101. seq_printf(m, "self-refresh: %s\n",
  1102. sr_enabled ? "enabled" : "disabled");
  1103. return 0;
  1104. }
  1105. static int i915_emon_status(struct seq_file *m, void *unused)
  1106. {
  1107. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1108. struct drm_device *dev = node->minor->dev;
  1109. drm_i915_private_t *dev_priv = dev->dev_private;
  1110. unsigned long temp, chipset, gfx;
  1111. int ret;
  1112. if (!IS_GEN5(dev))
  1113. return -ENODEV;
  1114. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1115. if (ret)
  1116. return ret;
  1117. temp = i915_mch_val(dev_priv);
  1118. chipset = i915_chipset_val(dev_priv);
  1119. gfx = i915_gfx_val(dev_priv);
  1120. mutex_unlock(&dev->struct_mutex);
  1121. seq_printf(m, "GMCH temp: %ld\n", temp);
  1122. seq_printf(m, "Chipset power: %ld\n", chipset);
  1123. seq_printf(m, "GFX power: %ld\n", gfx);
  1124. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  1125. return 0;
  1126. }
  1127. static int i915_ring_freq_table(struct seq_file *m, void *unused)
  1128. {
  1129. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1130. struct drm_device *dev = node->minor->dev;
  1131. drm_i915_private_t *dev_priv = dev->dev_private;
  1132. int ret;
  1133. int gpu_freq, ia_freq;
  1134. if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
  1135. seq_puts(m, "unsupported on this chipset\n");
  1136. return 0;
  1137. }
  1138. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  1139. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1140. if (ret)
  1141. return ret;
  1142. seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
  1143. for (gpu_freq = dev_priv->rps.min_delay;
  1144. gpu_freq <= dev_priv->rps.max_delay;
  1145. gpu_freq++) {
  1146. ia_freq = gpu_freq;
  1147. sandybridge_pcode_read(dev_priv,
  1148. GEN6_PCODE_READ_MIN_FREQ_TABLE,
  1149. &ia_freq);
  1150. seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
  1151. gpu_freq * GT_FREQUENCY_MULTIPLIER,
  1152. ((ia_freq >> 0) & 0xff) * 100,
  1153. ((ia_freq >> 8) & 0xff) * 100);
  1154. }
  1155. mutex_unlock(&dev_priv->rps.hw_lock);
  1156. return 0;
  1157. }
  1158. static int i915_gfxec(struct seq_file *m, void *unused)
  1159. {
  1160. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1161. struct drm_device *dev = node->minor->dev;
  1162. drm_i915_private_t *dev_priv = dev->dev_private;
  1163. int ret;
  1164. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1165. if (ret)
  1166. return ret;
  1167. seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
  1168. mutex_unlock(&dev->struct_mutex);
  1169. return 0;
  1170. }
  1171. static int i915_opregion(struct seq_file *m, void *unused)
  1172. {
  1173. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1174. struct drm_device *dev = node->minor->dev;
  1175. drm_i915_private_t *dev_priv = dev->dev_private;
  1176. struct intel_opregion *opregion = &dev_priv->opregion;
  1177. void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
  1178. int ret;
  1179. if (data == NULL)
  1180. return -ENOMEM;
  1181. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1182. if (ret)
  1183. goto out;
  1184. if (opregion->header) {
  1185. memcpy_fromio(data, opregion->header, OPREGION_SIZE);
  1186. seq_write(m, data, OPREGION_SIZE);
  1187. }
  1188. mutex_unlock(&dev->struct_mutex);
  1189. out:
  1190. kfree(data);
  1191. return 0;
  1192. }
  1193. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  1194. {
  1195. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1196. struct drm_device *dev = node->minor->dev;
  1197. struct intel_fbdev *ifbdev = NULL;
  1198. struct intel_framebuffer *fb;
  1199. #ifdef CONFIG_DRM_I915_FBDEV
  1200. struct drm_i915_private *dev_priv = dev->dev_private;
  1201. int ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1202. if (ret)
  1203. return ret;
  1204. ifbdev = dev_priv->fbdev;
  1205. fb = to_intel_framebuffer(ifbdev->helper.fb);
  1206. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1207. fb->base.width,
  1208. fb->base.height,
  1209. fb->base.depth,
  1210. fb->base.bits_per_pixel,
  1211. atomic_read(&fb->base.refcount.refcount));
  1212. describe_obj(m, fb->obj);
  1213. seq_putc(m, '\n');
  1214. mutex_unlock(&dev->mode_config.mutex);
  1215. #endif
  1216. mutex_lock(&dev->mode_config.fb_lock);
  1217. list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
  1218. if (&fb->base == ifbdev->helper.fb)
  1219. continue;
  1220. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1221. fb->base.width,
  1222. fb->base.height,
  1223. fb->base.depth,
  1224. fb->base.bits_per_pixel,
  1225. atomic_read(&fb->base.refcount.refcount));
  1226. describe_obj(m, fb->obj);
  1227. seq_putc(m, '\n');
  1228. }
  1229. mutex_unlock(&dev->mode_config.fb_lock);
  1230. return 0;
  1231. }
  1232. static int i915_context_status(struct seq_file *m, void *unused)
  1233. {
  1234. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1235. struct drm_device *dev = node->minor->dev;
  1236. drm_i915_private_t *dev_priv = dev->dev_private;
  1237. struct intel_ring_buffer *ring;
  1238. struct i915_hw_context *ctx;
  1239. int ret, i;
  1240. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1241. if (ret)
  1242. return ret;
  1243. if (dev_priv->ips.pwrctx) {
  1244. seq_puts(m, "power context ");
  1245. describe_obj(m, dev_priv->ips.pwrctx);
  1246. seq_putc(m, '\n');
  1247. }
  1248. if (dev_priv->ips.renderctx) {
  1249. seq_puts(m, "render context ");
  1250. describe_obj(m, dev_priv->ips.renderctx);
  1251. seq_putc(m, '\n');
  1252. }
  1253. list_for_each_entry(ctx, &dev_priv->context_list, link) {
  1254. seq_puts(m, "HW context ");
  1255. describe_ctx(m, ctx);
  1256. for_each_ring(ring, dev_priv, i)
  1257. if (ring->default_context == ctx)
  1258. seq_printf(m, "(default context %s) ", ring->name);
  1259. describe_obj(m, ctx->obj);
  1260. seq_putc(m, '\n');
  1261. }
  1262. mutex_unlock(&dev->mode_config.mutex);
  1263. return 0;
  1264. }
  1265. static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
  1266. {
  1267. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1268. struct drm_device *dev = node->minor->dev;
  1269. struct drm_i915_private *dev_priv = dev->dev_private;
  1270. unsigned forcewake_count;
  1271. spin_lock_irq(&dev_priv->uncore.lock);
  1272. forcewake_count = dev_priv->uncore.forcewake_count;
  1273. spin_unlock_irq(&dev_priv->uncore.lock);
  1274. seq_printf(m, "forcewake count = %u\n", forcewake_count);
  1275. return 0;
  1276. }
  1277. static const char *swizzle_string(unsigned swizzle)
  1278. {
  1279. switch (swizzle) {
  1280. case I915_BIT_6_SWIZZLE_NONE:
  1281. return "none";
  1282. case I915_BIT_6_SWIZZLE_9:
  1283. return "bit9";
  1284. case I915_BIT_6_SWIZZLE_9_10:
  1285. return "bit9/bit10";
  1286. case I915_BIT_6_SWIZZLE_9_11:
  1287. return "bit9/bit11";
  1288. case I915_BIT_6_SWIZZLE_9_10_11:
  1289. return "bit9/bit10/bit11";
  1290. case I915_BIT_6_SWIZZLE_9_17:
  1291. return "bit9/bit17";
  1292. case I915_BIT_6_SWIZZLE_9_10_17:
  1293. return "bit9/bit10/bit17";
  1294. case I915_BIT_6_SWIZZLE_UNKNOWN:
  1295. return "unknown";
  1296. }
  1297. return "bug";
  1298. }
  1299. static int i915_swizzle_info(struct seq_file *m, void *data)
  1300. {
  1301. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1302. struct drm_device *dev = node->minor->dev;
  1303. struct drm_i915_private *dev_priv = dev->dev_private;
  1304. int ret;
  1305. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1306. if (ret)
  1307. return ret;
  1308. seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
  1309. swizzle_string(dev_priv->mm.bit_6_swizzle_x));
  1310. seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
  1311. swizzle_string(dev_priv->mm.bit_6_swizzle_y));
  1312. if (IS_GEN3(dev) || IS_GEN4(dev)) {
  1313. seq_printf(m, "DDC = 0x%08x\n",
  1314. I915_READ(DCC));
  1315. seq_printf(m, "C0DRB3 = 0x%04x\n",
  1316. I915_READ16(C0DRB3));
  1317. seq_printf(m, "C1DRB3 = 0x%04x\n",
  1318. I915_READ16(C1DRB3));
  1319. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1320. seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
  1321. I915_READ(MAD_DIMM_C0));
  1322. seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
  1323. I915_READ(MAD_DIMM_C1));
  1324. seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
  1325. I915_READ(MAD_DIMM_C2));
  1326. seq_printf(m, "TILECTL = 0x%08x\n",
  1327. I915_READ(TILECTL));
  1328. seq_printf(m, "ARB_MODE = 0x%08x\n",
  1329. I915_READ(ARB_MODE));
  1330. seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
  1331. I915_READ(DISP_ARB_CTL));
  1332. }
  1333. mutex_unlock(&dev->struct_mutex);
  1334. return 0;
  1335. }
  1336. static int i915_ppgtt_info(struct seq_file *m, void *data)
  1337. {
  1338. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1339. struct drm_device *dev = node->minor->dev;
  1340. struct drm_i915_private *dev_priv = dev->dev_private;
  1341. struct intel_ring_buffer *ring;
  1342. int i, ret;
  1343. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1344. if (ret)
  1345. return ret;
  1346. if (INTEL_INFO(dev)->gen == 6)
  1347. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
  1348. for_each_ring(ring, dev_priv, i) {
  1349. seq_printf(m, "%s\n", ring->name);
  1350. if (INTEL_INFO(dev)->gen == 7)
  1351. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
  1352. seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
  1353. seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
  1354. seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
  1355. }
  1356. if (dev_priv->mm.aliasing_ppgtt) {
  1357. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1358. seq_puts(m, "aliasing PPGTT:\n");
  1359. seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
  1360. }
  1361. seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
  1362. mutex_unlock(&dev->struct_mutex);
  1363. return 0;
  1364. }
  1365. static int i915_dpio_info(struct seq_file *m, void *data)
  1366. {
  1367. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1368. struct drm_device *dev = node->minor->dev;
  1369. struct drm_i915_private *dev_priv = dev->dev_private;
  1370. int ret;
  1371. if (!IS_VALLEYVIEW(dev)) {
  1372. seq_puts(m, "unsupported\n");
  1373. return 0;
  1374. }
  1375. ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
  1376. if (ret)
  1377. return ret;
  1378. seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
  1379. seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
  1380. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_DIV_A));
  1381. seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
  1382. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_DIV_B));
  1383. seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
  1384. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_REFSFR_A));
  1385. seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
  1386. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_REFSFR_B));
  1387. seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
  1388. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_CORE_CLK_A));
  1389. seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
  1390. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_CORE_CLK_B));
  1391. seq_printf(m, "DPIO_LPF_COEFF_A: 0x%08x\n",
  1392. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_LPF_COEFF_A));
  1393. seq_printf(m, "DPIO_LPF_COEFF_B: 0x%08x\n",
  1394. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_LPF_COEFF_B));
  1395. seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
  1396. vlv_dpio_read(dev_priv, PIPE_A, DPIO_FASTCLK_DISABLE));
  1397. mutex_unlock(&dev_priv->dpio_lock);
  1398. return 0;
  1399. }
  1400. static int i915_llc(struct seq_file *m, void *data)
  1401. {
  1402. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1403. struct drm_device *dev = node->minor->dev;
  1404. struct drm_i915_private *dev_priv = dev->dev_private;
  1405. /* Size calculation for LLC is a bit of a pain. Ignore for now. */
  1406. seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
  1407. seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
  1408. return 0;
  1409. }
  1410. static int i915_edp_psr_status(struct seq_file *m, void *data)
  1411. {
  1412. struct drm_info_node *node = m->private;
  1413. struct drm_device *dev = node->minor->dev;
  1414. struct drm_i915_private *dev_priv = dev->dev_private;
  1415. u32 psrperf = 0;
  1416. bool enabled = false;
  1417. seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
  1418. seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
  1419. enabled = HAS_PSR(dev) &&
  1420. I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
  1421. seq_printf(m, "Enabled: %s\n", yesno(enabled));
  1422. if (HAS_PSR(dev))
  1423. psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
  1424. EDP_PSR_PERF_CNT_MASK;
  1425. seq_printf(m, "Performance_Counter: %u\n", psrperf);
  1426. return 0;
  1427. }
  1428. static int i915_energy_uJ(struct seq_file *m, void *data)
  1429. {
  1430. struct drm_info_node *node = m->private;
  1431. struct drm_device *dev = node->minor->dev;
  1432. struct drm_i915_private *dev_priv = dev->dev_private;
  1433. u64 power;
  1434. u32 units;
  1435. if (INTEL_INFO(dev)->gen < 6)
  1436. return -ENODEV;
  1437. rdmsrl(MSR_RAPL_POWER_UNIT, power);
  1438. power = (power & 0x1f00) >> 8;
  1439. units = 1000000 / (1 << power); /* convert to uJ */
  1440. power = I915_READ(MCH_SECP_NRG_STTS);
  1441. power *= units;
  1442. seq_printf(m, "%llu", (long long unsigned)power);
  1443. return 0;
  1444. }
  1445. static int i915_pc8_status(struct seq_file *m, void *unused)
  1446. {
  1447. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1448. struct drm_device *dev = node->minor->dev;
  1449. struct drm_i915_private *dev_priv = dev->dev_private;
  1450. if (!IS_HASWELL(dev)) {
  1451. seq_puts(m, "not supported\n");
  1452. return 0;
  1453. }
  1454. mutex_lock(&dev_priv->pc8.lock);
  1455. seq_printf(m, "Requirements met: %s\n",
  1456. yesno(dev_priv->pc8.requirements_met));
  1457. seq_printf(m, "GPU idle: %s\n", yesno(dev_priv->pc8.gpu_idle));
  1458. seq_printf(m, "Disable count: %d\n", dev_priv->pc8.disable_count);
  1459. seq_printf(m, "IRQs disabled: %s\n",
  1460. yesno(dev_priv->pc8.irqs_disabled));
  1461. seq_printf(m, "Enabled: %s\n", yesno(dev_priv->pc8.enabled));
  1462. mutex_unlock(&dev_priv->pc8.lock);
  1463. return 0;
  1464. }
  1465. static int i915_pipe_crc(struct seq_file *m, void *data)
  1466. {
  1467. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1468. struct drm_device *dev = node->minor->dev;
  1469. struct drm_i915_private *dev_priv = dev->dev_private;
  1470. enum pipe pipe = (enum pipe)node->info_ent->data;
  1471. const struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
  1472. int i;
  1473. int start;
  1474. if (dev_priv->pipe_crc[pipe].source == INTEL_PIPE_CRC_SOURCE_NONE) {
  1475. seq_puts(m, "none\n");
  1476. return 0;
  1477. }
  1478. start = atomic_read(&pipe_crc->slot) + 1;
  1479. seq_puts(m, " timestamp CRC1 CRC2 CRC3 CRC4 CRC5\n");
  1480. for (i = 0; i < INTEL_PIPE_CRC_ENTRIES_NR; i++) {
  1481. const struct intel_pipe_crc_entry *entry =
  1482. &pipe_crc->entries[(start + i) %
  1483. INTEL_PIPE_CRC_ENTRIES_NR];
  1484. seq_printf(m, "%12u %8x %8x %8x %8x %8x\n", entry->timestamp,
  1485. entry->crc[0], entry->crc[1], entry->crc[2],
  1486. entry->crc[3], entry->crc[4]);
  1487. }
  1488. return 0;
  1489. }
  1490. static const char *pipe_crc_sources[] = {
  1491. "none",
  1492. "plane1",
  1493. "plane2",
  1494. "pf",
  1495. };
  1496. static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
  1497. {
  1498. BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
  1499. return pipe_crc_sources[source];
  1500. }
  1501. static int pipe_crc_ctl_show(struct seq_file *m, void *data)
  1502. {
  1503. struct drm_device *dev = m->private;
  1504. struct drm_i915_private *dev_priv = dev->dev_private;
  1505. int i;
  1506. for (i = 0; i < I915_MAX_PIPES; i++)
  1507. seq_printf(m, "%c %s\n", pipe_name(i),
  1508. pipe_crc_source_name(dev_priv->pipe_crc[i].source));
  1509. return 0;
  1510. }
  1511. static int pipe_crc_ctl_open(struct inode *inode, struct file *file)
  1512. {
  1513. struct drm_device *dev = inode->i_private;
  1514. return single_open(file, pipe_crc_ctl_show, dev);
  1515. }
  1516. static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
  1517. enum intel_pipe_crc_source source)
  1518. {
  1519. struct drm_i915_private *dev_priv = dev->dev_private;
  1520. u32 val;
  1521. return -ENODEV;
  1522. if (!IS_IVYBRIDGE(dev))
  1523. return -ENODEV;
  1524. dev_priv->pipe_crc[pipe].source = source;
  1525. switch (source) {
  1526. case INTEL_PIPE_CRC_SOURCE_PLANE1:
  1527. val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
  1528. break;
  1529. case INTEL_PIPE_CRC_SOURCE_PLANE2:
  1530. val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
  1531. break;
  1532. case INTEL_PIPE_CRC_SOURCE_PF:
  1533. val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
  1534. break;
  1535. case INTEL_PIPE_CRC_SOURCE_NONE:
  1536. default:
  1537. val = 0;
  1538. break;
  1539. }
  1540. I915_WRITE(PIPE_CRC_CTL(pipe), val);
  1541. POSTING_READ(PIPE_CRC_CTL(pipe));
  1542. return 0;
  1543. }
  1544. /*
  1545. * Parse pipe CRC command strings:
  1546. * command: wsp* pipe wsp+ source wsp*
  1547. * pipe: (A | B | C)
  1548. * source: (none | plane1 | plane2 | pf)
  1549. * wsp: (#0x20 | #0x9 | #0xA)+
  1550. *
  1551. * eg.:
  1552. * "A plane1" -> Start CRC computations on plane1 of pipe A
  1553. * "A none" -> Stop CRC
  1554. */
  1555. static int pipe_crc_ctl_tokenize(char *buf, char *words[], int max_words)
  1556. {
  1557. int n_words = 0;
  1558. while (*buf) {
  1559. char *end;
  1560. /* skip leading white space */
  1561. buf = skip_spaces(buf);
  1562. if (!*buf)
  1563. break; /* end of buffer */
  1564. /* find end of word */
  1565. for (end = buf; *end && !isspace(*end); end++)
  1566. ;
  1567. if (n_words == max_words) {
  1568. DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
  1569. max_words);
  1570. return -EINVAL; /* ran out of words[] before bytes */
  1571. }
  1572. if (*end)
  1573. *end++ = '\0';
  1574. words[n_words++] = buf;
  1575. buf = end;
  1576. }
  1577. return n_words;
  1578. }
  1579. static int pipe_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
  1580. {
  1581. const char name = buf[0];
  1582. if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
  1583. return -EINVAL;
  1584. *pipe = name - 'A';
  1585. return 0;
  1586. }
  1587. static int
  1588. pipe_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *source)
  1589. {
  1590. int i;
  1591. for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
  1592. if (!strcmp(buf, pipe_crc_sources[i])) {
  1593. *source = i;
  1594. return 0;
  1595. }
  1596. return -EINVAL;
  1597. }
  1598. static int pipe_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
  1599. {
  1600. #define MAX_WORDS 2
  1601. int n_words;
  1602. char *words[MAX_WORDS];
  1603. enum pipe pipe;
  1604. enum intel_pipe_crc_source source;
  1605. n_words = pipe_crc_ctl_tokenize(buf, words, MAX_WORDS);
  1606. if (n_words != 2) {
  1607. DRM_DEBUG_DRIVER("tokenize failed, a command is 2 words\n");
  1608. return -EINVAL;
  1609. }
  1610. if (pipe_crc_ctl_parse_pipe(words[0], &pipe) < 0) {
  1611. DRM_DEBUG_DRIVER("unknown pipe %s\n", words[0]);
  1612. return -EINVAL;
  1613. }
  1614. if (pipe_crc_ctl_parse_source(words[1], &source) < 0) {
  1615. DRM_DEBUG_DRIVER("unknown source %s\n", words[1]);
  1616. return -EINVAL;
  1617. }
  1618. return pipe_crc_set_source(dev, pipe, source);
  1619. }
  1620. static ssize_t pipe_crc_ctl_write(struct file *file, const char __user *ubuf,
  1621. size_t len, loff_t *offp)
  1622. {
  1623. struct seq_file *m = file->private_data;
  1624. struct drm_device *dev = m->private;
  1625. char *tmpbuf;
  1626. int ret;
  1627. if (len == 0)
  1628. return 0;
  1629. if (len > PAGE_SIZE - 1) {
  1630. DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
  1631. PAGE_SIZE);
  1632. return -E2BIG;
  1633. }
  1634. tmpbuf = kmalloc(len + 1, GFP_KERNEL);
  1635. if (!tmpbuf)
  1636. return -ENOMEM;
  1637. if (copy_from_user(tmpbuf, ubuf, len)) {
  1638. ret = -EFAULT;
  1639. goto out;
  1640. }
  1641. tmpbuf[len] = '\0';
  1642. ret = pipe_crc_ctl_parse(dev, tmpbuf, len);
  1643. out:
  1644. kfree(tmpbuf);
  1645. if (ret < 0)
  1646. return ret;
  1647. *offp += len;
  1648. return len;
  1649. }
  1650. static const struct file_operations i915_pipe_crc_ctl_fops = {
  1651. .owner = THIS_MODULE,
  1652. .open = pipe_crc_ctl_open,
  1653. .read = seq_read,
  1654. .llseek = seq_lseek,
  1655. .release = single_release,
  1656. .write = pipe_crc_ctl_write
  1657. };
  1658. static int
  1659. i915_wedged_get(void *data, u64 *val)
  1660. {
  1661. struct drm_device *dev = data;
  1662. drm_i915_private_t *dev_priv = dev->dev_private;
  1663. *val = atomic_read(&dev_priv->gpu_error.reset_counter);
  1664. return 0;
  1665. }
  1666. static int
  1667. i915_wedged_set(void *data, u64 val)
  1668. {
  1669. struct drm_device *dev = data;
  1670. DRM_INFO("Manually setting wedged to %llu\n", val);
  1671. i915_handle_error(dev, val);
  1672. return 0;
  1673. }
  1674. DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
  1675. i915_wedged_get, i915_wedged_set,
  1676. "%llu\n");
  1677. static int
  1678. i915_ring_stop_get(void *data, u64 *val)
  1679. {
  1680. struct drm_device *dev = data;
  1681. drm_i915_private_t *dev_priv = dev->dev_private;
  1682. *val = dev_priv->gpu_error.stop_rings;
  1683. return 0;
  1684. }
  1685. static int
  1686. i915_ring_stop_set(void *data, u64 val)
  1687. {
  1688. struct drm_device *dev = data;
  1689. struct drm_i915_private *dev_priv = dev->dev_private;
  1690. int ret;
  1691. DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
  1692. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1693. if (ret)
  1694. return ret;
  1695. dev_priv->gpu_error.stop_rings = val;
  1696. mutex_unlock(&dev->struct_mutex);
  1697. return 0;
  1698. }
  1699. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
  1700. i915_ring_stop_get, i915_ring_stop_set,
  1701. "0x%08llx\n");
  1702. static int
  1703. i915_ring_missed_irq_get(void *data, u64 *val)
  1704. {
  1705. struct drm_device *dev = data;
  1706. struct drm_i915_private *dev_priv = dev->dev_private;
  1707. *val = dev_priv->gpu_error.missed_irq_rings;
  1708. return 0;
  1709. }
  1710. static int
  1711. i915_ring_missed_irq_set(void *data, u64 val)
  1712. {
  1713. struct drm_device *dev = data;
  1714. struct drm_i915_private *dev_priv = dev->dev_private;
  1715. int ret;
  1716. /* Lock against concurrent debugfs callers */
  1717. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1718. if (ret)
  1719. return ret;
  1720. dev_priv->gpu_error.missed_irq_rings = val;
  1721. mutex_unlock(&dev->struct_mutex);
  1722. return 0;
  1723. }
  1724. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
  1725. i915_ring_missed_irq_get, i915_ring_missed_irq_set,
  1726. "0x%08llx\n");
  1727. static int
  1728. i915_ring_test_irq_get(void *data, u64 *val)
  1729. {
  1730. struct drm_device *dev = data;
  1731. struct drm_i915_private *dev_priv = dev->dev_private;
  1732. *val = dev_priv->gpu_error.test_irq_rings;
  1733. return 0;
  1734. }
  1735. static int
  1736. i915_ring_test_irq_set(void *data, u64 val)
  1737. {
  1738. struct drm_device *dev = data;
  1739. struct drm_i915_private *dev_priv = dev->dev_private;
  1740. int ret;
  1741. DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
  1742. /* Lock against concurrent debugfs callers */
  1743. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1744. if (ret)
  1745. return ret;
  1746. dev_priv->gpu_error.test_irq_rings = val;
  1747. mutex_unlock(&dev->struct_mutex);
  1748. return 0;
  1749. }
  1750. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
  1751. i915_ring_test_irq_get, i915_ring_test_irq_set,
  1752. "0x%08llx\n");
  1753. #define DROP_UNBOUND 0x1
  1754. #define DROP_BOUND 0x2
  1755. #define DROP_RETIRE 0x4
  1756. #define DROP_ACTIVE 0x8
  1757. #define DROP_ALL (DROP_UNBOUND | \
  1758. DROP_BOUND | \
  1759. DROP_RETIRE | \
  1760. DROP_ACTIVE)
  1761. static int
  1762. i915_drop_caches_get(void *data, u64 *val)
  1763. {
  1764. *val = DROP_ALL;
  1765. return 0;
  1766. }
  1767. static int
  1768. i915_drop_caches_set(void *data, u64 val)
  1769. {
  1770. struct drm_device *dev = data;
  1771. struct drm_i915_private *dev_priv = dev->dev_private;
  1772. struct drm_i915_gem_object *obj, *next;
  1773. struct i915_address_space *vm;
  1774. struct i915_vma *vma, *x;
  1775. int ret;
  1776. DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
  1777. /* No need to check and wait for gpu resets, only libdrm auto-restarts
  1778. * on ioctls on -EAGAIN. */
  1779. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1780. if (ret)
  1781. return ret;
  1782. if (val & DROP_ACTIVE) {
  1783. ret = i915_gpu_idle(dev);
  1784. if (ret)
  1785. goto unlock;
  1786. }
  1787. if (val & (DROP_RETIRE | DROP_ACTIVE))
  1788. i915_gem_retire_requests(dev);
  1789. if (val & DROP_BOUND) {
  1790. list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
  1791. list_for_each_entry_safe(vma, x, &vm->inactive_list,
  1792. mm_list) {
  1793. if (vma->obj->pin_count)
  1794. continue;
  1795. ret = i915_vma_unbind(vma);
  1796. if (ret)
  1797. goto unlock;
  1798. }
  1799. }
  1800. }
  1801. if (val & DROP_UNBOUND) {
  1802. list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
  1803. global_list)
  1804. if (obj->pages_pin_count == 0) {
  1805. ret = i915_gem_object_put_pages(obj);
  1806. if (ret)
  1807. goto unlock;
  1808. }
  1809. }
  1810. unlock:
  1811. mutex_unlock(&dev->struct_mutex);
  1812. return ret;
  1813. }
  1814. DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
  1815. i915_drop_caches_get, i915_drop_caches_set,
  1816. "0x%08llx\n");
  1817. static int
  1818. i915_max_freq_get(void *data, u64 *val)
  1819. {
  1820. struct drm_device *dev = data;
  1821. drm_i915_private_t *dev_priv = dev->dev_private;
  1822. int ret;
  1823. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1824. return -ENODEV;
  1825. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  1826. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1827. if (ret)
  1828. return ret;
  1829. if (IS_VALLEYVIEW(dev))
  1830. *val = vlv_gpu_freq(dev_priv->mem_freq,
  1831. dev_priv->rps.max_delay);
  1832. else
  1833. *val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
  1834. mutex_unlock(&dev_priv->rps.hw_lock);
  1835. return 0;
  1836. }
  1837. static int
  1838. i915_max_freq_set(void *data, u64 val)
  1839. {
  1840. struct drm_device *dev = data;
  1841. struct drm_i915_private *dev_priv = dev->dev_private;
  1842. int ret;
  1843. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1844. return -ENODEV;
  1845. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  1846. DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
  1847. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1848. if (ret)
  1849. return ret;
  1850. /*
  1851. * Turbo will still be enabled, but won't go above the set value.
  1852. */
  1853. if (IS_VALLEYVIEW(dev)) {
  1854. val = vlv_freq_opcode(dev_priv->mem_freq, val);
  1855. dev_priv->rps.max_delay = val;
  1856. gen6_set_rps(dev, val);
  1857. } else {
  1858. do_div(val, GT_FREQUENCY_MULTIPLIER);
  1859. dev_priv->rps.max_delay = val;
  1860. gen6_set_rps(dev, val);
  1861. }
  1862. mutex_unlock(&dev_priv->rps.hw_lock);
  1863. return 0;
  1864. }
  1865. DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
  1866. i915_max_freq_get, i915_max_freq_set,
  1867. "%llu\n");
  1868. static int
  1869. i915_min_freq_get(void *data, u64 *val)
  1870. {
  1871. struct drm_device *dev = data;
  1872. drm_i915_private_t *dev_priv = dev->dev_private;
  1873. int ret;
  1874. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1875. return -ENODEV;
  1876. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  1877. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1878. if (ret)
  1879. return ret;
  1880. if (IS_VALLEYVIEW(dev))
  1881. *val = vlv_gpu_freq(dev_priv->mem_freq,
  1882. dev_priv->rps.min_delay);
  1883. else
  1884. *val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
  1885. mutex_unlock(&dev_priv->rps.hw_lock);
  1886. return 0;
  1887. }
  1888. static int
  1889. i915_min_freq_set(void *data, u64 val)
  1890. {
  1891. struct drm_device *dev = data;
  1892. struct drm_i915_private *dev_priv = dev->dev_private;
  1893. int ret;
  1894. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1895. return -ENODEV;
  1896. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  1897. DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
  1898. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1899. if (ret)
  1900. return ret;
  1901. /*
  1902. * Turbo will still be enabled, but won't go below the set value.
  1903. */
  1904. if (IS_VALLEYVIEW(dev)) {
  1905. val = vlv_freq_opcode(dev_priv->mem_freq, val);
  1906. dev_priv->rps.min_delay = val;
  1907. valleyview_set_rps(dev, val);
  1908. } else {
  1909. do_div(val, GT_FREQUENCY_MULTIPLIER);
  1910. dev_priv->rps.min_delay = val;
  1911. gen6_set_rps(dev, val);
  1912. }
  1913. mutex_unlock(&dev_priv->rps.hw_lock);
  1914. return 0;
  1915. }
  1916. DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
  1917. i915_min_freq_get, i915_min_freq_set,
  1918. "%llu\n");
  1919. static int
  1920. i915_cache_sharing_get(void *data, u64 *val)
  1921. {
  1922. struct drm_device *dev = data;
  1923. drm_i915_private_t *dev_priv = dev->dev_private;
  1924. u32 snpcr;
  1925. int ret;
  1926. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1927. return -ENODEV;
  1928. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1929. if (ret)
  1930. return ret;
  1931. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1932. mutex_unlock(&dev_priv->dev->struct_mutex);
  1933. *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
  1934. return 0;
  1935. }
  1936. static int
  1937. i915_cache_sharing_set(void *data, u64 val)
  1938. {
  1939. struct drm_device *dev = data;
  1940. struct drm_i915_private *dev_priv = dev->dev_private;
  1941. u32 snpcr;
  1942. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1943. return -ENODEV;
  1944. if (val > 3)
  1945. return -EINVAL;
  1946. DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
  1947. /* Update the cache sharing policy here as well */
  1948. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1949. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  1950. snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
  1951. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  1952. return 0;
  1953. }
  1954. DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
  1955. i915_cache_sharing_get, i915_cache_sharing_set,
  1956. "%llu\n");
  1957. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  1958. * allocated we need to hook into the minor for release. */
  1959. static int
  1960. drm_add_fake_info_node(struct drm_minor *minor,
  1961. struct dentry *ent,
  1962. const void *key)
  1963. {
  1964. struct drm_info_node *node;
  1965. node = kmalloc(sizeof(*node), GFP_KERNEL);
  1966. if (node == NULL) {
  1967. debugfs_remove(ent);
  1968. return -ENOMEM;
  1969. }
  1970. node->minor = minor;
  1971. node->dent = ent;
  1972. node->info_ent = (void *) key;
  1973. mutex_lock(&minor->debugfs_lock);
  1974. list_add(&node->list, &minor->debugfs_list);
  1975. mutex_unlock(&minor->debugfs_lock);
  1976. return 0;
  1977. }
  1978. static int i915_forcewake_open(struct inode *inode, struct file *file)
  1979. {
  1980. struct drm_device *dev = inode->i_private;
  1981. struct drm_i915_private *dev_priv = dev->dev_private;
  1982. if (INTEL_INFO(dev)->gen < 6)
  1983. return 0;
  1984. gen6_gt_force_wake_get(dev_priv);
  1985. return 0;
  1986. }
  1987. static int i915_forcewake_release(struct inode *inode, struct file *file)
  1988. {
  1989. struct drm_device *dev = inode->i_private;
  1990. struct drm_i915_private *dev_priv = dev->dev_private;
  1991. if (INTEL_INFO(dev)->gen < 6)
  1992. return 0;
  1993. gen6_gt_force_wake_put(dev_priv);
  1994. return 0;
  1995. }
  1996. static const struct file_operations i915_forcewake_fops = {
  1997. .owner = THIS_MODULE,
  1998. .open = i915_forcewake_open,
  1999. .release = i915_forcewake_release,
  2000. };
  2001. static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
  2002. {
  2003. struct drm_device *dev = minor->dev;
  2004. struct dentry *ent;
  2005. ent = debugfs_create_file("i915_forcewake_user",
  2006. S_IRUSR,
  2007. root, dev,
  2008. &i915_forcewake_fops);
  2009. if (IS_ERR(ent))
  2010. return PTR_ERR(ent);
  2011. return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
  2012. }
  2013. static int i915_debugfs_create(struct dentry *root,
  2014. struct drm_minor *minor,
  2015. const char *name,
  2016. const struct file_operations *fops)
  2017. {
  2018. struct drm_device *dev = minor->dev;
  2019. struct dentry *ent;
  2020. ent = debugfs_create_file(name,
  2021. S_IRUGO | S_IWUSR,
  2022. root, dev,
  2023. fops);
  2024. if (IS_ERR(ent))
  2025. return PTR_ERR(ent);
  2026. return drm_add_fake_info_node(minor, ent, fops);
  2027. }
  2028. static struct drm_info_list i915_debugfs_list[] = {
  2029. {"i915_capabilities", i915_capabilities, 0},
  2030. {"i915_gem_objects", i915_gem_object_info, 0},
  2031. {"i915_gem_gtt", i915_gem_gtt_info, 0},
  2032. {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
  2033. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  2034. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  2035. {"i915_gem_stolen", i915_gem_stolen_list_info },
  2036. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  2037. {"i915_gem_request", i915_gem_request_info, 0},
  2038. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  2039. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  2040. {"i915_gem_interrupt", i915_interrupt_info, 0},
  2041. {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
  2042. {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
  2043. {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
  2044. {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
  2045. {"i915_rstdby_delays", i915_rstdby_delays, 0},
  2046. {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
  2047. {"i915_delayfreq_table", i915_delayfreq_table, 0},
  2048. {"i915_inttoext_table", i915_inttoext_table, 0},
  2049. {"i915_drpc_info", i915_drpc_info, 0},
  2050. {"i915_emon_status", i915_emon_status, 0},
  2051. {"i915_ring_freq_table", i915_ring_freq_table, 0},
  2052. {"i915_gfxec", i915_gfxec, 0},
  2053. {"i915_fbc_status", i915_fbc_status, 0},
  2054. {"i915_ips_status", i915_ips_status, 0},
  2055. {"i915_sr_status", i915_sr_status, 0},
  2056. {"i915_opregion", i915_opregion, 0},
  2057. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  2058. {"i915_context_status", i915_context_status, 0},
  2059. {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
  2060. {"i915_swizzle_info", i915_swizzle_info, 0},
  2061. {"i915_ppgtt_info", i915_ppgtt_info, 0},
  2062. {"i915_dpio", i915_dpio_info, 0},
  2063. {"i915_llc", i915_llc, 0},
  2064. {"i915_edp_psr_status", i915_edp_psr_status, 0},
  2065. {"i915_energy_uJ", i915_energy_uJ, 0},
  2066. {"i915_pc8_status", i915_pc8_status, 0},
  2067. {"i915_pipe_A_crc", i915_pipe_crc, 0, (void *)PIPE_A},
  2068. {"i915_pipe_B_crc", i915_pipe_crc, 0, (void *)PIPE_B},
  2069. {"i915_pipe_C_crc", i915_pipe_crc, 0, (void *)PIPE_C},
  2070. };
  2071. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  2072. static struct i915_debugfs_files {
  2073. const char *name;
  2074. const struct file_operations *fops;
  2075. } i915_debugfs_files[] = {
  2076. {"i915_wedged", &i915_wedged_fops},
  2077. {"i915_max_freq", &i915_max_freq_fops},
  2078. {"i915_min_freq", &i915_min_freq_fops},
  2079. {"i915_cache_sharing", &i915_cache_sharing_fops},
  2080. {"i915_ring_stop", &i915_ring_stop_fops},
  2081. {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
  2082. {"i915_ring_test_irq", &i915_ring_test_irq_fops},
  2083. {"i915_gem_drop_caches", &i915_drop_caches_fops},
  2084. {"i915_error_state", &i915_error_state_fops},
  2085. {"i915_next_seqno", &i915_next_seqno_fops},
  2086. {"i915_pipe_crc_ctl", &i915_pipe_crc_ctl_fops},
  2087. };
  2088. int i915_debugfs_init(struct drm_minor *minor)
  2089. {
  2090. int ret, i;
  2091. ret = i915_forcewake_create(minor->debugfs_root, minor);
  2092. if (ret)
  2093. return ret;
  2094. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  2095. ret = i915_debugfs_create(minor->debugfs_root, minor,
  2096. i915_debugfs_files[i].name,
  2097. i915_debugfs_files[i].fops);
  2098. if (ret)
  2099. return ret;
  2100. }
  2101. return drm_debugfs_create_files(i915_debugfs_list,
  2102. I915_DEBUGFS_ENTRIES,
  2103. minor->debugfs_root, minor);
  2104. }
  2105. void i915_debugfs_cleanup(struct drm_minor *minor)
  2106. {
  2107. int i;
  2108. drm_debugfs_remove_files(i915_debugfs_list,
  2109. I915_DEBUGFS_ENTRIES, minor);
  2110. drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
  2111. 1, minor);
  2112. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  2113. struct drm_info_list *info_list =
  2114. (struct drm_info_list *) i915_debugfs_files[i].fops;
  2115. drm_debugfs_remove_files(info_list, 1, minor);
  2116. }
  2117. }
  2118. #endif /* CONFIG_DEBUG_FS */