base.c 91 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/module.h>
  43. #include <linux/delay.h>
  44. #include <linux/hardirq.h>
  45. #include <linux/if.h>
  46. #include <linux/io.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/cache.h>
  49. #include <linux/pci.h>
  50. #include <linux/pci-aspm.h>
  51. #include <linux/ethtool.h>
  52. #include <linux/uaccess.h>
  53. #include <linux/slab.h>
  54. #include <net/ieee80211_radiotap.h>
  55. #include <asm/unaligned.h>
  56. #include "base.h"
  57. #include "reg.h"
  58. #include "debug.h"
  59. #include "ani.h"
  60. static int modparam_nohwcrypt;
  61. module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
  62. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  63. static int modparam_all_channels;
  64. module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
  65. MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
  66. /* Module info */
  67. MODULE_AUTHOR("Jiri Slaby");
  68. MODULE_AUTHOR("Nick Kossifidis");
  69. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  70. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  71. MODULE_LICENSE("Dual BSD/GPL");
  72. MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
  73. static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan);
  74. static int ath5k_beacon_update(struct ieee80211_hw *hw,
  75. struct ieee80211_vif *vif);
  76. static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  77. /* Known PCI ids */
  78. static DEFINE_PCI_DEVICE_TABLE(ath5k_pci_id_table) = {
  79. { PCI_VDEVICE(ATHEROS, 0x0207) }, /* 5210 early */
  80. { PCI_VDEVICE(ATHEROS, 0x0007) }, /* 5210 */
  81. { PCI_VDEVICE(ATHEROS, 0x0011) }, /* 5311 - this is on AHB bus !*/
  82. { PCI_VDEVICE(ATHEROS, 0x0012) }, /* 5211 */
  83. { PCI_VDEVICE(ATHEROS, 0x0013) }, /* 5212 */
  84. { PCI_VDEVICE(3COM_2, 0x0013) }, /* 3com 5212 */
  85. { PCI_VDEVICE(3COM, 0x0013) }, /* 3com 3CRDAG675 5212 */
  86. { PCI_VDEVICE(ATHEROS, 0x1014) }, /* IBM minipci 5212 */
  87. { PCI_VDEVICE(ATHEROS, 0x0014) }, /* 5212 combatible */
  88. { PCI_VDEVICE(ATHEROS, 0x0015) }, /* 5212 combatible */
  89. { PCI_VDEVICE(ATHEROS, 0x0016) }, /* 5212 combatible */
  90. { PCI_VDEVICE(ATHEROS, 0x0017) }, /* 5212 combatible */
  91. { PCI_VDEVICE(ATHEROS, 0x0018) }, /* 5212 combatible */
  92. { PCI_VDEVICE(ATHEROS, 0x0019) }, /* 5212 combatible */
  93. { PCI_VDEVICE(ATHEROS, 0x001a) }, /* 2413 Griffin-lite */
  94. { PCI_VDEVICE(ATHEROS, 0x001b) }, /* 5413 Eagle */
  95. { PCI_VDEVICE(ATHEROS, 0x001c) }, /* PCI-E cards */
  96. { PCI_VDEVICE(ATHEROS, 0x001d) }, /* 2417 Nala */
  97. { 0 }
  98. };
  99. MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
  100. /* Known SREVs */
  101. static const struct ath5k_srev_name srev_names[] = {
  102. { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
  103. { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
  104. { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
  105. { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
  106. { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
  107. { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
  108. { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
  109. { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
  110. { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
  111. { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
  112. { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
  113. { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
  114. { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
  115. { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
  116. { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
  117. { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
  118. { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
  119. { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
  120. { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
  121. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  122. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  123. { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
  124. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  125. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  126. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  127. { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
  128. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  129. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  130. { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
  131. { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
  132. { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
  133. { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
  134. { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
  135. { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
  136. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  137. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  138. };
  139. static const struct ieee80211_rate ath5k_rates[] = {
  140. { .bitrate = 10,
  141. .hw_value = ATH5K_RATE_CODE_1M, },
  142. { .bitrate = 20,
  143. .hw_value = ATH5K_RATE_CODE_2M,
  144. .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
  145. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  146. { .bitrate = 55,
  147. .hw_value = ATH5K_RATE_CODE_5_5M,
  148. .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
  149. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  150. { .bitrate = 110,
  151. .hw_value = ATH5K_RATE_CODE_11M,
  152. .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
  153. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  154. { .bitrate = 60,
  155. .hw_value = ATH5K_RATE_CODE_6M,
  156. .flags = 0 },
  157. { .bitrate = 90,
  158. .hw_value = ATH5K_RATE_CODE_9M,
  159. .flags = 0 },
  160. { .bitrate = 120,
  161. .hw_value = ATH5K_RATE_CODE_12M,
  162. .flags = 0 },
  163. { .bitrate = 180,
  164. .hw_value = ATH5K_RATE_CODE_18M,
  165. .flags = 0 },
  166. { .bitrate = 240,
  167. .hw_value = ATH5K_RATE_CODE_24M,
  168. .flags = 0 },
  169. { .bitrate = 360,
  170. .hw_value = ATH5K_RATE_CODE_36M,
  171. .flags = 0 },
  172. { .bitrate = 480,
  173. .hw_value = ATH5K_RATE_CODE_48M,
  174. .flags = 0 },
  175. { .bitrate = 540,
  176. .hw_value = ATH5K_RATE_CODE_54M,
  177. .flags = 0 },
  178. /* XR missing */
  179. };
  180. static inline void ath5k_txbuf_free_skb(struct ath5k_softc *sc,
  181. struct ath5k_buf *bf)
  182. {
  183. BUG_ON(!bf);
  184. if (!bf->skb)
  185. return;
  186. pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
  187. PCI_DMA_TODEVICE);
  188. dev_kfree_skb_any(bf->skb);
  189. bf->skb = NULL;
  190. bf->skbaddr = 0;
  191. bf->desc->ds_data = 0;
  192. }
  193. static inline void ath5k_rxbuf_free_skb(struct ath5k_softc *sc,
  194. struct ath5k_buf *bf)
  195. {
  196. struct ath5k_hw *ah = sc->ah;
  197. struct ath_common *common = ath5k_hw_common(ah);
  198. BUG_ON(!bf);
  199. if (!bf->skb)
  200. return;
  201. pci_unmap_single(sc->pdev, bf->skbaddr, common->rx_bufsize,
  202. PCI_DMA_FROMDEVICE);
  203. dev_kfree_skb_any(bf->skb);
  204. bf->skb = NULL;
  205. bf->skbaddr = 0;
  206. bf->desc->ds_data = 0;
  207. }
  208. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  209. {
  210. u64 tsf = ath5k_hw_get_tsf64(ah);
  211. if ((tsf & 0x7fff) < rstamp)
  212. tsf -= 0x8000;
  213. return (tsf & ~0x7fff) | rstamp;
  214. }
  215. static const char *
  216. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  217. {
  218. const char *name = "xxxxx";
  219. unsigned int i;
  220. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  221. if (srev_names[i].sr_type != type)
  222. continue;
  223. if ((val & 0xf0) == srev_names[i].sr_val)
  224. name = srev_names[i].sr_name;
  225. if ((val & 0xff) == srev_names[i].sr_val) {
  226. name = srev_names[i].sr_name;
  227. break;
  228. }
  229. }
  230. return name;
  231. }
  232. static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
  233. {
  234. struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
  235. return ath5k_hw_reg_read(ah, reg_offset);
  236. }
  237. static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
  238. {
  239. struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
  240. ath5k_hw_reg_write(ah, val, reg_offset);
  241. }
  242. static const struct ath_ops ath5k_common_ops = {
  243. .read = ath5k_ioread32,
  244. .write = ath5k_iowrite32,
  245. };
  246. /***********************\
  247. * Driver Initialization *
  248. \***********************/
  249. static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
  250. {
  251. struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
  252. struct ath5k_softc *sc = hw->priv;
  253. struct ath_regulatory *regulatory = ath5k_hw_regulatory(sc->ah);
  254. return ath_reg_notifier_apply(wiphy, request, regulatory);
  255. }
  256. /********************\
  257. * Channel/mode setup *
  258. \********************/
  259. /*
  260. * Convert IEEE channel number to MHz frequency.
  261. */
  262. static inline short
  263. ath5k_ieee2mhz(short chan)
  264. {
  265. if (chan <= 14 || chan >= 27)
  266. return ieee80211chan2mhz(chan);
  267. else
  268. return 2212 + chan * 20;
  269. }
  270. /*
  271. * Returns true for the channel numbers used without all_channels modparam.
  272. */
  273. static bool ath5k_is_standard_channel(short chan)
  274. {
  275. return ((chan <= 14) ||
  276. /* UNII 1,2 */
  277. ((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
  278. /* midband */
  279. ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
  280. /* UNII-3 */
  281. ((chan & 3) == 1 && chan >= 149 && chan <= 165));
  282. }
  283. static unsigned int
  284. ath5k_copy_channels(struct ath5k_hw *ah,
  285. struct ieee80211_channel *channels,
  286. unsigned int mode,
  287. unsigned int max)
  288. {
  289. unsigned int i, count, size, chfreq, freq, ch;
  290. if (!test_bit(mode, ah->ah_modes))
  291. return 0;
  292. switch (mode) {
  293. case AR5K_MODE_11A:
  294. case AR5K_MODE_11A_TURBO:
  295. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  296. size = 220 ;
  297. chfreq = CHANNEL_5GHZ;
  298. break;
  299. case AR5K_MODE_11B:
  300. case AR5K_MODE_11G:
  301. case AR5K_MODE_11G_TURBO:
  302. size = 26;
  303. chfreq = CHANNEL_2GHZ;
  304. break;
  305. default:
  306. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  307. return 0;
  308. }
  309. for (i = 0, count = 0; i < size && max > 0; i++) {
  310. ch = i + 1 ;
  311. freq = ath5k_ieee2mhz(ch);
  312. /* Check if channel is supported by the chipset */
  313. if (!ath5k_channel_ok(ah, freq, chfreq))
  314. continue;
  315. if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
  316. continue;
  317. /* Write channel info and increment counter */
  318. channels[count].center_freq = freq;
  319. channels[count].band = (chfreq == CHANNEL_2GHZ) ?
  320. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  321. switch (mode) {
  322. case AR5K_MODE_11A:
  323. case AR5K_MODE_11G:
  324. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  325. break;
  326. case AR5K_MODE_11A_TURBO:
  327. case AR5K_MODE_11G_TURBO:
  328. channels[count].hw_value = chfreq |
  329. CHANNEL_OFDM | CHANNEL_TURBO;
  330. break;
  331. case AR5K_MODE_11B:
  332. channels[count].hw_value = CHANNEL_B;
  333. }
  334. count++;
  335. max--;
  336. }
  337. return count;
  338. }
  339. static void
  340. ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
  341. {
  342. u8 i;
  343. for (i = 0; i < AR5K_MAX_RATES; i++)
  344. sc->rate_idx[b->band][i] = -1;
  345. for (i = 0; i < b->n_bitrates; i++) {
  346. sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
  347. if (b->bitrates[i].hw_value_short)
  348. sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
  349. }
  350. }
  351. static int
  352. ath5k_setup_bands(struct ieee80211_hw *hw)
  353. {
  354. struct ath5k_softc *sc = hw->priv;
  355. struct ath5k_hw *ah = sc->ah;
  356. struct ieee80211_supported_band *sband;
  357. int max_c, count_c = 0;
  358. int i;
  359. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  360. max_c = ARRAY_SIZE(sc->channels);
  361. /* 2GHz band */
  362. sband = &sc->sbands[IEEE80211_BAND_2GHZ];
  363. sband->band = IEEE80211_BAND_2GHZ;
  364. sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
  365. if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  366. /* G mode */
  367. memcpy(sband->bitrates, &ath5k_rates[0],
  368. sizeof(struct ieee80211_rate) * 12);
  369. sband->n_bitrates = 12;
  370. sband->channels = sc->channels;
  371. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  372. AR5K_MODE_11G, max_c);
  373. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  374. count_c = sband->n_channels;
  375. max_c -= count_c;
  376. } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
  377. /* B mode */
  378. memcpy(sband->bitrates, &ath5k_rates[0],
  379. sizeof(struct ieee80211_rate) * 4);
  380. sband->n_bitrates = 4;
  381. /* 5211 only supports B rates and uses 4bit rate codes
  382. * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
  383. * fix them up here:
  384. */
  385. if (ah->ah_version == AR5K_AR5211) {
  386. for (i = 0; i < 4; i++) {
  387. sband->bitrates[i].hw_value =
  388. sband->bitrates[i].hw_value & 0xF;
  389. sband->bitrates[i].hw_value_short =
  390. sband->bitrates[i].hw_value_short & 0xF;
  391. }
  392. }
  393. sband->channels = sc->channels;
  394. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  395. AR5K_MODE_11B, max_c);
  396. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  397. count_c = sband->n_channels;
  398. max_c -= count_c;
  399. }
  400. ath5k_setup_rate_idx(sc, sband);
  401. /* 5GHz band, A mode */
  402. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  403. sband = &sc->sbands[IEEE80211_BAND_5GHZ];
  404. sband->band = IEEE80211_BAND_5GHZ;
  405. sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
  406. memcpy(sband->bitrates, &ath5k_rates[4],
  407. sizeof(struct ieee80211_rate) * 8);
  408. sband->n_bitrates = 8;
  409. sband->channels = &sc->channels[count_c];
  410. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  411. AR5K_MODE_11A, max_c);
  412. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  413. }
  414. ath5k_setup_rate_idx(sc, sband);
  415. ath5k_debug_dump_bands(sc);
  416. return 0;
  417. }
  418. /*
  419. * Set/change channels. We always reset the chip.
  420. * To accomplish this we must first cleanup any pending DMA,
  421. * then restart stuff after a la ath5k_init.
  422. *
  423. * Called with sc->lock.
  424. */
  425. static int
  426. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  427. {
  428. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  429. "channel set, resetting (%u -> %u MHz)\n",
  430. sc->curchan->center_freq, chan->center_freq);
  431. /*
  432. * To switch channels clear any pending DMA operations;
  433. * wait long enough for the RX fifo to drain, reset the
  434. * hardware at the new frequency, and then re-enable
  435. * the relevant bits of the h/w.
  436. */
  437. return ath5k_reset(sc, chan);
  438. }
  439. static void
  440. ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
  441. {
  442. sc->curmode = mode;
  443. if (mode == AR5K_MODE_11A) {
  444. sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
  445. } else {
  446. sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
  447. }
  448. }
  449. static void
  450. ath5k_mode_setup(struct ath5k_softc *sc)
  451. {
  452. struct ath5k_hw *ah = sc->ah;
  453. u32 rfilt;
  454. /* configure rx filter */
  455. rfilt = sc->filter_flags;
  456. ath5k_hw_set_rx_filter(ah, rfilt);
  457. if (ath5k_hw_hasbssidmask(ah))
  458. ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
  459. /* configure operational mode */
  460. ath5k_hw_set_opmode(ah, sc->opmode);
  461. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "mode setup opmode %d\n", sc->opmode);
  462. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  463. }
  464. static inline int
  465. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
  466. {
  467. int rix;
  468. /* return base rate on errors */
  469. if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
  470. "hw_rix out of bounds: %x\n", hw_rix))
  471. return 0;
  472. rix = sc->rate_idx[sc->curband->band][hw_rix];
  473. if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
  474. rix = 0;
  475. return rix;
  476. }
  477. /***************\
  478. * Buffers setup *
  479. \***************/
  480. static
  481. struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
  482. {
  483. struct ath_common *common = ath5k_hw_common(sc->ah);
  484. struct sk_buff *skb;
  485. /*
  486. * Allocate buffer with headroom_needed space for the
  487. * fake physical layer header at the start.
  488. */
  489. skb = ath_rxbuf_alloc(common,
  490. common->rx_bufsize,
  491. GFP_ATOMIC);
  492. if (!skb) {
  493. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  494. common->rx_bufsize);
  495. return NULL;
  496. }
  497. *skb_addr = pci_map_single(sc->pdev,
  498. skb->data, common->rx_bufsize,
  499. PCI_DMA_FROMDEVICE);
  500. if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
  501. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  502. dev_kfree_skb(skb);
  503. return NULL;
  504. }
  505. return skb;
  506. }
  507. static int
  508. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  509. {
  510. struct ath5k_hw *ah = sc->ah;
  511. struct sk_buff *skb = bf->skb;
  512. struct ath5k_desc *ds;
  513. int ret;
  514. if (!skb) {
  515. skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
  516. if (!skb)
  517. return -ENOMEM;
  518. bf->skb = skb;
  519. }
  520. /*
  521. * Setup descriptors. For receive we always terminate
  522. * the descriptor list with a self-linked entry so we'll
  523. * not get overrun under high load (as can happen with a
  524. * 5212 when ANI processing enables PHY error frames).
  525. *
  526. * To ensure the last descriptor is self-linked we create
  527. * each descriptor as self-linked and add it to the end. As
  528. * each additional descriptor is added the previous self-linked
  529. * entry is "fixed" naturally. This should be safe even
  530. * if DMA is happening. When processing RX interrupts we
  531. * never remove/process the last, self-linked, entry on the
  532. * descriptor list. This ensures the hardware always has
  533. * someplace to write a new frame.
  534. */
  535. ds = bf->desc;
  536. ds->ds_link = bf->daddr; /* link to self */
  537. ds->ds_data = bf->skbaddr;
  538. ret = ath5k_hw_setup_rx_desc(ah, ds, ah->common.rx_bufsize, 0);
  539. if (ret) {
  540. ATH5K_ERR(sc, "%s: could not setup RX desc\n", __func__);
  541. return ret;
  542. }
  543. if (sc->rxlink != NULL)
  544. *sc->rxlink = bf->daddr;
  545. sc->rxlink = &ds->ds_link;
  546. return 0;
  547. }
  548. static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
  549. {
  550. struct ieee80211_hdr *hdr;
  551. enum ath5k_pkt_type htype;
  552. __le16 fc;
  553. hdr = (struct ieee80211_hdr *)skb->data;
  554. fc = hdr->frame_control;
  555. if (ieee80211_is_beacon(fc))
  556. htype = AR5K_PKT_TYPE_BEACON;
  557. else if (ieee80211_is_probe_resp(fc))
  558. htype = AR5K_PKT_TYPE_PROBE_RESP;
  559. else if (ieee80211_is_atim(fc))
  560. htype = AR5K_PKT_TYPE_ATIM;
  561. else if (ieee80211_is_pspoll(fc))
  562. htype = AR5K_PKT_TYPE_PSPOLL;
  563. else
  564. htype = AR5K_PKT_TYPE_NORMAL;
  565. return htype;
  566. }
  567. static int
  568. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
  569. struct ath5k_txq *txq, int padsize)
  570. {
  571. struct ath5k_hw *ah = sc->ah;
  572. struct ath5k_desc *ds = bf->desc;
  573. struct sk_buff *skb = bf->skb;
  574. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  575. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  576. struct ieee80211_rate *rate;
  577. unsigned int mrr_rate[3], mrr_tries[3];
  578. int i, ret;
  579. u16 hw_rate;
  580. u16 cts_rate = 0;
  581. u16 duration = 0;
  582. u8 rc_flags;
  583. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  584. /* XXX endianness */
  585. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  586. PCI_DMA_TODEVICE);
  587. rate = ieee80211_get_tx_rate(sc->hw, info);
  588. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  589. flags |= AR5K_TXDESC_NOACK;
  590. rc_flags = info->control.rates[0].flags;
  591. hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
  592. rate->hw_value_short : rate->hw_value;
  593. pktlen = skb->len;
  594. /* FIXME: If we are in g mode and rate is a CCK rate
  595. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  596. * from tx power (value is in dB units already) */
  597. if (info->control.hw_key) {
  598. keyidx = info->control.hw_key->hw_key_idx;
  599. pktlen += info->control.hw_key->icv_len;
  600. }
  601. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  602. flags |= AR5K_TXDESC_RTSENA;
  603. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  604. duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
  605. sc->vif, pktlen, info));
  606. }
  607. if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  608. flags |= AR5K_TXDESC_CTSENA;
  609. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  610. duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
  611. sc->vif, pktlen, info));
  612. }
  613. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  614. ieee80211_get_hdrlen_from_skb(skb), padsize,
  615. get_hw_packet_type(skb),
  616. (sc->power_level * 2),
  617. hw_rate,
  618. info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
  619. cts_rate, duration);
  620. if (ret)
  621. goto err_unmap;
  622. memset(mrr_rate, 0, sizeof(mrr_rate));
  623. memset(mrr_tries, 0, sizeof(mrr_tries));
  624. for (i = 0; i < 3; i++) {
  625. rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
  626. if (!rate)
  627. break;
  628. mrr_rate[i] = rate->hw_value;
  629. mrr_tries[i] = info->control.rates[i + 1].count;
  630. }
  631. ath5k_hw_setup_mrr_tx_desc(ah, ds,
  632. mrr_rate[0], mrr_tries[0],
  633. mrr_rate[1], mrr_tries[1],
  634. mrr_rate[2], mrr_tries[2]);
  635. ds->ds_link = 0;
  636. ds->ds_data = bf->skbaddr;
  637. spin_lock_bh(&txq->lock);
  638. list_add_tail(&bf->list, &txq->q);
  639. txq->txq_len++;
  640. if (txq->link == NULL) /* is this first packet? */
  641. ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
  642. else /* no, so only link it */
  643. *txq->link = bf->daddr;
  644. txq->link = &ds->ds_link;
  645. ath5k_hw_start_tx_dma(ah, txq->qnum);
  646. mmiowb();
  647. spin_unlock_bh(&txq->lock);
  648. return 0;
  649. err_unmap:
  650. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  651. return ret;
  652. }
  653. /*******************\
  654. * Descriptors setup *
  655. \*******************/
  656. static int
  657. ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
  658. {
  659. struct ath5k_desc *ds;
  660. struct ath5k_buf *bf;
  661. dma_addr_t da;
  662. unsigned int i;
  663. int ret;
  664. /* allocate descriptors */
  665. sc->desc_len = sizeof(struct ath5k_desc) *
  666. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  667. sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
  668. if (sc->desc == NULL) {
  669. ATH5K_ERR(sc, "can't allocate descriptors\n");
  670. ret = -ENOMEM;
  671. goto err;
  672. }
  673. ds = sc->desc;
  674. da = sc->desc_daddr;
  675. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  676. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  677. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  678. sizeof(struct ath5k_buf), GFP_KERNEL);
  679. if (bf == NULL) {
  680. ATH5K_ERR(sc, "can't allocate bufptr\n");
  681. ret = -ENOMEM;
  682. goto err_free;
  683. }
  684. sc->bufptr = bf;
  685. INIT_LIST_HEAD(&sc->rxbuf);
  686. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  687. bf->desc = ds;
  688. bf->daddr = da;
  689. list_add_tail(&bf->list, &sc->rxbuf);
  690. }
  691. INIT_LIST_HEAD(&sc->txbuf);
  692. sc->txbuf_len = ATH_TXBUF;
  693. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
  694. da += sizeof(*ds)) {
  695. bf->desc = ds;
  696. bf->daddr = da;
  697. list_add_tail(&bf->list, &sc->txbuf);
  698. }
  699. /* beacon buffer */
  700. bf->desc = ds;
  701. bf->daddr = da;
  702. sc->bbuf = bf;
  703. return 0;
  704. err_free:
  705. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  706. err:
  707. sc->desc = NULL;
  708. return ret;
  709. }
  710. static void
  711. ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
  712. {
  713. struct ath5k_buf *bf;
  714. ath5k_txbuf_free_skb(sc, sc->bbuf);
  715. list_for_each_entry(bf, &sc->txbuf, list)
  716. ath5k_txbuf_free_skb(sc, bf);
  717. list_for_each_entry(bf, &sc->rxbuf, list)
  718. ath5k_rxbuf_free_skb(sc, bf);
  719. /* Free memory associated with all descriptors */
  720. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  721. sc->desc = NULL;
  722. sc->desc_daddr = 0;
  723. kfree(sc->bufptr);
  724. sc->bufptr = NULL;
  725. sc->bbuf = NULL;
  726. }
  727. /**************\
  728. * Queues setup *
  729. \**************/
  730. static struct ath5k_txq *
  731. ath5k_txq_setup(struct ath5k_softc *sc,
  732. int qtype, int subtype)
  733. {
  734. struct ath5k_hw *ah = sc->ah;
  735. struct ath5k_txq *txq;
  736. struct ath5k_txq_info qi = {
  737. .tqi_subtype = subtype,
  738. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  739. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  740. .tqi_cw_max = AR5K_TXQ_USEDEFAULT
  741. };
  742. int qnum;
  743. /*
  744. * Enable interrupts only for EOL and DESC conditions.
  745. * We mark tx descriptors to receive a DESC interrupt
  746. * when a tx queue gets deep; otherwise we wait for the
  747. * EOL to reap descriptors. Note that this is done to
  748. * reduce interrupt load and this only defers reaping
  749. * descriptors, never transmitting frames. Aside from
  750. * reducing interrupts this also permits more concurrency.
  751. * The only potential downside is if the tx queue backs
  752. * up in which case the top half of the kernel may backup
  753. * due to a lack of tx descriptors.
  754. */
  755. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  756. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  757. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  758. if (qnum < 0) {
  759. /*
  760. * NB: don't print a message, this happens
  761. * normally on parts with too few tx queues
  762. */
  763. return ERR_PTR(qnum);
  764. }
  765. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  766. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  767. qnum, ARRAY_SIZE(sc->txqs));
  768. ath5k_hw_release_tx_queue(ah, qnum);
  769. return ERR_PTR(-EINVAL);
  770. }
  771. txq = &sc->txqs[qnum];
  772. if (!txq->setup) {
  773. txq->qnum = qnum;
  774. txq->link = NULL;
  775. INIT_LIST_HEAD(&txq->q);
  776. spin_lock_init(&txq->lock);
  777. txq->setup = true;
  778. txq->txq_len = 0;
  779. }
  780. return &sc->txqs[qnum];
  781. }
  782. static int
  783. ath5k_beaconq_setup(struct ath5k_hw *ah)
  784. {
  785. struct ath5k_txq_info qi = {
  786. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  787. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  788. .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
  789. /* NB: for dynamic turbo, don't enable any other interrupts */
  790. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  791. };
  792. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  793. }
  794. static int
  795. ath5k_beaconq_config(struct ath5k_softc *sc)
  796. {
  797. struct ath5k_hw *ah = sc->ah;
  798. struct ath5k_txq_info qi;
  799. int ret;
  800. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  801. if (ret)
  802. goto err;
  803. if (sc->opmode == NL80211_IFTYPE_AP ||
  804. sc->opmode == NL80211_IFTYPE_MESH_POINT) {
  805. /*
  806. * Always burst out beacon and CAB traffic
  807. * (aifs = cwmin = cwmax = 0)
  808. */
  809. qi.tqi_aifs = 0;
  810. qi.tqi_cw_min = 0;
  811. qi.tqi_cw_max = 0;
  812. } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  813. /*
  814. * Adhoc mode; backoff between 0 and (2 * cw_min).
  815. */
  816. qi.tqi_aifs = 0;
  817. qi.tqi_cw_min = 0;
  818. qi.tqi_cw_max = 2 * ah->ah_cw_min;
  819. }
  820. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  821. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  822. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  823. ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
  824. if (ret) {
  825. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  826. "hardware queue!\n", __func__);
  827. goto err;
  828. }
  829. ret = ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */
  830. if (ret)
  831. goto err;
  832. /* reconfigure cabq with ready time to 80% of beacon_interval */
  833. ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
  834. if (ret)
  835. goto err;
  836. qi.tqi_ready_time = (sc->bintval * 80) / 100;
  837. ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
  838. if (ret)
  839. goto err;
  840. ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
  841. err:
  842. return ret;
  843. }
  844. static void
  845. ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  846. {
  847. struct ath5k_buf *bf, *bf0;
  848. /*
  849. * NB: this assumes output has been stopped and
  850. * we do not need to block ath5k_tx_tasklet
  851. */
  852. spin_lock_bh(&txq->lock);
  853. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  854. ath5k_debug_printtxbuf(sc, bf);
  855. ath5k_txbuf_free_skb(sc, bf);
  856. spin_lock_bh(&sc->txbuflock);
  857. list_move_tail(&bf->list, &sc->txbuf);
  858. sc->txbuf_len++;
  859. txq->txq_len--;
  860. spin_unlock_bh(&sc->txbuflock);
  861. }
  862. txq->link = NULL;
  863. spin_unlock_bh(&txq->lock);
  864. }
  865. /*
  866. * Drain the transmit queues and reclaim resources.
  867. */
  868. static void
  869. ath5k_txq_cleanup(struct ath5k_softc *sc)
  870. {
  871. struct ath5k_hw *ah = sc->ah;
  872. unsigned int i;
  873. /* XXX return value */
  874. if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
  875. /* don't touch the hardware if marked invalid */
  876. ath5k_hw_stop_tx_dma(ah, sc->bhalq);
  877. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
  878. ath5k_hw_get_txdp(ah, sc->bhalq));
  879. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  880. if (sc->txqs[i].setup) {
  881. ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
  882. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
  883. "link %p\n",
  884. sc->txqs[i].qnum,
  885. ath5k_hw_get_txdp(ah,
  886. sc->txqs[i].qnum),
  887. sc->txqs[i].link);
  888. }
  889. }
  890. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  891. if (sc->txqs[i].setup)
  892. ath5k_txq_drainq(sc, &sc->txqs[i]);
  893. }
  894. static void
  895. ath5k_txq_release(struct ath5k_softc *sc)
  896. {
  897. struct ath5k_txq *txq = sc->txqs;
  898. unsigned int i;
  899. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  900. if (txq->setup) {
  901. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  902. txq->setup = false;
  903. }
  904. }
  905. /*************\
  906. * RX Handling *
  907. \*************/
  908. /*
  909. * Enable the receive h/w following a reset.
  910. */
  911. static int
  912. ath5k_rx_start(struct ath5k_softc *sc)
  913. {
  914. struct ath5k_hw *ah = sc->ah;
  915. struct ath_common *common = ath5k_hw_common(ah);
  916. struct ath5k_buf *bf;
  917. int ret;
  918. common->rx_bufsize = roundup(IEEE80211_MAX_FRAME_LEN, common->cachelsz);
  919. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
  920. common->cachelsz, common->rx_bufsize);
  921. spin_lock_bh(&sc->rxbuflock);
  922. sc->rxlink = NULL;
  923. list_for_each_entry(bf, &sc->rxbuf, list) {
  924. ret = ath5k_rxbuf_setup(sc, bf);
  925. if (ret != 0) {
  926. spin_unlock_bh(&sc->rxbuflock);
  927. goto err;
  928. }
  929. }
  930. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  931. ath5k_hw_set_rxdp(ah, bf->daddr);
  932. spin_unlock_bh(&sc->rxbuflock);
  933. ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
  934. ath5k_mode_setup(sc); /* set filters, etc. */
  935. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  936. return 0;
  937. err:
  938. return ret;
  939. }
  940. /*
  941. * Disable the receive h/w in preparation for a reset.
  942. */
  943. static void
  944. ath5k_rx_stop(struct ath5k_softc *sc)
  945. {
  946. struct ath5k_hw *ah = sc->ah;
  947. ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
  948. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  949. ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
  950. ath5k_debug_printrxbuffs(sc, ah);
  951. }
  952. static unsigned int
  953. ath5k_rx_decrypted(struct ath5k_softc *sc, struct sk_buff *skb,
  954. struct ath5k_rx_status *rs)
  955. {
  956. struct ath5k_hw *ah = sc->ah;
  957. struct ath_common *common = ath5k_hw_common(ah);
  958. struct ieee80211_hdr *hdr = (void *)skb->data;
  959. unsigned int keyix, hlen;
  960. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  961. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  962. return RX_FLAG_DECRYPTED;
  963. /* Apparently when a default key is used to decrypt the packet
  964. the hw does not set the index used to decrypt. In such cases
  965. get the index from the packet. */
  966. hlen = ieee80211_hdrlen(hdr->frame_control);
  967. if (ieee80211_has_protected(hdr->frame_control) &&
  968. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  969. skb->len >= hlen + 4) {
  970. keyix = skb->data[hlen + 3] >> 6;
  971. if (test_bit(keyix, common->keymap))
  972. return RX_FLAG_DECRYPTED;
  973. }
  974. return 0;
  975. }
  976. static void
  977. ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
  978. struct ieee80211_rx_status *rxs)
  979. {
  980. struct ath_common *common = ath5k_hw_common(sc->ah);
  981. u64 tsf, bc_tstamp;
  982. u32 hw_tu;
  983. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  984. if (ieee80211_is_beacon(mgmt->frame_control) &&
  985. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  986. memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) == 0) {
  987. /*
  988. * Received an IBSS beacon with the same BSSID. Hardware *must*
  989. * have updated the local TSF. We have to work around various
  990. * hardware bugs, though...
  991. */
  992. tsf = ath5k_hw_get_tsf64(sc->ah);
  993. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  994. hw_tu = TSF_TO_TU(tsf);
  995. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  996. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  997. (unsigned long long)bc_tstamp,
  998. (unsigned long long)rxs->mactime,
  999. (unsigned long long)(rxs->mactime - bc_tstamp),
  1000. (unsigned long long)tsf);
  1001. /*
  1002. * Sometimes the HW will give us a wrong tstamp in the rx
  1003. * status, causing the timestamp extension to go wrong.
  1004. * (This seems to happen especially with beacon frames bigger
  1005. * than 78 byte (incl. FCS))
  1006. * But we know that the receive timestamp must be later than the
  1007. * timestamp of the beacon since HW must have synced to that.
  1008. *
  1009. * NOTE: here we assume mactime to be after the frame was
  1010. * received, not like mac80211 which defines it at the start.
  1011. */
  1012. if (bc_tstamp > rxs->mactime) {
  1013. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1014. "fixing mactime from %llx to %llx\n",
  1015. (unsigned long long)rxs->mactime,
  1016. (unsigned long long)tsf);
  1017. rxs->mactime = tsf;
  1018. }
  1019. /*
  1020. * Local TSF might have moved higher than our beacon timers,
  1021. * in that case we have to update them to continue sending
  1022. * beacons. This also takes care of synchronizing beacon sending
  1023. * times with other stations.
  1024. */
  1025. if (hw_tu >= sc->nexttbtt)
  1026. ath5k_beacon_update_timers(sc, bc_tstamp);
  1027. }
  1028. }
  1029. static void
  1030. ath5k_update_beacon_rssi(struct ath5k_softc *sc, struct sk_buff *skb, int rssi)
  1031. {
  1032. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1033. struct ath5k_hw *ah = sc->ah;
  1034. struct ath_common *common = ath5k_hw_common(ah);
  1035. /* only beacons from our BSSID */
  1036. if (!ieee80211_is_beacon(mgmt->frame_control) ||
  1037. memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) != 0)
  1038. return;
  1039. ah->ah_beacon_rssi_avg = ath5k_moving_average(ah->ah_beacon_rssi_avg,
  1040. rssi);
  1041. /* in IBSS mode we should keep RSSI statistics per neighbour */
  1042. /* le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS */
  1043. }
  1044. /*
  1045. * Compute padding position. skb must contain an IEEE 802.11 frame
  1046. */
  1047. static int ath5k_common_padpos(struct sk_buff *skb)
  1048. {
  1049. struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
  1050. __le16 frame_control = hdr->frame_control;
  1051. int padpos = 24;
  1052. if (ieee80211_has_a4(frame_control)) {
  1053. padpos += ETH_ALEN;
  1054. }
  1055. if (ieee80211_is_data_qos(frame_control)) {
  1056. padpos += IEEE80211_QOS_CTL_LEN;
  1057. }
  1058. return padpos;
  1059. }
  1060. /*
  1061. * This function expects an 802.11 frame and returns the number of
  1062. * bytes added, or -1 if we don't have enough header room.
  1063. */
  1064. static int ath5k_add_padding(struct sk_buff *skb)
  1065. {
  1066. int padpos = ath5k_common_padpos(skb);
  1067. int padsize = padpos & 3;
  1068. if (padsize && skb->len>padpos) {
  1069. if (skb_headroom(skb) < padsize)
  1070. return -1;
  1071. skb_push(skb, padsize);
  1072. memmove(skb->data, skb->data+padsize, padpos);
  1073. return padsize;
  1074. }
  1075. return 0;
  1076. }
  1077. /*
  1078. * The MAC header is padded to have 32-bit boundary if the
  1079. * packet payload is non-zero. The general calculation for
  1080. * padsize would take into account odd header lengths:
  1081. * padsize = 4 - (hdrlen & 3); however, since only
  1082. * even-length headers are used, padding can only be 0 or 2
  1083. * bytes and we can optimize this a bit. We must not try to
  1084. * remove padding from short control frames that do not have a
  1085. * payload.
  1086. *
  1087. * This function expects an 802.11 frame and returns the number of
  1088. * bytes removed.
  1089. */
  1090. static int ath5k_remove_padding(struct sk_buff *skb)
  1091. {
  1092. int padpos = ath5k_common_padpos(skb);
  1093. int padsize = padpos & 3;
  1094. if (padsize && skb->len>=padpos+padsize) {
  1095. memmove(skb->data + padsize, skb->data, padpos);
  1096. skb_pull(skb, padsize);
  1097. return padsize;
  1098. }
  1099. return 0;
  1100. }
  1101. static void
  1102. ath5k_receive_frame(struct ath5k_softc *sc, struct sk_buff *skb,
  1103. struct ath5k_rx_status *rs)
  1104. {
  1105. struct ieee80211_rx_status *rxs;
  1106. ath5k_remove_padding(skb);
  1107. rxs = IEEE80211_SKB_RXCB(skb);
  1108. rxs->flag = 0;
  1109. if (unlikely(rs->rs_status & AR5K_RXERR_MIC))
  1110. rxs->flag |= RX_FLAG_MMIC_ERROR;
  1111. /*
  1112. * always extend the mac timestamp, since this information is
  1113. * also needed for proper IBSS merging.
  1114. *
  1115. * XXX: it might be too late to do it here, since rs_tstamp is
  1116. * 15bit only. that means TSF extension has to be done within
  1117. * 32768usec (about 32ms). it might be necessary to move this to
  1118. * the interrupt handler, like it is done in madwifi.
  1119. *
  1120. * Unfortunately we don't know when the hardware takes the rx
  1121. * timestamp (beginning of phy frame, data frame, end of rx?).
  1122. * The only thing we know is that it is hardware specific...
  1123. * On AR5213 it seems the rx timestamp is at the end of the
  1124. * frame, but i'm not sure.
  1125. *
  1126. * NOTE: mac80211 defines mactime at the beginning of the first
  1127. * data symbol. Since we don't have any time references it's
  1128. * impossible to comply to that. This affects IBSS merge only
  1129. * right now, so it's not too bad...
  1130. */
  1131. rxs->mactime = ath5k_extend_tsf(sc->ah, rs->rs_tstamp);
  1132. rxs->flag |= RX_FLAG_TSFT;
  1133. rxs->freq = sc->curchan->center_freq;
  1134. rxs->band = sc->curband->band;
  1135. rxs->signal = sc->ah->ah_noise_floor + rs->rs_rssi;
  1136. rxs->antenna = rs->rs_antenna;
  1137. if (rs->rs_antenna > 0 && rs->rs_antenna < 5)
  1138. sc->stats.antenna_rx[rs->rs_antenna]++;
  1139. else
  1140. sc->stats.antenna_rx[0]++; /* invalid */
  1141. rxs->rate_idx = ath5k_hw_to_driver_rix(sc, rs->rs_rate);
  1142. rxs->flag |= ath5k_rx_decrypted(sc, skb, rs);
  1143. if (rxs->rate_idx >= 0 && rs->rs_rate ==
  1144. sc->curband->bitrates[rxs->rate_idx].hw_value_short)
  1145. rxs->flag |= RX_FLAG_SHORTPRE;
  1146. ath5k_debug_dump_skb(sc, skb, "RX ", 0);
  1147. ath5k_update_beacon_rssi(sc, skb, rs->rs_rssi);
  1148. /* check beacons in IBSS mode */
  1149. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  1150. ath5k_check_ibss_tsf(sc, skb, rxs);
  1151. ieee80211_rx(sc->hw, skb);
  1152. }
  1153. /** ath5k_frame_receive_ok() - Do we want to receive this frame or not?
  1154. *
  1155. * Check if we want to further process this frame or not. Also update
  1156. * statistics. Return true if we want this frame, false if not.
  1157. */
  1158. static bool
  1159. ath5k_receive_frame_ok(struct ath5k_softc *sc, struct ath5k_rx_status *rs)
  1160. {
  1161. sc->stats.rx_all_count++;
  1162. if (unlikely(rs->rs_status)) {
  1163. if (rs->rs_status & AR5K_RXERR_CRC)
  1164. sc->stats.rxerr_crc++;
  1165. if (rs->rs_status & AR5K_RXERR_FIFO)
  1166. sc->stats.rxerr_fifo++;
  1167. if (rs->rs_status & AR5K_RXERR_PHY) {
  1168. sc->stats.rxerr_phy++;
  1169. if (rs->rs_phyerr > 0 && rs->rs_phyerr < 32)
  1170. sc->stats.rxerr_phy_code[rs->rs_phyerr]++;
  1171. return false;
  1172. }
  1173. if (rs->rs_status & AR5K_RXERR_DECRYPT) {
  1174. /*
  1175. * Decrypt error. If the error occurred
  1176. * because there was no hardware key, then
  1177. * let the frame through so the upper layers
  1178. * can process it. This is necessary for 5210
  1179. * parts which have no way to setup a ``clear''
  1180. * key cache entry.
  1181. *
  1182. * XXX do key cache faulting
  1183. */
  1184. sc->stats.rxerr_decrypt++;
  1185. if (rs->rs_keyix == AR5K_RXKEYIX_INVALID &&
  1186. !(rs->rs_status & AR5K_RXERR_CRC))
  1187. return true;
  1188. }
  1189. if (rs->rs_status & AR5K_RXERR_MIC) {
  1190. sc->stats.rxerr_mic++;
  1191. return true;
  1192. }
  1193. /* reject any frames with non-crypto errors */
  1194. if (rs->rs_status & ~(AR5K_RXERR_DECRYPT))
  1195. return false;
  1196. }
  1197. if (unlikely(rs->rs_more)) {
  1198. sc->stats.rxerr_jumbo++;
  1199. return false;
  1200. }
  1201. return true;
  1202. }
  1203. static void
  1204. ath5k_tasklet_rx(unsigned long data)
  1205. {
  1206. struct ath5k_rx_status rs = {};
  1207. struct sk_buff *skb, *next_skb;
  1208. dma_addr_t next_skb_addr;
  1209. struct ath5k_softc *sc = (void *)data;
  1210. struct ath5k_hw *ah = sc->ah;
  1211. struct ath_common *common = ath5k_hw_common(ah);
  1212. struct ath5k_buf *bf;
  1213. struct ath5k_desc *ds;
  1214. int ret;
  1215. spin_lock(&sc->rxbuflock);
  1216. if (list_empty(&sc->rxbuf)) {
  1217. ATH5K_WARN(sc, "empty rx buf pool\n");
  1218. goto unlock;
  1219. }
  1220. do {
  1221. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1222. BUG_ON(bf->skb == NULL);
  1223. skb = bf->skb;
  1224. ds = bf->desc;
  1225. /* bail if HW is still using self-linked descriptor */
  1226. if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
  1227. break;
  1228. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
  1229. if (unlikely(ret == -EINPROGRESS))
  1230. break;
  1231. else if (unlikely(ret)) {
  1232. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1233. sc->stats.rxerr_proc++;
  1234. break;
  1235. }
  1236. if (ath5k_receive_frame_ok(sc, &rs)) {
  1237. next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
  1238. /*
  1239. * If we can't replace bf->skb with a new skb under
  1240. * memory pressure, just skip this packet
  1241. */
  1242. if (!next_skb)
  1243. goto next;
  1244. pci_unmap_single(sc->pdev, bf->skbaddr,
  1245. common->rx_bufsize,
  1246. PCI_DMA_FROMDEVICE);
  1247. skb_put(skb, rs.rs_datalen);
  1248. ath5k_receive_frame(sc, skb, &rs);
  1249. bf->skb = next_skb;
  1250. bf->skbaddr = next_skb_addr;
  1251. }
  1252. next:
  1253. list_move_tail(&bf->list, &sc->rxbuf);
  1254. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1255. unlock:
  1256. spin_unlock(&sc->rxbuflock);
  1257. }
  1258. /*************\
  1259. * TX Handling *
  1260. \*************/
  1261. static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
  1262. struct ath5k_txq *txq)
  1263. {
  1264. struct ath5k_softc *sc = hw->priv;
  1265. struct ath5k_buf *bf;
  1266. unsigned long flags;
  1267. int padsize;
  1268. ath5k_debug_dump_skb(sc, skb, "TX ", 1);
  1269. /*
  1270. * The hardware expects the header padded to 4 byte boundaries.
  1271. * If this is not the case, we add the padding after the header.
  1272. */
  1273. padsize = ath5k_add_padding(skb);
  1274. if (padsize < 0) {
  1275. ATH5K_ERR(sc, "tx hdrlen not %%4: not enough"
  1276. " headroom to pad");
  1277. goto drop_packet;
  1278. }
  1279. if (txq->txq_len >= ATH5K_TXQ_LEN_MAX)
  1280. ieee80211_stop_queue(hw, txq->qnum);
  1281. spin_lock_irqsave(&sc->txbuflock, flags);
  1282. if (list_empty(&sc->txbuf)) {
  1283. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  1284. spin_unlock_irqrestore(&sc->txbuflock, flags);
  1285. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  1286. goto drop_packet;
  1287. }
  1288. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  1289. list_del(&bf->list);
  1290. sc->txbuf_len--;
  1291. if (list_empty(&sc->txbuf))
  1292. ieee80211_stop_queues(hw);
  1293. spin_unlock_irqrestore(&sc->txbuflock, flags);
  1294. bf->skb = skb;
  1295. if (ath5k_txbuf_setup(sc, bf, txq, padsize)) {
  1296. bf->skb = NULL;
  1297. spin_lock_irqsave(&sc->txbuflock, flags);
  1298. list_add_tail(&bf->list, &sc->txbuf);
  1299. sc->txbuf_len++;
  1300. spin_unlock_irqrestore(&sc->txbuflock, flags);
  1301. goto drop_packet;
  1302. }
  1303. return NETDEV_TX_OK;
  1304. drop_packet:
  1305. dev_kfree_skb_any(skb);
  1306. return NETDEV_TX_OK;
  1307. }
  1308. static void
  1309. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1310. {
  1311. struct ath5k_tx_status ts = {};
  1312. struct ath5k_buf *bf, *bf0;
  1313. struct ath5k_desc *ds;
  1314. struct sk_buff *skb;
  1315. struct ieee80211_tx_info *info;
  1316. int i, ret;
  1317. spin_lock(&txq->lock);
  1318. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1319. ds = bf->desc;
  1320. /*
  1321. * It's possible that the hardware can say the buffer is
  1322. * completed when it hasn't yet loaded the ds_link from
  1323. * host memory and moved on. If there are more TX
  1324. * descriptors in the queue, wait for TXDP to change
  1325. * before processing this one.
  1326. */
  1327. if (ath5k_hw_get_txdp(sc->ah, txq->qnum) == bf->daddr &&
  1328. !list_is_last(&bf->list, &txq->q))
  1329. break;
  1330. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
  1331. if (unlikely(ret == -EINPROGRESS))
  1332. break;
  1333. else if (unlikely(ret)) {
  1334. ATH5K_ERR(sc, "error %d while processing queue %u\n",
  1335. ret, txq->qnum);
  1336. break;
  1337. }
  1338. sc->stats.tx_all_count++;
  1339. skb = bf->skb;
  1340. info = IEEE80211_SKB_CB(skb);
  1341. bf->skb = NULL;
  1342. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
  1343. PCI_DMA_TODEVICE);
  1344. ieee80211_tx_info_clear_status(info);
  1345. for (i = 0; i < 4; i++) {
  1346. struct ieee80211_tx_rate *r =
  1347. &info->status.rates[i];
  1348. if (ts.ts_rate[i]) {
  1349. r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
  1350. r->count = ts.ts_retry[i];
  1351. } else {
  1352. r->idx = -1;
  1353. r->count = 0;
  1354. }
  1355. }
  1356. /* count the successful attempt as well */
  1357. info->status.rates[ts.ts_final_idx].count++;
  1358. if (unlikely(ts.ts_status)) {
  1359. sc->stats.ack_fail++;
  1360. if (ts.ts_status & AR5K_TXERR_FILT) {
  1361. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1362. sc->stats.txerr_filt++;
  1363. }
  1364. if (ts.ts_status & AR5K_TXERR_XRETRY)
  1365. sc->stats.txerr_retry++;
  1366. if (ts.ts_status & AR5K_TXERR_FIFO)
  1367. sc->stats.txerr_fifo++;
  1368. } else {
  1369. info->flags |= IEEE80211_TX_STAT_ACK;
  1370. info->status.ack_signal = ts.ts_rssi;
  1371. }
  1372. /*
  1373. * Remove MAC header padding before giving the frame
  1374. * back to mac80211.
  1375. */
  1376. ath5k_remove_padding(skb);
  1377. if (ts.ts_antenna > 0 && ts.ts_antenna < 5)
  1378. sc->stats.antenna_tx[ts.ts_antenna]++;
  1379. else
  1380. sc->stats.antenna_tx[0]++; /* invalid */
  1381. ieee80211_tx_status(sc->hw, skb);
  1382. spin_lock(&sc->txbuflock);
  1383. list_move_tail(&bf->list, &sc->txbuf);
  1384. sc->txbuf_len++;
  1385. txq->txq_len--;
  1386. spin_unlock(&sc->txbuflock);
  1387. }
  1388. if (likely(list_empty(&txq->q)))
  1389. txq->link = NULL;
  1390. spin_unlock(&txq->lock);
  1391. if (txq->txq_len < ATH5K_TXQ_LEN_LOW)
  1392. ieee80211_wake_queue(sc->hw, txq->qnum);
  1393. }
  1394. static void
  1395. ath5k_tasklet_tx(unsigned long data)
  1396. {
  1397. int i;
  1398. struct ath5k_softc *sc = (void *)data;
  1399. for (i=0; i < AR5K_NUM_TX_QUEUES; i++)
  1400. if (sc->txqs[i].setup && (sc->ah->ah_txq_isr & BIT(i)))
  1401. ath5k_tx_processq(sc, &sc->txqs[i]);
  1402. }
  1403. /*****************\
  1404. * Beacon handling *
  1405. \*****************/
  1406. /*
  1407. * Setup the beacon frame for transmit.
  1408. */
  1409. static int
  1410. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1411. {
  1412. struct sk_buff *skb = bf->skb;
  1413. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1414. struct ath5k_hw *ah = sc->ah;
  1415. struct ath5k_desc *ds;
  1416. int ret = 0;
  1417. u8 antenna;
  1418. u32 flags;
  1419. const int padsize = 0;
  1420. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1421. PCI_DMA_TODEVICE);
  1422. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1423. "skbaddr %llx\n", skb, skb->data, skb->len,
  1424. (unsigned long long)bf->skbaddr);
  1425. if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
  1426. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1427. return -EIO;
  1428. }
  1429. ds = bf->desc;
  1430. antenna = ah->ah_tx_ant;
  1431. flags = AR5K_TXDESC_NOACK;
  1432. if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
  1433. ds->ds_link = bf->daddr; /* self-linked */
  1434. flags |= AR5K_TXDESC_VEOL;
  1435. } else
  1436. ds->ds_link = 0;
  1437. /*
  1438. * If we use multiple antennas on AP and use
  1439. * the Sectored AP scenario, switch antenna every
  1440. * 4 beacons to make sure everybody hears our AP.
  1441. * When a client tries to associate, hw will keep
  1442. * track of the tx antenna to be used for this client
  1443. * automaticaly, based on ACKed packets.
  1444. *
  1445. * Note: AP still listens and transmits RTS on the
  1446. * default antenna which is supposed to be an omni.
  1447. *
  1448. * Note2: On sectored scenarios it's possible to have
  1449. * multiple antennas (1 omni -- the default -- and 14
  1450. * sectors), so if we choose to actually support this
  1451. * mode, we need to allow the user to set how many antennas
  1452. * we have and tweak the code below to send beacons
  1453. * on all of them.
  1454. */
  1455. if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
  1456. antenna = sc->bsent & 4 ? 2 : 1;
  1457. /* FIXME: If we are in g mode and rate is a CCK rate
  1458. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  1459. * from tx power (value is in dB units already) */
  1460. ds->ds_data = bf->skbaddr;
  1461. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1462. ieee80211_get_hdrlen_from_skb(skb), padsize,
  1463. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1464. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1465. 1, AR5K_TXKEYIX_INVALID,
  1466. antenna, flags, 0, 0);
  1467. if (ret)
  1468. goto err_unmap;
  1469. return 0;
  1470. err_unmap:
  1471. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1472. return ret;
  1473. }
  1474. /*
  1475. * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
  1476. * this is called only once at config_bss time, for AP we do it every
  1477. * SWBA interrupt so that the TIM will reflect buffered frames.
  1478. *
  1479. * Called with the beacon lock.
  1480. */
  1481. static int
  1482. ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  1483. {
  1484. int ret;
  1485. struct ath5k_softc *sc = hw->priv;
  1486. struct sk_buff *skb;
  1487. if (WARN_ON(!vif)) {
  1488. ret = -EINVAL;
  1489. goto out;
  1490. }
  1491. skb = ieee80211_beacon_get(hw, vif);
  1492. if (!skb) {
  1493. ret = -ENOMEM;
  1494. goto out;
  1495. }
  1496. ath5k_debug_dump_skb(sc, skb, "BC ", 1);
  1497. ath5k_txbuf_free_skb(sc, sc->bbuf);
  1498. sc->bbuf->skb = skb;
  1499. ret = ath5k_beacon_setup(sc, sc->bbuf);
  1500. if (ret)
  1501. sc->bbuf->skb = NULL;
  1502. out:
  1503. return ret;
  1504. }
  1505. /*
  1506. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1507. * frame contents are done as needed and the slot time is
  1508. * also adjusted based on current state.
  1509. *
  1510. * This is called from software irq context (beacontq tasklets)
  1511. * or user context from ath5k_beacon_config.
  1512. */
  1513. static void
  1514. ath5k_beacon_send(struct ath5k_softc *sc)
  1515. {
  1516. struct ath5k_buf *bf = sc->bbuf;
  1517. struct ath5k_hw *ah = sc->ah;
  1518. struct sk_buff *skb;
  1519. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1520. if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION)) {
  1521. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1522. return;
  1523. }
  1524. /*
  1525. * Check if the previous beacon has gone out. If
  1526. * not, don't don't try to post another: skip this
  1527. * period and wait for the next. Missed beacons
  1528. * indicate a problem and should not occur. If we
  1529. * miss too many consecutive beacons reset the device.
  1530. */
  1531. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1532. sc->bmisscount++;
  1533. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1534. "missed %u consecutive beacons\n", sc->bmisscount);
  1535. if (sc->bmisscount > 10) { /* NB: 10 is a guess */
  1536. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1537. "stuck beacon time (%u missed)\n",
  1538. sc->bmisscount);
  1539. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  1540. "stuck beacon, resetting\n");
  1541. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1542. }
  1543. return;
  1544. }
  1545. if (unlikely(sc->bmisscount != 0)) {
  1546. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1547. "resume beacon xmit after %u misses\n",
  1548. sc->bmisscount);
  1549. sc->bmisscount = 0;
  1550. }
  1551. /*
  1552. * Stop any current dma and put the new frame on the queue.
  1553. * This should never fail since we check above that no frames
  1554. * are still pending on the queue.
  1555. */
  1556. if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
  1557. ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
  1558. /* NB: hw still stops DMA, so proceed */
  1559. }
  1560. /* refresh the beacon for AP mode */
  1561. if (sc->opmode == NL80211_IFTYPE_AP)
  1562. ath5k_beacon_update(sc->hw, sc->vif);
  1563. ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
  1564. ath5k_hw_start_tx_dma(ah, sc->bhalq);
  1565. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1566. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1567. skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
  1568. while (skb) {
  1569. ath5k_tx_queue(sc->hw, skb, sc->cabq);
  1570. skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
  1571. }
  1572. sc->bsent++;
  1573. }
  1574. /**
  1575. * ath5k_beacon_update_timers - update beacon timers
  1576. *
  1577. * @sc: struct ath5k_softc pointer we are operating on
  1578. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1579. * beacon timer update based on the current HW TSF.
  1580. *
  1581. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1582. * of a received beacon or the current local hardware TSF and write it to the
  1583. * beacon timer registers.
  1584. *
  1585. * This is called in a variety of situations, e.g. when a beacon is received,
  1586. * when a TSF update has been detected, but also when an new IBSS is created or
  1587. * when we otherwise know we have to update the timers, but we keep it in this
  1588. * function to have it all together in one place.
  1589. */
  1590. static void
  1591. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  1592. {
  1593. struct ath5k_hw *ah = sc->ah;
  1594. u32 nexttbtt, intval, hw_tu, bc_tu;
  1595. u64 hw_tsf;
  1596. intval = sc->bintval & AR5K_BEACON_PERIOD;
  1597. if (WARN_ON(!intval))
  1598. return;
  1599. /* beacon TSF converted to TU */
  1600. bc_tu = TSF_TO_TU(bc_tsf);
  1601. /* current TSF converted to TU */
  1602. hw_tsf = ath5k_hw_get_tsf64(ah);
  1603. hw_tu = TSF_TO_TU(hw_tsf);
  1604. #define FUDGE 3
  1605. /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
  1606. if (bc_tsf == -1) {
  1607. /*
  1608. * no beacons received, called internally.
  1609. * just need to refresh timers based on HW TSF.
  1610. */
  1611. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1612. } else if (bc_tsf == 0) {
  1613. /*
  1614. * no beacon received, probably called by ath5k_reset_tsf().
  1615. * reset TSF to start with 0.
  1616. */
  1617. nexttbtt = intval;
  1618. intval |= AR5K_BEACON_RESET_TSF;
  1619. } else if (bc_tsf > hw_tsf) {
  1620. /*
  1621. * beacon received, SW merge happend but HW TSF not yet updated.
  1622. * not possible to reconfigure timers yet, but next time we
  1623. * receive a beacon with the same BSSID, the hardware will
  1624. * automatically update the TSF and then we need to reconfigure
  1625. * the timers.
  1626. */
  1627. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1628. "need to wait for HW TSF sync\n");
  1629. return;
  1630. } else {
  1631. /*
  1632. * most important case for beacon synchronization between STA.
  1633. *
  1634. * beacon received and HW TSF has been already updated by HW.
  1635. * update next TBTT based on the TSF of the beacon, but make
  1636. * sure it is ahead of our local TSF timer.
  1637. */
  1638. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1639. }
  1640. #undef FUDGE
  1641. sc->nexttbtt = nexttbtt;
  1642. intval |= AR5K_BEACON_ENA;
  1643. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  1644. /*
  1645. * debugging output last in order to preserve the time critical aspect
  1646. * of this function
  1647. */
  1648. if (bc_tsf == -1)
  1649. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1650. "reconfigured timers based on HW TSF\n");
  1651. else if (bc_tsf == 0)
  1652. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1653. "reset HW TSF and timers\n");
  1654. else
  1655. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1656. "updated timers based on beacon TSF\n");
  1657. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1658. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1659. (unsigned long long) bc_tsf,
  1660. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1661. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1662. intval & AR5K_BEACON_PERIOD,
  1663. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1664. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1665. }
  1666. /**
  1667. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1668. *
  1669. * @sc: struct ath5k_softc pointer we are operating on
  1670. *
  1671. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1672. * interrupts to detect TSF updates only.
  1673. */
  1674. static void
  1675. ath5k_beacon_config(struct ath5k_softc *sc)
  1676. {
  1677. struct ath5k_hw *ah = sc->ah;
  1678. unsigned long flags;
  1679. spin_lock_irqsave(&sc->block, flags);
  1680. sc->bmisscount = 0;
  1681. sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
  1682. if (sc->enable_beacon) {
  1683. /*
  1684. * In IBSS mode we use a self-linked tx descriptor and let the
  1685. * hardware send the beacons automatically. We have to load it
  1686. * only once here.
  1687. * We use the SWBA interrupt only to keep track of the beacon
  1688. * timers in order to detect automatic TSF updates.
  1689. */
  1690. ath5k_beaconq_config(sc);
  1691. sc->imask |= AR5K_INT_SWBA;
  1692. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1693. if (ath5k_hw_hasveol(ah))
  1694. ath5k_beacon_send(sc);
  1695. } else
  1696. ath5k_beacon_update_timers(sc, -1);
  1697. } else {
  1698. ath5k_hw_stop_tx_dma(sc->ah, sc->bhalq);
  1699. }
  1700. ath5k_hw_set_imr(ah, sc->imask);
  1701. mmiowb();
  1702. spin_unlock_irqrestore(&sc->block, flags);
  1703. }
  1704. static void ath5k_tasklet_beacon(unsigned long data)
  1705. {
  1706. struct ath5k_softc *sc = (struct ath5k_softc *) data;
  1707. /*
  1708. * Software beacon alert--time to send a beacon.
  1709. *
  1710. * In IBSS mode we use this interrupt just to
  1711. * keep track of the next TBTT (target beacon
  1712. * transmission time) in order to detect wether
  1713. * automatic TSF updates happened.
  1714. */
  1715. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1716. /* XXX: only if VEOL suppported */
  1717. u64 tsf = ath5k_hw_get_tsf64(sc->ah);
  1718. sc->nexttbtt += sc->bintval;
  1719. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1720. "SWBA nexttbtt: %x hw_tu: %x "
  1721. "TSF: %llx\n",
  1722. sc->nexttbtt,
  1723. TSF_TO_TU(tsf),
  1724. (unsigned long long) tsf);
  1725. } else {
  1726. spin_lock(&sc->block);
  1727. ath5k_beacon_send(sc);
  1728. spin_unlock(&sc->block);
  1729. }
  1730. }
  1731. /********************\
  1732. * Interrupt handling *
  1733. \********************/
  1734. static void
  1735. ath5k_intr_calibration_poll(struct ath5k_hw *ah)
  1736. {
  1737. if (time_is_before_eq_jiffies(ah->ah_cal_next_ani) &&
  1738. !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL)) {
  1739. /* run ANI only when full calibration is not active */
  1740. ah->ah_cal_next_ani = jiffies +
  1741. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
  1742. tasklet_schedule(&ah->ah_sc->ani_tasklet);
  1743. } else if (time_is_before_eq_jiffies(ah->ah_cal_next_full)) {
  1744. ah->ah_cal_next_full = jiffies +
  1745. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
  1746. tasklet_schedule(&ah->ah_sc->calib);
  1747. }
  1748. /* we could use SWI to generate enough interrupts to meet our
  1749. * calibration interval requirements, if necessary:
  1750. * AR5K_REG_ENABLE_BITS(ah, AR5K_CR, AR5K_CR_SWI); */
  1751. }
  1752. static irqreturn_t
  1753. ath5k_intr(int irq, void *dev_id)
  1754. {
  1755. struct ath5k_softc *sc = dev_id;
  1756. struct ath5k_hw *ah = sc->ah;
  1757. enum ath5k_int status;
  1758. unsigned int counter = 1000;
  1759. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  1760. !ath5k_hw_is_intr_pending(ah)))
  1761. return IRQ_NONE;
  1762. do {
  1763. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  1764. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  1765. status, sc->imask);
  1766. if (unlikely(status & AR5K_INT_FATAL)) {
  1767. /*
  1768. * Fatal errors are unrecoverable.
  1769. * Typically these are caused by DMA errors.
  1770. */
  1771. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  1772. "fatal int, resetting\n");
  1773. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1774. } else if (unlikely(status & AR5K_INT_RXORN)) {
  1775. /*
  1776. * Receive buffers are full. Either the bus is busy or
  1777. * the CPU is not fast enough to process all received
  1778. * frames.
  1779. * Older chipsets need a reset to come out of this
  1780. * condition, but we treat it as RX for newer chips.
  1781. * We don't know exactly which versions need a reset -
  1782. * this guess is copied from the HAL.
  1783. */
  1784. sc->stats.rxorn_intr++;
  1785. if (ah->ah_mac_srev < AR5K_SREV_AR5212) {
  1786. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  1787. "rx overrun, resetting\n");
  1788. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1789. }
  1790. else
  1791. tasklet_schedule(&sc->rxtq);
  1792. } else {
  1793. if (status & AR5K_INT_SWBA) {
  1794. tasklet_hi_schedule(&sc->beacontq);
  1795. }
  1796. if (status & AR5K_INT_RXEOL) {
  1797. /*
  1798. * NB: the hardware should re-read the link when
  1799. * RXE bit is written, but it doesn't work at
  1800. * least on older hardware revs.
  1801. */
  1802. sc->stats.rxeol_intr++;
  1803. }
  1804. if (status & AR5K_INT_TXURN) {
  1805. /* bump tx trigger level */
  1806. ath5k_hw_update_tx_triglevel(ah, true);
  1807. }
  1808. if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
  1809. tasklet_schedule(&sc->rxtq);
  1810. if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
  1811. | AR5K_INT_TXERR | AR5K_INT_TXEOL))
  1812. tasklet_schedule(&sc->txtq);
  1813. if (status & AR5K_INT_BMISS) {
  1814. /* TODO */
  1815. }
  1816. if (status & AR5K_INT_MIB) {
  1817. sc->stats.mib_intr++;
  1818. ath5k_hw_update_mib_counters(ah);
  1819. ath5k_ani_mib_intr(ah);
  1820. }
  1821. if (status & AR5K_INT_GPIO)
  1822. tasklet_schedule(&sc->rf_kill.toggleq);
  1823. }
  1824. } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
  1825. if (unlikely(!counter))
  1826. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  1827. ath5k_intr_calibration_poll(ah);
  1828. return IRQ_HANDLED;
  1829. }
  1830. /*
  1831. * Periodically recalibrate the PHY to account
  1832. * for temperature/environment changes.
  1833. */
  1834. static void
  1835. ath5k_tasklet_calibrate(unsigned long data)
  1836. {
  1837. struct ath5k_softc *sc = (void *)data;
  1838. struct ath5k_hw *ah = sc->ah;
  1839. /* Only full calibration for now */
  1840. ah->ah_cal_mask |= AR5K_CALIBRATION_FULL;
  1841. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  1842. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  1843. sc->curchan->hw_value);
  1844. if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  1845. /*
  1846. * Rfgain is out of bounds, reset the chip
  1847. * to load new gain values.
  1848. */
  1849. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  1850. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1851. }
  1852. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  1853. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  1854. ieee80211_frequency_to_channel(
  1855. sc->curchan->center_freq));
  1856. /* Noise floor calibration interrupts rx/tx path while I/Q calibration
  1857. * doesn't. We stop the queues so that calibration doesn't interfere
  1858. * with TX and don't run it as often */
  1859. if (time_is_before_eq_jiffies(ah->ah_cal_next_nf)) {
  1860. ah->ah_cal_next_nf = jiffies +
  1861. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_NF);
  1862. ieee80211_stop_queues(sc->hw);
  1863. ath5k_hw_update_noise_floor(ah);
  1864. ieee80211_wake_queues(sc->hw);
  1865. }
  1866. ah->ah_cal_mask &= ~AR5K_CALIBRATION_FULL;
  1867. }
  1868. static void
  1869. ath5k_tasklet_ani(unsigned long data)
  1870. {
  1871. struct ath5k_softc *sc = (void *)data;
  1872. struct ath5k_hw *ah = sc->ah;
  1873. ah->ah_cal_mask |= AR5K_CALIBRATION_ANI;
  1874. ath5k_ani_calibration(ah);
  1875. ah->ah_cal_mask &= ~AR5K_CALIBRATION_ANI;
  1876. }
  1877. /*************************\
  1878. * Initialization routines *
  1879. \*************************/
  1880. static int
  1881. ath5k_stop_locked(struct ath5k_softc *sc)
  1882. {
  1883. struct ath5k_hw *ah = sc->ah;
  1884. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  1885. test_bit(ATH_STAT_INVALID, sc->status));
  1886. /*
  1887. * Shutdown the hardware and driver:
  1888. * stop output from above
  1889. * disable interrupts
  1890. * turn off timers
  1891. * turn off the radio
  1892. * clear transmit machinery
  1893. * clear receive machinery
  1894. * drain and release tx queues
  1895. * reclaim beacon resources
  1896. * power down hardware
  1897. *
  1898. * Note that some of this work is not possible if the
  1899. * hardware is gone (invalid).
  1900. */
  1901. ieee80211_stop_queues(sc->hw);
  1902. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  1903. ath5k_led_off(sc);
  1904. ath5k_hw_set_imr(ah, 0);
  1905. synchronize_irq(sc->pdev->irq);
  1906. }
  1907. ath5k_txq_cleanup(sc);
  1908. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  1909. ath5k_rx_stop(sc);
  1910. ath5k_hw_phy_disable(ah);
  1911. }
  1912. return 0;
  1913. }
  1914. static int
  1915. ath5k_init(struct ath5k_softc *sc)
  1916. {
  1917. struct ath5k_hw *ah = sc->ah;
  1918. struct ath_common *common = ath5k_hw_common(ah);
  1919. int ret, i;
  1920. mutex_lock(&sc->lock);
  1921. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  1922. /*
  1923. * Stop anything previously setup. This is safe
  1924. * no matter this is the first time through or not.
  1925. */
  1926. ath5k_stop_locked(sc);
  1927. /*
  1928. * The basic interface to setting the hardware in a good
  1929. * state is ``reset''. On return the hardware is known to
  1930. * be powered up and with interrupts disabled. This must
  1931. * be followed by initialization of the appropriate bits
  1932. * and then setup of the interrupt mask.
  1933. */
  1934. sc->curchan = sc->hw->conf.channel;
  1935. sc->curband = &sc->sbands[sc->curchan->band];
  1936. sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
  1937. AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
  1938. AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_MIB;
  1939. ret = ath5k_reset(sc, NULL);
  1940. if (ret)
  1941. goto done;
  1942. ath5k_rfkill_hw_start(ah);
  1943. /*
  1944. * Reset the key cache since some parts do not reset the
  1945. * contents on initial power up or resume from suspend.
  1946. */
  1947. for (i = 0; i < common->keymax; i++)
  1948. ath_hw_keyreset(common, (u16) i);
  1949. ath5k_hw_set_ack_bitrate_high(ah, true);
  1950. ret = 0;
  1951. done:
  1952. mmiowb();
  1953. mutex_unlock(&sc->lock);
  1954. return ret;
  1955. }
  1956. static void stop_tasklets(struct ath5k_softc *sc)
  1957. {
  1958. tasklet_kill(&sc->rxtq);
  1959. tasklet_kill(&sc->txtq);
  1960. tasklet_kill(&sc->calib);
  1961. tasklet_kill(&sc->beacontq);
  1962. tasklet_kill(&sc->ani_tasklet);
  1963. }
  1964. /*
  1965. * Stop the device, grabbing the top-level lock to protect
  1966. * against concurrent entry through ath5k_init (which can happen
  1967. * if another thread does a system call and the thread doing the
  1968. * stop is preempted).
  1969. */
  1970. static int
  1971. ath5k_stop_hw(struct ath5k_softc *sc)
  1972. {
  1973. int ret;
  1974. mutex_lock(&sc->lock);
  1975. ret = ath5k_stop_locked(sc);
  1976. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  1977. /*
  1978. * Don't set the card in full sleep mode!
  1979. *
  1980. * a) When the device is in this state it must be carefully
  1981. * woken up or references to registers in the PCI clock
  1982. * domain may freeze the bus (and system). This varies
  1983. * by chip and is mostly an issue with newer parts
  1984. * (madwifi sources mentioned srev >= 0x78) that go to
  1985. * sleep more quickly.
  1986. *
  1987. * b) On older chips full sleep results a weird behaviour
  1988. * during wakeup. I tested various cards with srev < 0x78
  1989. * and they don't wake up after module reload, a second
  1990. * module reload is needed to bring the card up again.
  1991. *
  1992. * Until we figure out what's going on don't enable
  1993. * full chip reset on any chip (this is what Legacy HAL
  1994. * and Sam's HAL do anyway). Instead Perform a full reset
  1995. * on the device (same as initial state after attach) and
  1996. * leave it idle (keep MAC/BB on warm reset) */
  1997. ret = ath5k_hw_on_hold(sc->ah);
  1998. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  1999. "putting device to sleep\n");
  2000. }
  2001. ath5k_txbuf_free_skb(sc, sc->bbuf);
  2002. mmiowb();
  2003. mutex_unlock(&sc->lock);
  2004. stop_tasklets(sc);
  2005. ath5k_rfkill_hw_stop(sc->ah);
  2006. return ret;
  2007. }
  2008. /*
  2009. * Reset the hardware. If chan is not NULL, then also pause rx/tx
  2010. * and change to the given channel.
  2011. *
  2012. * This should be called with sc->lock.
  2013. */
  2014. static int
  2015. ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  2016. {
  2017. struct ath5k_hw *ah = sc->ah;
  2018. int ret;
  2019. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2020. ath5k_hw_set_imr(ah, 0);
  2021. synchronize_irq(sc->pdev->irq);
  2022. stop_tasklets(sc);
  2023. if (chan) {
  2024. ath5k_txq_cleanup(sc);
  2025. ath5k_rx_stop(sc);
  2026. sc->curchan = chan;
  2027. sc->curband = &sc->sbands[chan->band];
  2028. }
  2029. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, chan != NULL);
  2030. if (ret) {
  2031. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2032. goto err;
  2033. }
  2034. ret = ath5k_rx_start(sc);
  2035. if (ret) {
  2036. ATH5K_ERR(sc, "can't start recv logic\n");
  2037. goto err;
  2038. }
  2039. ath5k_ani_init(ah, ah->ah_sc->ani_state.ani_mode);
  2040. ah->ah_cal_next_full = jiffies;
  2041. ah->ah_cal_next_ani = jiffies;
  2042. ah->ah_cal_next_nf = jiffies;
  2043. /*
  2044. * Change channels and update the h/w rate map if we're switching;
  2045. * e.g. 11a to 11b/g.
  2046. *
  2047. * We may be doing a reset in response to an ioctl that changes the
  2048. * channel so update any state that might change as a result.
  2049. *
  2050. * XXX needed?
  2051. */
  2052. /* ath5k_chan_change(sc, c); */
  2053. ath5k_beacon_config(sc);
  2054. /* intrs are enabled by ath5k_beacon_config */
  2055. ieee80211_wake_queues(sc->hw);
  2056. return 0;
  2057. err:
  2058. return ret;
  2059. }
  2060. static void ath5k_reset_work(struct work_struct *work)
  2061. {
  2062. struct ath5k_softc *sc = container_of(work, struct ath5k_softc,
  2063. reset_work);
  2064. mutex_lock(&sc->lock);
  2065. ath5k_reset(sc, sc->curchan);
  2066. mutex_unlock(&sc->lock);
  2067. }
  2068. static int
  2069. ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  2070. {
  2071. struct ath5k_softc *sc = hw->priv;
  2072. struct ath5k_hw *ah = sc->ah;
  2073. struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
  2074. struct ath5k_txq *txq;
  2075. u8 mac[ETH_ALEN] = {};
  2076. int ret;
  2077. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
  2078. /*
  2079. * Check if the MAC has multi-rate retry support.
  2080. * We do this by trying to setup a fake extended
  2081. * descriptor. MACs that don't have support will
  2082. * return false w/o doing anything. MACs that do
  2083. * support it will return true w/o doing anything.
  2084. */
  2085. ret = ath5k_hw_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  2086. if (ret < 0)
  2087. goto err;
  2088. if (ret > 0)
  2089. __set_bit(ATH_STAT_MRRETRY, sc->status);
  2090. /*
  2091. * Collect the channel list. The 802.11 layer
  2092. * is resposible for filtering this list based
  2093. * on settings like the phy mode and regulatory
  2094. * domain restrictions.
  2095. */
  2096. ret = ath5k_setup_bands(hw);
  2097. if (ret) {
  2098. ATH5K_ERR(sc, "can't get channels\n");
  2099. goto err;
  2100. }
  2101. /* NB: setup here so ath5k_rate_update is happy */
  2102. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  2103. ath5k_setcurmode(sc, AR5K_MODE_11A);
  2104. else
  2105. ath5k_setcurmode(sc, AR5K_MODE_11B);
  2106. /*
  2107. * Allocate tx+rx descriptors and populate the lists.
  2108. */
  2109. ret = ath5k_desc_alloc(sc, pdev);
  2110. if (ret) {
  2111. ATH5K_ERR(sc, "can't allocate descriptors\n");
  2112. goto err;
  2113. }
  2114. /*
  2115. * Allocate hardware transmit queues: one queue for
  2116. * beacon frames and one data queue for each QoS
  2117. * priority. Note that hw functions handle resetting
  2118. * these queues at the needed time.
  2119. */
  2120. ret = ath5k_beaconq_setup(ah);
  2121. if (ret < 0) {
  2122. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  2123. goto err_desc;
  2124. }
  2125. sc->bhalq = ret;
  2126. sc->cabq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_CAB, 0);
  2127. if (IS_ERR(sc->cabq)) {
  2128. ATH5K_ERR(sc, "can't setup cab queue\n");
  2129. ret = PTR_ERR(sc->cabq);
  2130. goto err_bhal;
  2131. }
  2132. /* This order matches mac80211's queue priority, so we can
  2133. * directly use the mac80211 queue number without any mapping */
  2134. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VO);
  2135. if (IS_ERR(txq)) {
  2136. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2137. ret = PTR_ERR(txq);
  2138. goto err_queues;
  2139. }
  2140. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VI);
  2141. if (IS_ERR(txq)) {
  2142. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2143. ret = PTR_ERR(txq);
  2144. goto err_queues;
  2145. }
  2146. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
  2147. if (IS_ERR(txq)) {
  2148. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2149. ret = PTR_ERR(txq);
  2150. goto err_queues;
  2151. }
  2152. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  2153. if (IS_ERR(txq)) {
  2154. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2155. ret = PTR_ERR(txq);
  2156. goto err_queues;
  2157. }
  2158. hw->queues = 4;
  2159. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  2160. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  2161. tasklet_init(&sc->calib, ath5k_tasklet_calibrate, (unsigned long)sc);
  2162. tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
  2163. tasklet_init(&sc->ani_tasklet, ath5k_tasklet_ani, (unsigned long)sc);
  2164. INIT_WORK(&sc->reset_work, ath5k_reset_work);
  2165. ret = ath5k_eeprom_read_mac(ah, mac);
  2166. if (ret) {
  2167. ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
  2168. sc->pdev->device);
  2169. goto err_queues;
  2170. }
  2171. SET_IEEE80211_PERM_ADDR(hw, mac);
  2172. /* All MAC address bits matter for ACKs */
  2173. memcpy(sc->bssidmask, ath_bcast_mac, ETH_ALEN);
  2174. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  2175. regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
  2176. ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
  2177. if (ret) {
  2178. ATH5K_ERR(sc, "can't initialize regulatory system\n");
  2179. goto err_queues;
  2180. }
  2181. ret = ieee80211_register_hw(hw);
  2182. if (ret) {
  2183. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  2184. goto err_queues;
  2185. }
  2186. if (!ath_is_world_regd(regulatory))
  2187. regulatory_hint(hw->wiphy, regulatory->alpha2);
  2188. ath5k_init_leds(sc);
  2189. ath5k_sysfs_register(sc);
  2190. return 0;
  2191. err_queues:
  2192. ath5k_txq_release(sc);
  2193. err_bhal:
  2194. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  2195. err_desc:
  2196. ath5k_desc_free(sc, pdev);
  2197. err:
  2198. return ret;
  2199. }
  2200. static void
  2201. ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  2202. {
  2203. struct ath5k_softc *sc = hw->priv;
  2204. /*
  2205. * NB: the order of these is important:
  2206. * o call the 802.11 layer before detaching ath5k_hw to
  2207. * ensure callbacks into the driver to delete global
  2208. * key cache entries can be handled
  2209. * o reclaim the tx queue data structures after calling
  2210. * the 802.11 layer as we'll get called back to reclaim
  2211. * node state and potentially want to use them
  2212. * o to cleanup the tx queues the hal is called, so detach
  2213. * it last
  2214. * XXX: ??? detach ath5k_hw ???
  2215. * Other than that, it's straightforward...
  2216. */
  2217. ieee80211_unregister_hw(hw);
  2218. ath5k_desc_free(sc, pdev);
  2219. ath5k_txq_release(sc);
  2220. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  2221. ath5k_unregister_leds(sc);
  2222. ath5k_sysfs_unregister(sc);
  2223. /*
  2224. * NB: can't reclaim these until after ieee80211_ifdetach
  2225. * returns because we'll get called back to reclaim node
  2226. * state and potentially want to use them.
  2227. */
  2228. }
  2229. /********************\
  2230. * Mac80211 functions *
  2231. \********************/
  2232. static int
  2233. ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2234. {
  2235. struct ath5k_softc *sc = hw->priv;
  2236. u16 qnum = skb_get_queue_mapping(skb);
  2237. if (WARN_ON(qnum >= sc->ah->ah_capabilities.cap_queues.q_tx_num)) {
  2238. dev_kfree_skb_any(skb);
  2239. return 0;
  2240. }
  2241. return ath5k_tx_queue(hw, skb, &sc->txqs[qnum]);
  2242. }
  2243. static int ath5k_start(struct ieee80211_hw *hw)
  2244. {
  2245. return ath5k_init(hw->priv);
  2246. }
  2247. static void ath5k_stop(struct ieee80211_hw *hw)
  2248. {
  2249. ath5k_stop_hw(hw->priv);
  2250. }
  2251. static int ath5k_add_interface(struct ieee80211_hw *hw,
  2252. struct ieee80211_vif *vif)
  2253. {
  2254. struct ath5k_softc *sc = hw->priv;
  2255. int ret;
  2256. mutex_lock(&sc->lock);
  2257. if (sc->vif) {
  2258. ret = 0;
  2259. goto end;
  2260. }
  2261. sc->vif = vif;
  2262. switch (vif->type) {
  2263. case NL80211_IFTYPE_AP:
  2264. case NL80211_IFTYPE_STATION:
  2265. case NL80211_IFTYPE_ADHOC:
  2266. case NL80211_IFTYPE_MESH_POINT:
  2267. sc->opmode = vif->type;
  2268. break;
  2269. default:
  2270. ret = -EOPNOTSUPP;
  2271. goto end;
  2272. }
  2273. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "add interface mode %d\n", sc->opmode);
  2274. ath5k_hw_set_lladdr(sc->ah, vif->addr);
  2275. ath5k_mode_setup(sc);
  2276. ret = 0;
  2277. end:
  2278. mutex_unlock(&sc->lock);
  2279. return ret;
  2280. }
  2281. static void
  2282. ath5k_remove_interface(struct ieee80211_hw *hw,
  2283. struct ieee80211_vif *vif)
  2284. {
  2285. struct ath5k_softc *sc = hw->priv;
  2286. u8 mac[ETH_ALEN] = {};
  2287. mutex_lock(&sc->lock);
  2288. if (sc->vif != vif)
  2289. goto end;
  2290. ath5k_hw_set_lladdr(sc->ah, mac);
  2291. sc->vif = NULL;
  2292. end:
  2293. mutex_unlock(&sc->lock);
  2294. }
  2295. /*
  2296. * TODO: Phy disable/diversity etc
  2297. */
  2298. static int
  2299. ath5k_config(struct ieee80211_hw *hw, u32 changed)
  2300. {
  2301. struct ath5k_softc *sc = hw->priv;
  2302. struct ath5k_hw *ah = sc->ah;
  2303. struct ieee80211_conf *conf = &hw->conf;
  2304. int ret = 0;
  2305. mutex_lock(&sc->lock);
  2306. if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
  2307. ret = ath5k_chan_set(sc, conf->channel);
  2308. if (ret < 0)
  2309. goto unlock;
  2310. }
  2311. if ((changed & IEEE80211_CONF_CHANGE_POWER) &&
  2312. (sc->power_level != conf->power_level)) {
  2313. sc->power_level = conf->power_level;
  2314. /* Half dB steps */
  2315. ath5k_hw_set_txpower_limit(ah, (conf->power_level * 2));
  2316. }
  2317. /* TODO:
  2318. * 1) Move this on config_interface and handle each case
  2319. * separately eg. when we have only one STA vif, use
  2320. * AR5K_ANTMODE_SINGLE_AP
  2321. *
  2322. * 2) Allow the user to change antenna mode eg. when only
  2323. * one antenna is present
  2324. *
  2325. * 3) Allow the user to set default/tx antenna when possible
  2326. *
  2327. * 4) Default mode should handle 90% of the cases, together
  2328. * with fixed a/b and single AP modes we should be able to
  2329. * handle 99%. Sectored modes are extreme cases and i still
  2330. * haven't found a usage for them. If we decide to support them,
  2331. * then we must allow the user to set how many tx antennas we
  2332. * have available
  2333. */
  2334. ath5k_hw_set_antenna_mode(ah, ah->ah_ant_mode);
  2335. unlock:
  2336. mutex_unlock(&sc->lock);
  2337. return ret;
  2338. }
  2339. static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
  2340. struct netdev_hw_addr_list *mc_list)
  2341. {
  2342. u32 mfilt[2], val;
  2343. u8 pos;
  2344. struct netdev_hw_addr *ha;
  2345. mfilt[0] = 0;
  2346. mfilt[1] = 1;
  2347. netdev_hw_addr_list_for_each(ha, mc_list) {
  2348. /* calculate XOR of eight 6-bit values */
  2349. val = get_unaligned_le32(ha->addr + 0);
  2350. pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2351. val = get_unaligned_le32(ha->addr + 3);
  2352. pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2353. pos &= 0x3f;
  2354. mfilt[pos / 32] |= (1 << (pos % 32));
  2355. /* XXX: we might be able to just do this instead,
  2356. * but not sure, needs testing, if we do use this we'd
  2357. * neet to inform below to not reset the mcast */
  2358. /* ath5k_hw_set_mcast_filterindex(ah,
  2359. * ha->addr[5]); */
  2360. }
  2361. return ((u64)(mfilt[1]) << 32) | mfilt[0];
  2362. }
  2363. #define SUPPORTED_FIF_FLAGS \
  2364. FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
  2365. FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
  2366. FIF_BCN_PRBRESP_PROMISC
  2367. /*
  2368. * o always accept unicast, broadcast, and multicast traffic
  2369. * o multicast traffic for all BSSIDs will be enabled if mac80211
  2370. * says it should be
  2371. * o maintain current state of phy ofdm or phy cck error reception.
  2372. * If the hardware detects any of these type of errors then
  2373. * ath5k_hw_get_rx_filter() will pass to us the respective
  2374. * hardware filters to be able to receive these type of frames.
  2375. * o probe request frames are accepted only when operating in
  2376. * hostap, adhoc, or monitor modes
  2377. * o enable promiscuous mode according to the interface state
  2378. * o accept beacons:
  2379. * - when operating in adhoc mode so the 802.11 layer creates
  2380. * node table entries for peers,
  2381. * - when operating in station mode for collecting rssi data when
  2382. * the station is otherwise quiet, or
  2383. * - when scanning
  2384. */
  2385. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  2386. unsigned int changed_flags,
  2387. unsigned int *new_flags,
  2388. u64 multicast)
  2389. {
  2390. struct ath5k_softc *sc = hw->priv;
  2391. struct ath5k_hw *ah = sc->ah;
  2392. u32 mfilt[2], rfilt;
  2393. mutex_lock(&sc->lock);
  2394. mfilt[0] = multicast;
  2395. mfilt[1] = multicast >> 32;
  2396. /* Only deal with supported flags */
  2397. changed_flags &= SUPPORTED_FIF_FLAGS;
  2398. *new_flags &= SUPPORTED_FIF_FLAGS;
  2399. /* If HW detects any phy or radar errors, leave those filters on.
  2400. * Also, always enable Unicast, Broadcasts and Multicast
  2401. * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
  2402. rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
  2403. (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
  2404. AR5K_RX_FILTER_MCAST);
  2405. if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
  2406. if (*new_flags & FIF_PROMISC_IN_BSS) {
  2407. __set_bit(ATH_STAT_PROMISC, sc->status);
  2408. } else {
  2409. __clear_bit(ATH_STAT_PROMISC, sc->status);
  2410. }
  2411. }
  2412. if (test_bit(ATH_STAT_PROMISC, sc->status))
  2413. rfilt |= AR5K_RX_FILTER_PROM;
  2414. /* Note, AR5K_RX_FILTER_MCAST is already enabled */
  2415. if (*new_flags & FIF_ALLMULTI) {
  2416. mfilt[0] = ~0;
  2417. mfilt[1] = ~0;
  2418. }
  2419. /* This is the best we can do */
  2420. if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
  2421. rfilt |= AR5K_RX_FILTER_PHYERR;
  2422. /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
  2423. * and probes for any BSSID */
  2424. if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
  2425. rfilt |= AR5K_RX_FILTER_BEACON;
  2426. /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
  2427. * set we should only pass on control frames for this
  2428. * station. This needs testing. I believe right now this
  2429. * enables *all* control frames, which is OK.. but
  2430. * but we should see if we can improve on granularity */
  2431. if (*new_flags & FIF_CONTROL)
  2432. rfilt |= AR5K_RX_FILTER_CONTROL;
  2433. /* Additional settings per mode -- this is per ath5k */
  2434. /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
  2435. switch (sc->opmode) {
  2436. case NL80211_IFTYPE_MESH_POINT:
  2437. rfilt |= AR5K_RX_FILTER_CONTROL |
  2438. AR5K_RX_FILTER_BEACON |
  2439. AR5K_RX_FILTER_PROBEREQ |
  2440. AR5K_RX_FILTER_PROM;
  2441. break;
  2442. case NL80211_IFTYPE_AP:
  2443. case NL80211_IFTYPE_ADHOC:
  2444. rfilt |= AR5K_RX_FILTER_PROBEREQ |
  2445. AR5K_RX_FILTER_BEACON;
  2446. break;
  2447. case NL80211_IFTYPE_STATION:
  2448. if (sc->assoc)
  2449. rfilt |= AR5K_RX_FILTER_BEACON;
  2450. default:
  2451. break;
  2452. }
  2453. /* Set filters */
  2454. ath5k_hw_set_rx_filter(ah, rfilt);
  2455. /* Set multicast bits */
  2456. ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
  2457. /* Set the cached hw filter flags, this will later actually
  2458. * be set in HW */
  2459. sc->filter_flags = rfilt;
  2460. mutex_unlock(&sc->lock);
  2461. }
  2462. static int
  2463. ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2464. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  2465. struct ieee80211_key_conf *key)
  2466. {
  2467. struct ath5k_softc *sc = hw->priv;
  2468. struct ath5k_hw *ah = sc->ah;
  2469. struct ath_common *common = ath5k_hw_common(ah);
  2470. int ret = 0;
  2471. if (modparam_nohwcrypt)
  2472. return -EOPNOTSUPP;
  2473. switch (key->cipher) {
  2474. case WLAN_CIPHER_SUITE_WEP40:
  2475. case WLAN_CIPHER_SUITE_WEP104:
  2476. case WLAN_CIPHER_SUITE_TKIP:
  2477. break;
  2478. case WLAN_CIPHER_SUITE_CCMP:
  2479. if (common->crypt_caps & ATH_CRYPT_CAP_CIPHER_AESCCM)
  2480. break;
  2481. return -EOPNOTSUPP;
  2482. default:
  2483. WARN_ON(1);
  2484. return -EINVAL;
  2485. }
  2486. mutex_lock(&sc->lock);
  2487. switch (cmd) {
  2488. case SET_KEY:
  2489. ret = ath_key_config(common, vif, sta, key);
  2490. if (ret >= 0) {
  2491. key->hw_key_idx = ret;
  2492. /* push IV and Michael MIC generation to stack */
  2493. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  2494. if (key->cipher == WLAN_CIPHER_SUITE_TKIP)
  2495. key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
  2496. if (key->cipher == WLAN_CIPHER_SUITE_CCMP)
  2497. key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
  2498. ret = 0;
  2499. }
  2500. break;
  2501. case DISABLE_KEY:
  2502. ath_key_delete(common, key);
  2503. break;
  2504. default:
  2505. ret = -EINVAL;
  2506. }
  2507. mmiowb();
  2508. mutex_unlock(&sc->lock);
  2509. return ret;
  2510. }
  2511. static int
  2512. ath5k_get_stats(struct ieee80211_hw *hw,
  2513. struct ieee80211_low_level_stats *stats)
  2514. {
  2515. struct ath5k_softc *sc = hw->priv;
  2516. /* Force update */
  2517. ath5k_hw_update_mib_counters(sc->ah);
  2518. stats->dot11ACKFailureCount = sc->stats.ack_fail;
  2519. stats->dot11RTSFailureCount = sc->stats.rts_fail;
  2520. stats->dot11RTSSuccessCount = sc->stats.rts_ok;
  2521. stats->dot11FCSErrorCount = sc->stats.fcs_error;
  2522. return 0;
  2523. }
  2524. static int ath5k_get_survey(struct ieee80211_hw *hw, int idx,
  2525. struct survey_info *survey)
  2526. {
  2527. struct ath5k_softc *sc = hw->priv;
  2528. struct ieee80211_conf *conf = &hw->conf;
  2529. if (idx != 0)
  2530. return -ENOENT;
  2531. survey->channel = conf->channel;
  2532. survey->filled = SURVEY_INFO_NOISE_DBM;
  2533. survey->noise = sc->ah->ah_noise_floor;
  2534. return 0;
  2535. }
  2536. static u64
  2537. ath5k_get_tsf(struct ieee80211_hw *hw)
  2538. {
  2539. struct ath5k_softc *sc = hw->priv;
  2540. return ath5k_hw_get_tsf64(sc->ah);
  2541. }
  2542. static void
  2543. ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
  2544. {
  2545. struct ath5k_softc *sc = hw->priv;
  2546. ath5k_hw_set_tsf64(sc->ah, tsf);
  2547. }
  2548. static void
  2549. ath5k_reset_tsf(struct ieee80211_hw *hw)
  2550. {
  2551. struct ath5k_softc *sc = hw->priv;
  2552. /*
  2553. * in IBSS mode we need to update the beacon timers too.
  2554. * this will also reset the TSF if we call it with 0
  2555. */
  2556. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  2557. ath5k_beacon_update_timers(sc, 0);
  2558. else
  2559. ath5k_hw_reset_tsf(sc->ah);
  2560. }
  2561. static void
  2562. set_beacon_filter(struct ieee80211_hw *hw, bool enable)
  2563. {
  2564. struct ath5k_softc *sc = hw->priv;
  2565. struct ath5k_hw *ah = sc->ah;
  2566. u32 rfilt;
  2567. rfilt = ath5k_hw_get_rx_filter(ah);
  2568. if (enable)
  2569. rfilt |= AR5K_RX_FILTER_BEACON;
  2570. else
  2571. rfilt &= ~AR5K_RX_FILTER_BEACON;
  2572. ath5k_hw_set_rx_filter(ah, rfilt);
  2573. sc->filter_flags = rfilt;
  2574. }
  2575. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  2576. struct ieee80211_vif *vif,
  2577. struct ieee80211_bss_conf *bss_conf,
  2578. u32 changes)
  2579. {
  2580. struct ath5k_softc *sc = hw->priv;
  2581. struct ath5k_hw *ah = sc->ah;
  2582. struct ath_common *common = ath5k_hw_common(ah);
  2583. unsigned long flags;
  2584. mutex_lock(&sc->lock);
  2585. if (WARN_ON(sc->vif != vif))
  2586. goto unlock;
  2587. if (changes & BSS_CHANGED_BSSID) {
  2588. /* Cache for later use during resets */
  2589. memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
  2590. common->curaid = 0;
  2591. ath5k_hw_set_bssid(ah);
  2592. mmiowb();
  2593. }
  2594. if (changes & BSS_CHANGED_BEACON_INT)
  2595. sc->bintval = bss_conf->beacon_int;
  2596. if (changes & BSS_CHANGED_ASSOC) {
  2597. sc->assoc = bss_conf->assoc;
  2598. if (sc->opmode == NL80211_IFTYPE_STATION)
  2599. set_beacon_filter(hw, sc->assoc);
  2600. ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
  2601. AR5K_LED_ASSOC : AR5K_LED_INIT);
  2602. if (bss_conf->assoc) {
  2603. ATH5K_DBG(sc, ATH5K_DEBUG_ANY,
  2604. "Bss Info ASSOC %d, bssid: %pM\n",
  2605. bss_conf->aid, common->curbssid);
  2606. common->curaid = bss_conf->aid;
  2607. ath5k_hw_set_bssid(ah);
  2608. /* Once ANI is available you would start it here */
  2609. }
  2610. }
  2611. if (changes & BSS_CHANGED_BEACON) {
  2612. spin_lock_irqsave(&sc->block, flags);
  2613. ath5k_beacon_update(hw, vif);
  2614. spin_unlock_irqrestore(&sc->block, flags);
  2615. }
  2616. if (changes & BSS_CHANGED_BEACON_ENABLED)
  2617. sc->enable_beacon = bss_conf->enable_beacon;
  2618. if (changes & (BSS_CHANGED_BEACON | BSS_CHANGED_BEACON_ENABLED |
  2619. BSS_CHANGED_BEACON_INT))
  2620. ath5k_beacon_config(sc);
  2621. unlock:
  2622. mutex_unlock(&sc->lock);
  2623. }
  2624. static void ath5k_sw_scan_start(struct ieee80211_hw *hw)
  2625. {
  2626. struct ath5k_softc *sc = hw->priv;
  2627. if (!sc->assoc)
  2628. ath5k_hw_set_ledstate(sc->ah, AR5K_LED_SCAN);
  2629. }
  2630. static void ath5k_sw_scan_complete(struct ieee80211_hw *hw)
  2631. {
  2632. struct ath5k_softc *sc = hw->priv;
  2633. ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
  2634. AR5K_LED_ASSOC : AR5K_LED_INIT);
  2635. }
  2636. /**
  2637. * ath5k_set_coverage_class - Set IEEE 802.11 coverage class
  2638. *
  2639. * @hw: struct ieee80211_hw pointer
  2640. * @coverage_class: IEEE 802.11 coverage class number
  2641. *
  2642. * Mac80211 callback. Sets slot time, ACK timeout and CTS timeout for given
  2643. * coverage class. The values are persistent, they are restored after device
  2644. * reset.
  2645. */
  2646. static void ath5k_set_coverage_class(struct ieee80211_hw *hw, u8 coverage_class)
  2647. {
  2648. struct ath5k_softc *sc = hw->priv;
  2649. mutex_lock(&sc->lock);
  2650. ath5k_hw_set_coverage_class(sc->ah, coverage_class);
  2651. mutex_unlock(&sc->lock);
  2652. }
  2653. static const struct ieee80211_ops ath5k_hw_ops = {
  2654. .tx = ath5k_tx,
  2655. .start = ath5k_start,
  2656. .stop = ath5k_stop,
  2657. .add_interface = ath5k_add_interface,
  2658. .remove_interface = ath5k_remove_interface,
  2659. .config = ath5k_config,
  2660. .prepare_multicast = ath5k_prepare_multicast,
  2661. .configure_filter = ath5k_configure_filter,
  2662. .set_key = ath5k_set_key,
  2663. .get_stats = ath5k_get_stats,
  2664. .get_survey = ath5k_get_survey,
  2665. .conf_tx = NULL,
  2666. .get_tsf = ath5k_get_tsf,
  2667. .set_tsf = ath5k_set_tsf,
  2668. .reset_tsf = ath5k_reset_tsf,
  2669. .bss_info_changed = ath5k_bss_info_changed,
  2670. .sw_scan_start = ath5k_sw_scan_start,
  2671. .sw_scan_complete = ath5k_sw_scan_complete,
  2672. .set_coverage_class = ath5k_set_coverage_class,
  2673. };
  2674. /********************\
  2675. * PCI Initialization *
  2676. \********************/
  2677. static int __devinit
  2678. ath5k_pci_probe(struct pci_dev *pdev,
  2679. const struct pci_device_id *id)
  2680. {
  2681. void __iomem *mem;
  2682. struct ath5k_softc *sc;
  2683. struct ath_common *common;
  2684. struct ieee80211_hw *hw;
  2685. int ret;
  2686. u8 csz;
  2687. /*
  2688. * L0s needs to be disabled on all ath5k cards.
  2689. *
  2690. * For distributions shipping with CONFIG_PCIEASPM (this will be enabled
  2691. * by default in the future in 2.6.36) this will also mean both L1 and
  2692. * L0s will be disabled when a pre 1.1 PCIe device is detected. We do
  2693. * know L1 works correctly even for all ath5k pre 1.1 PCIe devices
  2694. * though but cannot currently undue the effect of a blacklist, for
  2695. * details you can read pcie_aspm_sanity_check() and see how it adjusts
  2696. * the device link capability.
  2697. *
  2698. * It may be possible in the future to implement some PCI API to allow
  2699. * drivers to override blacklists for pre 1.1 PCIe but for now it is
  2700. * best to accept that both L0s and L1 will be disabled completely for
  2701. * distributions shipping with CONFIG_PCIEASPM rather than having this
  2702. * issue present. Motivation for adding this new API will be to help
  2703. * with power consumption for some of these devices.
  2704. */
  2705. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S);
  2706. ret = pci_enable_device(pdev);
  2707. if (ret) {
  2708. dev_err(&pdev->dev, "can't enable device\n");
  2709. goto err;
  2710. }
  2711. /* XXX 32-bit addressing only */
  2712. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2713. if (ret) {
  2714. dev_err(&pdev->dev, "32-bit DMA not available\n");
  2715. goto err_dis;
  2716. }
  2717. /*
  2718. * Cache line size is used to size and align various
  2719. * structures used to communicate with the hardware.
  2720. */
  2721. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  2722. if (csz == 0) {
  2723. /*
  2724. * Linux 2.4.18 (at least) writes the cache line size
  2725. * register as a 16-bit wide register which is wrong.
  2726. * We must have this setup properly for rx buffer
  2727. * DMA to work so force a reasonable value here if it
  2728. * comes up zero.
  2729. */
  2730. csz = L1_CACHE_BYTES >> 2;
  2731. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  2732. }
  2733. /*
  2734. * The default setting of latency timer yields poor results,
  2735. * set it to the value used by other systems. It may be worth
  2736. * tweaking this setting more.
  2737. */
  2738. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  2739. /* Enable bus mastering */
  2740. pci_set_master(pdev);
  2741. /*
  2742. * Disable the RETRY_TIMEOUT register (0x41) to keep
  2743. * PCI Tx retries from interfering with C3 CPU state.
  2744. */
  2745. pci_write_config_byte(pdev, 0x41, 0);
  2746. ret = pci_request_region(pdev, 0, "ath5k");
  2747. if (ret) {
  2748. dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
  2749. goto err_dis;
  2750. }
  2751. mem = pci_iomap(pdev, 0, 0);
  2752. if (!mem) {
  2753. dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
  2754. ret = -EIO;
  2755. goto err_reg;
  2756. }
  2757. /*
  2758. * Allocate hw (mac80211 main struct)
  2759. * and hw->priv (driver private data)
  2760. */
  2761. hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
  2762. if (hw == NULL) {
  2763. dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
  2764. ret = -ENOMEM;
  2765. goto err_map;
  2766. }
  2767. dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
  2768. /* Initialize driver private data */
  2769. SET_IEEE80211_DEV(hw, &pdev->dev);
  2770. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  2771. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  2772. IEEE80211_HW_SIGNAL_DBM;
  2773. hw->wiphy->interface_modes =
  2774. BIT(NL80211_IFTYPE_AP) |
  2775. BIT(NL80211_IFTYPE_STATION) |
  2776. BIT(NL80211_IFTYPE_ADHOC) |
  2777. BIT(NL80211_IFTYPE_MESH_POINT);
  2778. hw->extra_tx_headroom = 2;
  2779. hw->channel_change_time = 5000;
  2780. sc = hw->priv;
  2781. sc->hw = hw;
  2782. sc->pdev = pdev;
  2783. ath5k_debug_init_device(sc);
  2784. /*
  2785. * Mark the device as detached to avoid processing
  2786. * interrupts until setup is complete.
  2787. */
  2788. __set_bit(ATH_STAT_INVALID, sc->status);
  2789. sc->iobase = mem; /* So we can unmap it on detach */
  2790. sc->opmode = NL80211_IFTYPE_STATION;
  2791. sc->bintval = 1000;
  2792. mutex_init(&sc->lock);
  2793. spin_lock_init(&sc->rxbuflock);
  2794. spin_lock_init(&sc->txbuflock);
  2795. spin_lock_init(&sc->block);
  2796. /* Set private data */
  2797. pci_set_drvdata(pdev, sc);
  2798. /* Setup interrupt handler */
  2799. ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  2800. if (ret) {
  2801. ATH5K_ERR(sc, "request_irq failed\n");
  2802. goto err_free;
  2803. }
  2804. /* If we passed the test, malloc an ath5k_hw struct */
  2805. sc->ah = kzalloc(sizeof(struct ath5k_hw), GFP_KERNEL);
  2806. if (!sc->ah) {
  2807. ret = -ENOMEM;
  2808. ATH5K_ERR(sc, "out of memory\n");
  2809. goto err_irq;
  2810. }
  2811. sc->ah->ah_sc = sc;
  2812. sc->ah->ah_iobase = sc->iobase;
  2813. common = ath5k_hw_common(sc->ah);
  2814. common->ops = &ath5k_common_ops;
  2815. common->ah = sc->ah;
  2816. common->hw = hw;
  2817. common->cachelsz = csz << 2; /* convert to bytes */
  2818. /* Initialize device */
  2819. ret = ath5k_hw_attach(sc);
  2820. if (ret) {
  2821. goto err_free_ah;
  2822. }
  2823. /* set up multi-rate retry capabilities */
  2824. if (sc->ah->ah_version == AR5K_AR5212) {
  2825. hw->max_rates = 4;
  2826. hw->max_rate_tries = 11;
  2827. }
  2828. /* Finish private driver data initialization */
  2829. ret = ath5k_attach(pdev, hw);
  2830. if (ret)
  2831. goto err_ah;
  2832. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  2833. ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
  2834. sc->ah->ah_mac_srev,
  2835. sc->ah->ah_phy_revision);
  2836. if (!sc->ah->ah_single_chip) {
  2837. /* Single chip radio (!RF5111) */
  2838. if (sc->ah->ah_radio_5ghz_revision &&
  2839. !sc->ah->ah_radio_2ghz_revision) {
  2840. /* No 5GHz support -> report 2GHz radio */
  2841. if (!test_bit(AR5K_MODE_11A,
  2842. sc->ah->ah_capabilities.cap_mode)) {
  2843. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  2844. ath5k_chip_name(AR5K_VERSION_RAD,
  2845. sc->ah->ah_radio_5ghz_revision),
  2846. sc->ah->ah_radio_5ghz_revision);
  2847. /* No 2GHz support (5110 and some
  2848. * 5Ghz only cards) -> report 5Ghz radio */
  2849. } else if (!test_bit(AR5K_MODE_11B,
  2850. sc->ah->ah_capabilities.cap_mode)) {
  2851. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  2852. ath5k_chip_name(AR5K_VERSION_RAD,
  2853. sc->ah->ah_radio_5ghz_revision),
  2854. sc->ah->ah_radio_5ghz_revision);
  2855. /* Multiband radio */
  2856. } else {
  2857. ATH5K_INFO(sc, "RF%s multiband radio found"
  2858. " (0x%x)\n",
  2859. ath5k_chip_name(AR5K_VERSION_RAD,
  2860. sc->ah->ah_radio_5ghz_revision),
  2861. sc->ah->ah_radio_5ghz_revision);
  2862. }
  2863. }
  2864. /* Multi chip radio (RF5111 - RF2111) ->
  2865. * report both 2GHz/5GHz radios */
  2866. else if (sc->ah->ah_radio_5ghz_revision &&
  2867. sc->ah->ah_radio_2ghz_revision){
  2868. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  2869. ath5k_chip_name(AR5K_VERSION_RAD,
  2870. sc->ah->ah_radio_5ghz_revision),
  2871. sc->ah->ah_radio_5ghz_revision);
  2872. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  2873. ath5k_chip_name(AR5K_VERSION_RAD,
  2874. sc->ah->ah_radio_2ghz_revision),
  2875. sc->ah->ah_radio_2ghz_revision);
  2876. }
  2877. }
  2878. /* ready to process interrupts */
  2879. __clear_bit(ATH_STAT_INVALID, sc->status);
  2880. return 0;
  2881. err_ah:
  2882. ath5k_hw_detach(sc->ah);
  2883. err_free_ah:
  2884. kfree(sc->ah);
  2885. err_irq:
  2886. free_irq(pdev->irq, sc);
  2887. err_free:
  2888. ieee80211_free_hw(hw);
  2889. err_map:
  2890. pci_iounmap(pdev, mem);
  2891. err_reg:
  2892. pci_release_region(pdev, 0);
  2893. err_dis:
  2894. pci_disable_device(pdev);
  2895. err:
  2896. return ret;
  2897. }
  2898. static void __devexit
  2899. ath5k_pci_remove(struct pci_dev *pdev)
  2900. {
  2901. struct ath5k_softc *sc = pci_get_drvdata(pdev);
  2902. ath5k_debug_finish_device(sc);
  2903. ath5k_detach(pdev, sc->hw);
  2904. ath5k_hw_detach(sc->ah);
  2905. kfree(sc->ah);
  2906. free_irq(pdev->irq, sc);
  2907. pci_iounmap(pdev, sc->iobase);
  2908. pci_release_region(pdev, 0);
  2909. pci_disable_device(pdev);
  2910. ieee80211_free_hw(sc->hw);
  2911. }
  2912. #ifdef CONFIG_PM_SLEEP
  2913. static int ath5k_pci_suspend(struct device *dev)
  2914. {
  2915. struct ath5k_softc *sc = pci_get_drvdata(to_pci_dev(dev));
  2916. ath5k_led_off(sc);
  2917. return 0;
  2918. }
  2919. static int ath5k_pci_resume(struct device *dev)
  2920. {
  2921. struct pci_dev *pdev = to_pci_dev(dev);
  2922. struct ath5k_softc *sc = pci_get_drvdata(pdev);
  2923. /*
  2924. * Suspend/Resume resets the PCI configuration space, so we have to
  2925. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  2926. * PCI Tx retries from interfering with C3 CPU state
  2927. */
  2928. pci_write_config_byte(pdev, 0x41, 0);
  2929. ath5k_led_enable(sc);
  2930. return 0;
  2931. }
  2932. static SIMPLE_DEV_PM_OPS(ath5k_pm_ops, ath5k_pci_suspend, ath5k_pci_resume);
  2933. #define ATH5K_PM_OPS (&ath5k_pm_ops)
  2934. #else
  2935. #define ATH5K_PM_OPS NULL
  2936. #endif /* CONFIG_PM_SLEEP */
  2937. static struct pci_driver ath5k_pci_driver = {
  2938. .name = KBUILD_MODNAME,
  2939. .id_table = ath5k_pci_id_table,
  2940. .probe = ath5k_pci_probe,
  2941. .remove = __devexit_p(ath5k_pci_remove),
  2942. .driver.pm = ATH5K_PM_OPS,
  2943. };
  2944. /*
  2945. * Module init/exit functions
  2946. */
  2947. static int __init
  2948. init_ath5k_pci(void)
  2949. {
  2950. int ret;
  2951. ath5k_debug_init();
  2952. ret = pci_register_driver(&ath5k_pci_driver);
  2953. if (ret) {
  2954. printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
  2955. return ret;
  2956. }
  2957. return 0;
  2958. }
  2959. static void __exit
  2960. exit_ath5k_pci(void)
  2961. {
  2962. pci_unregister_driver(&ath5k_pci_driver);
  2963. ath5k_debug_finish();
  2964. }
  2965. module_init(init_ath5k_pci);
  2966. module_exit(exit_ath5k_pci);