dce6_afmt.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/hdmi.h>
  24. #include <drm/drmP.h>
  25. #include "radeon.h"
  26. #include "sid.h"
  27. static u32 dce6_endpoint_rreg(struct radeon_device *rdev,
  28. u32 block_offset, u32 reg)
  29. {
  30. unsigned long flags;
  31. u32 r;
  32. spin_lock_irqsave(&rdev->end_idx_lock, flags);
  33. WREG32(AZ_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  34. r = RREG32(AZ_F0_CODEC_ENDPOINT_DATA + block_offset);
  35. spin_unlock_irqrestore(&rdev->end_idx_lock, flags);
  36. return r;
  37. }
  38. static void dce6_endpoint_wreg(struct radeon_device *rdev,
  39. u32 block_offset, u32 reg, u32 v)
  40. {
  41. unsigned long flags;
  42. spin_lock_irqsave(&rdev->end_idx_lock, flags);
  43. if (ASIC_IS_DCE8(rdev))
  44. WREG32(AZ_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  45. else
  46. WREG32(AZ_F0_CODEC_ENDPOINT_INDEX + block_offset,
  47. AZ_ENDPOINT_REG_WRITE_EN | AZ_ENDPOINT_REG_INDEX(reg));
  48. WREG32(AZ_F0_CODEC_ENDPOINT_DATA + block_offset, v);
  49. spin_unlock_irqrestore(&rdev->end_idx_lock, flags);
  50. }
  51. #define RREG32_ENDPOINT(block, reg) dce6_endpoint_rreg(rdev, (block), (reg))
  52. #define WREG32_ENDPOINT(block, reg, v) dce6_endpoint_wreg(rdev, (block), (reg), (v))
  53. static void dce6_afmt_get_connected_pins(struct radeon_device *rdev)
  54. {
  55. int i;
  56. u32 offset, tmp;
  57. for (i = 0; i < rdev->audio.num_pins; i++) {
  58. offset = rdev->audio.pin[i].offset;
  59. tmp = RREG32_ENDPOINT(offset,
  60. AZ_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
  61. if (((tmp & PORT_CONNECTIVITY_MASK) >> PORT_CONNECTIVITY_SHIFT) == 1)
  62. rdev->audio.pin[i].connected = false;
  63. else
  64. rdev->audio.pin[i].connected = true;
  65. }
  66. }
  67. struct r600_audio_pin *dce6_audio_get_pin(struct radeon_device *rdev)
  68. {
  69. int i;
  70. dce6_afmt_get_connected_pins(rdev);
  71. for (i = 0; i < rdev->audio.num_pins; i++) {
  72. if (rdev->audio.pin[i].connected)
  73. return &rdev->audio.pin[i];
  74. }
  75. DRM_ERROR("No connected audio pins found!\n");
  76. return NULL;
  77. }
  78. void dce6_afmt_select_pin(struct drm_encoder *encoder)
  79. {
  80. struct radeon_device *rdev = encoder->dev->dev_private;
  81. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  82. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  83. u32 offset;
  84. if (!dig || !dig->afmt || !dig->afmt->pin)
  85. return;
  86. offset = dig->afmt->offset;
  87. WREG32(AFMT_AUDIO_SRC_CONTROL + offset,
  88. AFMT_AUDIO_SRC_SELECT(dig->afmt->pin->id));
  89. }
  90. void dce6_afmt_write_latency_fields(struct drm_encoder *encoder,
  91. struct drm_display_mode *mode)
  92. {
  93. struct radeon_device *rdev = encoder->dev->dev_private;
  94. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  95. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  96. struct drm_connector *connector;
  97. struct radeon_connector *radeon_connector = NULL;
  98. u32 tmp = 0, offset;
  99. if (!dig || !dig->afmt || !dig->afmt->pin)
  100. return;
  101. offset = dig->afmt->pin->offset;
  102. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  103. if (connector->encoder == encoder) {
  104. radeon_connector = to_radeon_connector(connector);
  105. break;
  106. }
  107. }
  108. if (!radeon_connector) {
  109. DRM_ERROR("Couldn't find encoder's connector\n");
  110. return;
  111. }
  112. if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
  113. if (connector->latency_present[1])
  114. tmp = VIDEO_LIPSYNC(connector->video_latency[1]) |
  115. AUDIO_LIPSYNC(connector->audio_latency[1]);
  116. else
  117. tmp = VIDEO_LIPSYNC(255) | AUDIO_LIPSYNC(255);
  118. } else {
  119. if (connector->latency_present[0])
  120. tmp = VIDEO_LIPSYNC(connector->video_latency[0]) |
  121. AUDIO_LIPSYNC(connector->audio_latency[0]);
  122. else
  123. tmp = VIDEO_LIPSYNC(255) | AUDIO_LIPSYNC(255);
  124. }
  125. WREG32_ENDPOINT(offset, AZ_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
  126. }
  127. void dce6_afmt_write_speaker_allocation(struct drm_encoder *encoder)
  128. {
  129. struct radeon_device *rdev = encoder->dev->dev_private;
  130. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  131. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  132. struct drm_connector *connector;
  133. struct radeon_connector *radeon_connector = NULL;
  134. u32 offset, tmp;
  135. u8 *sadb;
  136. int sad_count;
  137. if (!dig || !dig->afmt || !dig->afmt->pin)
  138. return;
  139. offset = dig->afmt->pin->offset;
  140. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  141. if (connector->encoder == encoder)
  142. radeon_connector = to_radeon_connector(connector);
  143. }
  144. if (!radeon_connector) {
  145. DRM_ERROR("Couldn't find encoder's connector\n");
  146. return;
  147. }
  148. sad_count = drm_edid_to_speaker_allocation(radeon_connector->edid, &sadb);
  149. if (sad_count < 0) {
  150. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  151. return;
  152. }
  153. /* program the speaker allocation */
  154. tmp = RREG32_ENDPOINT(offset, AZ_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
  155. tmp &= ~(DP_CONNECTION | SPEAKER_ALLOCATION_MASK);
  156. /* set HDMI mode */
  157. tmp |= HDMI_CONNECTION;
  158. if (sad_count)
  159. tmp |= SPEAKER_ALLOCATION(sadb[0]);
  160. else
  161. tmp |= SPEAKER_ALLOCATION(5); /* stereo */
  162. WREG32_ENDPOINT(offset, AZ_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
  163. kfree(sadb);
  164. }
  165. void dce6_afmt_write_sad_regs(struct drm_encoder *encoder)
  166. {
  167. struct radeon_device *rdev = encoder->dev->dev_private;
  168. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  169. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  170. u32 offset;
  171. struct drm_connector *connector;
  172. struct radeon_connector *radeon_connector = NULL;
  173. struct cea_sad *sads;
  174. int i, sad_count;
  175. static const u16 eld_reg_to_type[][2] = {
  176. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  177. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  178. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  179. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  180. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  181. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  182. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  183. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  184. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  185. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  186. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  187. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  188. };
  189. if (!dig || !dig->afmt || !dig->afmt->pin)
  190. return;
  191. offset = dig->afmt->pin->offset;
  192. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  193. if (connector->encoder == encoder)
  194. radeon_connector = to_radeon_connector(connector);
  195. }
  196. if (!radeon_connector) {
  197. DRM_ERROR("Couldn't find encoder's connector\n");
  198. return;
  199. }
  200. sad_count = drm_edid_to_sad(radeon_connector->edid, &sads);
  201. if (sad_count < 0) {
  202. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  203. return;
  204. }
  205. BUG_ON(!sads);
  206. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  207. u32 value = 0;
  208. u8 stereo_freqs = 0;
  209. int max_channels = -1;
  210. int j;
  211. for (j = 0; j < sad_count; j++) {
  212. struct cea_sad *sad = &sads[j];
  213. if (sad->format == eld_reg_to_type[i][1]) {
  214. if (sad->channels > max_channels) {
  215. value = MAX_CHANNELS(sad->channels) |
  216. DESCRIPTOR_BYTE_2(sad->byte2) |
  217. SUPPORTED_FREQUENCIES(sad->freq);
  218. max_channels = sad->channels;
  219. }
  220. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  221. stereo_freqs |= sad->freq;
  222. else
  223. break;
  224. }
  225. }
  226. value |= SUPPORTED_FREQUENCIES_STEREO(stereo_freqs);
  227. WREG32_ENDPOINT(offset, eld_reg_to_type[i][0], value);
  228. }
  229. kfree(sads);
  230. }
  231. static int dce6_audio_chipset_supported(struct radeon_device *rdev)
  232. {
  233. return !ASIC_IS_NODCE(rdev);
  234. }
  235. static void dce6_audio_enable(struct radeon_device *rdev,
  236. struct r600_audio_pin *pin,
  237. bool enable)
  238. {
  239. WREG32_ENDPOINT(pin->offset, AZ_F0_CODEC_PIN_CONTROL_HOTPLUG_CONTROL,
  240. AUDIO_ENABLED);
  241. DRM_INFO("%s audio %d support\n", enable ? "Enabling" : "Disabling", pin->id);
  242. }
  243. static const u32 pin_offsets[7] =
  244. {
  245. (0x5e00 - 0x5e00),
  246. (0x5e18 - 0x5e00),
  247. (0x5e30 - 0x5e00),
  248. (0x5e48 - 0x5e00),
  249. (0x5e60 - 0x5e00),
  250. (0x5e78 - 0x5e00),
  251. (0x5e90 - 0x5e00),
  252. };
  253. int dce6_audio_init(struct radeon_device *rdev)
  254. {
  255. int i;
  256. if (!radeon_audio || !dce6_audio_chipset_supported(rdev))
  257. return 0;
  258. rdev->audio.enabled = true;
  259. if (ASIC_IS_DCE8(rdev))
  260. rdev->audio.num_pins = 7;
  261. else
  262. rdev->audio.num_pins = 6;
  263. for (i = 0; i < rdev->audio.num_pins; i++) {
  264. rdev->audio.pin[i].channels = -1;
  265. rdev->audio.pin[i].rate = -1;
  266. rdev->audio.pin[i].bits_per_sample = -1;
  267. rdev->audio.pin[i].status_bits = 0;
  268. rdev->audio.pin[i].category_code = 0;
  269. rdev->audio.pin[i].connected = false;
  270. rdev->audio.pin[i].offset = pin_offsets[i];
  271. rdev->audio.pin[i].id = i;
  272. dce6_audio_enable(rdev, &rdev->audio.pin[i], true);
  273. }
  274. return 0;
  275. }
  276. void dce6_audio_fini(struct radeon_device *rdev)
  277. {
  278. int i;
  279. if (!rdev->audio.enabled)
  280. return;
  281. for (i = 0; i < rdev->audio.num_pins; i++)
  282. dce6_audio_enable(rdev, &rdev->audio.pin[i], false);
  283. rdev->audio.enabled = false;
  284. }