bnx2x_sp.c 158 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939
  1. /* bnx2x_sp.c: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2011-2013 Broadcom Corporation
  4. *
  5. * Unless you and Broadcom execute a separate written software license
  6. * agreement governing use of this software, this software is licensed to you
  7. * under the terms of the GNU General Public License version 2, available
  8. * at http://www.gnu.org/licenses/old-licenses/gpl-2.0.html (the "GPL").
  9. *
  10. * Notwithstanding the above, under no circumstances may you combine this
  11. * software in any way with any other Broadcom software provided under a
  12. * license other than the GPL, without Broadcom's express prior written
  13. * consent.
  14. *
  15. * Maintained by: Eilon Greenstein <eilong@broadcom.com>
  16. * Written by: Vladislav Zolotarov
  17. *
  18. */
  19. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  20. #include <linux/module.h>
  21. #include <linux/crc32.h>
  22. #include <linux/netdevice.h>
  23. #include <linux/etherdevice.h>
  24. #include <linux/crc32c.h>
  25. #include "bnx2x.h"
  26. #include "bnx2x_cmn.h"
  27. #include "bnx2x_sp.h"
  28. #define BNX2X_MAX_EMUL_MULTI 16
  29. #define MAC_LEADING_ZERO_CNT (ALIGN(ETH_ALEN, sizeof(u32)) - ETH_ALEN)
  30. /**** Exe Queue interfaces ****/
  31. /**
  32. * bnx2x_exe_queue_init - init the Exe Queue object
  33. *
  34. * @o: poiter to the object
  35. * @exe_len: length
  36. * @owner: poiter to the owner
  37. * @validate: validate function pointer
  38. * @optimize: optimize function pointer
  39. * @exec: execute function pointer
  40. * @get: get function pointer
  41. */
  42. static inline void bnx2x_exe_queue_init(struct bnx2x *bp,
  43. struct bnx2x_exe_queue_obj *o,
  44. int exe_len,
  45. union bnx2x_qable_obj *owner,
  46. exe_q_validate validate,
  47. exe_q_remove remove,
  48. exe_q_optimize optimize,
  49. exe_q_execute exec,
  50. exe_q_get get)
  51. {
  52. memset(o, 0, sizeof(*o));
  53. INIT_LIST_HEAD(&o->exe_queue);
  54. INIT_LIST_HEAD(&o->pending_comp);
  55. spin_lock_init(&o->lock);
  56. o->exe_chunk_len = exe_len;
  57. o->owner = owner;
  58. /* Owner specific callbacks */
  59. o->validate = validate;
  60. o->remove = remove;
  61. o->optimize = optimize;
  62. o->execute = exec;
  63. o->get = get;
  64. DP(BNX2X_MSG_SP, "Setup the execution queue with the chunk length of %d\n",
  65. exe_len);
  66. }
  67. static inline void bnx2x_exe_queue_free_elem(struct bnx2x *bp,
  68. struct bnx2x_exeq_elem *elem)
  69. {
  70. DP(BNX2X_MSG_SP, "Deleting an exe_queue element\n");
  71. kfree(elem);
  72. }
  73. static inline int bnx2x_exe_queue_length(struct bnx2x_exe_queue_obj *o)
  74. {
  75. struct bnx2x_exeq_elem *elem;
  76. int cnt = 0;
  77. spin_lock_bh(&o->lock);
  78. list_for_each_entry(elem, &o->exe_queue, link)
  79. cnt++;
  80. spin_unlock_bh(&o->lock);
  81. return cnt;
  82. }
  83. /**
  84. * bnx2x_exe_queue_add - add a new element to the execution queue
  85. *
  86. * @bp: driver handle
  87. * @o: queue
  88. * @cmd: new command to add
  89. * @restore: true - do not optimize the command
  90. *
  91. * If the element is optimized or is illegal, frees it.
  92. */
  93. static inline int bnx2x_exe_queue_add(struct bnx2x *bp,
  94. struct bnx2x_exe_queue_obj *o,
  95. struct bnx2x_exeq_elem *elem,
  96. bool restore)
  97. {
  98. int rc;
  99. spin_lock_bh(&o->lock);
  100. if (!restore) {
  101. /* Try to cancel this element queue */
  102. rc = o->optimize(bp, o->owner, elem);
  103. if (rc)
  104. goto free_and_exit;
  105. /* Check if this request is ok */
  106. rc = o->validate(bp, o->owner, elem);
  107. if (rc) {
  108. DP(BNX2X_MSG_SP, "Preamble failed: %d\n", rc);
  109. goto free_and_exit;
  110. }
  111. }
  112. /* If so, add it to the execution queue */
  113. list_add_tail(&elem->link, &o->exe_queue);
  114. spin_unlock_bh(&o->lock);
  115. return 0;
  116. free_and_exit:
  117. bnx2x_exe_queue_free_elem(bp, elem);
  118. spin_unlock_bh(&o->lock);
  119. return rc;
  120. }
  121. static inline void __bnx2x_exe_queue_reset_pending(
  122. struct bnx2x *bp,
  123. struct bnx2x_exe_queue_obj *o)
  124. {
  125. struct bnx2x_exeq_elem *elem;
  126. while (!list_empty(&o->pending_comp)) {
  127. elem = list_first_entry(&o->pending_comp,
  128. struct bnx2x_exeq_elem, link);
  129. list_del(&elem->link);
  130. bnx2x_exe_queue_free_elem(bp, elem);
  131. }
  132. }
  133. static inline void bnx2x_exe_queue_reset_pending(struct bnx2x *bp,
  134. struct bnx2x_exe_queue_obj *o)
  135. {
  136. spin_lock_bh(&o->lock);
  137. __bnx2x_exe_queue_reset_pending(bp, o);
  138. spin_unlock_bh(&o->lock);
  139. }
  140. /**
  141. * bnx2x_exe_queue_step - execute one execution chunk atomically
  142. *
  143. * @bp: driver handle
  144. * @o: queue
  145. * @ramrod_flags: flags
  146. *
  147. * (Atomicy is ensured using the exe_queue->lock).
  148. */
  149. static inline int bnx2x_exe_queue_step(struct bnx2x *bp,
  150. struct bnx2x_exe_queue_obj *o,
  151. unsigned long *ramrod_flags)
  152. {
  153. struct bnx2x_exeq_elem *elem, spacer;
  154. int cur_len = 0, rc;
  155. memset(&spacer, 0, sizeof(spacer));
  156. spin_lock_bh(&o->lock);
  157. /*
  158. * Next step should not be performed until the current is finished,
  159. * unless a DRV_CLEAR_ONLY bit is set. In this case we just want to
  160. * properly clear object internals without sending any command to the FW
  161. * which also implies there won't be any completion to clear the
  162. * 'pending' list.
  163. */
  164. if (!list_empty(&o->pending_comp)) {
  165. if (test_bit(RAMROD_DRV_CLR_ONLY, ramrod_flags)) {
  166. DP(BNX2X_MSG_SP, "RAMROD_DRV_CLR_ONLY requested: resetting a pending_comp list\n");
  167. __bnx2x_exe_queue_reset_pending(bp, o);
  168. } else {
  169. spin_unlock_bh(&o->lock);
  170. return 1;
  171. }
  172. }
  173. /*
  174. * Run through the pending commands list and create a next
  175. * execution chunk.
  176. */
  177. while (!list_empty(&o->exe_queue)) {
  178. elem = list_first_entry(&o->exe_queue, struct bnx2x_exeq_elem,
  179. link);
  180. WARN_ON(!elem->cmd_len);
  181. if (cur_len + elem->cmd_len <= o->exe_chunk_len) {
  182. cur_len += elem->cmd_len;
  183. /*
  184. * Prevent from both lists being empty when moving an
  185. * element. This will allow the call of
  186. * bnx2x_exe_queue_empty() without locking.
  187. */
  188. list_add_tail(&spacer.link, &o->pending_comp);
  189. mb();
  190. list_move_tail(&elem->link, &o->pending_comp);
  191. list_del(&spacer.link);
  192. } else
  193. break;
  194. }
  195. /* Sanity check */
  196. if (!cur_len) {
  197. spin_unlock_bh(&o->lock);
  198. return 0;
  199. }
  200. rc = o->execute(bp, o->owner, &o->pending_comp, ramrod_flags);
  201. if (rc < 0)
  202. /*
  203. * In case of an error return the commands back to the queue
  204. * and reset the pending_comp.
  205. */
  206. list_splice_init(&o->pending_comp, &o->exe_queue);
  207. else if (!rc)
  208. /*
  209. * If zero is returned, means there are no outstanding pending
  210. * completions and we may dismiss the pending list.
  211. */
  212. __bnx2x_exe_queue_reset_pending(bp, o);
  213. spin_unlock_bh(&o->lock);
  214. return rc;
  215. }
  216. static inline bool bnx2x_exe_queue_empty(struct bnx2x_exe_queue_obj *o)
  217. {
  218. bool empty = list_empty(&o->exe_queue);
  219. /* Don't reorder!!! */
  220. mb();
  221. return empty && list_empty(&o->pending_comp);
  222. }
  223. static inline struct bnx2x_exeq_elem *bnx2x_exe_queue_alloc_elem(
  224. struct bnx2x *bp)
  225. {
  226. DP(BNX2X_MSG_SP, "Allocating a new exe_queue element\n");
  227. return kzalloc(sizeof(struct bnx2x_exeq_elem), GFP_ATOMIC);
  228. }
  229. /************************ raw_obj functions ***********************************/
  230. static bool bnx2x_raw_check_pending(struct bnx2x_raw_obj *o)
  231. {
  232. return !!test_bit(o->state, o->pstate);
  233. }
  234. static void bnx2x_raw_clear_pending(struct bnx2x_raw_obj *o)
  235. {
  236. smp_mb__before_clear_bit();
  237. clear_bit(o->state, o->pstate);
  238. smp_mb__after_clear_bit();
  239. }
  240. static void bnx2x_raw_set_pending(struct bnx2x_raw_obj *o)
  241. {
  242. smp_mb__before_clear_bit();
  243. set_bit(o->state, o->pstate);
  244. smp_mb__after_clear_bit();
  245. }
  246. /**
  247. * bnx2x_state_wait - wait until the given bit(state) is cleared
  248. *
  249. * @bp: device handle
  250. * @state: state which is to be cleared
  251. * @state_p: state buffer
  252. *
  253. */
  254. static inline int bnx2x_state_wait(struct bnx2x *bp, int state,
  255. unsigned long *pstate)
  256. {
  257. /* can take a while if any port is running */
  258. int cnt = 5000;
  259. if (CHIP_REV_IS_EMUL(bp))
  260. cnt *= 20;
  261. DP(BNX2X_MSG_SP, "waiting for state to become %d\n", state);
  262. might_sleep();
  263. while (cnt--) {
  264. if (!test_bit(state, pstate)) {
  265. #ifdef BNX2X_STOP_ON_ERROR
  266. DP(BNX2X_MSG_SP, "exit (cnt %d)\n", 5000 - cnt);
  267. #endif
  268. return 0;
  269. }
  270. usleep_range(1000, 1000);
  271. if (bp->panic)
  272. return -EIO;
  273. }
  274. /* timeout! */
  275. BNX2X_ERR("timeout waiting for state %d\n", state);
  276. #ifdef BNX2X_STOP_ON_ERROR
  277. bnx2x_panic();
  278. #endif
  279. return -EBUSY;
  280. }
  281. static int bnx2x_raw_wait(struct bnx2x *bp, struct bnx2x_raw_obj *raw)
  282. {
  283. return bnx2x_state_wait(bp, raw->state, raw->pstate);
  284. }
  285. /***************** Classification verbs: Set/Del MAC/VLAN/VLAN-MAC ************/
  286. /* credit handling callbacks */
  287. static bool bnx2x_get_cam_offset_mac(struct bnx2x_vlan_mac_obj *o, int *offset)
  288. {
  289. struct bnx2x_credit_pool_obj *mp = o->macs_pool;
  290. WARN_ON(!mp);
  291. return mp->get_entry(mp, offset);
  292. }
  293. static bool bnx2x_get_credit_mac(struct bnx2x_vlan_mac_obj *o)
  294. {
  295. struct bnx2x_credit_pool_obj *mp = o->macs_pool;
  296. WARN_ON(!mp);
  297. return mp->get(mp, 1);
  298. }
  299. static bool bnx2x_get_cam_offset_vlan(struct bnx2x_vlan_mac_obj *o, int *offset)
  300. {
  301. struct bnx2x_credit_pool_obj *vp = o->vlans_pool;
  302. WARN_ON(!vp);
  303. return vp->get_entry(vp, offset);
  304. }
  305. static bool bnx2x_get_credit_vlan(struct bnx2x_vlan_mac_obj *o)
  306. {
  307. struct bnx2x_credit_pool_obj *vp = o->vlans_pool;
  308. WARN_ON(!vp);
  309. return vp->get(vp, 1);
  310. }
  311. static bool bnx2x_get_credit_vlan_mac(struct bnx2x_vlan_mac_obj *o)
  312. {
  313. struct bnx2x_credit_pool_obj *mp = o->macs_pool;
  314. struct bnx2x_credit_pool_obj *vp = o->vlans_pool;
  315. if (!mp->get(mp, 1))
  316. return false;
  317. if (!vp->get(vp, 1)) {
  318. mp->put(mp, 1);
  319. return false;
  320. }
  321. return true;
  322. }
  323. static bool bnx2x_put_cam_offset_mac(struct bnx2x_vlan_mac_obj *o, int offset)
  324. {
  325. struct bnx2x_credit_pool_obj *mp = o->macs_pool;
  326. return mp->put_entry(mp, offset);
  327. }
  328. static bool bnx2x_put_credit_mac(struct bnx2x_vlan_mac_obj *o)
  329. {
  330. struct bnx2x_credit_pool_obj *mp = o->macs_pool;
  331. return mp->put(mp, 1);
  332. }
  333. static bool bnx2x_put_cam_offset_vlan(struct bnx2x_vlan_mac_obj *o, int offset)
  334. {
  335. struct bnx2x_credit_pool_obj *vp = o->vlans_pool;
  336. return vp->put_entry(vp, offset);
  337. }
  338. static bool bnx2x_put_credit_vlan(struct bnx2x_vlan_mac_obj *o)
  339. {
  340. struct bnx2x_credit_pool_obj *vp = o->vlans_pool;
  341. return vp->put(vp, 1);
  342. }
  343. static bool bnx2x_put_credit_vlan_mac(struct bnx2x_vlan_mac_obj *o)
  344. {
  345. struct bnx2x_credit_pool_obj *mp = o->macs_pool;
  346. struct bnx2x_credit_pool_obj *vp = o->vlans_pool;
  347. if (!mp->put(mp, 1))
  348. return false;
  349. if (!vp->put(vp, 1)) {
  350. mp->get(mp, 1);
  351. return false;
  352. }
  353. return true;
  354. }
  355. static int bnx2x_get_n_elements(struct bnx2x *bp, struct bnx2x_vlan_mac_obj *o,
  356. int n, u8 *buf)
  357. {
  358. struct bnx2x_vlan_mac_registry_elem *pos;
  359. u8 *next = buf;
  360. int counter = 0;
  361. /* traverse list */
  362. list_for_each_entry(pos, &o->head, link) {
  363. if (counter < n) {
  364. /* place leading zeroes in buffer */
  365. memset(next, 0, MAC_LEADING_ZERO_CNT);
  366. /* place mac after leading zeroes*/
  367. memcpy(next + MAC_LEADING_ZERO_CNT, pos->u.mac.mac,
  368. ETH_ALEN);
  369. /* calculate address of next element and
  370. * advance counter
  371. */
  372. counter++;
  373. next = buf + counter * ALIGN(ETH_ALEN, sizeof(u32));
  374. DP(BNX2X_MSG_SP, "copied element number %d to address %p element was %pM\n",
  375. counter, next, pos->u.mac.mac);
  376. }
  377. }
  378. return counter * ETH_ALEN;
  379. }
  380. /* check_add() callbacks */
  381. static int bnx2x_check_mac_add(struct bnx2x *bp,
  382. struct bnx2x_vlan_mac_obj *o,
  383. union bnx2x_classification_ramrod_data *data)
  384. {
  385. struct bnx2x_vlan_mac_registry_elem *pos;
  386. DP(BNX2X_MSG_SP, "Checking MAC %pM for ADD command\n", data->mac.mac);
  387. if (!is_valid_ether_addr(data->mac.mac))
  388. return -EINVAL;
  389. /* Check if a requested MAC already exists */
  390. list_for_each_entry(pos, &o->head, link)
  391. if (!memcmp(data->mac.mac, pos->u.mac.mac, ETH_ALEN))
  392. return -EEXIST;
  393. return 0;
  394. }
  395. static int bnx2x_check_vlan_add(struct bnx2x *bp,
  396. struct bnx2x_vlan_mac_obj *o,
  397. union bnx2x_classification_ramrod_data *data)
  398. {
  399. struct bnx2x_vlan_mac_registry_elem *pos;
  400. DP(BNX2X_MSG_SP, "Checking VLAN %d for ADD command\n", data->vlan.vlan);
  401. list_for_each_entry(pos, &o->head, link)
  402. if (data->vlan.vlan == pos->u.vlan.vlan)
  403. return -EEXIST;
  404. return 0;
  405. }
  406. static int bnx2x_check_vlan_mac_add(struct bnx2x *bp,
  407. struct bnx2x_vlan_mac_obj *o,
  408. union bnx2x_classification_ramrod_data *data)
  409. {
  410. struct bnx2x_vlan_mac_registry_elem *pos;
  411. DP(BNX2X_MSG_SP, "Checking VLAN_MAC (%pM, %d) for ADD command\n",
  412. data->vlan_mac.mac, data->vlan_mac.vlan);
  413. list_for_each_entry(pos, &o->head, link)
  414. if ((data->vlan_mac.vlan == pos->u.vlan_mac.vlan) &&
  415. (!memcmp(data->vlan_mac.mac, pos->u.vlan_mac.mac,
  416. ETH_ALEN)))
  417. return -EEXIST;
  418. return 0;
  419. }
  420. /* check_del() callbacks */
  421. static struct bnx2x_vlan_mac_registry_elem *
  422. bnx2x_check_mac_del(struct bnx2x *bp,
  423. struct bnx2x_vlan_mac_obj *o,
  424. union bnx2x_classification_ramrod_data *data)
  425. {
  426. struct bnx2x_vlan_mac_registry_elem *pos;
  427. DP(BNX2X_MSG_SP, "Checking MAC %pM for DEL command\n", data->mac.mac);
  428. list_for_each_entry(pos, &o->head, link)
  429. if (!memcmp(data->mac.mac, pos->u.mac.mac, ETH_ALEN))
  430. return pos;
  431. return NULL;
  432. }
  433. static struct bnx2x_vlan_mac_registry_elem *
  434. bnx2x_check_vlan_del(struct bnx2x *bp,
  435. struct bnx2x_vlan_mac_obj *o,
  436. union bnx2x_classification_ramrod_data *data)
  437. {
  438. struct bnx2x_vlan_mac_registry_elem *pos;
  439. DP(BNX2X_MSG_SP, "Checking VLAN %d for DEL command\n", data->vlan.vlan);
  440. list_for_each_entry(pos, &o->head, link)
  441. if (data->vlan.vlan == pos->u.vlan.vlan)
  442. return pos;
  443. return NULL;
  444. }
  445. static struct bnx2x_vlan_mac_registry_elem *
  446. bnx2x_check_vlan_mac_del(struct bnx2x *bp,
  447. struct bnx2x_vlan_mac_obj *o,
  448. union bnx2x_classification_ramrod_data *data)
  449. {
  450. struct bnx2x_vlan_mac_registry_elem *pos;
  451. DP(BNX2X_MSG_SP, "Checking VLAN_MAC (%pM, %d) for DEL command\n",
  452. data->vlan_mac.mac, data->vlan_mac.vlan);
  453. list_for_each_entry(pos, &o->head, link)
  454. if ((data->vlan_mac.vlan == pos->u.vlan_mac.vlan) &&
  455. (!memcmp(data->vlan_mac.mac, pos->u.vlan_mac.mac,
  456. ETH_ALEN)))
  457. return pos;
  458. return NULL;
  459. }
  460. /* check_move() callback */
  461. static bool bnx2x_check_move(struct bnx2x *bp,
  462. struct bnx2x_vlan_mac_obj *src_o,
  463. struct bnx2x_vlan_mac_obj *dst_o,
  464. union bnx2x_classification_ramrod_data *data)
  465. {
  466. struct bnx2x_vlan_mac_registry_elem *pos;
  467. int rc;
  468. /* Check if we can delete the requested configuration from the first
  469. * object.
  470. */
  471. pos = src_o->check_del(bp, src_o, data);
  472. /* check if configuration can be added */
  473. rc = dst_o->check_add(bp, dst_o, data);
  474. /* If this classification can not be added (is already set)
  475. * or can't be deleted - return an error.
  476. */
  477. if (rc || !pos)
  478. return false;
  479. return true;
  480. }
  481. static bool bnx2x_check_move_always_err(
  482. struct bnx2x *bp,
  483. struct bnx2x_vlan_mac_obj *src_o,
  484. struct bnx2x_vlan_mac_obj *dst_o,
  485. union bnx2x_classification_ramrod_data *data)
  486. {
  487. return false;
  488. }
  489. static inline u8 bnx2x_vlan_mac_get_rx_tx_flag(struct bnx2x_vlan_mac_obj *o)
  490. {
  491. struct bnx2x_raw_obj *raw = &o->raw;
  492. u8 rx_tx_flag = 0;
  493. if ((raw->obj_type == BNX2X_OBJ_TYPE_TX) ||
  494. (raw->obj_type == BNX2X_OBJ_TYPE_RX_TX))
  495. rx_tx_flag |= ETH_CLASSIFY_CMD_HEADER_TX_CMD;
  496. if ((raw->obj_type == BNX2X_OBJ_TYPE_RX) ||
  497. (raw->obj_type == BNX2X_OBJ_TYPE_RX_TX))
  498. rx_tx_flag |= ETH_CLASSIFY_CMD_HEADER_RX_CMD;
  499. return rx_tx_flag;
  500. }
  501. void bnx2x_set_mac_in_nig(struct bnx2x *bp,
  502. bool add, unsigned char *dev_addr, int index)
  503. {
  504. u32 wb_data[2];
  505. u32 reg_offset = BP_PORT(bp) ? NIG_REG_LLH1_FUNC_MEM :
  506. NIG_REG_LLH0_FUNC_MEM;
  507. if (!IS_MF_SI(bp) && !IS_MF_AFEX(bp))
  508. return;
  509. if (index > BNX2X_LLH_CAM_MAX_PF_LINE)
  510. return;
  511. DP(BNX2X_MSG_SP, "Going to %s LLH configuration at entry %d\n",
  512. (add ? "ADD" : "DELETE"), index);
  513. if (add) {
  514. /* LLH_FUNC_MEM is a u64 WB register */
  515. reg_offset += 8*index;
  516. wb_data[0] = ((dev_addr[2] << 24) | (dev_addr[3] << 16) |
  517. (dev_addr[4] << 8) | dev_addr[5]);
  518. wb_data[1] = ((dev_addr[0] << 8) | dev_addr[1]);
  519. REG_WR_DMAE(bp, reg_offset, wb_data, 2);
  520. }
  521. REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_FUNC_MEM_ENABLE :
  522. NIG_REG_LLH0_FUNC_MEM_ENABLE) + 4*index, add);
  523. }
  524. /**
  525. * bnx2x_vlan_mac_set_cmd_hdr_e2 - set a header in a single classify ramrod
  526. *
  527. * @bp: device handle
  528. * @o: queue for which we want to configure this rule
  529. * @add: if true the command is an ADD command, DEL otherwise
  530. * @opcode: CLASSIFY_RULE_OPCODE_XXX
  531. * @hdr: pointer to a header to setup
  532. *
  533. */
  534. static inline void bnx2x_vlan_mac_set_cmd_hdr_e2(struct bnx2x *bp,
  535. struct bnx2x_vlan_mac_obj *o, bool add, int opcode,
  536. struct eth_classify_cmd_header *hdr)
  537. {
  538. struct bnx2x_raw_obj *raw = &o->raw;
  539. hdr->client_id = raw->cl_id;
  540. hdr->func_id = raw->func_id;
  541. /* Rx or/and Tx (internal switching) configuration ? */
  542. hdr->cmd_general_data |=
  543. bnx2x_vlan_mac_get_rx_tx_flag(o);
  544. if (add)
  545. hdr->cmd_general_data |= ETH_CLASSIFY_CMD_HEADER_IS_ADD;
  546. hdr->cmd_general_data |=
  547. (opcode << ETH_CLASSIFY_CMD_HEADER_OPCODE_SHIFT);
  548. }
  549. /**
  550. * bnx2x_vlan_mac_set_rdata_hdr_e2 - set the classify ramrod data header
  551. *
  552. * @cid: connection id
  553. * @type: BNX2X_FILTER_XXX_PENDING
  554. * @hdr: poiter to header to setup
  555. * @rule_cnt:
  556. *
  557. * currently we always configure one rule and echo field to contain a CID and an
  558. * opcode type.
  559. */
  560. static inline void bnx2x_vlan_mac_set_rdata_hdr_e2(u32 cid, int type,
  561. struct eth_classify_header *hdr, int rule_cnt)
  562. {
  563. hdr->echo = (cid & BNX2X_SWCID_MASK) | (type << BNX2X_SWCID_SHIFT);
  564. hdr->rule_cnt = (u8)rule_cnt;
  565. }
  566. /* hw_config() callbacks */
  567. static void bnx2x_set_one_mac_e2(struct bnx2x *bp,
  568. struct bnx2x_vlan_mac_obj *o,
  569. struct bnx2x_exeq_elem *elem, int rule_idx,
  570. int cam_offset)
  571. {
  572. struct bnx2x_raw_obj *raw = &o->raw;
  573. struct eth_classify_rules_ramrod_data *data =
  574. (struct eth_classify_rules_ramrod_data *)(raw->rdata);
  575. int rule_cnt = rule_idx + 1, cmd = elem->cmd_data.vlan_mac.cmd;
  576. union eth_classify_rule_cmd *rule_entry = &data->rules[rule_idx];
  577. bool add = (cmd == BNX2X_VLAN_MAC_ADD) ? true : false;
  578. unsigned long *vlan_mac_flags = &elem->cmd_data.vlan_mac.vlan_mac_flags;
  579. u8 *mac = elem->cmd_data.vlan_mac.u.mac.mac;
  580. /*
  581. * Set LLH CAM entry: currently only iSCSI and ETH macs are
  582. * relevant. In addition, current implementation is tuned for a
  583. * single ETH MAC.
  584. *
  585. * When multiple unicast ETH MACs PF configuration in switch
  586. * independent mode is required (NetQ, multiple netdev MACs,
  587. * etc.), consider better utilisation of 8 per function MAC
  588. * entries in the LLH register. There is also
  589. * NIG_REG_P[01]_LLH_FUNC_MEM2 registers that complete the
  590. * total number of CAM entries to 16.
  591. *
  592. * Currently we won't configure NIG for MACs other than a primary ETH
  593. * MAC and iSCSI L2 MAC.
  594. *
  595. * If this MAC is moving from one Queue to another, no need to change
  596. * NIG configuration.
  597. */
  598. if (cmd != BNX2X_VLAN_MAC_MOVE) {
  599. if (test_bit(BNX2X_ISCSI_ETH_MAC, vlan_mac_flags))
  600. bnx2x_set_mac_in_nig(bp, add, mac,
  601. BNX2X_LLH_CAM_ISCSI_ETH_LINE);
  602. else if (test_bit(BNX2X_ETH_MAC, vlan_mac_flags))
  603. bnx2x_set_mac_in_nig(bp, add, mac,
  604. BNX2X_LLH_CAM_ETH_LINE);
  605. }
  606. /* Reset the ramrod data buffer for the first rule */
  607. if (rule_idx == 0)
  608. memset(data, 0, sizeof(*data));
  609. /* Setup a command header */
  610. bnx2x_vlan_mac_set_cmd_hdr_e2(bp, o, add, CLASSIFY_RULE_OPCODE_MAC,
  611. &rule_entry->mac.header);
  612. DP(BNX2X_MSG_SP, "About to %s MAC %pM for Queue %d\n",
  613. (add ? "add" : "delete"), mac, raw->cl_id);
  614. /* Set a MAC itself */
  615. bnx2x_set_fw_mac_addr(&rule_entry->mac.mac_msb,
  616. &rule_entry->mac.mac_mid,
  617. &rule_entry->mac.mac_lsb, mac);
  618. /* MOVE: Add a rule that will add this MAC to the target Queue */
  619. if (cmd == BNX2X_VLAN_MAC_MOVE) {
  620. rule_entry++;
  621. rule_cnt++;
  622. /* Setup ramrod data */
  623. bnx2x_vlan_mac_set_cmd_hdr_e2(bp,
  624. elem->cmd_data.vlan_mac.target_obj,
  625. true, CLASSIFY_RULE_OPCODE_MAC,
  626. &rule_entry->mac.header);
  627. /* Set a MAC itself */
  628. bnx2x_set_fw_mac_addr(&rule_entry->mac.mac_msb,
  629. &rule_entry->mac.mac_mid,
  630. &rule_entry->mac.mac_lsb, mac);
  631. }
  632. /* Set the ramrod data header */
  633. /* TODO: take this to the higher level in order to prevent multiple
  634. writing */
  635. bnx2x_vlan_mac_set_rdata_hdr_e2(raw->cid, raw->state, &data->header,
  636. rule_cnt);
  637. }
  638. /**
  639. * bnx2x_vlan_mac_set_rdata_hdr_e1x - set a header in a single classify ramrod
  640. *
  641. * @bp: device handle
  642. * @o: queue
  643. * @type:
  644. * @cam_offset: offset in cam memory
  645. * @hdr: pointer to a header to setup
  646. *
  647. * E1/E1H
  648. */
  649. static inline void bnx2x_vlan_mac_set_rdata_hdr_e1x(struct bnx2x *bp,
  650. struct bnx2x_vlan_mac_obj *o, int type, int cam_offset,
  651. struct mac_configuration_hdr *hdr)
  652. {
  653. struct bnx2x_raw_obj *r = &o->raw;
  654. hdr->length = 1;
  655. hdr->offset = (u8)cam_offset;
  656. hdr->client_id = 0xff;
  657. hdr->echo = ((r->cid & BNX2X_SWCID_MASK) | (type << BNX2X_SWCID_SHIFT));
  658. }
  659. static inline void bnx2x_vlan_mac_set_cfg_entry_e1x(struct bnx2x *bp,
  660. struct bnx2x_vlan_mac_obj *o, bool add, int opcode, u8 *mac,
  661. u16 vlan_id, struct mac_configuration_entry *cfg_entry)
  662. {
  663. struct bnx2x_raw_obj *r = &o->raw;
  664. u32 cl_bit_vec = (1 << r->cl_id);
  665. cfg_entry->clients_bit_vector = cpu_to_le32(cl_bit_vec);
  666. cfg_entry->pf_id = r->func_id;
  667. cfg_entry->vlan_id = cpu_to_le16(vlan_id);
  668. if (add) {
  669. SET_FLAG(cfg_entry->flags, MAC_CONFIGURATION_ENTRY_ACTION_TYPE,
  670. T_ETH_MAC_COMMAND_SET);
  671. SET_FLAG(cfg_entry->flags,
  672. MAC_CONFIGURATION_ENTRY_VLAN_FILTERING_MODE, opcode);
  673. /* Set a MAC in a ramrod data */
  674. bnx2x_set_fw_mac_addr(&cfg_entry->msb_mac_addr,
  675. &cfg_entry->middle_mac_addr,
  676. &cfg_entry->lsb_mac_addr, mac);
  677. } else
  678. SET_FLAG(cfg_entry->flags, MAC_CONFIGURATION_ENTRY_ACTION_TYPE,
  679. T_ETH_MAC_COMMAND_INVALIDATE);
  680. }
  681. static inline void bnx2x_vlan_mac_set_rdata_e1x(struct bnx2x *bp,
  682. struct bnx2x_vlan_mac_obj *o, int type, int cam_offset, bool add,
  683. u8 *mac, u16 vlan_id, int opcode, struct mac_configuration_cmd *config)
  684. {
  685. struct mac_configuration_entry *cfg_entry = &config->config_table[0];
  686. struct bnx2x_raw_obj *raw = &o->raw;
  687. bnx2x_vlan_mac_set_rdata_hdr_e1x(bp, o, type, cam_offset,
  688. &config->hdr);
  689. bnx2x_vlan_mac_set_cfg_entry_e1x(bp, o, add, opcode, mac, vlan_id,
  690. cfg_entry);
  691. DP(BNX2X_MSG_SP, "%s MAC %pM CLID %d CAM offset %d\n",
  692. (add ? "setting" : "clearing"),
  693. mac, raw->cl_id, cam_offset);
  694. }
  695. /**
  696. * bnx2x_set_one_mac_e1x - fill a single MAC rule ramrod data
  697. *
  698. * @bp: device handle
  699. * @o: bnx2x_vlan_mac_obj
  700. * @elem: bnx2x_exeq_elem
  701. * @rule_idx: rule_idx
  702. * @cam_offset: cam_offset
  703. */
  704. static void bnx2x_set_one_mac_e1x(struct bnx2x *bp,
  705. struct bnx2x_vlan_mac_obj *o,
  706. struct bnx2x_exeq_elem *elem, int rule_idx,
  707. int cam_offset)
  708. {
  709. struct bnx2x_raw_obj *raw = &o->raw;
  710. struct mac_configuration_cmd *config =
  711. (struct mac_configuration_cmd *)(raw->rdata);
  712. /*
  713. * 57710 and 57711 do not support MOVE command,
  714. * so it's either ADD or DEL
  715. */
  716. bool add = (elem->cmd_data.vlan_mac.cmd == BNX2X_VLAN_MAC_ADD) ?
  717. true : false;
  718. /* Reset the ramrod data buffer */
  719. memset(config, 0, sizeof(*config));
  720. bnx2x_vlan_mac_set_rdata_e1x(bp, o, raw->state,
  721. cam_offset, add,
  722. elem->cmd_data.vlan_mac.u.mac.mac, 0,
  723. ETH_VLAN_FILTER_ANY_VLAN, config);
  724. }
  725. static void bnx2x_set_one_vlan_e2(struct bnx2x *bp,
  726. struct bnx2x_vlan_mac_obj *o,
  727. struct bnx2x_exeq_elem *elem, int rule_idx,
  728. int cam_offset)
  729. {
  730. struct bnx2x_raw_obj *raw = &o->raw;
  731. struct eth_classify_rules_ramrod_data *data =
  732. (struct eth_classify_rules_ramrod_data *)(raw->rdata);
  733. int rule_cnt = rule_idx + 1;
  734. union eth_classify_rule_cmd *rule_entry = &data->rules[rule_idx];
  735. int cmd = elem->cmd_data.vlan_mac.cmd;
  736. bool add = (cmd == BNX2X_VLAN_MAC_ADD) ? true : false;
  737. u16 vlan = elem->cmd_data.vlan_mac.u.vlan.vlan;
  738. /* Reset the ramrod data buffer for the first rule */
  739. if (rule_idx == 0)
  740. memset(data, 0, sizeof(*data));
  741. /* Set a rule header */
  742. bnx2x_vlan_mac_set_cmd_hdr_e2(bp, o, add, CLASSIFY_RULE_OPCODE_VLAN,
  743. &rule_entry->vlan.header);
  744. DP(BNX2X_MSG_SP, "About to %s VLAN %d\n", (add ? "add" : "delete"),
  745. vlan);
  746. /* Set a VLAN itself */
  747. rule_entry->vlan.vlan = cpu_to_le16(vlan);
  748. /* MOVE: Add a rule that will add this MAC to the target Queue */
  749. if (cmd == BNX2X_VLAN_MAC_MOVE) {
  750. rule_entry++;
  751. rule_cnt++;
  752. /* Setup ramrod data */
  753. bnx2x_vlan_mac_set_cmd_hdr_e2(bp,
  754. elem->cmd_data.vlan_mac.target_obj,
  755. true, CLASSIFY_RULE_OPCODE_VLAN,
  756. &rule_entry->vlan.header);
  757. /* Set a VLAN itself */
  758. rule_entry->vlan.vlan = cpu_to_le16(vlan);
  759. }
  760. /* Set the ramrod data header */
  761. /* TODO: take this to the higher level in order to prevent multiple
  762. writing */
  763. bnx2x_vlan_mac_set_rdata_hdr_e2(raw->cid, raw->state, &data->header,
  764. rule_cnt);
  765. }
  766. static void bnx2x_set_one_vlan_mac_e2(struct bnx2x *bp,
  767. struct bnx2x_vlan_mac_obj *o,
  768. struct bnx2x_exeq_elem *elem,
  769. int rule_idx, int cam_offset)
  770. {
  771. struct bnx2x_raw_obj *raw = &o->raw;
  772. struct eth_classify_rules_ramrod_data *data =
  773. (struct eth_classify_rules_ramrod_data *)(raw->rdata);
  774. int rule_cnt = rule_idx + 1;
  775. union eth_classify_rule_cmd *rule_entry = &data->rules[rule_idx];
  776. int cmd = elem->cmd_data.vlan_mac.cmd;
  777. bool add = (cmd == BNX2X_VLAN_MAC_ADD) ? true : false;
  778. u16 vlan = elem->cmd_data.vlan_mac.u.vlan_mac.vlan;
  779. u8 *mac = elem->cmd_data.vlan_mac.u.vlan_mac.mac;
  780. /* Reset the ramrod data buffer for the first rule */
  781. if (rule_idx == 0)
  782. memset(data, 0, sizeof(*data));
  783. /* Set a rule header */
  784. bnx2x_vlan_mac_set_cmd_hdr_e2(bp, o, add, CLASSIFY_RULE_OPCODE_PAIR,
  785. &rule_entry->pair.header);
  786. /* Set VLAN and MAC themselvs */
  787. rule_entry->pair.vlan = cpu_to_le16(vlan);
  788. bnx2x_set_fw_mac_addr(&rule_entry->pair.mac_msb,
  789. &rule_entry->pair.mac_mid,
  790. &rule_entry->pair.mac_lsb, mac);
  791. /* MOVE: Add a rule that will add this MAC to the target Queue */
  792. if (cmd == BNX2X_VLAN_MAC_MOVE) {
  793. rule_entry++;
  794. rule_cnt++;
  795. /* Setup ramrod data */
  796. bnx2x_vlan_mac_set_cmd_hdr_e2(bp,
  797. elem->cmd_data.vlan_mac.target_obj,
  798. true, CLASSIFY_RULE_OPCODE_PAIR,
  799. &rule_entry->pair.header);
  800. /* Set a VLAN itself */
  801. rule_entry->pair.vlan = cpu_to_le16(vlan);
  802. bnx2x_set_fw_mac_addr(&rule_entry->pair.mac_msb,
  803. &rule_entry->pair.mac_mid,
  804. &rule_entry->pair.mac_lsb, mac);
  805. }
  806. /* Set the ramrod data header */
  807. /* TODO: take this to the higher level in order to prevent multiple
  808. writing */
  809. bnx2x_vlan_mac_set_rdata_hdr_e2(raw->cid, raw->state, &data->header,
  810. rule_cnt);
  811. }
  812. /**
  813. * bnx2x_set_one_vlan_mac_e1h -
  814. *
  815. * @bp: device handle
  816. * @o: bnx2x_vlan_mac_obj
  817. * @elem: bnx2x_exeq_elem
  818. * @rule_idx: rule_idx
  819. * @cam_offset: cam_offset
  820. */
  821. static void bnx2x_set_one_vlan_mac_e1h(struct bnx2x *bp,
  822. struct bnx2x_vlan_mac_obj *o,
  823. struct bnx2x_exeq_elem *elem,
  824. int rule_idx, int cam_offset)
  825. {
  826. struct bnx2x_raw_obj *raw = &o->raw;
  827. struct mac_configuration_cmd *config =
  828. (struct mac_configuration_cmd *)(raw->rdata);
  829. /*
  830. * 57710 and 57711 do not support MOVE command,
  831. * so it's either ADD or DEL
  832. */
  833. bool add = (elem->cmd_data.vlan_mac.cmd == BNX2X_VLAN_MAC_ADD) ?
  834. true : false;
  835. /* Reset the ramrod data buffer */
  836. memset(config, 0, sizeof(*config));
  837. bnx2x_vlan_mac_set_rdata_e1x(bp, o, BNX2X_FILTER_VLAN_MAC_PENDING,
  838. cam_offset, add,
  839. elem->cmd_data.vlan_mac.u.vlan_mac.mac,
  840. elem->cmd_data.vlan_mac.u.vlan_mac.vlan,
  841. ETH_VLAN_FILTER_CLASSIFY, config);
  842. }
  843. #define list_next_entry(pos, member) \
  844. list_entry((pos)->member.next, typeof(*(pos)), member)
  845. /**
  846. * bnx2x_vlan_mac_restore - reconfigure next MAC/VLAN/VLAN-MAC element
  847. *
  848. * @bp: device handle
  849. * @p: command parameters
  850. * @ppos: pointer to the cooky
  851. *
  852. * reconfigure next MAC/VLAN/VLAN-MAC element from the
  853. * previously configured elements list.
  854. *
  855. * from command parameters only RAMROD_COMP_WAIT bit in ramrod_flags is taken
  856. * into an account
  857. *
  858. * pointer to the cooky - that should be given back in the next call to make
  859. * function handle the next element. If *ppos is set to NULL it will restart the
  860. * iterator. If returned *ppos == NULL this means that the last element has been
  861. * handled.
  862. *
  863. */
  864. static int bnx2x_vlan_mac_restore(struct bnx2x *bp,
  865. struct bnx2x_vlan_mac_ramrod_params *p,
  866. struct bnx2x_vlan_mac_registry_elem **ppos)
  867. {
  868. struct bnx2x_vlan_mac_registry_elem *pos;
  869. struct bnx2x_vlan_mac_obj *o = p->vlan_mac_obj;
  870. /* If list is empty - there is nothing to do here */
  871. if (list_empty(&o->head)) {
  872. *ppos = NULL;
  873. return 0;
  874. }
  875. /* make a step... */
  876. if (*ppos == NULL)
  877. *ppos = list_first_entry(&o->head,
  878. struct bnx2x_vlan_mac_registry_elem,
  879. link);
  880. else
  881. *ppos = list_next_entry(*ppos, link);
  882. pos = *ppos;
  883. /* If it's the last step - return NULL */
  884. if (list_is_last(&pos->link, &o->head))
  885. *ppos = NULL;
  886. /* Prepare a 'user_req' */
  887. memcpy(&p->user_req.u, &pos->u, sizeof(pos->u));
  888. /* Set the command */
  889. p->user_req.cmd = BNX2X_VLAN_MAC_ADD;
  890. /* Set vlan_mac_flags */
  891. p->user_req.vlan_mac_flags = pos->vlan_mac_flags;
  892. /* Set a restore bit */
  893. __set_bit(RAMROD_RESTORE, &p->ramrod_flags);
  894. return bnx2x_config_vlan_mac(bp, p);
  895. }
  896. /*
  897. * bnx2x_exeq_get_mac/bnx2x_exeq_get_vlan/bnx2x_exeq_get_vlan_mac return a
  898. * pointer to an element with a specific criteria and NULL if such an element
  899. * hasn't been found.
  900. */
  901. static struct bnx2x_exeq_elem *bnx2x_exeq_get_mac(
  902. struct bnx2x_exe_queue_obj *o,
  903. struct bnx2x_exeq_elem *elem)
  904. {
  905. struct bnx2x_exeq_elem *pos;
  906. struct bnx2x_mac_ramrod_data *data = &elem->cmd_data.vlan_mac.u.mac;
  907. /* Check pending for execution commands */
  908. list_for_each_entry(pos, &o->exe_queue, link)
  909. if (!memcmp(&pos->cmd_data.vlan_mac.u.mac, data,
  910. sizeof(*data)) &&
  911. (pos->cmd_data.vlan_mac.cmd == elem->cmd_data.vlan_mac.cmd))
  912. return pos;
  913. return NULL;
  914. }
  915. static struct bnx2x_exeq_elem *bnx2x_exeq_get_vlan(
  916. struct bnx2x_exe_queue_obj *o,
  917. struct bnx2x_exeq_elem *elem)
  918. {
  919. struct bnx2x_exeq_elem *pos;
  920. struct bnx2x_vlan_ramrod_data *data = &elem->cmd_data.vlan_mac.u.vlan;
  921. /* Check pending for execution commands */
  922. list_for_each_entry(pos, &o->exe_queue, link)
  923. if (!memcmp(&pos->cmd_data.vlan_mac.u.vlan, data,
  924. sizeof(*data)) &&
  925. (pos->cmd_data.vlan_mac.cmd == elem->cmd_data.vlan_mac.cmd))
  926. return pos;
  927. return NULL;
  928. }
  929. static struct bnx2x_exeq_elem *bnx2x_exeq_get_vlan_mac(
  930. struct bnx2x_exe_queue_obj *o,
  931. struct bnx2x_exeq_elem *elem)
  932. {
  933. struct bnx2x_exeq_elem *pos;
  934. struct bnx2x_vlan_mac_ramrod_data *data =
  935. &elem->cmd_data.vlan_mac.u.vlan_mac;
  936. /* Check pending for execution commands */
  937. list_for_each_entry(pos, &o->exe_queue, link)
  938. if (!memcmp(&pos->cmd_data.vlan_mac.u.vlan_mac, data,
  939. sizeof(*data)) &&
  940. (pos->cmd_data.vlan_mac.cmd == elem->cmd_data.vlan_mac.cmd))
  941. return pos;
  942. return NULL;
  943. }
  944. /**
  945. * bnx2x_validate_vlan_mac_add - check if an ADD command can be executed
  946. *
  947. * @bp: device handle
  948. * @qo: bnx2x_qable_obj
  949. * @elem: bnx2x_exeq_elem
  950. *
  951. * Checks that the requested configuration can be added. If yes and if
  952. * requested, consume CAM credit.
  953. *
  954. * The 'validate' is run after the 'optimize'.
  955. *
  956. */
  957. static inline int bnx2x_validate_vlan_mac_add(struct bnx2x *bp,
  958. union bnx2x_qable_obj *qo,
  959. struct bnx2x_exeq_elem *elem)
  960. {
  961. struct bnx2x_vlan_mac_obj *o = &qo->vlan_mac;
  962. struct bnx2x_exe_queue_obj *exeq = &o->exe_queue;
  963. int rc;
  964. /* Check the registry */
  965. rc = o->check_add(bp, o, &elem->cmd_data.vlan_mac.u);
  966. if (rc) {
  967. DP(BNX2X_MSG_SP, "ADD command is not allowed considering current registry state.\n");
  968. return rc;
  969. }
  970. /*
  971. * Check if there is a pending ADD command for this
  972. * MAC/VLAN/VLAN-MAC. Return an error if there is.
  973. */
  974. if (exeq->get(exeq, elem)) {
  975. DP(BNX2X_MSG_SP, "There is a pending ADD command already\n");
  976. return -EEXIST;
  977. }
  978. /*
  979. * TODO: Check the pending MOVE from other objects where this
  980. * object is a destination object.
  981. */
  982. /* Consume the credit if not requested not to */
  983. if (!(test_bit(BNX2X_DONT_CONSUME_CAM_CREDIT,
  984. &elem->cmd_data.vlan_mac.vlan_mac_flags) ||
  985. o->get_credit(o)))
  986. return -EINVAL;
  987. return 0;
  988. }
  989. /**
  990. * bnx2x_validate_vlan_mac_del - check if the DEL command can be executed
  991. *
  992. * @bp: device handle
  993. * @qo: quable object to check
  994. * @elem: element that needs to be deleted
  995. *
  996. * Checks that the requested configuration can be deleted. If yes and if
  997. * requested, returns a CAM credit.
  998. *
  999. * The 'validate' is run after the 'optimize'.
  1000. */
  1001. static inline int bnx2x_validate_vlan_mac_del(struct bnx2x *bp,
  1002. union bnx2x_qable_obj *qo,
  1003. struct bnx2x_exeq_elem *elem)
  1004. {
  1005. struct bnx2x_vlan_mac_obj *o = &qo->vlan_mac;
  1006. struct bnx2x_vlan_mac_registry_elem *pos;
  1007. struct bnx2x_exe_queue_obj *exeq = &o->exe_queue;
  1008. struct bnx2x_exeq_elem query_elem;
  1009. /* If this classification can not be deleted (doesn't exist)
  1010. * - return a BNX2X_EXIST.
  1011. */
  1012. pos = o->check_del(bp, o, &elem->cmd_data.vlan_mac.u);
  1013. if (!pos) {
  1014. DP(BNX2X_MSG_SP, "DEL command is not allowed considering current registry state\n");
  1015. return -EEXIST;
  1016. }
  1017. /*
  1018. * Check if there are pending DEL or MOVE commands for this
  1019. * MAC/VLAN/VLAN-MAC. Return an error if so.
  1020. */
  1021. memcpy(&query_elem, elem, sizeof(query_elem));
  1022. /* Check for MOVE commands */
  1023. query_elem.cmd_data.vlan_mac.cmd = BNX2X_VLAN_MAC_MOVE;
  1024. if (exeq->get(exeq, &query_elem)) {
  1025. BNX2X_ERR("There is a pending MOVE command already\n");
  1026. return -EINVAL;
  1027. }
  1028. /* Check for DEL commands */
  1029. if (exeq->get(exeq, elem)) {
  1030. DP(BNX2X_MSG_SP, "There is a pending DEL command already\n");
  1031. return -EEXIST;
  1032. }
  1033. /* Return the credit to the credit pool if not requested not to */
  1034. if (!(test_bit(BNX2X_DONT_CONSUME_CAM_CREDIT,
  1035. &elem->cmd_data.vlan_mac.vlan_mac_flags) ||
  1036. o->put_credit(o))) {
  1037. BNX2X_ERR("Failed to return a credit\n");
  1038. return -EINVAL;
  1039. }
  1040. return 0;
  1041. }
  1042. /**
  1043. * bnx2x_validate_vlan_mac_move - check if the MOVE command can be executed
  1044. *
  1045. * @bp: device handle
  1046. * @qo: quable object to check (source)
  1047. * @elem: element that needs to be moved
  1048. *
  1049. * Checks that the requested configuration can be moved. If yes and if
  1050. * requested, returns a CAM credit.
  1051. *
  1052. * The 'validate' is run after the 'optimize'.
  1053. */
  1054. static inline int bnx2x_validate_vlan_mac_move(struct bnx2x *bp,
  1055. union bnx2x_qable_obj *qo,
  1056. struct bnx2x_exeq_elem *elem)
  1057. {
  1058. struct bnx2x_vlan_mac_obj *src_o = &qo->vlan_mac;
  1059. struct bnx2x_vlan_mac_obj *dest_o = elem->cmd_data.vlan_mac.target_obj;
  1060. struct bnx2x_exeq_elem query_elem;
  1061. struct bnx2x_exe_queue_obj *src_exeq = &src_o->exe_queue;
  1062. struct bnx2x_exe_queue_obj *dest_exeq = &dest_o->exe_queue;
  1063. /*
  1064. * Check if we can perform this operation based on the current registry
  1065. * state.
  1066. */
  1067. if (!src_o->check_move(bp, src_o, dest_o,
  1068. &elem->cmd_data.vlan_mac.u)) {
  1069. DP(BNX2X_MSG_SP, "MOVE command is not allowed considering current registry state\n");
  1070. return -EINVAL;
  1071. }
  1072. /*
  1073. * Check if there is an already pending DEL or MOVE command for the
  1074. * source object or ADD command for a destination object. Return an
  1075. * error if so.
  1076. */
  1077. memcpy(&query_elem, elem, sizeof(query_elem));
  1078. /* Check DEL on source */
  1079. query_elem.cmd_data.vlan_mac.cmd = BNX2X_VLAN_MAC_DEL;
  1080. if (src_exeq->get(src_exeq, &query_elem)) {
  1081. BNX2X_ERR("There is a pending DEL command on the source queue already\n");
  1082. return -EINVAL;
  1083. }
  1084. /* Check MOVE on source */
  1085. if (src_exeq->get(src_exeq, elem)) {
  1086. DP(BNX2X_MSG_SP, "There is a pending MOVE command already\n");
  1087. return -EEXIST;
  1088. }
  1089. /* Check ADD on destination */
  1090. query_elem.cmd_data.vlan_mac.cmd = BNX2X_VLAN_MAC_ADD;
  1091. if (dest_exeq->get(dest_exeq, &query_elem)) {
  1092. BNX2X_ERR("There is a pending ADD command on the destination queue already\n");
  1093. return -EINVAL;
  1094. }
  1095. /* Consume the credit if not requested not to */
  1096. if (!(test_bit(BNX2X_DONT_CONSUME_CAM_CREDIT_DEST,
  1097. &elem->cmd_data.vlan_mac.vlan_mac_flags) ||
  1098. dest_o->get_credit(dest_o)))
  1099. return -EINVAL;
  1100. if (!(test_bit(BNX2X_DONT_CONSUME_CAM_CREDIT,
  1101. &elem->cmd_data.vlan_mac.vlan_mac_flags) ||
  1102. src_o->put_credit(src_o))) {
  1103. /* return the credit taken from dest... */
  1104. dest_o->put_credit(dest_o);
  1105. return -EINVAL;
  1106. }
  1107. return 0;
  1108. }
  1109. static int bnx2x_validate_vlan_mac(struct bnx2x *bp,
  1110. union bnx2x_qable_obj *qo,
  1111. struct bnx2x_exeq_elem *elem)
  1112. {
  1113. switch (elem->cmd_data.vlan_mac.cmd) {
  1114. case BNX2X_VLAN_MAC_ADD:
  1115. return bnx2x_validate_vlan_mac_add(bp, qo, elem);
  1116. case BNX2X_VLAN_MAC_DEL:
  1117. return bnx2x_validate_vlan_mac_del(bp, qo, elem);
  1118. case BNX2X_VLAN_MAC_MOVE:
  1119. return bnx2x_validate_vlan_mac_move(bp, qo, elem);
  1120. default:
  1121. return -EINVAL;
  1122. }
  1123. }
  1124. static int bnx2x_remove_vlan_mac(struct bnx2x *bp,
  1125. union bnx2x_qable_obj *qo,
  1126. struct bnx2x_exeq_elem *elem)
  1127. {
  1128. int rc = 0;
  1129. /* If consumption wasn't required, nothing to do */
  1130. if (test_bit(BNX2X_DONT_CONSUME_CAM_CREDIT,
  1131. &elem->cmd_data.vlan_mac.vlan_mac_flags))
  1132. return 0;
  1133. switch (elem->cmd_data.vlan_mac.cmd) {
  1134. case BNX2X_VLAN_MAC_ADD:
  1135. case BNX2X_VLAN_MAC_MOVE:
  1136. rc = qo->vlan_mac.put_credit(&qo->vlan_mac);
  1137. break;
  1138. case BNX2X_VLAN_MAC_DEL:
  1139. rc = qo->vlan_mac.get_credit(&qo->vlan_mac);
  1140. break;
  1141. default:
  1142. return -EINVAL;
  1143. }
  1144. if (rc != true)
  1145. return -EINVAL;
  1146. return 0;
  1147. }
  1148. /**
  1149. * bnx2x_wait_vlan_mac - passivly wait for 5 seconds until all work completes.
  1150. *
  1151. * @bp: device handle
  1152. * @o: bnx2x_vlan_mac_obj
  1153. *
  1154. */
  1155. static int bnx2x_wait_vlan_mac(struct bnx2x *bp,
  1156. struct bnx2x_vlan_mac_obj *o)
  1157. {
  1158. int cnt = 5000, rc;
  1159. struct bnx2x_exe_queue_obj *exeq = &o->exe_queue;
  1160. struct bnx2x_raw_obj *raw = &o->raw;
  1161. while (cnt--) {
  1162. /* Wait for the current command to complete */
  1163. rc = raw->wait_comp(bp, raw);
  1164. if (rc)
  1165. return rc;
  1166. /* Wait until there are no pending commands */
  1167. if (!bnx2x_exe_queue_empty(exeq))
  1168. usleep_range(1000, 1000);
  1169. else
  1170. return 0;
  1171. }
  1172. return -EBUSY;
  1173. }
  1174. /**
  1175. * bnx2x_complete_vlan_mac - complete one VLAN-MAC ramrod
  1176. *
  1177. * @bp: device handle
  1178. * @o: bnx2x_vlan_mac_obj
  1179. * @cqe:
  1180. * @cont: if true schedule next execution chunk
  1181. *
  1182. */
  1183. static int bnx2x_complete_vlan_mac(struct bnx2x *bp,
  1184. struct bnx2x_vlan_mac_obj *o,
  1185. union event_ring_elem *cqe,
  1186. unsigned long *ramrod_flags)
  1187. {
  1188. struct bnx2x_raw_obj *r = &o->raw;
  1189. int rc;
  1190. /* Reset pending list */
  1191. bnx2x_exe_queue_reset_pending(bp, &o->exe_queue);
  1192. /* Clear pending */
  1193. r->clear_pending(r);
  1194. /* If ramrod failed this is most likely a SW bug */
  1195. if (cqe->message.error)
  1196. return -EINVAL;
  1197. /* Run the next bulk of pending commands if requested */
  1198. if (test_bit(RAMROD_CONT, ramrod_flags)) {
  1199. rc = bnx2x_exe_queue_step(bp, &o->exe_queue, ramrod_flags);
  1200. if (rc < 0)
  1201. return rc;
  1202. }
  1203. /* If there is more work to do return PENDING */
  1204. if (!bnx2x_exe_queue_empty(&o->exe_queue))
  1205. return 1;
  1206. return 0;
  1207. }
  1208. /**
  1209. * bnx2x_optimize_vlan_mac - optimize ADD and DEL commands.
  1210. *
  1211. * @bp: device handle
  1212. * @o: bnx2x_qable_obj
  1213. * @elem: bnx2x_exeq_elem
  1214. */
  1215. static int bnx2x_optimize_vlan_mac(struct bnx2x *bp,
  1216. union bnx2x_qable_obj *qo,
  1217. struct bnx2x_exeq_elem *elem)
  1218. {
  1219. struct bnx2x_exeq_elem query, *pos;
  1220. struct bnx2x_vlan_mac_obj *o = &qo->vlan_mac;
  1221. struct bnx2x_exe_queue_obj *exeq = &o->exe_queue;
  1222. memcpy(&query, elem, sizeof(query));
  1223. switch (elem->cmd_data.vlan_mac.cmd) {
  1224. case BNX2X_VLAN_MAC_ADD:
  1225. query.cmd_data.vlan_mac.cmd = BNX2X_VLAN_MAC_DEL;
  1226. break;
  1227. case BNX2X_VLAN_MAC_DEL:
  1228. query.cmd_data.vlan_mac.cmd = BNX2X_VLAN_MAC_ADD;
  1229. break;
  1230. default:
  1231. /* Don't handle anything other than ADD or DEL */
  1232. return 0;
  1233. }
  1234. /* If we found the appropriate element - delete it */
  1235. pos = exeq->get(exeq, &query);
  1236. if (pos) {
  1237. /* Return the credit of the optimized command */
  1238. if (!test_bit(BNX2X_DONT_CONSUME_CAM_CREDIT,
  1239. &pos->cmd_data.vlan_mac.vlan_mac_flags)) {
  1240. if ((query.cmd_data.vlan_mac.cmd ==
  1241. BNX2X_VLAN_MAC_ADD) && !o->put_credit(o)) {
  1242. BNX2X_ERR("Failed to return the credit for the optimized ADD command\n");
  1243. return -EINVAL;
  1244. } else if (!o->get_credit(o)) { /* VLAN_MAC_DEL */
  1245. BNX2X_ERR("Failed to recover the credit from the optimized DEL command\n");
  1246. return -EINVAL;
  1247. }
  1248. }
  1249. DP(BNX2X_MSG_SP, "Optimizing %s command\n",
  1250. (elem->cmd_data.vlan_mac.cmd == BNX2X_VLAN_MAC_ADD) ?
  1251. "ADD" : "DEL");
  1252. list_del(&pos->link);
  1253. bnx2x_exe_queue_free_elem(bp, pos);
  1254. return 1;
  1255. }
  1256. return 0;
  1257. }
  1258. /**
  1259. * bnx2x_vlan_mac_get_registry_elem - prepare a registry element
  1260. *
  1261. * @bp: device handle
  1262. * @o:
  1263. * @elem:
  1264. * @restore:
  1265. * @re:
  1266. *
  1267. * prepare a registry element according to the current command request.
  1268. */
  1269. static inline int bnx2x_vlan_mac_get_registry_elem(
  1270. struct bnx2x *bp,
  1271. struct bnx2x_vlan_mac_obj *o,
  1272. struct bnx2x_exeq_elem *elem,
  1273. bool restore,
  1274. struct bnx2x_vlan_mac_registry_elem **re)
  1275. {
  1276. int cmd = elem->cmd_data.vlan_mac.cmd;
  1277. struct bnx2x_vlan_mac_registry_elem *reg_elem;
  1278. /* Allocate a new registry element if needed. */
  1279. if (!restore &&
  1280. ((cmd == BNX2X_VLAN_MAC_ADD) || (cmd == BNX2X_VLAN_MAC_MOVE))) {
  1281. reg_elem = kzalloc(sizeof(*reg_elem), GFP_ATOMIC);
  1282. if (!reg_elem)
  1283. return -ENOMEM;
  1284. /* Get a new CAM offset */
  1285. if (!o->get_cam_offset(o, &reg_elem->cam_offset)) {
  1286. /*
  1287. * This shell never happen, because we have checked the
  1288. * CAM availiability in the 'validate'.
  1289. */
  1290. WARN_ON(1);
  1291. kfree(reg_elem);
  1292. return -EINVAL;
  1293. }
  1294. DP(BNX2X_MSG_SP, "Got cam offset %d\n", reg_elem->cam_offset);
  1295. /* Set a VLAN-MAC data */
  1296. memcpy(&reg_elem->u, &elem->cmd_data.vlan_mac.u,
  1297. sizeof(reg_elem->u));
  1298. /* Copy the flags (needed for DEL and RESTORE flows) */
  1299. reg_elem->vlan_mac_flags =
  1300. elem->cmd_data.vlan_mac.vlan_mac_flags;
  1301. } else /* DEL, RESTORE */
  1302. reg_elem = o->check_del(bp, o, &elem->cmd_data.vlan_mac.u);
  1303. *re = reg_elem;
  1304. return 0;
  1305. }
  1306. /**
  1307. * bnx2x_execute_vlan_mac - execute vlan mac command
  1308. *
  1309. * @bp: device handle
  1310. * @qo:
  1311. * @exe_chunk:
  1312. * @ramrod_flags:
  1313. *
  1314. * go and send a ramrod!
  1315. */
  1316. static int bnx2x_execute_vlan_mac(struct bnx2x *bp,
  1317. union bnx2x_qable_obj *qo,
  1318. struct list_head *exe_chunk,
  1319. unsigned long *ramrod_flags)
  1320. {
  1321. struct bnx2x_exeq_elem *elem;
  1322. struct bnx2x_vlan_mac_obj *o = &qo->vlan_mac, *cam_obj;
  1323. struct bnx2x_raw_obj *r = &o->raw;
  1324. int rc, idx = 0;
  1325. bool restore = test_bit(RAMROD_RESTORE, ramrod_flags);
  1326. bool drv_only = test_bit(RAMROD_DRV_CLR_ONLY, ramrod_flags);
  1327. struct bnx2x_vlan_mac_registry_elem *reg_elem;
  1328. int cmd;
  1329. /*
  1330. * If DRIVER_ONLY execution is requested, cleanup a registry
  1331. * and exit. Otherwise send a ramrod to FW.
  1332. */
  1333. if (!drv_only) {
  1334. WARN_ON(r->check_pending(r));
  1335. /* Set pending */
  1336. r->set_pending(r);
  1337. /* Fill tha ramrod data */
  1338. list_for_each_entry(elem, exe_chunk, link) {
  1339. cmd = elem->cmd_data.vlan_mac.cmd;
  1340. /*
  1341. * We will add to the target object in MOVE command, so
  1342. * change the object for a CAM search.
  1343. */
  1344. if (cmd == BNX2X_VLAN_MAC_MOVE)
  1345. cam_obj = elem->cmd_data.vlan_mac.target_obj;
  1346. else
  1347. cam_obj = o;
  1348. rc = bnx2x_vlan_mac_get_registry_elem(bp, cam_obj,
  1349. elem, restore,
  1350. &reg_elem);
  1351. if (rc)
  1352. goto error_exit;
  1353. WARN_ON(!reg_elem);
  1354. /* Push a new entry into the registry */
  1355. if (!restore &&
  1356. ((cmd == BNX2X_VLAN_MAC_ADD) ||
  1357. (cmd == BNX2X_VLAN_MAC_MOVE)))
  1358. list_add(&reg_elem->link, &cam_obj->head);
  1359. /* Configure a single command in a ramrod data buffer */
  1360. o->set_one_rule(bp, o, elem, idx,
  1361. reg_elem->cam_offset);
  1362. /* MOVE command consumes 2 entries in the ramrod data */
  1363. if (cmd == BNX2X_VLAN_MAC_MOVE)
  1364. idx += 2;
  1365. else
  1366. idx++;
  1367. }
  1368. /*
  1369. * No need for an explicit memory barrier here as long we would
  1370. * need to ensure the ordering of writing to the SPQ element
  1371. * and updating of the SPQ producer which involves a memory
  1372. * read and we will have to put a full memory barrier there
  1373. * (inside bnx2x_sp_post()).
  1374. */
  1375. rc = bnx2x_sp_post(bp, o->ramrod_cmd, r->cid,
  1376. U64_HI(r->rdata_mapping),
  1377. U64_LO(r->rdata_mapping),
  1378. ETH_CONNECTION_TYPE);
  1379. if (rc)
  1380. goto error_exit;
  1381. }
  1382. /* Now, when we are done with the ramrod - clean up the registry */
  1383. list_for_each_entry(elem, exe_chunk, link) {
  1384. cmd = elem->cmd_data.vlan_mac.cmd;
  1385. if ((cmd == BNX2X_VLAN_MAC_DEL) ||
  1386. (cmd == BNX2X_VLAN_MAC_MOVE)) {
  1387. reg_elem = o->check_del(bp, o,
  1388. &elem->cmd_data.vlan_mac.u);
  1389. WARN_ON(!reg_elem);
  1390. o->put_cam_offset(o, reg_elem->cam_offset);
  1391. list_del(&reg_elem->link);
  1392. kfree(reg_elem);
  1393. }
  1394. }
  1395. if (!drv_only)
  1396. return 1;
  1397. else
  1398. return 0;
  1399. error_exit:
  1400. r->clear_pending(r);
  1401. /* Cleanup a registry in case of a failure */
  1402. list_for_each_entry(elem, exe_chunk, link) {
  1403. cmd = elem->cmd_data.vlan_mac.cmd;
  1404. if (cmd == BNX2X_VLAN_MAC_MOVE)
  1405. cam_obj = elem->cmd_data.vlan_mac.target_obj;
  1406. else
  1407. cam_obj = o;
  1408. /* Delete all newly added above entries */
  1409. if (!restore &&
  1410. ((cmd == BNX2X_VLAN_MAC_ADD) ||
  1411. (cmd == BNX2X_VLAN_MAC_MOVE))) {
  1412. reg_elem = o->check_del(bp, cam_obj,
  1413. &elem->cmd_data.vlan_mac.u);
  1414. if (reg_elem) {
  1415. list_del(&reg_elem->link);
  1416. kfree(reg_elem);
  1417. }
  1418. }
  1419. }
  1420. return rc;
  1421. }
  1422. static inline int bnx2x_vlan_mac_push_new_cmd(
  1423. struct bnx2x *bp,
  1424. struct bnx2x_vlan_mac_ramrod_params *p)
  1425. {
  1426. struct bnx2x_exeq_elem *elem;
  1427. struct bnx2x_vlan_mac_obj *o = p->vlan_mac_obj;
  1428. bool restore = test_bit(RAMROD_RESTORE, &p->ramrod_flags);
  1429. /* Allocate the execution queue element */
  1430. elem = bnx2x_exe_queue_alloc_elem(bp);
  1431. if (!elem)
  1432. return -ENOMEM;
  1433. /* Set the command 'length' */
  1434. switch (p->user_req.cmd) {
  1435. case BNX2X_VLAN_MAC_MOVE:
  1436. elem->cmd_len = 2;
  1437. break;
  1438. default:
  1439. elem->cmd_len = 1;
  1440. }
  1441. /* Fill the object specific info */
  1442. memcpy(&elem->cmd_data.vlan_mac, &p->user_req, sizeof(p->user_req));
  1443. /* Try to add a new command to the pending list */
  1444. return bnx2x_exe_queue_add(bp, &o->exe_queue, elem, restore);
  1445. }
  1446. /**
  1447. * bnx2x_config_vlan_mac - configure VLAN/MAC/VLAN_MAC filtering rules.
  1448. *
  1449. * @bp: device handle
  1450. * @p:
  1451. *
  1452. */
  1453. int bnx2x_config_vlan_mac(
  1454. struct bnx2x *bp,
  1455. struct bnx2x_vlan_mac_ramrod_params *p)
  1456. {
  1457. int rc = 0;
  1458. struct bnx2x_vlan_mac_obj *o = p->vlan_mac_obj;
  1459. unsigned long *ramrod_flags = &p->ramrod_flags;
  1460. bool cont = test_bit(RAMROD_CONT, ramrod_flags);
  1461. struct bnx2x_raw_obj *raw = &o->raw;
  1462. /*
  1463. * Add new elements to the execution list for commands that require it.
  1464. */
  1465. if (!cont) {
  1466. rc = bnx2x_vlan_mac_push_new_cmd(bp, p);
  1467. if (rc)
  1468. return rc;
  1469. }
  1470. /*
  1471. * If nothing will be executed further in this iteration we want to
  1472. * return PENDING if there are pending commands
  1473. */
  1474. if (!bnx2x_exe_queue_empty(&o->exe_queue))
  1475. rc = 1;
  1476. if (test_bit(RAMROD_DRV_CLR_ONLY, ramrod_flags)) {
  1477. DP(BNX2X_MSG_SP, "RAMROD_DRV_CLR_ONLY requested: clearing a pending bit.\n");
  1478. raw->clear_pending(raw);
  1479. }
  1480. /* Execute commands if required */
  1481. if (cont || test_bit(RAMROD_EXEC, ramrod_flags) ||
  1482. test_bit(RAMROD_COMP_WAIT, ramrod_flags)) {
  1483. rc = bnx2x_exe_queue_step(bp, &o->exe_queue, ramrod_flags);
  1484. if (rc < 0)
  1485. return rc;
  1486. }
  1487. /*
  1488. * RAMROD_COMP_WAIT is a superset of RAMROD_EXEC. If it was set
  1489. * then user want to wait until the last command is done.
  1490. */
  1491. if (test_bit(RAMROD_COMP_WAIT, &p->ramrod_flags)) {
  1492. /*
  1493. * Wait maximum for the current exe_queue length iterations plus
  1494. * one (for the current pending command).
  1495. */
  1496. int max_iterations = bnx2x_exe_queue_length(&o->exe_queue) + 1;
  1497. while (!bnx2x_exe_queue_empty(&o->exe_queue) &&
  1498. max_iterations--) {
  1499. /* Wait for the current command to complete */
  1500. rc = raw->wait_comp(bp, raw);
  1501. if (rc)
  1502. return rc;
  1503. /* Make a next step */
  1504. rc = bnx2x_exe_queue_step(bp, &o->exe_queue,
  1505. ramrod_flags);
  1506. if (rc < 0)
  1507. return rc;
  1508. }
  1509. return 0;
  1510. }
  1511. return rc;
  1512. }
  1513. /**
  1514. * bnx2x_vlan_mac_del_all - delete elements with given vlan_mac_flags spec
  1515. *
  1516. * @bp: device handle
  1517. * @o:
  1518. * @vlan_mac_flags:
  1519. * @ramrod_flags: execution flags to be used for this deletion
  1520. *
  1521. * if the last operation has completed successfully and there are no
  1522. * moreelements left, positive value if the last operation has completed
  1523. * successfully and there are more previously configured elements, negative
  1524. * value is current operation has failed.
  1525. */
  1526. static int bnx2x_vlan_mac_del_all(struct bnx2x *bp,
  1527. struct bnx2x_vlan_mac_obj *o,
  1528. unsigned long *vlan_mac_flags,
  1529. unsigned long *ramrod_flags)
  1530. {
  1531. struct bnx2x_vlan_mac_registry_elem *pos = NULL;
  1532. int rc = 0;
  1533. struct bnx2x_vlan_mac_ramrod_params p;
  1534. struct bnx2x_exe_queue_obj *exeq = &o->exe_queue;
  1535. struct bnx2x_exeq_elem *exeq_pos, *exeq_pos_n;
  1536. /* Clear pending commands first */
  1537. spin_lock_bh(&exeq->lock);
  1538. list_for_each_entry_safe(exeq_pos, exeq_pos_n, &exeq->exe_queue, link) {
  1539. if (exeq_pos->cmd_data.vlan_mac.vlan_mac_flags ==
  1540. *vlan_mac_flags) {
  1541. rc = exeq->remove(bp, exeq->owner, exeq_pos);
  1542. if (rc) {
  1543. BNX2X_ERR("Failed to remove command\n");
  1544. spin_unlock_bh(&exeq->lock);
  1545. return rc;
  1546. }
  1547. list_del(&exeq_pos->link);
  1548. }
  1549. }
  1550. spin_unlock_bh(&exeq->lock);
  1551. /* Prepare a command request */
  1552. memset(&p, 0, sizeof(p));
  1553. p.vlan_mac_obj = o;
  1554. p.ramrod_flags = *ramrod_flags;
  1555. p.user_req.cmd = BNX2X_VLAN_MAC_DEL;
  1556. /*
  1557. * Add all but the last VLAN-MAC to the execution queue without actually
  1558. * execution anything.
  1559. */
  1560. __clear_bit(RAMROD_COMP_WAIT, &p.ramrod_flags);
  1561. __clear_bit(RAMROD_EXEC, &p.ramrod_flags);
  1562. __clear_bit(RAMROD_CONT, &p.ramrod_flags);
  1563. list_for_each_entry(pos, &o->head, link) {
  1564. if (pos->vlan_mac_flags == *vlan_mac_flags) {
  1565. p.user_req.vlan_mac_flags = pos->vlan_mac_flags;
  1566. memcpy(&p.user_req.u, &pos->u, sizeof(pos->u));
  1567. rc = bnx2x_config_vlan_mac(bp, &p);
  1568. if (rc < 0) {
  1569. BNX2X_ERR("Failed to add a new DEL command\n");
  1570. return rc;
  1571. }
  1572. }
  1573. }
  1574. p.ramrod_flags = *ramrod_flags;
  1575. __set_bit(RAMROD_CONT, &p.ramrod_flags);
  1576. return bnx2x_config_vlan_mac(bp, &p);
  1577. }
  1578. static inline void bnx2x_init_raw_obj(struct bnx2x_raw_obj *raw, u8 cl_id,
  1579. u32 cid, u8 func_id, void *rdata, dma_addr_t rdata_mapping, int state,
  1580. unsigned long *pstate, bnx2x_obj_type type)
  1581. {
  1582. raw->func_id = func_id;
  1583. raw->cid = cid;
  1584. raw->cl_id = cl_id;
  1585. raw->rdata = rdata;
  1586. raw->rdata_mapping = rdata_mapping;
  1587. raw->state = state;
  1588. raw->pstate = pstate;
  1589. raw->obj_type = type;
  1590. raw->check_pending = bnx2x_raw_check_pending;
  1591. raw->clear_pending = bnx2x_raw_clear_pending;
  1592. raw->set_pending = bnx2x_raw_set_pending;
  1593. raw->wait_comp = bnx2x_raw_wait;
  1594. }
  1595. static inline void bnx2x_init_vlan_mac_common(struct bnx2x_vlan_mac_obj *o,
  1596. u8 cl_id, u32 cid, u8 func_id, void *rdata, dma_addr_t rdata_mapping,
  1597. int state, unsigned long *pstate, bnx2x_obj_type type,
  1598. struct bnx2x_credit_pool_obj *macs_pool,
  1599. struct bnx2x_credit_pool_obj *vlans_pool)
  1600. {
  1601. INIT_LIST_HEAD(&o->head);
  1602. o->macs_pool = macs_pool;
  1603. o->vlans_pool = vlans_pool;
  1604. o->delete_all = bnx2x_vlan_mac_del_all;
  1605. o->restore = bnx2x_vlan_mac_restore;
  1606. o->complete = bnx2x_complete_vlan_mac;
  1607. o->wait = bnx2x_wait_vlan_mac;
  1608. bnx2x_init_raw_obj(&o->raw, cl_id, cid, func_id, rdata, rdata_mapping,
  1609. state, pstate, type);
  1610. }
  1611. void bnx2x_init_mac_obj(struct bnx2x *bp,
  1612. struct bnx2x_vlan_mac_obj *mac_obj,
  1613. u8 cl_id, u32 cid, u8 func_id, void *rdata,
  1614. dma_addr_t rdata_mapping, int state,
  1615. unsigned long *pstate, bnx2x_obj_type type,
  1616. struct bnx2x_credit_pool_obj *macs_pool)
  1617. {
  1618. union bnx2x_qable_obj *qable_obj = (union bnx2x_qable_obj *)mac_obj;
  1619. bnx2x_init_vlan_mac_common(mac_obj, cl_id, cid, func_id, rdata,
  1620. rdata_mapping, state, pstate, type,
  1621. macs_pool, NULL);
  1622. /* CAM credit pool handling */
  1623. mac_obj->get_credit = bnx2x_get_credit_mac;
  1624. mac_obj->put_credit = bnx2x_put_credit_mac;
  1625. mac_obj->get_cam_offset = bnx2x_get_cam_offset_mac;
  1626. mac_obj->put_cam_offset = bnx2x_put_cam_offset_mac;
  1627. if (CHIP_IS_E1x(bp)) {
  1628. mac_obj->set_one_rule = bnx2x_set_one_mac_e1x;
  1629. mac_obj->check_del = bnx2x_check_mac_del;
  1630. mac_obj->check_add = bnx2x_check_mac_add;
  1631. mac_obj->check_move = bnx2x_check_move_always_err;
  1632. mac_obj->ramrod_cmd = RAMROD_CMD_ID_ETH_SET_MAC;
  1633. /* Exe Queue */
  1634. bnx2x_exe_queue_init(bp,
  1635. &mac_obj->exe_queue, 1, qable_obj,
  1636. bnx2x_validate_vlan_mac,
  1637. bnx2x_remove_vlan_mac,
  1638. bnx2x_optimize_vlan_mac,
  1639. bnx2x_execute_vlan_mac,
  1640. bnx2x_exeq_get_mac);
  1641. } else {
  1642. mac_obj->set_one_rule = bnx2x_set_one_mac_e2;
  1643. mac_obj->check_del = bnx2x_check_mac_del;
  1644. mac_obj->check_add = bnx2x_check_mac_add;
  1645. mac_obj->check_move = bnx2x_check_move;
  1646. mac_obj->ramrod_cmd =
  1647. RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES;
  1648. mac_obj->get_n_elements = bnx2x_get_n_elements;
  1649. /* Exe Queue */
  1650. bnx2x_exe_queue_init(bp,
  1651. &mac_obj->exe_queue, CLASSIFY_RULES_COUNT,
  1652. qable_obj, bnx2x_validate_vlan_mac,
  1653. bnx2x_remove_vlan_mac,
  1654. bnx2x_optimize_vlan_mac,
  1655. bnx2x_execute_vlan_mac,
  1656. bnx2x_exeq_get_mac);
  1657. }
  1658. }
  1659. void bnx2x_init_vlan_obj(struct bnx2x *bp,
  1660. struct bnx2x_vlan_mac_obj *vlan_obj,
  1661. u8 cl_id, u32 cid, u8 func_id, void *rdata,
  1662. dma_addr_t rdata_mapping, int state,
  1663. unsigned long *pstate, bnx2x_obj_type type,
  1664. struct bnx2x_credit_pool_obj *vlans_pool)
  1665. {
  1666. union bnx2x_qable_obj *qable_obj = (union bnx2x_qable_obj *)vlan_obj;
  1667. bnx2x_init_vlan_mac_common(vlan_obj, cl_id, cid, func_id, rdata,
  1668. rdata_mapping, state, pstate, type, NULL,
  1669. vlans_pool);
  1670. vlan_obj->get_credit = bnx2x_get_credit_vlan;
  1671. vlan_obj->put_credit = bnx2x_put_credit_vlan;
  1672. vlan_obj->get_cam_offset = bnx2x_get_cam_offset_vlan;
  1673. vlan_obj->put_cam_offset = bnx2x_put_cam_offset_vlan;
  1674. if (CHIP_IS_E1x(bp)) {
  1675. BNX2X_ERR("Do not support chips others than E2 and newer\n");
  1676. BUG();
  1677. } else {
  1678. vlan_obj->set_one_rule = bnx2x_set_one_vlan_e2;
  1679. vlan_obj->check_del = bnx2x_check_vlan_del;
  1680. vlan_obj->check_add = bnx2x_check_vlan_add;
  1681. vlan_obj->check_move = bnx2x_check_move;
  1682. vlan_obj->ramrod_cmd =
  1683. RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES;
  1684. /* Exe Queue */
  1685. bnx2x_exe_queue_init(bp,
  1686. &vlan_obj->exe_queue, CLASSIFY_RULES_COUNT,
  1687. qable_obj, bnx2x_validate_vlan_mac,
  1688. bnx2x_remove_vlan_mac,
  1689. bnx2x_optimize_vlan_mac,
  1690. bnx2x_execute_vlan_mac,
  1691. bnx2x_exeq_get_vlan);
  1692. }
  1693. }
  1694. void bnx2x_init_vlan_mac_obj(struct bnx2x *bp,
  1695. struct bnx2x_vlan_mac_obj *vlan_mac_obj,
  1696. u8 cl_id, u32 cid, u8 func_id, void *rdata,
  1697. dma_addr_t rdata_mapping, int state,
  1698. unsigned long *pstate, bnx2x_obj_type type,
  1699. struct bnx2x_credit_pool_obj *macs_pool,
  1700. struct bnx2x_credit_pool_obj *vlans_pool)
  1701. {
  1702. union bnx2x_qable_obj *qable_obj =
  1703. (union bnx2x_qable_obj *)vlan_mac_obj;
  1704. bnx2x_init_vlan_mac_common(vlan_mac_obj, cl_id, cid, func_id, rdata,
  1705. rdata_mapping, state, pstate, type,
  1706. macs_pool, vlans_pool);
  1707. /* CAM pool handling */
  1708. vlan_mac_obj->get_credit = bnx2x_get_credit_vlan_mac;
  1709. vlan_mac_obj->put_credit = bnx2x_put_credit_vlan_mac;
  1710. /*
  1711. * CAM offset is relevant for 57710 and 57711 chips only which have a
  1712. * single CAM for both MACs and VLAN-MAC pairs. So the offset
  1713. * will be taken from MACs' pool object only.
  1714. */
  1715. vlan_mac_obj->get_cam_offset = bnx2x_get_cam_offset_mac;
  1716. vlan_mac_obj->put_cam_offset = bnx2x_put_cam_offset_mac;
  1717. if (CHIP_IS_E1(bp)) {
  1718. BNX2X_ERR("Do not support chips others than E2\n");
  1719. BUG();
  1720. } else if (CHIP_IS_E1H(bp)) {
  1721. vlan_mac_obj->set_one_rule = bnx2x_set_one_vlan_mac_e1h;
  1722. vlan_mac_obj->check_del = bnx2x_check_vlan_mac_del;
  1723. vlan_mac_obj->check_add = bnx2x_check_vlan_mac_add;
  1724. vlan_mac_obj->check_move = bnx2x_check_move_always_err;
  1725. vlan_mac_obj->ramrod_cmd = RAMROD_CMD_ID_ETH_SET_MAC;
  1726. /* Exe Queue */
  1727. bnx2x_exe_queue_init(bp,
  1728. &vlan_mac_obj->exe_queue, 1, qable_obj,
  1729. bnx2x_validate_vlan_mac,
  1730. bnx2x_remove_vlan_mac,
  1731. bnx2x_optimize_vlan_mac,
  1732. bnx2x_execute_vlan_mac,
  1733. bnx2x_exeq_get_vlan_mac);
  1734. } else {
  1735. vlan_mac_obj->set_one_rule = bnx2x_set_one_vlan_mac_e2;
  1736. vlan_mac_obj->check_del = bnx2x_check_vlan_mac_del;
  1737. vlan_mac_obj->check_add = bnx2x_check_vlan_mac_add;
  1738. vlan_mac_obj->check_move = bnx2x_check_move;
  1739. vlan_mac_obj->ramrod_cmd =
  1740. RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES;
  1741. /* Exe Queue */
  1742. bnx2x_exe_queue_init(bp,
  1743. &vlan_mac_obj->exe_queue,
  1744. CLASSIFY_RULES_COUNT,
  1745. qable_obj, bnx2x_validate_vlan_mac,
  1746. bnx2x_remove_vlan_mac,
  1747. bnx2x_optimize_vlan_mac,
  1748. bnx2x_execute_vlan_mac,
  1749. bnx2x_exeq_get_vlan_mac);
  1750. }
  1751. }
  1752. /* RX_MODE verbs: DROP_ALL/ACCEPT_ALL/ACCEPT_ALL_MULTI/ACCEPT_ALL_VLAN/NORMAL */
  1753. static inline void __storm_memset_mac_filters(struct bnx2x *bp,
  1754. struct tstorm_eth_mac_filter_config *mac_filters,
  1755. u16 pf_id)
  1756. {
  1757. size_t size = sizeof(struct tstorm_eth_mac_filter_config);
  1758. u32 addr = BAR_TSTRORM_INTMEM +
  1759. TSTORM_MAC_FILTER_CONFIG_OFFSET(pf_id);
  1760. __storm_memset_struct(bp, addr, size, (u32 *)mac_filters);
  1761. }
  1762. static int bnx2x_set_rx_mode_e1x(struct bnx2x *bp,
  1763. struct bnx2x_rx_mode_ramrod_params *p)
  1764. {
  1765. /* update the bp MAC filter structure */
  1766. u32 mask = (1 << p->cl_id);
  1767. struct tstorm_eth_mac_filter_config *mac_filters =
  1768. (struct tstorm_eth_mac_filter_config *)p->rdata;
  1769. /* initial seeting is drop-all */
  1770. u8 drop_all_ucast = 1, drop_all_mcast = 1;
  1771. u8 accp_all_ucast = 0, accp_all_bcast = 0, accp_all_mcast = 0;
  1772. u8 unmatched_unicast = 0;
  1773. /* In e1x there we only take into account rx acceot flag since tx switching
  1774. * isn't enabled. */
  1775. if (test_bit(BNX2X_ACCEPT_UNICAST, &p->rx_accept_flags))
  1776. /* accept matched ucast */
  1777. drop_all_ucast = 0;
  1778. if (test_bit(BNX2X_ACCEPT_MULTICAST, &p->rx_accept_flags))
  1779. /* accept matched mcast */
  1780. drop_all_mcast = 0;
  1781. if (test_bit(BNX2X_ACCEPT_ALL_UNICAST, &p->rx_accept_flags)) {
  1782. /* accept all mcast */
  1783. drop_all_ucast = 0;
  1784. accp_all_ucast = 1;
  1785. }
  1786. if (test_bit(BNX2X_ACCEPT_ALL_MULTICAST, &p->rx_accept_flags)) {
  1787. /* accept all mcast */
  1788. drop_all_mcast = 0;
  1789. accp_all_mcast = 1;
  1790. }
  1791. if (test_bit(BNX2X_ACCEPT_BROADCAST, &p->rx_accept_flags))
  1792. /* accept (all) bcast */
  1793. accp_all_bcast = 1;
  1794. if (test_bit(BNX2X_ACCEPT_UNMATCHED, &p->rx_accept_flags))
  1795. /* accept unmatched unicasts */
  1796. unmatched_unicast = 1;
  1797. mac_filters->ucast_drop_all = drop_all_ucast ?
  1798. mac_filters->ucast_drop_all | mask :
  1799. mac_filters->ucast_drop_all & ~mask;
  1800. mac_filters->mcast_drop_all = drop_all_mcast ?
  1801. mac_filters->mcast_drop_all | mask :
  1802. mac_filters->mcast_drop_all & ~mask;
  1803. mac_filters->ucast_accept_all = accp_all_ucast ?
  1804. mac_filters->ucast_accept_all | mask :
  1805. mac_filters->ucast_accept_all & ~mask;
  1806. mac_filters->mcast_accept_all = accp_all_mcast ?
  1807. mac_filters->mcast_accept_all | mask :
  1808. mac_filters->mcast_accept_all & ~mask;
  1809. mac_filters->bcast_accept_all = accp_all_bcast ?
  1810. mac_filters->bcast_accept_all | mask :
  1811. mac_filters->bcast_accept_all & ~mask;
  1812. mac_filters->unmatched_unicast = unmatched_unicast ?
  1813. mac_filters->unmatched_unicast | mask :
  1814. mac_filters->unmatched_unicast & ~mask;
  1815. DP(BNX2X_MSG_SP, "drop_ucast 0x%x\ndrop_mcast 0x%x\n accp_ucast 0x%x\n"
  1816. "accp_mcast 0x%x\naccp_bcast 0x%x\n",
  1817. mac_filters->ucast_drop_all, mac_filters->mcast_drop_all,
  1818. mac_filters->ucast_accept_all, mac_filters->mcast_accept_all,
  1819. mac_filters->bcast_accept_all);
  1820. /* write the MAC filter structure*/
  1821. __storm_memset_mac_filters(bp, mac_filters, p->func_id);
  1822. /* The operation is completed */
  1823. clear_bit(p->state, p->pstate);
  1824. smp_mb__after_clear_bit();
  1825. return 0;
  1826. }
  1827. /* Setup ramrod data */
  1828. static inline void bnx2x_rx_mode_set_rdata_hdr_e2(u32 cid,
  1829. struct eth_classify_header *hdr,
  1830. u8 rule_cnt)
  1831. {
  1832. hdr->echo = cid;
  1833. hdr->rule_cnt = rule_cnt;
  1834. }
  1835. static inline void bnx2x_rx_mode_set_cmd_state_e2(struct bnx2x *bp,
  1836. unsigned long *accept_flags,
  1837. struct eth_filter_rules_cmd *cmd,
  1838. bool clear_accept_all)
  1839. {
  1840. u16 state;
  1841. /* start with 'drop-all' */
  1842. state = ETH_FILTER_RULES_CMD_UCAST_DROP_ALL |
  1843. ETH_FILTER_RULES_CMD_MCAST_DROP_ALL;
  1844. if (test_bit(BNX2X_ACCEPT_UNICAST, accept_flags))
  1845. state &= ~ETH_FILTER_RULES_CMD_UCAST_DROP_ALL;
  1846. if (test_bit(BNX2X_ACCEPT_MULTICAST, accept_flags))
  1847. state &= ~ETH_FILTER_RULES_CMD_MCAST_DROP_ALL;
  1848. if (test_bit(BNX2X_ACCEPT_ALL_UNICAST, accept_flags)) {
  1849. state &= ~ETH_FILTER_RULES_CMD_UCAST_DROP_ALL;
  1850. state |= ETH_FILTER_RULES_CMD_UCAST_ACCEPT_ALL;
  1851. }
  1852. if (test_bit(BNX2X_ACCEPT_ALL_MULTICAST, accept_flags)) {
  1853. state |= ETH_FILTER_RULES_CMD_MCAST_ACCEPT_ALL;
  1854. state &= ~ETH_FILTER_RULES_CMD_MCAST_DROP_ALL;
  1855. }
  1856. if (test_bit(BNX2X_ACCEPT_BROADCAST, accept_flags))
  1857. state |= ETH_FILTER_RULES_CMD_BCAST_ACCEPT_ALL;
  1858. if (test_bit(BNX2X_ACCEPT_UNMATCHED, accept_flags)) {
  1859. state &= ~ETH_FILTER_RULES_CMD_UCAST_DROP_ALL;
  1860. state |= ETH_FILTER_RULES_CMD_UCAST_ACCEPT_UNMATCHED;
  1861. }
  1862. if (test_bit(BNX2X_ACCEPT_ANY_VLAN, accept_flags))
  1863. state |= ETH_FILTER_RULES_CMD_ACCEPT_ANY_VLAN;
  1864. /* Clear ACCEPT_ALL_XXX flags for FCoE L2 Queue */
  1865. if (clear_accept_all) {
  1866. state &= ~ETH_FILTER_RULES_CMD_MCAST_ACCEPT_ALL;
  1867. state &= ~ETH_FILTER_RULES_CMD_BCAST_ACCEPT_ALL;
  1868. state &= ~ETH_FILTER_RULES_CMD_UCAST_ACCEPT_ALL;
  1869. state &= ~ETH_FILTER_RULES_CMD_UCAST_ACCEPT_UNMATCHED;
  1870. }
  1871. cmd->state = cpu_to_le16(state);
  1872. }
  1873. static int bnx2x_set_rx_mode_e2(struct bnx2x *bp,
  1874. struct bnx2x_rx_mode_ramrod_params *p)
  1875. {
  1876. struct eth_filter_rules_ramrod_data *data = p->rdata;
  1877. int rc;
  1878. u8 rule_idx = 0;
  1879. /* Reset the ramrod data buffer */
  1880. memset(data, 0, sizeof(*data));
  1881. /* Setup ramrod data */
  1882. /* Tx (internal switching) */
  1883. if (test_bit(RAMROD_TX, &p->ramrod_flags)) {
  1884. data->rules[rule_idx].client_id = p->cl_id;
  1885. data->rules[rule_idx].func_id = p->func_id;
  1886. data->rules[rule_idx].cmd_general_data =
  1887. ETH_FILTER_RULES_CMD_TX_CMD;
  1888. bnx2x_rx_mode_set_cmd_state_e2(bp, &p->tx_accept_flags,
  1889. &(data->rules[rule_idx++]),
  1890. false);
  1891. }
  1892. /* Rx */
  1893. if (test_bit(RAMROD_RX, &p->ramrod_flags)) {
  1894. data->rules[rule_idx].client_id = p->cl_id;
  1895. data->rules[rule_idx].func_id = p->func_id;
  1896. data->rules[rule_idx].cmd_general_data =
  1897. ETH_FILTER_RULES_CMD_RX_CMD;
  1898. bnx2x_rx_mode_set_cmd_state_e2(bp, &p->rx_accept_flags,
  1899. &(data->rules[rule_idx++]),
  1900. false);
  1901. }
  1902. /*
  1903. * If FCoE Queue configuration has been requested configure the Rx and
  1904. * internal switching modes for this queue in separate rules.
  1905. *
  1906. * FCoE queue shell never be set to ACCEPT_ALL packets of any sort:
  1907. * MCAST_ALL, UCAST_ALL, BCAST_ALL and UNMATCHED.
  1908. */
  1909. if (test_bit(BNX2X_RX_MODE_FCOE_ETH, &p->rx_mode_flags)) {
  1910. /* Tx (internal switching) */
  1911. if (test_bit(RAMROD_TX, &p->ramrod_flags)) {
  1912. data->rules[rule_idx].client_id = bnx2x_fcoe(bp, cl_id);
  1913. data->rules[rule_idx].func_id = p->func_id;
  1914. data->rules[rule_idx].cmd_general_data =
  1915. ETH_FILTER_RULES_CMD_TX_CMD;
  1916. bnx2x_rx_mode_set_cmd_state_e2(bp, &p->tx_accept_flags,
  1917. &(data->rules[rule_idx]),
  1918. true);
  1919. rule_idx++;
  1920. }
  1921. /* Rx */
  1922. if (test_bit(RAMROD_RX, &p->ramrod_flags)) {
  1923. data->rules[rule_idx].client_id = bnx2x_fcoe(bp, cl_id);
  1924. data->rules[rule_idx].func_id = p->func_id;
  1925. data->rules[rule_idx].cmd_general_data =
  1926. ETH_FILTER_RULES_CMD_RX_CMD;
  1927. bnx2x_rx_mode_set_cmd_state_e2(bp, &p->rx_accept_flags,
  1928. &(data->rules[rule_idx]),
  1929. true);
  1930. rule_idx++;
  1931. }
  1932. }
  1933. /*
  1934. * Set the ramrod header (most importantly - number of rules to
  1935. * configure).
  1936. */
  1937. bnx2x_rx_mode_set_rdata_hdr_e2(p->cid, &data->header, rule_idx);
  1938. DP(BNX2X_MSG_SP, "About to configure %d rules, rx_accept_flags 0x%lx, tx_accept_flags 0x%lx\n",
  1939. data->header.rule_cnt, p->rx_accept_flags,
  1940. p->tx_accept_flags);
  1941. /*
  1942. * No need for an explicit memory barrier here as long we would
  1943. * need to ensure the ordering of writing to the SPQ element
  1944. * and updating of the SPQ producer which involves a memory
  1945. * read and we will have to put a full memory barrier there
  1946. * (inside bnx2x_sp_post()).
  1947. */
  1948. /* Send a ramrod */
  1949. rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_FILTER_RULES, p->cid,
  1950. U64_HI(p->rdata_mapping),
  1951. U64_LO(p->rdata_mapping),
  1952. ETH_CONNECTION_TYPE);
  1953. if (rc)
  1954. return rc;
  1955. /* Ramrod completion is pending */
  1956. return 1;
  1957. }
  1958. static int bnx2x_wait_rx_mode_comp_e2(struct bnx2x *bp,
  1959. struct bnx2x_rx_mode_ramrod_params *p)
  1960. {
  1961. return bnx2x_state_wait(bp, p->state, p->pstate);
  1962. }
  1963. static int bnx2x_empty_rx_mode_wait(struct bnx2x *bp,
  1964. struct bnx2x_rx_mode_ramrod_params *p)
  1965. {
  1966. /* Do nothing */
  1967. return 0;
  1968. }
  1969. int bnx2x_config_rx_mode(struct bnx2x *bp,
  1970. struct bnx2x_rx_mode_ramrod_params *p)
  1971. {
  1972. int rc;
  1973. /* Configure the new classification in the chip */
  1974. rc = p->rx_mode_obj->config_rx_mode(bp, p);
  1975. if (rc < 0)
  1976. return rc;
  1977. /* Wait for a ramrod completion if was requested */
  1978. if (test_bit(RAMROD_COMP_WAIT, &p->ramrod_flags)) {
  1979. rc = p->rx_mode_obj->wait_comp(bp, p);
  1980. if (rc)
  1981. return rc;
  1982. }
  1983. return rc;
  1984. }
  1985. void bnx2x_init_rx_mode_obj(struct bnx2x *bp,
  1986. struct bnx2x_rx_mode_obj *o)
  1987. {
  1988. if (CHIP_IS_E1x(bp)) {
  1989. o->wait_comp = bnx2x_empty_rx_mode_wait;
  1990. o->config_rx_mode = bnx2x_set_rx_mode_e1x;
  1991. } else {
  1992. o->wait_comp = bnx2x_wait_rx_mode_comp_e2;
  1993. o->config_rx_mode = bnx2x_set_rx_mode_e2;
  1994. }
  1995. }
  1996. /********************* Multicast verbs: SET, CLEAR ****************************/
  1997. static inline u8 bnx2x_mcast_bin_from_mac(u8 *mac)
  1998. {
  1999. return (crc32c_le(0, mac, ETH_ALEN) >> 24) & 0xff;
  2000. }
  2001. struct bnx2x_mcast_mac_elem {
  2002. struct list_head link;
  2003. u8 mac[ETH_ALEN];
  2004. u8 pad[2]; /* For a natural alignment of the following buffer */
  2005. };
  2006. struct bnx2x_pending_mcast_cmd {
  2007. struct list_head link;
  2008. int type; /* BNX2X_MCAST_CMD_X */
  2009. union {
  2010. struct list_head macs_head;
  2011. u32 macs_num; /* Needed for DEL command */
  2012. int next_bin; /* Needed for RESTORE flow with aprox match */
  2013. } data;
  2014. bool done; /* set to true, when the command has been handled,
  2015. * practically used in 57712 handling only, where one pending
  2016. * command may be handled in a few operations. As long as for
  2017. * other chips every operation handling is completed in a
  2018. * single ramrod, there is no need to utilize this field.
  2019. */
  2020. };
  2021. static int bnx2x_mcast_wait(struct bnx2x *bp,
  2022. struct bnx2x_mcast_obj *o)
  2023. {
  2024. if (bnx2x_state_wait(bp, o->sched_state, o->raw.pstate) ||
  2025. o->raw.wait_comp(bp, &o->raw))
  2026. return -EBUSY;
  2027. return 0;
  2028. }
  2029. static int bnx2x_mcast_enqueue_cmd(struct bnx2x *bp,
  2030. struct bnx2x_mcast_obj *o,
  2031. struct bnx2x_mcast_ramrod_params *p,
  2032. int cmd)
  2033. {
  2034. int total_sz;
  2035. struct bnx2x_pending_mcast_cmd *new_cmd;
  2036. struct bnx2x_mcast_mac_elem *cur_mac = NULL;
  2037. struct bnx2x_mcast_list_elem *pos;
  2038. int macs_list_len = ((cmd == BNX2X_MCAST_CMD_ADD) ?
  2039. p->mcast_list_len : 0);
  2040. /* If the command is empty ("handle pending commands only"), break */
  2041. if (!p->mcast_list_len)
  2042. return 0;
  2043. total_sz = sizeof(*new_cmd) +
  2044. macs_list_len * sizeof(struct bnx2x_mcast_mac_elem);
  2045. /* Add mcast is called under spin_lock, thus calling with GFP_ATOMIC */
  2046. new_cmd = kzalloc(total_sz, GFP_ATOMIC);
  2047. if (!new_cmd)
  2048. return -ENOMEM;
  2049. DP(BNX2X_MSG_SP, "About to enqueue a new %d command. macs_list_len=%d\n",
  2050. cmd, macs_list_len);
  2051. INIT_LIST_HEAD(&new_cmd->data.macs_head);
  2052. new_cmd->type = cmd;
  2053. new_cmd->done = false;
  2054. switch (cmd) {
  2055. case BNX2X_MCAST_CMD_ADD:
  2056. cur_mac = (struct bnx2x_mcast_mac_elem *)
  2057. ((u8 *)new_cmd + sizeof(*new_cmd));
  2058. /* Push the MACs of the current command into the pendig command
  2059. * MACs list: FIFO
  2060. */
  2061. list_for_each_entry(pos, &p->mcast_list, link) {
  2062. memcpy(cur_mac->mac, pos->mac, ETH_ALEN);
  2063. list_add_tail(&cur_mac->link, &new_cmd->data.macs_head);
  2064. cur_mac++;
  2065. }
  2066. break;
  2067. case BNX2X_MCAST_CMD_DEL:
  2068. new_cmd->data.macs_num = p->mcast_list_len;
  2069. break;
  2070. case BNX2X_MCAST_CMD_RESTORE:
  2071. new_cmd->data.next_bin = 0;
  2072. break;
  2073. default:
  2074. kfree(new_cmd);
  2075. BNX2X_ERR("Unknown command: %d\n", cmd);
  2076. return -EINVAL;
  2077. }
  2078. /* Push the new pending command to the tail of the pending list: FIFO */
  2079. list_add_tail(&new_cmd->link, &o->pending_cmds_head);
  2080. o->set_sched(o);
  2081. return 1;
  2082. }
  2083. /**
  2084. * bnx2x_mcast_get_next_bin - get the next set bin (index)
  2085. *
  2086. * @o:
  2087. * @last: index to start looking from (including)
  2088. *
  2089. * returns the next found (set) bin or a negative value if none is found.
  2090. */
  2091. static inline int bnx2x_mcast_get_next_bin(struct bnx2x_mcast_obj *o, int last)
  2092. {
  2093. int i, j, inner_start = last % BIT_VEC64_ELEM_SZ;
  2094. for (i = last / BIT_VEC64_ELEM_SZ; i < BNX2X_MCAST_VEC_SZ; i++) {
  2095. if (o->registry.aprox_match.vec[i])
  2096. for (j = inner_start; j < BIT_VEC64_ELEM_SZ; j++) {
  2097. int cur_bit = j + BIT_VEC64_ELEM_SZ * i;
  2098. if (BIT_VEC64_TEST_BIT(o->registry.aprox_match.
  2099. vec, cur_bit)) {
  2100. return cur_bit;
  2101. }
  2102. }
  2103. inner_start = 0;
  2104. }
  2105. /* None found */
  2106. return -1;
  2107. }
  2108. /**
  2109. * bnx2x_mcast_clear_first_bin - find the first set bin and clear it
  2110. *
  2111. * @o:
  2112. *
  2113. * returns the index of the found bin or -1 if none is found
  2114. */
  2115. static inline int bnx2x_mcast_clear_first_bin(struct bnx2x_mcast_obj *o)
  2116. {
  2117. int cur_bit = bnx2x_mcast_get_next_bin(o, 0);
  2118. if (cur_bit >= 0)
  2119. BIT_VEC64_CLEAR_BIT(o->registry.aprox_match.vec, cur_bit);
  2120. return cur_bit;
  2121. }
  2122. static inline u8 bnx2x_mcast_get_rx_tx_flag(struct bnx2x_mcast_obj *o)
  2123. {
  2124. struct bnx2x_raw_obj *raw = &o->raw;
  2125. u8 rx_tx_flag = 0;
  2126. if ((raw->obj_type == BNX2X_OBJ_TYPE_TX) ||
  2127. (raw->obj_type == BNX2X_OBJ_TYPE_RX_TX))
  2128. rx_tx_flag |= ETH_MULTICAST_RULES_CMD_TX_CMD;
  2129. if ((raw->obj_type == BNX2X_OBJ_TYPE_RX) ||
  2130. (raw->obj_type == BNX2X_OBJ_TYPE_RX_TX))
  2131. rx_tx_flag |= ETH_MULTICAST_RULES_CMD_RX_CMD;
  2132. return rx_tx_flag;
  2133. }
  2134. static void bnx2x_mcast_set_one_rule_e2(struct bnx2x *bp,
  2135. struct bnx2x_mcast_obj *o, int idx,
  2136. union bnx2x_mcast_config_data *cfg_data,
  2137. int cmd)
  2138. {
  2139. struct bnx2x_raw_obj *r = &o->raw;
  2140. struct eth_multicast_rules_ramrod_data *data =
  2141. (struct eth_multicast_rules_ramrod_data *)(r->rdata);
  2142. u8 func_id = r->func_id;
  2143. u8 rx_tx_add_flag = bnx2x_mcast_get_rx_tx_flag(o);
  2144. int bin;
  2145. if ((cmd == BNX2X_MCAST_CMD_ADD) || (cmd == BNX2X_MCAST_CMD_RESTORE))
  2146. rx_tx_add_flag |= ETH_MULTICAST_RULES_CMD_IS_ADD;
  2147. data->rules[idx].cmd_general_data |= rx_tx_add_flag;
  2148. /* Get a bin and update a bins' vector */
  2149. switch (cmd) {
  2150. case BNX2X_MCAST_CMD_ADD:
  2151. bin = bnx2x_mcast_bin_from_mac(cfg_data->mac);
  2152. BIT_VEC64_SET_BIT(o->registry.aprox_match.vec, bin);
  2153. break;
  2154. case BNX2X_MCAST_CMD_DEL:
  2155. /* If there were no more bins to clear
  2156. * (bnx2x_mcast_clear_first_bin() returns -1) then we would
  2157. * clear any (0xff) bin.
  2158. * See bnx2x_mcast_validate_e2() for explanation when it may
  2159. * happen.
  2160. */
  2161. bin = bnx2x_mcast_clear_first_bin(o);
  2162. break;
  2163. case BNX2X_MCAST_CMD_RESTORE:
  2164. bin = cfg_data->bin;
  2165. break;
  2166. default:
  2167. BNX2X_ERR("Unknown command: %d\n", cmd);
  2168. return;
  2169. }
  2170. DP(BNX2X_MSG_SP, "%s bin %d\n",
  2171. ((rx_tx_add_flag & ETH_MULTICAST_RULES_CMD_IS_ADD) ?
  2172. "Setting" : "Clearing"), bin);
  2173. data->rules[idx].bin_id = (u8)bin;
  2174. data->rules[idx].func_id = func_id;
  2175. data->rules[idx].engine_id = o->engine_id;
  2176. }
  2177. /**
  2178. * bnx2x_mcast_handle_restore_cmd_e2 - restore configuration from the registry
  2179. *
  2180. * @bp: device handle
  2181. * @o:
  2182. * @start_bin: index in the registry to start from (including)
  2183. * @rdata_idx: index in the ramrod data to start from
  2184. *
  2185. * returns last handled bin index or -1 if all bins have been handled
  2186. */
  2187. static inline int bnx2x_mcast_handle_restore_cmd_e2(
  2188. struct bnx2x *bp, struct bnx2x_mcast_obj *o , int start_bin,
  2189. int *rdata_idx)
  2190. {
  2191. int cur_bin, cnt = *rdata_idx;
  2192. union bnx2x_mcast_config_data cfg_data = {0};
  2193. /* go through the registry and configure the bins from it */
  2194. for (cur_bin = bnx2x_mcast_get_next_bin(o, start_bin); cur_bin >= 0;
  2195. cur_bin = bnx2x_mcast_get_next_bin(o, cur_bin + 1)) {
  2196. cfg_data.bin = (u8)cur_bin;
  2197. o->set_one_rule(bp, o, cnt, &cfg_data,
  2198. BNX2X_MCAST_CMD_RESTORE);
  2199. cnt++;
  2200. DP(BNX2X_MSG_SP, "About to configure a bin %d\n", cur_bin);
  2201. /* Break if we reached the maximum number
  2202. * of rules.
  2203. */
  2204. if (cnt >= o->max_cmd_len)
  2205. break;
  2206. }
  2207. *rdata_idx = cnt;
  2208. return cur_bin;
  2209. }
  2210. static inline void bnx2x_mcast_hdl_pending_add_e2(struct bnx2x *bp,
  2211. struct bnx2x_mcast_obj *o, struct bnx2x_pending_mcast_cmd *cmd_pos,
  2212. int *line_idx)
  2213. {
  2214. struct bnx2x_mcast_mac_elem *pmac_pos, *pmac_pos_n;
  2215. int cnt = *line_idx;
  2216. union bnx2x_mcast_config_data cfg_data = {0};
  2217. list_for_each_entry_safe(pmac_pos, pmac_pos_n, &cmd_pos->data.macs_head,
  2218. link) {
  2219. cfg_data.mac = &pmac_pos->mac[0];
  2220. o->set_one_rule(bp, o, cnt, &cfg_data, cmd_pos->type);
  2221. cnt++;
  2222. DP(BNX2X_MSG_SP, "About to configure %pM mcast MAC\n",
  2223. pmac_pos->mac);
  2224. list_del(&pmac_pos->link);
  2225. /* Break if we reached the maximum number
  2226. * of rules.
  2227. */
  2228. if (cnt >= o->max_cmd_len)
  2229. break;
  2230. }
  2231. *line_idx = cnt;
  2232. /* if no more MACs to configure - we are done */
  2233. if (list_empty(&cmd_pos->data.macs_head))
  2234. cmd_pos->done = true;
  2235. }
  2236. static inline void bnx2x_mcast_hdl_pending_del_e2(struct bnx2x *bp,
  2237. struct bnx2x_mcast_obj *o, struct bnx2x_pending_mcast_cmd *cmd_pos,
  2238. int *line_idx)
  2239. {
  2240. int cnt = *line_idx;
  2241. while (cmd_pos->data.macs_num) {
  2242. o->set_one_rule(bp, o, cnt, NULL, cmd_pos->type);
  2243. cnt++;
  2244. cmd_pos->data.macs_num--;
  2245. DP(BNX2X_MSG_SP, "Deleting MAC. %d left,cnt is %d\n",
  2246. cmd_pos->data.macs_num, cnt);
  2247. /* Break if we reached the maximum
  2248. * number of rules.
  2249. */
  2250. if (cnt >= o->max_cmd_len)
  2251. break;
  2252. }
  2253. *line_idx = cnt;
  2254. /* If we cleared all bins - we are done */
  2255. if (!cmd_pos->data.macs_num)
  2256. cmd_pos->done = true;
  2257. }
  2258. static inline void bnx2x_mcast_hdl_pending_restore_e2(struct bnx2x *bp,
  2259. struct bnx2x_mcast_obj *o, struct bnx2x_pending_mcast_cmd *cmd_pos,
  2260. int *line_idx)
  2261. {
  2262. cmd_pos->data.next_bin = o->hdl_restore(bp, o, cmd_pos->data.next_bin,
  2263. line_idx);
  2264. if (cmd_pos->data.next_bin < 0)
  2265. /* If o->set_restore returned -1 we are done */
  2266. cmd_pos->done = true;
  2267. else
  2268. /* Start from the next bin next time */
  2269. cmd_pos->data.next_bin++;
  2270. }
  2271. static inline int bnx2x_mcast_handle_pending_cmds_e2(struct bnx2x *bp,
  2272. struct bnx2x_mcast_ramrod_params *p)
  2273. {
  2274. struct bnx2x_pending_mcast_cmd *cmd_pos, *cmd_pos_n;
  2275. int cnt = 0;
  2276. struct bnx2x_mcast_obj *o = p->mcast_obj;
  2277. list_for_each_entry_safe(cmd_pos, cmd_pos_n, &o->pending_cmds_head,
  2278. link) {
  2279. switch (cmd_pos->type) {
  2280. case BNX2X_MCAST_CMD_ADD:
  2281. bnx2x_mcast_hdl_pending_add_e2(bp, o, cmd_pos, &cnt);
  2282. break;
  2283. case BNX2X_MCAST_CMD_DEL:
  2284. bnx2x_mcast_hdl_pending_del_e2(bp, o, cmd_pos, &cnt);
  2285. break;
  2286. case BNX2X_MCAST_CMD_RESTORE:
  2287. bnx2x_mcast_hdl_pending_restore_e2(bp, o, cmd_pos,
  2288. &cnt);
  2289. break;
  2290. default:
  2291. BNX2X_ERR("Unknown command: %d\n", cmd_pos->type);
  2292. return -EINVAL;
  2293. }
  2294. /* If the command has been completed - remove it from the list
  2295. * and free the memory
  2296. */
  2297. if (cmd_pos->done) {
  2298. list_del(&cmd_pos->link);
  2299. kfree(cmd_pos);
  2300. }
  2301. /* Break if we reached the maximum number of rules */
  2302. if (cnt >= o->max_cmd_len)
  2303. break;
  2304. }
  2305. return cnt;
  2306. }
  2307. static inline void bnx2x_mcast_hdl_add(struct bnx2x *bp,
  2308. struct bnx2x_mcast_obj *o, struct bnx2x_mcast_ramrod_params *p,
  2309. int *line_idx)
  2310. {
  2311. struct bnx2x_mcast_list_elem *mlist_pos;
  2312. union bnx2x_mcast_config_data cfg_data = {0};
  2313. int cnt = *line_idx;
  2314. list_for_each_entry(mlist_pos, &p->mcast_list, link) {
  2315. cfg_data.mac = mlist_pos->mac;
  2316. o->set_one_rule(bp, o, cnt, &cfg_data, BNX2X_MCAST_CMD_ADD);
  2317. cnt++;
  2318. DP(BNX2X_MSG_SP, "About to configure %pM mcast MAC\n",
  2319. mlist_pos->mac);
  2320. }
  2321. *line_idx = cnt;
  2322. }
  2323. static inline void bnx2x_mcast_hdl_del(struct bnx2x *bp,
  2324. struct bnx2x_mcast_obj *o, struct bnx2x_mcast_ramrod_params *p,
  2325. int *line_idx)
  2326. {
  2327. int cnt = *line_idx, i;
  2328. for (i = 0; i < p->mcast_list_len; i++) {
  2329. o->set_one_rule(bp, o, cnt, NULL, BNX2X_MCAST_CMD_DEL);
  2330. cnt++;
  2331. DP(BNX2X_MSG_SP, "Deleting MAC. %d left\n",
  2332. p->mcast_list_len - i - 1);
  2333. }
  2334. *line_idx = cnt;
  2335. }
  2336. /**
  2337. * bnx2x_mcast_handle_current_cmd -
  2338. *
  2339. * @bp: device handle
  2340. * @p:
  2341. * @cmd:
  2342. * @start_cnt: first line in the ramrod data that may be used
  2343. *
  2344. * This function is called iff there is enough place for the current command in
  2345. * the ramrod data.
  2346. * Returns number of lines filled in the ramrod data in total.
  2347. */
  2348. static inline int bnx2x_mcast_handle_current_cmd(struct bnx2x *bp,
  2349. struct bnx2x_mcast_ramrod_params *p, int cmd,
  2350. int start_cnt)
  2351. {
  2352. struct bnx2x_mcast_obj *o = p->mcast_obj;
  2353. int cnt = start_cnt;
  2354. DP(BNX2X_MSG_SP, "p->mcast_list_len=%d\n", p->mcast_list_len);
  2355. switch (cmd) {
  2356. case BNX2X_MCAST_CMD_ADD:
  2357. bnx2x_mcast_hdl_add(bp, o, p, &cnt);
  2358. break;
  2359. case BNX2X_MCAST_CMD_DEL:
  2360. bnx2x_mcast_hdl_del(bp, o, p, &cnt);
  2361. break;
  2362. case BNX2X_MCAST_CMD_RESTORE:
  2363. o->hdl_restore(bp, o, 0, &cnt);
  2364. break;
  2365. default:
  2366. BNX2X_ERR("Unknown command: %d\n", cmd);
  2367. return -EINVAL;
  2368. }
  2369. /* The current command has been handled */
  2370. p->mcast_list_len = 0;
  2371. return cnt;
  2372. }
  2373. static int bnx2x_mcast_validate_e2(struct bnx2x *bp,
  2374. struct bnx2x_mcast_ramrod_params *p,
  2375. int cmd)
  2376. {
  2377. struct bnx2x_mcast_obj *o = p->mcast_obj;
  2378. int reg_sz = o->get_registry_size(o);
  2379. switch (cmd) {
  2380. /* DEL command deletes all currently configured MACs */
  2381. case BNX2X_MCAST_CMD_DEL:
  2382. o->set_registry_size(o, 0);
  2383. /* Don't break */
  2384. /* RESTORE command will restore the entire multicast configuration */
  2385. case BNX2X_MCAST_CMD_RESTORE:
  2386. /* Here we set the approximate amount of work to do, which in
  2387. * fact may be only less as some MACs in postponed ADD
  2388. * command(s) scheduled before this command may fall into
  2389. * the same bin and the actual number of bins set in the
  2390. * registry would be less than we estimated here. See
  2391. * bnx2x_mcast_set_one_rule_e2() for further details.
  2392. */
  2393. p->mcast_list_len = reg_sz;
  2394. break;
  2395. case BNX2X_MCAST_CMD_ADD:
  2396. case BNX2X_MCAST_CMD_CONT:
  2397. /* Here we assume that all new MACs will fall into new bins.
  2398. * However we will correct the real registry size after we
  2399. * handle all pending commands.
  2400. */
  2401. o->set_registry_size(o, reg_sz + p->mcast_list_len);
  2402. break;
  2403. default:
  2404. BNX2X_ERR("Unknown command: %d\n", cmd);
  2405. return -EINVAL;
  2406. }
  2407. /* Increase the total number of MACs pending to be configured */
  2408. o->total_pending_num += p->mcast_list_len;
  2409. return 0;
  2410. }
  2411. static void bnx2x_mcast_revert_e2(struct bnx2x *bp,
  2412. struct bnx2x_mcast_ramrod_params *p,
  2413. int old_num_bins)
  2414. {
  2415. struct bnx2x_mcast_obj *o = p->mcast_obj;
  2416. o->set_registry_size(o, old_num_bins);
  2417. o->total_pending_num -= p->mcast_list_len;
  2418. }
  2419. /**
  2420. * bnx2x_mcast_set_rdata_hdr_e2 - sets a header values
  2421. *
  2422. * @bp: device handle
  2423. * @p:
  2424. * @len: number of rules to handle
  2425. */
  2426. static inline void bnx2x_mcast_set_rdata_hdr_e2(struct bnx2x *bp,
  2427. struct bnx2x_mcast_ramrod_params *p,
  2428. u8 len)
  2429. {
  2430. struct bnx2x_raw_obj *r = &p->mcast_obj->raw;
  2431. struct eth_multicast_rules_ramrod_data *data =
  2432. (struct eth_multicast_rules_ramrod_data *)(r->rdata);
  2433. data->header.echo = ((r->cid & BNX2X_SWCID_MASK) |
  2434. (BNX2X_FILTER_MCAST_PENDING << BNX2X_SWCID_SHIFT));
  2435. data->header.rule_cnt = len;
  2436. }
  2437. /**
  2438. * bnx2x_mcast_refresh_registry_e2 - recalculate the actual number of set bins
  2439. *
  2440. * @bp: device handle
  2441. * @o:
  2442. *
  2443. * Recalculate the actual number of set bins in the registry using Brian
  2444. * Kernighan's algorithm: it's execution complexity is as a number of set bins.
  2445. *
  2446. * returns 0 for the compliance with bnx2x_mcast_refresh_registry_e1().
  2447. */
  2448. static inline int bnx2x_mcast_refresh_registry_e2(struct bnx2x *bp,
  2449. struct bnx2x_mcast_obj *o)
  2450. {
  2451. int i, cnt = 0;
  2452. u64 elem;
  2453. for (i = 0; i < BNX2X_MCAST_VEC_SZ; i++) {
  2454. elem = o->registry.aprox_match.vec[i];
  2455. for (; elem; cnt++)
  2456. elem &= elem - 1;
  2457. }
  2458. o->set_registry_size(o, cnt);
  2459. return 0;
  2460. }
  2461. static int bnx2x_mcast_setup_e2(struct bnx2x *bp,
  2462. struct bnx2x_mcast_ramrod_params *p,
  2463. int cmd)
  2464. {
  2465. struct bnx2x_raw_obj *raw = &p->mcast_obj->raw;
  2466. struct bnx2x_mcast_obj *o = p->mcast_obj;
  2467. struct eth_multicast_rules_ramrod_data *data =
  2468. (struct eth_multicast_rules_ramrod_data *)(raw->rdata);
  2469. int cnt = 0, rc;
  2470. /* Reset the ramrod data buffer */
  2471. memset(data, 0, sizeof(*data));
  2472. cnt = bnx2x_mcast_handle_pending_cmds_e2(bp, p);
  2473. /* If there are no more pending commands - clear SCHEDULED state */
  2474. if (list_empty(&o->pending_cmds_head))
  2475. o->clear_sched(o);
  2476. /* The below may be true iff there was enough room in ramrod
  2477. * data for all pending commands and for the current
  2478. * command. Otherwise the current command would have been added
  2479. * to the pending commands and p->mcast_list_len would have been
  2480. * zeroed.
  2481. */
  2482. if (p->mcast_list_len > 0)
  2483. cnt = bnx2x_mcast_handle_current_cmd(bp, p, cmd, cnt);
  2484. /* We've pulled out some MACs - update the total number of
  2485. * outstanding.
  2486. */
  2487. o->total_pending_num -= cnt;
  2488. /* send a ramrod */
  2489. WARN_ON(o->total_pending_num < 0);
  2490. WARN_ON(cnt > o->max_cmd_len);
  2491. bnx2x_mcast_set_rdata_hdr_e2(bp, p, (u8)cnt);
  2492. /* Update a registry size if there are no more pending operations.
  2493. *
  2494. * We don't want to change the value of the registry size if there are
  2495. * pending operations because we want it to always be equal to the
  2496. * exact or the approximate number (see bnx2x_mcast_validate_e2()) of
  2497. * set bins after the last requested operation in order to properly
  2498. * evaluate the size of the next DEL/RESTORE operation.
  2499. *
  2500. * Note that we update the registry itself during command(s) handling
  2501. * - see bnx2x_mcast_set_one_rule_e2(). That's because for 57712 we
  2502. * aggregate multiple commands (ADD/DEL/RESTORE) into one ramrod but
  2503. * with a limited amount of update commands (per MAC/bin) and we don't
  2504. * know in this scope what the actual state of bins configuration is
  2505. * going to be after this ramrod.
  2506. */
  2507. if (!o->total_pending_num)
  2508. bnx2x_mcast_refresh_registry_e2(bp, o);
  2509. /*
  2510. * If CLEAR_ONLY was requested - don't send a ramrod and clear
  2511. * RAMROD_PENDING status immediately.
  2512. */
  2513. if (test_bit(RAMROD_DRV_CLR_ONLY, &p->ramrod_flags)) {
  2514. raw->clear_pending(raw);
  2515. return 0;
  2516. } else {
  2517. /*
  2518. * No need for an explicit memory barrier here as long we would
  2519. * need to ensure the ordering of writing to the SPQ element
  2520. * and updating of the SPQ producer which involves a memory
  2521. * read and we will have to put a full memory barrier there
  2522. * (inside bnx2x_sp_post()).
  2523. */
  2524. /* Send a ramrod */
  2525. rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_MULTICAST_RULES,
  2526. raw->cid, U64_HI(raw->rdata_mapping),
  2527. U64_LO(raw->rdata_mapping),
  2528. ETH_CONNECTION_TYPE);
  2529. if (rc)
  2530. return rc;
  2531. /* Ramrod completion is pending */
  2532. return 1;
  2533. }
  2534. }
  2535. static int bnx2x_mcast_validate_e1h(struct bnx2x *bp,
  2536. struct bnx2x_mcast_ramrod_params *p,
  2537. int cmd)
  2538. {
  2539. /* Mark, that there is a work to do */
  2540. if ((cmd == BNX2X_MCAST_CMD_DEL) || (cmd == BNX2X_MCAST_CMD_RESTORE))
  2541. p->mcast_list_len = 1;
  2542. return 0;
  2543. }
  2544. static void bnx2x_mcast_revert_e1h(struct bnx2x *bp,
  2545. struct bnx2x_mcast_ramrod_params *p,
  2546. int old_num_bins)
  2547. {
  2548. /* Do nothing */
  2549. }
  2550. #define BNX2X_57711_SET_MC_FILTER(filter, bit) \
  2551. do { \
  2552. (filter)[(bit) >> 5] |= (1 << ((bit) & 0x1f)); \
  2553. } while (0)
  2554. static inline void bnx2x_mcast_hdl_add_e1h(struct bnx2x *bp,
  2555. struct bnx2x_mcast_obj *o,
  2556. struct bnx2x_mcast_ramrod_params *p,
  2557. u32 *mc_filter)
  2558. {
  2559. struct bnx2x_mcast_list_elem *mlist_pos;
  2560. int bit;
  2561. list_for_each_entry(mlist_pos, &p->mcast_list, link) {
  2562. bit = bnx2x_mcast_bin_from_mac(mlist_pos->mac);
  2563. BNX2X_57711_SET_MC_FILTER(mc_filter, bit);
  2564. DP(BNX2X_MSG_SP, "About to configure %pM mcast MAC, bin %d\n",
  2565. mlist_pos->mac, bit);
  2566. /* bookkeeping... */
  2567. BIT_VEC64_SET_BIT(o->registry.aprox_match.vec,
  2568. bit);
  2569. }
  2570. }
  2571. static inline void bnx2x_mcast_hdl_restore_e1h(struct bnx2x *bp,
  2572. struct bnx2x_mcast_obj *o, struct bnx2x_mcast_ramrod_params *p,
  2573. u32 *mc_filter)
  2574. {
  2575. int bit;
  2576. for (bit = bnx2x_mcast_get_next_bin(o, 0);
  2577. bit >= 0;
  2578. bit = bnx2x_mcast_get_next_bin(o, bit + 1)) {
  2579. BNX2X_57711_SET_MC_FILTER(mc_filter, bit);
  2580. DP(BNX2X_MSG_SP, "About to set bin %d\n", bit);
  2581. }
  2582. }
  2583. /* On 57711 we write the multicast MACs' aproximate match
  2584. * table by directly into the TSTORM's internal RAM. So we don't
  2585. * really need to handle any tricks to make it work.
  2586. */
  2587. static int bnx2x_mcast_setup_e1h(struct bnx2x *bp,
  2588. struct bnx2x_mcast_ramrod_params *p,
  2589. int cmd)
  2590. {
  2591. int i;
  2592. struct bnx2x_mcast_obj *o = p->mcast_obj;
  2593. struct bnx2x_raw_obj *r = &o->raw;
  2594. /* If CLEAR_ONLY has been requested - clear the registry
  2595. * and clear a pending bit.
  2596. */
  2597. if (!test_bit(RAMROD_DRV_CLR_ONLY, &p->ramrod_flags)) {
  2598. u32 mc_filter[MC_HASH_SIZE] = {0};
  2599. /* Set the multicast filter bits before writing it into
  2600. * the internal memory.
  2601. */
  2602. switch (cmd) {
  2603. case BNX2X_MCAST_CMD_ADD:
  2604. bnx2x_mcast_hdl_add_e1h(bp, o, p, mc_filter);
  2605. break;
  2606. case BNX2X_MCAST_CMD_DEL:
  2607. DP(BNX2X_MSG_SP,
  2608. "Invalidating multicast MACs configuration\n");
  2609. /* clear the registry */
  2610. memset(o->registry.aprox_match.vec, 0,
  2611. sizeof(o->registry.aprox_match.vec));
  2612. break;
  2613. case BNX2X_MCAST_CMD_RESTORE:
  2614. bnx2x_mcast_hdl_restore_e1h(bp, o, p, mc_filter);
  2615. break;
  2616. default:
  2617. BNX2X_ERR("Unknown command: %d\n", cmd);
  2618. return -EINVAL;
  2619. }
  2620. /* Set the mcast filter in the internal memory */
  2621. for (i = 0; i < MC_HASH_SIZE; i++)
  2622. REG_WR(bp, MC_HASH_OFFSET(bp, i), mc_filter[i]);
  2623. } else
  2624. /* clear the registry */
  2625. memset(o->registry.aprox_match.vec, 0,
  2626. sizeof(o->registry.aprox_match.vec));
  2627. /* We are done */
  2628. r->clear_pending(r);
  2629. return 0;
  2630. }
  2631. static int bnx2x_mcast_validate_e1(struct bnx2x *bp,
  2632. struct bnx2x_mcast_ramrod_params *p,
  2633. int cmd)
  2634. {
  2635. struct bnx2x_mcast_obj *o = p->mcast_obj;
  2636. int reg_sz = o->get_registry_size(o);
  2637. switch (cmd) {
  2638. /* DEL command deletes all currently configured MACs */
  2639. case BNX2X_MCAST_CMD_DEL:
  2640. o->set_registry_size(o, 0);
  2641. /* Don't break */
  2642. /* RESTORE command will restore the entire multicast configuration */
  2643. case BNX2X_MCAST_CMD_RESTORE:
  2644. p->mcast_list_len = reg_sz;
  2645. DP(BNX2X_MSG_SP, "Command %d, p->mcast_list_len=%d\n",
  2646. cmd, p->mcast_list_len);
  2647. break;
  2648. case BNX2X_MCAST_CMD_ADD:
  2649. case BNX2X_MCAST_CMD_CONT:
  2650. /* Multicast MACs on 57710 are configured as unicast MACs and
  2651. * there is only a limited number of CAM entries for that
  2652. * matter.
  2653. */
  2654. if (p->mcast_list_len > o->max_cmd_len) {
  2655. BNX2X_ERR("Can't configure more than %d multicast MACs on 57710\n",
  2656. o->max_cmd_len);
  2657. return -EINVAL;
  2658. }
  2659. /* Every configured MAC should be cleared if DEL command is
  2660. * called. Only the last ADD command is relevant as long as
  2661. * every ADD commands overrides the previous configuration.
  2662. */
  2663. DP(BNX2X_MSG_SP, "p->mcast_list_len=%d\n", p->mcast_list_len);
  2664. if (p->mcast_list_len > 0)
  2665. o->set_registry_size(o, p->mcast_list_len);
  2666. break;
  2667. default:
  2668. BNX2X_ERR("Unknown command: %d\n", cmd);
  2669. return -EINVAL;
  2670. }
  2671. /* We want to ensure that commands are executed one by one for 57710.
  2672. * Therefore each none-empty command will consume o->max_cmd_len.
  2673. */
  2674. if (p->mcast_list_len)
  2675. o->total_pending_num += o->max_cmd_len;
  2676. return 0;
  2677. }
  2678. static void bnx2x_mcast_revert_e1(struct bnx2x *bp,
  2679. struct bnx2x_mcast_ramrod_params *p,
  2680. int old_num_macs)
  2681. {
  2682. struct bnx2x_mcast_obj *o = p->mcast_obj;
  2683. o->set_registry_size(o, old_num_macs);
  2684. /* If current command hasn't been handled yet and we are
  2685. * here means that it's meant to be dropped and we have to
  2686. * update the number of outstandling MACs accordingly.
  2687. */
  2688. if (p->mcast_list_len)
  2689. o->total_pending_num -= o->max_cmd_len;
  2690. }
  2691. static void bnx2x_mcast_set_one_rule_e1(struct bnx2x *bp,
  2692. struct bnx2x_mcast_obj *o, int idx,
  2693. union bnx2x_mcast_config_data *cfg_data,
  2694. int cmd)
  2695. {
  2696. struct bnx2x_raw_obj *r = &o->raw;
  2697. struct mac_configuration_cmd *data =
  2698. (struct mac_configuration_cmd *)(r->rdata);
  2699. /* copy mac */
  2700. if ((cmd == BNX2X_MCAST_CMD_ADD) || (cmd == BNX2X_MCAST_CMD_RESTORE)) {
  2701. bnx2x_set_fw_mac_addr(&data->config_table[idx].msb_mac_addr,
  2702. &data->config_table[idx].middle_mac_addr,
  2703. &data->config_table[idx].lsb_mac_addr,
  2704. cfg_data->mac);
  2705. data->config_table[idx].vlan_id = 0;
  2706. data->config_table[idx].pf_id = r->func_id;
  2707. data->config_table[idx].clients_bit_vector =
  2708. cpu_to_le32(1 << r->cl_id);
  2709. SET_FLAG(data->config_table[idx].flags,
  2710. MAC_CONFIGURATION_ENTRY_ACTION_TYPE,
  2711. T_ETH_MAC_COMMAND_SET);
  2712. }
  2713. }
  2714. /**
  2715. * bnx2x_mcast_set_rdata_hdr_e1 - set header values in mac_configuration_cmd
  2716. *
  2717. * @bp: device handle
  2718. * @p:
  2719. * @len: number of rules to handle
  2720. */
  2721. static inline void bnx2x_mcast_set_rdata_hdr_e1(struct bnx2x *bp,
  2722. struct bnx2x_mcast_ramrod_params *p,
  2723. u8 len)
  2724. {
  2725. struct bnx2x_raw_obj *r = &p->mcast_obj->raw;
  2726. struct mac_configuration_cmd *data =
  2727. (struct mac_configuration_cmd *)(r->rdata);
  2728. u8 offset = (CHIP_REV_IS_SLOW(bp) ?
  2729. BNX2X_MAX_EMUL_MULTI*(1 + r->func_id) :
  2730. BNX2X_MAX_MULTICAST*(1 + r->func_id));
  2731. data->hdr.offset = offset;
  2732. data->hdr.client_id = 0xff;
  2733. data->hdr.echo = ((r->cid & BNX2X_SWCID_MASK) |
  2734. (BNX2X_FILTER_MCAST_PENDING << BNX2X_SWCID_SHIFT));
  2735. data->hdr.length = len;
  2736. }
  2737. /**
  2738. * bnx2x_mcast_handle_restore_cmd_e1 - restore command for 57710
  2739. *
  2740. * @bp: device handle
  2741. * @o:
  2742. * @start_idx: index in the registry to start from
  2743. * @rdata_idx: index in the ramrod data to start from
  2744. *
  2745. * restore command for 57710 is like all other commands - always a stand alone
  2746. * command - start_idx and rdata_idx will always be 0. This function will always
  2747. * succeed.
  2748. * returns -1 to comply with 57712 variant.
  2749. */
  2750. static inline int bnx2x_mcast_handle_restore_cmd_e1(
  2751. struct bnx2x *bp, struct bnx2x_mcast_obj *o , int start_idx,
  2752. int *rdata_idx)
  2753. {
  2754. struct bnx2x_mcast_mac_elem *elem;
  2755. int i = 0;
  2756. union bnx2x_mcast_config_data cfg_data = {0};
  2757. /* go through the registry and configure the MACs from it. */
  2758. list_for_each_entry(elem, &o->registry.exact_match.macs, link) {
  2759. cfg_data.mac = &elem->mac[0];
  2760. o->set_one_rule(bp, o, i, &cfg_data, BNX2X_MCAST_CMD_RESTORE);
  2761. i++;
  2762. DP(BNX2X_MSG_SP, "About to configure %pM mcast MAC\n",
  2763. cfg_data.mac);
  2764. }
  2765. *rdata_idx = i;
  2766. return -1;
  2767. }
  2768. static inline int bnx2x_mcast_handle_pending_cmds_e1(
  2769. struct bnx2x *bp, struct bnx2x_mcast_ramrod_params *p)
  2770. {
  2771. struct bnx2x_pending_mcast_cmd *cmd_pos;
  2772. struct bnx2x_mcast_mac_elem *pmac_pos;
  2773. struct bnx2x_mcast_obj *o = p->mcast_obj;
  2774. union bnx2x_mcast_config_data cfg_data = {0};
  2775. int cnt = 0;
  2776. /* If nothing to be done - return */
  2777. if (list_empty(&o->pending_cmds_head))
  2778. return 0;
  2779. /* Handle the first command */
  2780. cmd_pos = list_first_entry(&o->pending_cmds_head,
  2781. struct bnx2x_pending_mcast_cmd, link);
  2782. switch (cmd_pos->type) {
  2783. case BNX2X_MCAST_CMD_ADD:
  2784. list_for_each_entry(pmac_pos, &cmd_pos->data.macs_head, link) {
  2785. cfg_data.mac = &pmac_pos->mac[0];
  2786. o->set_one_rule(bp, o, cnt, &cfg_data, cmd_pos->type);
  2787. cnt++;
  2788. DP(BNX2X_MSG_SP, "About to configure %pM mcast MAC\n",
  2789. pmac_pos->mac);
  2790. }
  2791. break;
  2792. case BNX2X_MCAST_CMD_DEL:
  2793. cnt = cmd_pos->data.macs_num;
  2794. DP(BNX2X_MSG_SP, "About to delete %d multicast MACs\n", cnt);
  2795. break;
  2796. case BNX2X_MCAST_CMD_RESTORE:
  2797. o->hdl_restore(bp, o, 0, &cnt);
  2798. break;
  2799. default:
  2800. BNX2X_ERR("Unknown command: %d\n", cmd_pos->type);
  2801. return -EINVAL;
  2802. }
  2803. list_del(&cmd_pos->link);
  2804. kfree(cmd_pos);
  2805. return cnt;
  2806. }
  2807. /**
  2808. * bnx2x_get_fw_mac_addr - revert the bnx2x_set_fw_mac_addr().
  2809. *
  2810. * @fw_hi:
  2811. * @fw_mid:
  2812. * @fw_lo:
  2813. * @mac:
  2814. */
  2815. static inline void bnx2x_get_fw_mac_addr(__le16 *fw_hi, __le16 *fw_mid,
  2816. __le16 *fw_lo, u8 *mac)
  2817. {
  2818. mac[1] = ((u8 *)fw_hi)[0];
  2819. mac[0] = ((u8 *)fw_hi)[1];
  2820. mac[3] = ((u8 *)fw_mid)[0];
  2821. mac[2] = ((u8 *)fw_mid)[1];
  2822. mac[5] = ((u8 *)fw_lo)[0];
  2823. mac[4] = ((u8 *)fw_lo)[1];
  2824. }
  2825. /**
  2826. * bnx2x_mcast_refresh_registry_e1 -
  2827. *
  2828. * @bp: device handle
  2829. * @cnt:
  2830. *
  2831. * Check the ramrod data first entry flag to see if it's a DELETE or ADD command
  2832. * and update the registry correspondingly: if ADD - allocate a memory and add
  2833. * the entries to the registry (list), if DELETE - clear the registry and free
  2834. * the memory.
  2835. */
  2836. static inline int bnx2x_mcast_refresh_registry_e1(struct bnx2x *bp,
  2837. struct bnx2x_mcast_obj *o)
  2838. {
  2839. struct bnx2x_raw_obj *raw = &o->raw;
  2840. struct bnx2x_mcast_mac_elem *elem;
  2841. struct mac_configuration_cmd *data =
  2842. (struct mac_configuration_cmd *)(raw->rdata);
  2843. /* If first entry contains a SET bit - the command was ADD,
  2844. * otherwise - DEL_ALL
  2845. */
  2846. if (GET_FLAG(data->config_table[0].flags,
  2847. MAC_CONFIGURATION_ENTRY_ACTION_TYPE)) {
  2848. int i, len = data->hdr.length;
  2849. /* Break if it was a RESTORE command */
  2850. if (!list_empty(&o->registry.exact_match.macs))
  2851. return 0;
  2852. elem = kcalloc(len, sizeof(*elem), GFP_ATOMIC);
  2853. if (!elem) {
  2854. BNX2X_ERR("Failed to allocate registry memory\n");
  2855. return -ENOMEM;
  2856. }
  2857. for (i = 0; i < len; i++, elem++) {
  2858. bnx2x_get_fw_mac_addr(
  2859. &data->config_table[i].msb_mac_addr,
  2860. &data->config_table[i].middle_mac_addr,
  2861. &data->config_table[i].lsb_mac_addr,
  2862. elem->mac);
  2863. DP(BNX2X_MSG_SP, "Adding registry entry for [%pM]\n",
  2864. elem->mac);
  2865. list_add_tail(&elem->link,
  2866. &o->registry.exact_match.macs);
  2867. }
  2868. } else {
  2869. elem = list_first_entry(&o->registry.exact_match.macs,
  2870. struct bnx2x_mcast_mac_elem, link);
  2871. DP(BNX2X_MSG_SP, "Deleting a registry\n");
  2872. kfree(elem);
  2873. INIT_LIST_HEAD(&o->registry.exact_match.macs);
  2874. }
  2875. return 0;
  2876. }
  2877. static int bnx2x_mcast_setup_e1(struct bnx2x *bp,
  2878. struct bnx2x_mcast_ramrod_params *p,
  2879. int cmd)
  2880. {
  2881. struct bnx2x_mcast_obj *o = p->mcast_obj;
  2882. struct bnx2x_raw_obj *raw = &o->raw;
  2883. struct mac_configuration_cmd *data =
  2884. (struct mac_configuration_cmd *)(raw->rdata);
  2885. int cnt = 0, i, rc;
  2886. /* Reset the ramrod data buffer */
  2887. memset(data, 0, sizeof(*data));
  2888. /* First set all entries as invalid */
  2889. for (i = 0; i < o->max_cmd_len ; i++)
  2890. SET_FLAG(data->config_table[i].flags,
  2891. MAC_CONFIGURATION_ENTRY_ACTION_TYPE,
  2892. T_ETH_MAC_COMMAND_INVALIDATE);
  2893. /* Handle pending commands first */
  2894. cnt = bnx2x_mcast_handle_pending_cmds_e1(bp, p);
  2895. /* If there are no more pending commands - clear SCHEDULED state */
  2896. if (list_empty(&o->pending_cmds_head))
  2897. o->clear_sched(o);
  2898. /* The below may be true iff there were no pending commands */
  2899. if (!cnt)
  2900. cnt = bnx2x_mcast_handle_current_cmd(bp, p, cmd, 0);
  2901. /* For 57710 every command has o->max_cmd_len length to ensure that
  2902. * commands are done one at a time.
  2903. */
  2904. o->total_pending_num -= o->max_cmd_len;
  2905. /* send a ramrod */
  2906. WARN_ON(cnt > o->max_cmd_len);
  2907. /* Set ramrod header (in particular, a number of entries to update) */
  2908. bnx2x_mcast_set_rdata_hdr_e1(bp, p, (u8)cnt);
  2909. /* update a registry: we need the registry contents to be always up
  2910. * to date in order to be able to execute a RESTORE opcode. Here
  2911. * we use the fact that for 57710 we sent one command at a time
  2912. * hence we may take the registry update out of the command handling
  2913. * and do it in a simpler way here.
  2914. */
  2915. rc = bnx2x_mcast_refresh_registry_e1(bp, o);
  2916. if (rc)
  2917. return rc;
  2918. /*
  2919. * If CLEAR_ONLY was requested - don't send a ramrod and clear
  2920. * RAMROD_PENDING status immediately.
  2921. */
  2922. if (test_bit(RAMROD_DRV_CLR_ONLY, &p->ramrod_flags)) {
  2923. raw->clear_pending(raw);
  2924. return 0;
  2925. } else {
  2926. /*
  2927. * No need for an explicit memory barrier here as long we would
  2928. * need to ensure the ordering of writing to the SPQ element
  2929. * and updating of the SPQ producer which involves a memory
  2930. * read and we will have to put a full memory barrier there
  2931. * (inside bnx2x_sp_post()).
  2932. */
  2933. /* Send a ramrod */
  2934. rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, raw->cid,
  2935. U64_HI(raw->rdata_mapping),
  2936. U64_LO(raw->rdata_mapping),
  2937. ETH_CONNECTION_TYPE);
  2938. if (rc)
  2939. return rc;
  2940. /* Ramrod completion is pending */
  2941. return 1;
  2942. }
  2943. }
  2944. static int bnx2x_mcast_get_registry_size_exact(struct bnx2x_mcast_obj *o)
  2945. {
  2946. return o->registry.exact_match.num_macs_set;
  2947. }
  2948. static int bnx2x_mcast_get_registry_size_aprox(struct bnx2x_mcast_obj *o)
  2949. {
  2950. return o->registry.aprox_match.num_bins_set;
  2951. }
  2952. static void bnx2x_mcast_set_registry_size_exact(struct bnx2x_mcast_obj *o,
  2953. int n)
  2954. {
  2955. o->registry.exact_match.num_macs_set = n;
  2956. }
  2957. static void bnx2x_mcast_set_registry_size_aprox(struct bnx2x_mcast_obj *o,
  2958. int n)
  2959. {
  2960. o->registry.aprox_match.num_bins_set = n;
  2961. }
  2962. int bnx2x_config_mcast(struct bnx2x *bp,
  2963. struct bnx2x_mcast_ramrod_params *p,
  2964. int cmd)
  2965. {
  2966. struct bnx2x_mcast_obj *o = p->mcast_obj;
  2967. struct bnx2x_raw_obj *r = &o->raw;
  2968. int rc = 0, old_reg_size;
  2969. /* This is needed to recover number of currently configured mcast macs
  2970. * in case of failure.
  2971. */
  2972. old_reg_size = o->get_registry_size(o);
  2973. /* Do some calculations and checks */
  2974. rc = o->validate(bp, p, cmd);
  2975. if (rc)
  2976. return rc;
  2977. /* Return if there is no work to do */
  2978. if ((!p->mcast_list_len) && (!o->check_sched(o)))
  2979. return 0;
  2980. DP(BNX2X_MSG_SP, "o->total_pending_num=%d p->mcast_list_len=%d o->max_cmd_len=%d\n",
  2981. o->total_pending_num, p->mcast_list_len, o->max_cmd_len);
  2982. /* Enqueue the current command to the pending list if we can't complete
  2983. * it in the current iteration
  2984. */
  2985. if (r->check_pending(r) ||
  2986. ((o->max_cmd_len > 0) && (o->total_pending_num > o->max_cmd_len))) {
  2987. rc = o->enqueue_cmd(bp, p->mcast_obj, p, cmd);
  2988. if (rc < 0)
  2989. goto error_exit1;
  2990. /* As long as the current command is in a command list we
  2991. * don't need to handle it separately.
  2992. */
  2993. p->mcast_list_len = 0;
  2994. }
  2995. if (!r->check_pending(r)) {
  2996. /* Set 'pending' state */
  2997. r->set_pending(r);
  2998. /* Configure the new classification in the chip */
  2999. rc = o->config_mcast(bp, p, cmd);
  3000. if (rc < 0)
  3001. goto error_exit2;
  3002. /* Wait for a ramrod completion if was requested */
  3003. if (test_bit(RAMROD_COMP_WAIT, &p->ramrod_flags))
  3004. rc = o->wait_comp(bp, o);
  3005. }
  3006. return rc;
  3007. error_exit2:
  3008. r->clear_pending(r);
  3009. error_exit1:
  3010. o->revert(bp, p, old_reg_size);
  3011. return rc;
  3012. }
  3013. static void bnx2x_mcast_clear_sched(struct bnx2x_mcast_obj *o)
  3014. {
  3015. smp_mb__before_clear_bit();
  3016. clear_bit(o->sched_state, o->raw.pstate);
  3017. smp_mb__after_clear_bit();
  3018. }
  3019. static void bnx2x_mcast_set_sched(struct bnx2x_mcast_obj *o)
  3020. {
  3021. smp_mb__before_clear_bit();
  3022. set_bit(o->sched_state, o->raw.pstate);
  3023. smp_mb__after_clear_bit();
  3024. }
  3025. static bool bnx2x_mcast_check_sched(struct bnx2x_mcast_obj *o)
  3026. {
  3027. return !!test_bit(o->sched_state, o->raw.pstate);
  3028. }
  3029. static bool bnx2x_mcast_check_pending(struct bnx2x_mcast_obj *o)
  3030. {
  3031. return o->raw.check_pending(&o->raw) || o->check_sched(o);
  3032. }
  3033. void bnx2x_init_mcast_obj(struct bnx2x *bp,
  3034. struct bnx2x_mcast_obj *mcast_obj,
  3035. u8 mcast_cl_id, u32 mcast_cid, u8 func_id,
  3036. u8 engine_id, void *rdata, dma_addr_t rdata_mapping,
  3037. int state, unsigned long *pstate, bnx2x_obj_type type)
  3038. {
  3039. memset(mcast_obj, 0, sizeof(*mcast_obj));
  3040. bnx2x_init_raw_obj(&mcast_obj->raw, mcast_cl_id, mcast_cid, func_id,
  3041. rdata, rdata_mapping, state, pstate, type);
  3042. mcast_obj->engine_id = engine_id;
  3043. INIT_LIST_HEAD(&mcast_obj->pending_cmds_head);
  3044. mcast_obj->sched_state = BNX2X_FILTER_MCAST_SCHED;
  3045. mcast_obj->check_sched = bnx2x_mcast_check_sched;
  3046. mcast_obj->set_sched = bnx2x_mcast_set_sched;
  3047. mcast_obj->clear_sched = bnx2x_mcast_clear_sched;
  3048. if (CHIP_IS_E1(bp)) {
  3049. mcast_obj->config_mcast = bnx2x_mcast_setup_e1;
  3050. mcast_obj->enqueue_cmd = bnx2x_mcast_enqueue_cmd;
  3051. mcast_obj->hdl_restore =
  3052. bnx2x_mcast_handle_restore_cmd_e1;
  3053. mcast_obj->check_pending = bnx2x_mcast_check_pending;
  3054. if (CHIP_REV_IS_SLOW(bp))
  3055. mcast_obj->max_cmd_len = BNX2X_MAX_EMUL_MULTI;
  3056. else
  3057. mcast_obj->max_cmd_len = BNX2X_MAX_MULTICAST;
  3058. mcast_obj->wait_comp = bnx2x_mcast_wait;
  3059. mcast_obj->set_one_rule = bnx2x_mcast_set_one_rule_e1;
  3060. mcast_obj->validate = bnx2x_mcast_validate_e1;
  3061. mcast_obj->revert = bnx2x_mcast_revert_e1;
  3062. mcast_obj->get_registry_size =
  3063. bnx2x_mcast_get_registry_size_exact;
  3064. mcast_obj->set_registry_size =
  3065. bnx2x_mcast_set_registry_size_exact;
  3066. /* 57710 is the only chip that uses the exact match for mcast
  3067. * at the moment.
  3068. */
  3069. INIT_LIST_HEAD(&mcast_obj->registry.exact_match.macs);
  3070. } else if (CHIP_IS_E1H(bp)) {
  3071. mcast_obj->config_mcast = bnx2x_mcast_setup_e1h;
  3072. mcast_obj->enqueue_cmd = NULL;
  3073. mcast_obj->hdl_restore = NULL;
  3074. mcast_obj->check_pending = bnx2x_mcast_check_pending;
  3075. /* 57711 doesn't send a ramrod, so it has unlimited credit
  3076. * for one command.
  3077. */
  3078. mcast_obj->max_cmd_len = -1;
  3079. mcast_obj->wait_comp = bnx2x_mcast_wait;
  3080. mcast_obj->set_one_rule = NULL;
  3081. mcast_obj->validate = bnx2x_mcast_validate_e1h;
  3082. mcast_obj->revert = bnx2x_mcast_revert_e1h;
  3083. mcast_obj->get_registry_size =
  3084. bnx2x_mcast_get_registry_size_aprox;
  3085. mcast_obj->set_registry_size =
  3086. bnx2x_mcast_set_registry_size_aprox;
  3087. } else {
  3088. mcast_obj->config_mcast = bnx2x_mcast_setup_e2;
  3089. mcast_obj->enqueue_cmd = bnx2x_mcast_enqueue_cmd;
  3090. mcast_obj->hdl_restore =
  3091. bnx2x_mcast_handle_restore_cmd_e2;
  3092. mcast_obj->check_pending = bnx2x_mcast_check_pending;
  3093. /* TODO: There should be a proper HSI define for this number!!!
  3094. */
  3095. mcast_obj->max_cmd_len = 16;
  3096. mcast_obj->wait_comp = bnx2x_mcast_wait;
  3097. mcast_obj->set_one_rule = bnx2x_mcast_set_one_rule_e2;
  3098. mcast_obj->validate = bnx2x_mcast_validate_e2;
  3099. mcast_obj->revert = bnx2x_mcast_revert_e2;
  3100. mcast_obj->get_registry_size =
  3101. bnx2x_mcast_get_registry_size_aprox;
  3102. mcast_obj->set_registry_size =
  3103. bnx2x_mcast_set_registry_size_aprox;
  3104. }
  3105. }
  3106. /*************************** Credit handling **********************************/
  3107. /**
  3108. * atomic_add_ifless - add if the result is less than a given value.
  3109. *
  3110. * @v: pointer of type atomic_t
  3111. * @a: the amount to add to v...
  3112. * @u: ...if (v + a) is less than u.
  3113. *
  3114. * returns true if (v + a) was less than u, and false otherwise.
  3115. *
  3116. */
  3117. static inline bool __atomic_add_ifless(atomic_t *v, int a, int u)
  3118. {
  3119. int c, old;
  3120. c = atomic_read(v);
  3121. for (;;) {
  3122. if (unlikely(c + a >= u))
  3123. return false;
  3124. old = atomic_cmpxchg((v), c, c + a);
  3125. if (likely(old == c))
  3126. break;
  3127. c = old;
  3128. }
  3129. return true;
  3130. }
  3131. /**
  3132. * atomic_dec_ifmoe - dec if the result is more or equal than a given value.
  3133. *
  3134. * @v: pointer of type atomic_t
  3135. * @a: the amount to dec from v...
  3136. * @u: ...if (v - a) is more or equal than u.
  3137. *
  3138. * returns true if (v - a) was more or equal than u, and false
  3139. * otherwise.
  3140. */
  3141. static inline bool __atomic_dec_ifmoe(atomic_t *v, int a, int u)
  3142. {
  3143. int c, old;
  3144. c = atomic_read(v);
  3145. for (;;) {
  3146. if (unlikely(c - a < u))
  3147. return false;
  3148. old = atomic_cmpxchg((v), c, c - a);
  3149. if (likely(old == c))
  3150. break;
  3151. c = old;
  3152. }
  3153. return true;
  3154. }
  3155. static bool bnx2x_credit_pool_get(struct bnx2x_credit_pool_obj *o, int cnt)
  3156. {
  3157. bool rc;
  3158. smp_mb();
  3159. rc = __atomic_dec_ifmoe(&o->credit, cnt, 0);
  3160. smp_mb();
  3161. return rc;
  3162. }
  3163. static bool bnx2x_credit_pool_put(struct bnx2x_credit_pool_obj *o, int cnt)
  3164. {
  3165. bool rc;
  3166. smp_mb();
  3167. /* Don't let to refill if credit + cnt > pool_sz */
  3168. rc = __atomic_add_ifless(&o->credit, cnt, o->pool_sz + 1);
  3169. smp_mb();
  3170. return rc;
  3171. }
  3172. static int bnx2x_credit_pool_check(struct bnx2x_credit_pool_obj *o)
  3173. {
  3174. int cur_credit;
  3175. smp_mb();
  3176. cur_credit = atomic_read(&o->credit);
  3177. return cur_credit;
  3178. }
  3179. static bool bnx2x_credit_pool_always_true(struct bnx2x_credit_pool_obj *o,
  3180. int cnt)
  3181. {
  3182. return true;
  3183. }
  3184. static bool bnx2x_credit_pool_get_entry(
  3185. struct bnx2x_credit_pool_obj *o,
  3186. int *offset)
  3187. {
  3188. int idx, vec, i;
  3189. *offset = -1;
  3190. /* Find "internal cam-offset" then add to base for this object... */
  3191. for (vec = 0; vec < BNX2X_POOL_VEC_SIZE; vec++) {
  3192. /* Skip the current vector if there are no free entries in it */
  3193. if (!o->pool_mirror[vec])
  3194. continue;
  3195. /* If we've got here we are going to find a free entry */
  3196. for (idx = vec * BIT_VEC64_ELEM_SZ, i = 0;
  3197. i < BIT_VEC64_ELEM_SZ; idx++, i++)
  3198. if (BIT_VEC64_TEST_BIT(o->pool_mirror, idx)) {
  3199. /* Got one!! */
  3200. BIT_VEC64_CLEAR_BIT(o->pool_mirror, idx);
  3201. *offset = o->base_pool_offset + idx;
  3202. return true;
  3203. }
  3204. }
  3205. return false;
  3206. }
  3207. static bool bnx2x_credit_pool_put_entry(
  3208. struct bnx2x_credit_pool_obj *o,
  3209. int offset)
  3210. {
  3211. if (offset < o->base_pool_offset)
  3212. return false;
  3213. offset -= o->base_pool_offset;
  3214. if (offset >= o->pool_sz)
  3215. return false;
  3216. /* Return the entry to the pool */
  3217. BIT_VEC64_SET_BIT(o->pool_mirror, offset);
  3218. return true;
  3219. }
  3220. static bool bnx2x_credit_pool_put_entry_always_true(
  3221. struct bnx2x_credit_pool_obj *o,
  3222. int offset)
  3223. {
  3224. return true;
  3225. }
  3226. static bool bnx2x_credit_pool_get_entry_always_true(
  3227. struct bnx2x_credit_pool_obj *o,
  3228. int *offset)
  3229. {
  3230. *offset = -1;
  3231. return true;
  3232. }
  3233. /**
  3234. * bnx2x_init_credit_pool - initialize credit pool internals.
  3235. *
  3236. * @p:
  3237. * @base: Base entry in the CAM to use.
  3238. * @credit: pool size.
  3239. *
  3240. * If base is negative no CAM entries handling will be performed.
  3241. * If credit is negative pool operations will always succeed (unlimited pool).
  3242. *
  3243. */
  3244. static inline void bnx2x_init_credit_pool(struct bnx2x_credit_pool_obj *p,
  3245. int base, int credit)
  3246. {
  3247. /* Zero the object first */
  3248. memset(p, 0, sizeof(*p));
  3249. /* Set the table to all 1s */
  3250. memset(&p->pool_mirror, 0xff, sizeof(p->pool_mirror));
  3251. /* Init a pool as full */
  3252. atomic_set(&p->credit, credit);
  3253. /* The total poll size */
  3254. p->pool_sz = credit;
  3255. p->base_pool_offset = base;
  3256. /* Commit the change */
  3257. smp_mb();
  3258. p->check = bnx2x_credit_pool_check;
  3259. /* if pool credit is negative - disable the checks */
  3260. if (credit >= 0) {
  3261. p->put = bnx2x_credit_pool_put;
  3262. p->get = bnx2x_credit_pool_get;
  3263. p->put_entry = bnx2x_credit_pool_put_entry;
  3264. p->get_entry = bnx2x_credit_pool_get_entry;
  3265. } else {
  3266. p->put = bnx2x_credit_pool_always_true;
  3267. p->get = bnx2x_credit_pool_always_true;
  3268. p->put_entry = bnx2x_credit_pool_put_entry_always_true;
  3269. p->get_entry = bnx2x_credit_pool_get_entry_always_true;
  3270. }
  3271. /* If base is negative - disable entries handling */
  3272. if (base < 0) {
  3273. p->put_entry = bnx2x_credit_pool_put_entry_always_true;
  3274. p->get_entry = bnx2x_credit_pool_get_entry_always_true;
  3275. }
  3276. }
  3277. void bnx2x_init_mac_credit_pool(struct bnx2x *bp,
  3278. struct bnx2x_credit_pool_obj *p, u8 func_id,
  3279. u8 func_num)
  3280. {
  3281. /* TODO: this will be defined in consts as well... */
  3282. #define BNX2X_CAM_SIZE_EMUL 5
  3283. int cam_sz;
  3284. if (CHIP_IS_E1(bp)) {
  3285. /* In E1, Multicast is saved in cam... */
  3286. if (!CHIP_REV_IS_SLOW(bp))
  3287. cam_sz = (MAX_MAC_CREDIT_E1 / 2) - BNX2X_MAX_MULTICAST;
  3288. else
  3289. cam_sz = BNX2X_CAM_SIZE_EMUL - BNX2X_MAX_EMUL_MULTI;
  3290. bnx2x_init_credit_pool(p, func_id * cam_sz, cam_sz);
  3291. } else if (CHIP_IS_E1H(bp)) {
  3292. /* CAM credit is equaly divided between all active functions
  3293. * on the PORT!.
  3294. */
  3295. if ((func_num > 0)) {
  3296. if (!CHIP_REV_IS_SLOW(bp))
  3297. cam_sz = (MAX_MAC_CREDIT_E1H / (2*func_num));
  3298. else
  3299. cam_sz = BNX2X_CAM_SIZE_EMUL;
  3300. bnx2x_init_credit_pool(p, func_id * cam_sz, cam_sz);
  3301. } else {
  3302. /* this should never happen! Block MAC operations. */
  3303. bnx2x_init_credit_pool(p, 0, 0);
  3304. }
  3305. } else {
  3306. /*
  3307. * CAM credit is equaly divided between all active functions
  3308. * on the PATH.
  3309. */
  3310. if ((func_num > 0)) {
  3311. if (!CHIP_REV_IS_SLOW(bp))
  3312. cam_sz = (MAX_MAC_CREDIT_E2 / func_num);
  3313. else
  3314. cam_sz = BNX2X_CAM_SIZE_EMUL;
  3315. /*
  3316. * No need for CAM entries handling for 57712 and
  3317. * newer.
  3318. */
  3319. bnx2x_init_credit_pool(p, -1, cam_sz);
  3320. } else {
  3321. /* this should never happen! Block MAC operations. */
  3322. bnx2x_init_credit_pool(p, 0, 0);
  3323. }
  3324. }
  3325. }
  3326. void bnx2x_init_vlan_credit_pool(struct bnx2x *bp,
  3327. struct bnx2x_credit_pool_obj *p,
  3328. u8 func_id,
  3329. u8 func_num)
  3330. {
  3331. if (CHIP_IS_E1x(bp)) {
  3332. /*
  3333. * There is no VLAN credit in HW on 57710 and 57711 only
  3334. * MAC / MAC-VLAN can be set
  3335. */
  3336. bnx2x_init_credit_pool(p, 0, -1);
  3337. } else {
  3338. /*
  3339. * CAM credit is equaly divided between all active functions
  3340. * on the PATH.
  3341. */
  3342. if (func_num > 0) {
  3343. int credit = MAX_VLAN_CREDIT_E2 / func_num;
  3344. bnx2x_init_credit_pool(p, func_id * credit, credit);
  3345. } else
  3346. /* this should never happen! Block VLAN operations. */
  3347. bnx2x_init_credit_pool(p, 0, 0);
  3348. }
  3349. }
  3350. /****************** RSS Configuration ******************/
  3351. /**
  3352. * bnx2x_debug_print_ind_table - prints the indirection table configuration.
  3353. *
  3354. * @bp: driver hanlde
  3355. * @p: pointer to rss configuration
  3356. *
  3357. * Prints it when NETIF_MSG_IFUP debug level is configured.
  3358. */
  3359. static inline void bnx2x_debug_print_ind_table(struct bnx2x *bp,
  3360. struct bnx2x_config_rss_params *p)
  3361. {
  3362. int i;
  3363. DP(BNX2X_MSG_SP, "Setting indirection table to:\n");
  3364. DP(BNX2X_MSG_SP, "0x0000: ");
  3365. for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++) {
  3366. DP_CONT(BNX2X_MSG_SP, "0x%02x ", p->ind_table[i]);
  3367. /* Print 4 bytes in a line */
  3368. if ((i + 1 < T_ETH_INDIRECTION_TABLE_SIZE) &&
  3369. (((i + 1) & 0x3) == 0)) {
  3370. DP_CONT(BNX2X_MSG_SP, "\n");
  3371. DP(BNX2X_MSG_SP, "0x%04x: ", i + 1);
  3372. }
  3373. }
  3374. DP_CONT(BNX2X_MSG_SP, "\n");
  3375. }
  3376. /**
  3377. * bnx2x_setup_rss - configure RSS
  3378. *
  3379. * @bp: device handle
  3380. * @p: rss configuration
  3381. *
  3382. * sends on UPDATE ramrod for that matter.
  3383. */
  3384. static int bnx2x_setup_rss(struct bnx2x *bp,
  3385. struct bnx2x_config_rss_params *p)
  3386. {
  3387. struct bnx2x_rss_config_obj *o = p->rss_obj;
  3388. struct bnx2x_raw_obj *r = &o->raw;
  3389. struct eth_rss_update_ramrod_data *data =
  3390. (struct eth_rss_update_ramrod_data *)(r->rdata);
  3391. u8 rss_mode = 0;
  3392. int rc;
  3393. memset(data, 0, sizeof(*data));
  3394. DP(BNX2X_MSG_SP, "Configuring RSS\n");
  3395. /* Set an echo field */
  3396. data->echo = (r->cid & BNX2X_SWCID_MASK) |
  3397. (r->state << BNX2X_SWCID_SHIFT);
  3398. /* RSS mode */
  3399. if (test_bit(BNX2X_RSS_MODE_DISABLED, &p->rss_flags))
  3400. rss_mode = ETH_RSS_MODE_DISABLED;
  3401. else if (test_bit(BNX2X_RSS_MODE_REGULAR, &p->rss_flags))
  3402. rss_mode = ETH_RSS_MODE_REGULAR;
  3403. data->rss_mode = rss_mode;
  3404. DP(BNX2X_MSG_SP, "rss_mode=%d\n", rss_mode);
  3405. /* RSS capabilities */
  3406. if (test_bit(BNX2X_RSS_IPV4, &p->rss_flags))
  3407. data->capabilities |=
  3408. ETH_RSS_UPDATE_RAMROD_DATA_IPV4_CAPABILITY;
  3409. if (test_bit(BNX2X_RSS_IPV4_TCP, &p->rss_flags))
  3410. data->capabilities |=
  3411. ETH_RSS_UPDATE_RAMROD_DATA_IPV4_TCP_CAPABILITY;
  3412. if (test_bit(BNX2X_RSS_IPV4_UDP, &p->rss_flags))
  3413. data->capabilities |=
  3414. ETH_RSS_UPDATE_RAMROD_DATA_IPV4_UDP_CAPABILITY;
  3415. if (test_bit(BNX2X_RSS_IPV6, &p->rss_flags))
  3416. data->capabilities |=
  3417. ETH_RSS_UPDATE_RAMROD_DATA_IPV6_CAPABILITY;
  3418. if (test_bit(BNX2X_RSS_IPV6_TCP, &p->rss_flags))
  3419. data->capabilities |=
  3420. ETH_RSS_UPDATE_RAMROD_DATA_IPV6_TCP_CAPABILITY;
  3421. if (test_bit(BNX2X_RSS_IPV6_UDP, &p->rss_flags))
  3422. data->capabilities |=
  3423. ETH_RSS_UPDATE_RAMROD_DATA_IPV6_UDP_CAPABILITY;
  3424. /* Hashing mask */
  3425. data->rss_result_mask = p->rss_result_mask;
  3426. /* RSS engine ID */
  3427. data->rss_engine_id = o->engine_id;
  3428. DP(BNX2X_MSG_SP, "rss_engine_id=%d\n", data->rss_engine_id);
  3429. /* Indirection table */
  3430. memcpy(data->indirection_table, p->ind_table,
  3431. T_ETH_INDIRECTION_TABLE_SIZE);
  3432. /* Remember the last configuration */
  3433. memcpy(o->ind_table, p->ind_table, T_ETH_INDIRECTION_TABLE_SIZE);
  3434. /* Print the indirection table */
  3435. if (netif_msg_ifup(bp))
  3436. bnx2x_debug_print_ind_table(bp, p);
  3437. /* RSS keys */
  3438. if (test_bit(BNX2X_RSS_SET_SRCH, &p->rss_flags)) {
  3439. memcpy(&data->rss_key[0], &p->rss_key[0],
  3440. sizeof(data->rss_key));
  3441. data->capabilities |= ETH_RSS_UPDATE_RAMROD_DATA_UPDATE_RSS_KEY;
  3442. }
  3443. /*
  3444. * No need for an explicit memory barrier here as long we would
  3445. * need to ensure the ordering of writing to the SPQ element
  3446. * and updating of the SPQ producer which involves a memory
  3447. * read and we will have to put a full memory barrier there
  3448. * (inside bnx2x_sp_post()).
  3449. */
  3450. /* Send a ramrod */
  3451. rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_RSS_UPDATE, r->cid,
  3452. U64_HI(r->rdata_mapping),
  3453. U64_LO(r->rdata_mapping),
  3454. ETH_CONNECTION_TYPE);
  3455. if (rc < 0)
  3456. return rc;
  3457. return 1;
  3458. }
  3459. void bnx2x_get_rss_ind_table(struct bnx2x_rss_config_obj *rss_obj,
  3460. u8 *ind_table)
  3461. {
  3462. memcpy(ind_table, rss_obj->ind_table, sizeof(rss_obj->ind_table));
  3463. }
  3464. int bnx2x_config_rss(struct bnx2x *bp,
  3465. struct bnx2x_config_rss_params *p)
  3466. {
  3467. int rc;
  3468. struct bnx2x_rss_config_obj *o = p->rss_obj;
  3469. struct bnx2x_raw_obj *r = &o->raw;
  3470. /* Do nothing if only driver cleanup was requested */
  3471. if (test_bit(RAMROD_DRV_CLR_ONLY, &p->ramrod_flags))
  3472. return 0;
  3473. r->set_pending(r);
  3474. rc = o->config_rss(bp, p);
  3475. if (rc < 0) {
  3476. r->clear_pending(r);
  3477. return rc;
  3478. }
  3479. if (test_bit(RAMROD_COMP_WAIT, &p->ramrod_flags))
  3480. rc = r->wait_comp(bp, r);
  3481. return rc;
  3482. }
  3483. void bnx2x_init_rss_config_obj(struct bnx2x *bp,
  3484. struct bnx2x_rss_config_obj *rss_obj,
  3485. u8 cl_id, u32 cid, u8 func_id, u8 engine_id,
  3486. void *rdata, dma_addr_t rdata_mapping,
  3487. int state, unsigned long *pstate,
  3488. bnx2x_obj_type type)
  3489. {
  3490. bnx2x_init_raw_obj(&rss_obj->raw, cl_id, cid, func_id, rdata,
  3491. rdata_mapping, state, pstate, type);
  3492. rss_obj->engine_id = engine_id;
  3493. rss_obj->config_rss = bnx2x_setup_rss;
  3494. }
  3495. /********************** Queue state object ***********************************/
  3496. /**
  3497. * bnx2x_queue_state_change - perform Queue state change transition
  3498. *
  3499. * @bp: device handle
  3500. * @params: parameters to perform the transition
  3501. *
  3502. * returns 0 in case of successfully completed transition, negative error
  3503. * code in case of failure, positive (EBUSY) value if there is a completion
  3504. * to that is still pending (possible only if RAMROD_COMP_WAIT is
  3505. * not set in params->ramrod_flags for asynchronous commands).
  3506. *
  3507. */
  3508. int bnx2x_queue_state_change(struct bnx2x *bp,
  3509. struct bnx2x_queue_state_params *params)
  3510. {
  3511. struct bnx2x_queue_sp_obj *o = params->q_obj;
  3512. int rc, pending_bit;
  3513. unsigned long *pending = &o->pending;
  3514. /* Check that the requested transition is legal */
  3515. if (o->check_transition(bp, o, params))
  3516. return -EINVAL;
  3517. /* Set "pending" bit */
  3518. pending_bit = o->set_pending(o, params);
  3519. /* Don't send a command if only driver cleanup was requested */
  3520. if (test_bit(RAMROD_DRV_CLR_ONLY, &params->ramrod_flags))
  3521. o->complete_cmd(bp, o, pending_bit);
  3522. else {
  3523. /* Send a ramrod */
  3524. rc = o->send_cmd(bp, params);
  3525. if (rc) {
  3526. o->next_state = BNX2X_Q_STATE_MAX;
  3527. clear_bit(pending_bit, pending);
  3528. smp_mb__after_clear_bit();
  3529. return rc;
  3530. }
  3531. if (test_bit(RAMROD_COMP_WAIT, &params->ramrod_flags)) {
  3532. rc = o->wait_comp(bp, o, pending_bit);
  3533. if (rc)
  3534. return rc;
  3535. return 0;
  3536. }
  3537. }
  3538. return !!test_bit(pending_bit, pending);
  3539. }
  3540. static int bnx2x_queue_set_pending(struct bnx2x_queue_sp_obj *obj,
  3541. struct bnx2x_queue_state_params *params)
  3542. {
  3543. enum bnx2x_queue_cmd cmd = params->cmd, bit;
  3544. /* ACTIVATE and DEACTIVATE commands are implemented on top of
  3545. * UPDATE command.
  3546. */
  3547. if ((cmd == BNX2X_Q_CMD_ACTIVATE) ||
  3548. (cmd == BNX2X_Q_CMD_DEACTIVATE))
  3549. bit = BNX2X_Q_CMD_UPDATE;
  3550. else
  3551. bit = cmd;
  3552. set_bit(bit, &obj->pending);
  3553. return bit;
  3554. }
  3555. static int bnx2x_queue_wait_comp(struct bnx2x *bp,
  3556. struct bnx2x_queue_sp_obj *o,
  3557. enum bnx2x_queue_cmd cmd)
  3558. {
  3559. return bnx2x_state_wait(bp, cmd, &o->pending);
  3560. }
  3561. /**
  3562. * bnx2x_queue_comp_cmd - complete the state change command.
  3563. *
  3564. * @bp: device handle
  3565. * @o:
  3566. * @cmd:
  3567. *
  3568. * Checks that the arrived completion is expected.
  3569. */
  3570. static int bnx2x_queue_comp_cmd(struct bnx2x *bp,
  3571. struct bnx2x_queue_sp_obj *o,
  3572. enum bnx2x_queue_cmd cmd)
  3573. {
  3574. unsigned long cur_pending = o->pending;
  3575. if (!test_and_clear_bit(cmd, &cur_pending)) {
  3576. BNX2X_ERR("Bad MC reply %d for queue %d in state %d pending 0x%lx, next_state %d\n",
  3577. cmd, o->cids[BNX2X_PRIMARY_CID_INDEX],
  3578. o->state, cur_pending, o->next_state);
  3579. return -EINVAL;
  3580. }
  3581. if (o->next_tx_only >= o->max_cos)
  3582. /* >= becuase tx only must always be smaller than cos since the
  3583. * primary connection supports COS 0
  3584. */
  3585. BNX2X_ERR("illegal value for next tx_only: %d. max cos was %d",
  3586. o->next_tx_only, o->max_cos);
  3587. DP(BNX2X_MSG_SP,
  3588. "Completing command %d for queue %d, setting state to %d\n",
  3589. cmd, o->cids[BNX2X_PRIMARY_CID_INDEX], o->next_state);
  3590. if (o->next_tx_only) /* print num tx-only if any exist */
  3591. DP(BNX2X_MSG_SP, "primary cid %d: num tx-only cons %d\n",
  3592. o->cids[BNX2X_PRIMARY_CID_INDEX], o->next_tx_only);
  3593. o->state = o->next_state;
  3594. o->num_tx_only = o->next_tx_only;
  3595. o->next_state = BNX2X_Q_STATE_MAX;
  3596. /* It's important that o->state and o->next_state are
  3597. * updated before o->pending.
  3598. */
  3599. wmb();
  3600. clear_bit(cmd, &o->pending);
  3601. smp_mb__after_clear_bit();
  3602. return 0;
  3603. }
  3604. static void bnx2x_q_fill_setup_data_e2(struct bnx2x *bp,
  3605. struct bnx2x_queue_state_params *cmd_params,
  3606. struct client_init_ramrod_data *data)
  3607. {
  3608. struct bnx2x_queue_setup_params *params = &cmd_params->params.setup;
  3609. /* Rx data */
  3610. /* IPv6 TPA supported for E2 and above only */
  3611. data->rx.tpa_en |= test_bit(BNX2X_Q_FLG_TPA_IPV6, &params->flags) *
  3612. CLIENT_INIT_RX_DATA_TPA_EN_IPV6;
  3613. }
  3614. static void bnx2x_q_fill_init_general_data(struct bnx2x *bp,
  3615. struct bnx2x_queue_sp_obj *o,
  3616. struct bnx2x_general_setup_params *params,
  3617. struct client_init_general_data *gen_data,
  3618. unsigned long *flags)
  3619. {
  3620. gen_data->client_id = o->cl_id;
  3621. if (test_bit(BNX2X_Q_FLG_STATS, flags)) {
  3622. gen_data->statistics_counter_id =
  3623. params->stat_id;
  3624. gen_data->statistics_en_flg = 1;
  3625. gen_data->statistics_zero_flg =
  3626. test_bit(BNX2X_Q_FLG_ZERO_STATS, flags);
  3627. } else
  3628. gen_data->statistics_counter_id =
  3629. DISABLE_STATISTIC_COUNTER_ID_VALUE;
  3630. gen_data->is_fcoe_flg = test_bit(BNX2X_Q_FLG_FCOE, flags);
  3631. gen_data->activate_flg = test_bit(BNX2X_Q_FLG_ACTIVE, flags);
  3632. gen_data->sp_client_id = params->spcl_id;
  3633. gen_data->mtu = cpu_to_le16(params->mtu);
  3634. gen_data->func_id = o->func_id;
  3635. gen_data->cos = params->cos;
  3636. gen_data->traffic_type =
  3637. test_bit(BNX2X_Q_FLG_FCOE, flags) ?
  3638. LLFC_TRAFFIC_TYPE_FCOE : LLFC_TRAFFIC_TYPE_NW;
  3639. DP(BNX2X_MSG_SP, "flags: active %d, cos %d, stats en %d\n",
  3640. gen_data->activate_flg, gen_data->cos, gen_data->statistics_en_flg);
  3641. }
  3642. static void bnx2x_q_fill_init_tx_data(struct bnx2x_queue_sp_obj *o,
  3643. struct bnx2x_txq_setup_params *params,
  3644. struct client_init_tx_data *tx_data,
  3645. unsigned long *flags)
  3646. {
  3647. tx_data->enforce_security_flg =
  3648. test_bit(BNX2X_Q_FLG_TX_SEC, flags);
  3649. tx_data->default_vlan =
  3650. cpu_to_le16(params->default_vlan);
  3651. tx_data->default_vlan_flg =
  3652. test_bit(BNX2X_Q_FLG_DEF_VLAN, flags);
  3653. tx_data->tx_switching_flg =
  3654. test_bit(BNX2X_Q_FLG_TX_SWITCH, flags);
  3655. tx_data->anti_spoofing_flg =
  3656. test_bit(BNX2X_Q_FLG_ANTI_SPOOF, flags);
  3657. tx_data->force_default_pri_flg =
  3658. test_bit(BNX2X_Q_FLG_FORCE_DEFAULT_PRI, flags);
  3659. tx_data->tx_status_block_id = params->fw_sb_id;
  3660. tx_data->tx_sb_index_number = params->sb_cq_index;
  3661. tx_data->tss_leading_client_id = params->tss_leading_cl_id;
  3662. tx_data->tx_bd_page_base.lo =
  3663. cpu_to_le32(U64_LO(params->dscr_map));
  3664. tx_data->tx_bd_page_base.hi =
  3665. cpu_to_le32(U64_HI(params->dscr_map));
  3666. /* Don't configure any Tx switching mode during queue SETUP */
  3667. tx_data->state = 0;
  3668. }
  3669. static void bnx2x_q_fill_init_pause_data(struct bnx2x_queue_sp_obj *o,
  3670. struct rxq_pause_params *params,
  3671. struct client_init_rx_data *rx_data)
  3672. {
  3673. /* flow control data */
  3674. rx_data->cqe_pause_thr_low = cpu_to_le16(params->rcq_th_lo);
  3675. rx_data->cqe_pause_thr_high = cpu_to_le16(params->rcq_th_hi);
  3676. rx_data->bd_pause_thr_low = cpu_to_le16(params->bd_th_lo);
  3677. rx_data->bd_pause_thr_high = cpu_to_le16(params->bd_th_hi);
  3678. rx_data->sge_pause_thr_low = cpu_to_le16(params->sge_th_lo);
  3679. rx_data->sge_pause_thr_high = cpu_to_le16(params->sge_th_hi);
  3680. rx_data->rx_cos_mask = cpu_to_le16(params->pri_map);
  3681. }
  3682. static void bnx2x_q_fill_init_rx_data(struct bnx2x_queue_sp_obj *o,
  3683. struct bnx2x_rxq_setup_params *params,
  3684. struct client_init_rx_data *rx_data,
  3685. unsigned long *flags)
  3686. {
  3687. rx_data->tpa_en = test_bit(BNX2X_Q_FLG_TPA, flags) *
  3688. CLIENT_INIT_RX_DATA_TPA_EN_IPV4;
  3689. rx_data->tpa_en |= test_bit(BNX2X_Q_FLG_TPA_GRO, flags) *
  3690. CLIENT_INIT_RX_DATA_TPA_MODE;
  3691. rx_data->vmqueue_mode_en_flg = 0;
  3692. rx_data->cache_line_alignment_log_size =
  3693. params->cache_line_log;
  3694. rx_data->enable_dynamic_hc =
  3695. test_bit(BNX2X_Q_FLG_DHC, flags);
  3696. rx_data->max_sges_for_packet = params->max_sges_pkt;
  3697. rx_data->client_qzone_id = params->cl_qzone_id;
  3698. rx_data->max_agg_size = cpu_to_le16(params->tpa_agg_sz);
  3699. /* Always start in DROP_ALL mode */
  3700. rx_data->state = cpu_to_le16(CLIENT_INIT_RX_DATA_UCAST_DROP_ALL |
  3701. CLIENT_INIT_RX_DATA_MCAST_DROP_ALL);
  3702. /* We don't set drop flags */
  3703. rx_data->drop_ip_cs_err_flg = 0;
  3704. rx_data->drop_tcp_cs_err_flg = 0;
  3705. rx_data->drop_ttl0_flg = 0;
  3706. rx_data->drop_udp_cs_err_flg = 0;
  3707. rx_data->inner_vlan_removal_enable_flg =
  3708. test_bit(BNX2X_Q_FLG_VLAN, flags);
  3709. rx_data->outer_vlan_removal_enable_flg =
  3710. test_bit(BNX2X_Q_FLG_OV, flags);
  3711. rx_data->status_block_id = params->fw_sb_id;
  3712. rx_data->rx_sb_index_number = params->sb_cq_index;
  3713. rx_data->max_tpa_queues = params->max_tpa_queues;
  3714. rx_data->max_bytes_on_bd = cpu_to_le16(params->buf_sz);
  3715. rx_data->sge_buff_size = cpu_to_le16(params->sge_buf_sz);
  3716. rx_data->bd_page_base.lo =
  3717. cpu_to_le32(U64_LO(params->dscr_map));
  3718. rx_data->bd_page_base.hi =
  3719. cpu_to_le32(U64_HI(params->dscr_map));
  3720. rx_data->sge_page_base.lo =
  3721. cpu_to_le32(U64_LO(params->sge_map));
  3722. rx_data->sge_page_base.hi =
  3723. cpu_to_le32(U64_HI(params->sge_map));
  3724. rx_data->cqe_page_base.lo =
  3725. cpu_to_le32(U64_LO(params->rcq_map));
  3726. rx_data->cqe_page_base.hi =
  3727. cpu_to_le32(U64_HI(params->rcq_map));
  3728. rx_data->is_leading_rss = test_bit(BNX2X_Q_FLG_LEADING_RSS, flags);
  3729. if (test_bit(BNX2X_Q_FLG_MCAST, flags)) {
  3730. rx_data->approx_mcast_engine_id = params->mcast_engine_id;
  3731. rx_data->is_approx_mcast = 1;
  3732. }
  3733. rx_data->rss_engine_id = params->rss_engine_id;
  3734. /* silent vlan removal */
  3735. rx_data->silent_vlan_removal_flg =
  3736. test_bit(BNX2X_Q_FLG_SILENT_VLAN_REM, flags);
  3737. rx_data->silent_vlan_value =
  3738. cpu_to_le16(params->silent_removal_value);
  3739. rx_data->silent_vlan_mask =
  3740. cpu_to_le16(params->silent_removal_mask);
  3741. }
  3742. /* initialize the general, tx and rx parts of a queue object */
  3743. static void bnx2x_q_fill_setup_data_cmn(struct bnx2x *bp,
  3744. struct bnx2x_queue_state_params *cmd_params,
  3745. struct client_init_ramrod_data *data)
  3746. {
  3747. bnx2x_q_fill_init_general_data(bp, cmd_params->q_obj,
  3748. &cmd_params->params.setup.gen_params,
  3749. &data->general,
  3750. &cmd_params->params.setup.flags);
  3751. bnx2x_q_fill_init_tx_data(cmd_params->q_obj,
  3752. &cmd_params->params.setup.txq_params,
  3753. &data->tx,
  3754. &cmd_params->params.setup.flags);
  3755. bnx2x_q_fill_init_rx_data(cmd_params->q_obj,
  3756. &cmd_params->params.setup.rxq_params,
  3757. &data->rx,
  3758. &cmd_params->params.setup.flags);
  3759. bnx2x_q_fill_init_pause_data(cmd_params->q_obj,
  3760. &cmd_params->params.setup.pause_params,
  3761. &data->rx);
  3762. }
  3763. /* initialize the general and tx parts of a tx-only queue object */
  3764. static void bnx2x_q_fill_setup_tx_only(struct bnx2x *bp,
  3765. struct bnx2x_queue_state_params *cmd_params,
  3766. struct tx_queue_init_ramrod_data *data)
  3767. {
  3768. bnx2x_q_fill_init_general_data(bp, cmd_params->q_obj,
  3769. &cmd_params->params.tx_only.gen_params,
  3770. &data->general,
  3771. &cmd_params->params.tx_only.flags);
  3772. bnx2x_q_fill_init_tx_data(cmd_params->q_obj,
  3773. &cmd_params->params.tx_only.txq_params,
  3774. &data->tx,
  3775. &cmd_params->params.tx_only.flags);
  3776. DP(BNX2X_MSG_SP, "cid %d, tx bd page lo %x hi %x",
  3777. cmd_params->q_obj->cids[0],
  3778. data->tx.tx_bd_page_base.lo,
  3779. data->tx.tx_bd_page_base.hi);
  3780. }
  3781. /**
  3782. * bnx2x_q_init - init HW/FW queue
  3783. *
  3784. * @bp: device handle
  3785. * @params:
  3786. *
  3787. * HW/FW initial Queue configuration:
  3788. * - HC: Rx and Tx
  3789. * - CDU context validation
  3790. *
  3791. */
  3792. static inline int bnx2x_q_init(struct bnx2x *bp,
  3793. struct bnx2x_queue_state_params *params)
  3794. {
  3795. struct bnx2x_queue_sp_obj *o = params->q_obj;
  3796. struct bnx2x_queue_init_params *init = &params->params.init;
  3797. u16 hc_usec;
  3798. u8 cos;
  3799. /* Tx HC configuration */
  3800. if (test_bit(BNX2X_Q_TYPE_HAS_TX, &o->type) &&
  3801. test_bit(BNX2X_Q_FLG_HC, &init->tx.flags)) {
  3802. hc_usec = init->tx.hc_rate ? 1000000 / init->tx.hc_rate : 0;
  3803. bnx2x_update_coalesce_sb_index(bp, init->tx.fw_sb_id,
  3804. init->tx.sb_cq_index,
  3805. !test_bit(BNX2X_Q_FLG_HC_EN, &init->tx.flags),
  3806. hc_usec);
  3807. }
  3808. /* Rx HC configuration */
  3809. if (test_bit(BNX2X_Q_TYPE_HAS_RX, &o->type) &&
  3810. test_bit(BNX2X_Q_FLG_HC, &init->rx.flags)) {
  3811. hc_usec = init->rx.hc_rate ? 1000000 / init->rx.hc_rate : 0;
  3812. bnx2x_update_coalesce_sb_index(bp, init->rx.fw_sb_id,
  3813. init->rx.sb_cq_index,
  3814. !test_bit(BNX2X_Q_FLG_HC_EN, &init->rx.flags),
  3815. hc_usec);
  3816. }
  3817. /* Set CDU context validation values */
  3818. for (cos = 0; cos < o->max_cos; cos++) {
  3819. DP(BNX2X_MSG_SP, "setting context validation. cid %d, cos %d\n",
  3820. o->cids[cos], cos);
  3821. DP(BNX2X_MSG_SP, "context pointer %p\n", init->cxts[cos]);
  3822. bnx2x_set_ctx_validation(bp, init->cxts[cos], o->cids[cos]);
  3823. }
  3824. /* As no ramrod is sent, complete the command immediately */
  3825. o->complete_cmd(bp, o, BNX2X_Q_CMD_INIT);
  3826. mmiowb();
  3827. smp_mb();
  3828. return 0;
  3829. }
  3830. static inline int bnx2x_q_send_setup_e1x(struct bnx2x *bp,
  3831. struct bnx2x_queue_state_params *params)
  3832. {
  3833. struct bnx2x_queue_sp_obj *o = params->q_obj;
  3834. struct client_init_ramrod_data *rdata =
  3835. (struct client_init_ramrod_data *)o->rdata;
  3836. dma_addr_t data_mapping = o->rdata_mapping;
  3837. int ramrod = RAMROD_CMD_ID_ETH_CLIENT_SETUP;
  3838. /* Clear the ramrod data */
  3839. memset(rdata, 0, sizeof(*rdata));
  3840. /* Fill the ramrod data */
  3841. bnx2x_q_fill_setup_data_cmn(bp, params, rdata);
  3842. /*
  3843. * No need for an explicit memory barrier here as long we would
  3844. * need to ensure the ordering of writing to the SPQ element
  3845. * and updating of the SPQ producer which involves a memory
  3846. * read and we will have to put a full memory barrier there
  3847. * (inside bnx2x_sp_post()).
  3848. */
  3849. return bnx2x_sp_post(bp, ramrod, o->cids[BNX2X_PRIMARY_CID_INDEX],
  3850. U64_HI(data_mapping),
  3851. U64_LO(data_mapping), ETH_CONNECTION_TYPE);
  3852. }
  3853. static inline int bnx2x_q_send_setup_e2(struct bnx2x *bp,
  3854. struct bnx2x_queue_state_params *params)
  3855. {
  3856. struct bnx2x_queue_sp_obj *o = params->q_obj;
  3857. struct client_init_ramrod_data *rdata =
  3858. (struct client_init_ramrod_data *)o->rdata;
  3859. dma_addr_t data_mapping = o->rdata_mapping;
  3860. int ramrod = RAMROD_CMD_ID_ETH_CLIENT_SETUP;
  3861. /* Clear the ramrod data */
  3862. memset(rdata, 0, sizeof(*rdata));
  3863. /* Fill the ramrod data */
  3864. bnx2x_q_fill_setup_data_cmn(bp, params, rdata);
  3865. bnx2x_q_fill_setup_data_e2(bp, params, rdata);
  3866. /*
  3867. * No need for an explicit memory barrier here as long we would
  3868. * need to ensure the ordering of writing to the SPQ element
  3869. * and updating of the SPQ producer which involves a memory
  3870. * read and we will have to put a full memory barrier there
  3871. * (inside bnx2x_sp_post()).
  3872. */
  3873. return bnx2x_sp_post(bp, ramrod, o->cids[BNX2X_PRIMARY_CID_INDEX],
  3874. U64_HI(data_mapping),
  3875. U64_LO(data_mapping), ETH_CONNECTION_TYPE);
  3876. }
  3877. static inline int bnx2x_q_send_setup_tx_only(struct bnx2x *bp,
  3878. struct bnx2x_queue_state_params *params)
  3879. {
  3880. struct bnx2x_queue_sp_obj *o = params->q_obj;
  3881. struct tx_queue_init_ramrod_data *rdata =
  3882. (struct tx_queue_init_ramrod_data *)o->rdata;
  3883. dma_addr_t data_mapping = o->rdata_mapping;
  3884. int ramrod = RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP;
  3885. struct bnx2x_queue_setup_tx_only_params *tx_only_params =
  3886. &params->params.tx_only;
  3887. u8 cid_index = tx_only_params->cid_index;
  3888. if (cid_index >= o->max_cos) {
  3889. BNX2X_ERR("queue[%d]: cid_index (%d) is out of range\n",
  3890. o->cl_id, cid_index);
  3891. return -EINVAL;
  3892. }
  3893. DP(BNX2X_MSG_SP, "parameters received: cos: %d sp-id: %d\n",
  3894. tx_only_params->gen_params.cos,
  3895. tx_only_params->gen_params.spcl_id);
  3896. /* Clear the ramrod data */
  3897. memset(rdata, 0, sizeof(*rdata));
  3898. /* Fill the ramrod data */
  3899. bnx2x_q_fill_setup_tx_only(bp, params, rdata);
  3900. DP(BNX2X_MSG_SP, "sending tx-only ramrod: cid %d, client-id %d, sp-client id %d, cos %d\n",
  3901. o->cids[cid_index], rdata->general.client_id,
  3902. rdata->general.sp_client_id, rdata->general.cos);
  3903. /*
  3904. * No need for an explicit memory barrier here as long we would
  3905. * need to ensure the ordering of writing to the SPQ element
  3906. * and updating of the SPQ producer which involves a memory
  3907. * read and we will have to put a full memory barrier there
  3908. * (inside bnx2x_sp_post()).
  3909. */
  3910. return bnx2x_sp_post(bp, ramrod, o->cids[cid_index],
  3911. U64_HI(data_mapping),
  3912. U64_LO(data_mapping), ETH_CONNECTION_TYPE);
  3913. }
  3914. static void bnx2x_q_fill_update_data(struct bnx2x *bp,
  3915. struct bnx2x_queue_sp_obj *obj,
  3916. struct bnx2x_queue_update_params *params,
  3917. struct client_update_ramrod_data *data)
  3918. {
  3919. /* Client ID of the client to update */
  3920. data->client_id = obj->cl_id;
  3921. /* Function ID of the client to update */
  3922. data->func_id = obj->func_id;
  3923. /* Default VLAN value */
  3924. data->default_vlan = cpu_to_le16(params->def_vlan);
  3925. /* Inner VLAN stripping */
  3926. data->inner_vlan_removal_enable_flg =
  3927. test_bit(BNX2X_Q_UPDATE_IN_VLAN_REM, &params->update_flags);
  3928. data->inner_vlan_removal_change_flg =
  3929. test_bit(BNX2X_Q_UPDATE_IN_VLAN_REM_CHNG,
  3930. &params->update_flags);
  3931. /* Outer VLAN sripping */
  3932. data->outer_vlan_removal_enable_flg =
  3933. test_bit(BNX2X_Q_UPDATE_OUT_VLAN_REM, &params->update_flags);
  3934. data->outer_vlan_removal_change_flg =
  3935. test_bit(BNX2X_Q_UPDATE_OUT_VLAN_REM_CHNG,
  3936. &params->update_flags);
  3937. /* Drop packets that have source MAC that doesn't belong to this
  3938. * Queue.
  3939. */
  3940. data->anti_spoofing_enable_flg =
  3941. test_bit(BNX2X_Q_UPDATE_ANTI_SPOOF, &params->update_flags);
  3942. data->anti_spoofing_change_flg =
  3943. test_bit(BNX2X_Q_UPDATE_ANTI_SPOOF_CHNG, &params->update_flags);
  3944. /* Activate/Deactivate */
  3945. data->activate_flg =
  3946. test_bit(BNX2X_Q_UPDATE_ACTIVATE, &params->update_flags);
  3947. data->activate_change_flg =
  3948. test_bit(BNX2X_Q_UPDATE_ACTIVATE_CHNG, &params->update_flags);
  3949. /* Enable default VLAN */
  3950. data->default_vlan_enable_flg =
  3951. test_bit(BNX2X_Q_UPDATE_DEF_VLAN_EN, &params->update_flags);
  3952. data->default_vlan_change_flg =
  3953. test_bit(BNX2X_Q_UPDATE_DEF_VLAN_EN_CHNG,
  3954. &params->update_flags);
  3955. /* silent vlan removal */
  3956. data->silent_vlan_change_flg =
  3957. test_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM_CHNG,
  3958. &params->update_flags);
  3959. data->silent_vlan_removal_flg =
  3960. test_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM, &params->update_flags);
  3961. data->silent_vlan_value = cpu_to_le16(params->silent_removal_value);
  3962. data->silent_vlan_mask = cpu_to_le16(params->silent_removal_mask);
  3963. }
  3964. static inline int bnx2x_q_send_update(struct bnx2x *bp,
  3965. struct bnx2x_queue_state_params *params)
  3966. {
  3967. struct bnx2x_queue_sp_obj *o = params->q_obj;
  3968. struct client_update_ramrod_data *rdata =
  3969. (struct client_update_ramrod_data *)o->rdata;
  3970. dma_addr_t data_mapping = o->rdata_mapping;
  3971. struct bnx2x_queue_update_params *update_params =
  3972. &params->params.update;
  3973. u8 cid_index = update_params->cid_index;
  3974. if (cid_index >= o->max_cos) {
  3975. BNX2X_ERR("queue[%d]: cid_index (%d) is out of range\n",
  3976. o->cl_id, cid_index);
  3977. return -EINVAL;
  3978. }
  3979. /* Clear the ramrod data */
  3980. memset(rdata, 0, sizeof(*rdata));
  3981. /* Fill the ramrod data */
  3982. bnx2x_q_fill_update_data(bp, o, update_params, rdata);
  3983. /*
  3984. * No need for an explicit memory barrier here as long we would
  3985. * need to ensure the ordering of writing to the SPQ element
  3986. * and updating of the SPQ producer which involves a memory
  3987. * read and we will have to put a full memory barrier there
  3988. * (inside bnx2x_sp_post()).
  3989. */
  3990. return bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_CLIENT_UPDATE,
  3991. o->cids[cid_index], U64_HI(data_mapping),
  3992. U64_LO(data_mapping), ETH_CONNECTION_TYPE);
  3993. }
  3994. /**
  3995. * bnx2x_q_send_deactivate - send DEACTIVATE command
  3996. *
  3997. * @bp: device handle
  3998. * @params:
  3999. *
  4000. * implemented using the UPDATE command.
  4001. */
  4002. static inline int bnx2x_q_send_deactivate(struct bnx2x *bp,
  4003. struct bnx2x_queue_state_params *params)
  4004. {
  4005. struct bnx2x_queue_update_params *update = &params->params.update;
  4006. memset(update, 0, sizeof(*update));
  4007. __set_bit(BNX2X_Q_UPDATE_ACTIVATE_CHNG, &update->update_flags);
  4008. return bnx2x_q_send_update(bp, params);
  4009. }
  4010. /**
  4011. * bnx2x_q_send_activate - send ACTIVATE command
  4012. *
  4013. * @bp: device handle
  4014. * @params:
  4015. *
  4016. * implemented using the UPDATE command.
  4017. */
  4018. static inline int bnx2x_q_send_activate(struct bnx2x *bp,
  4019. struct bnx2x_queue_state_params *params)
  4020. {
  4021. struct bnx2x_queue_update_params *update = &params->params.update;
  4022. memset(update, 0, sizeof(*update));
  4023. __set_bit(BNX2X_Q_UPDATE_ACTIVATE, &update->update_flags);
  4024. __set_bit(BNX2X_Q_UPDATE_ACTIVATE_CHNG, &update->update_flags);
  4025. return bnx2x_q_send_update(bp, params);
  4026. }
  4027. static inline int bnx2x_q_send_update_tpa(struct bnx2x *bp,
  4028. struct bnx2x_queue_state_params *params)
  4029. {
  4030. /* TODO: Not implemented yet. */
  4031. return -1;
  4032. }
  4033. static inline int bnx2x_q_send_halt(struct bnx2x *bp,
  4034. struct bnx2x_queue_state_params *params)
  4035. {
  4036. struct bnx2x_queue_sp_obj *o = params->q_obj;
  4037. return bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_HALT,
  4038. o->cids[BNX2X_PRIMARY_CID_INDEX], 0, o->cl_id,
  4039. ETH_CONNECTION_TYPE);
  4040. }
  4041. static inline int bnx2x_q_send_cfc_del(struct bnx2x *bp,
  4042. struct bnx2x_queue_state_params *params)
  4043. {
  4044. struct bnx2x_queue_sp_obj *o = params->q_obj;
  4045. u8 cid_idx = params->params.cfc_del.cid_index;
  4046. if (cid_idx >= o->max_cos) {
  4047. BNX2X_ERR("queue[%d]: cid_index (%d) is out of range\n",
  4048. o->cl_id, cid_idx);
  4049. return -EINVAL;
  4050. }
  4051. return bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_CFC_DEL,
  4052. o->cids[cid_idx], 0, 0, NONE_CONNECTION_TYPE);
  4053. }
  4054. static inline int bnx2x_q_send_terminate(struct bnx2x *bp,
  4055. struct bnx2x_queue_state_params *params)
  4056. {
  4057. struct bnx2x_queue_sp_obj *o = params->q_obj;
  4058. u8 cid_index = params->params.terminate.cid_index;
  4059. if (cid_index >= o->max_cos) {
  4060. BNX2X_ERR("queue[%d]: cid_index (%d) is out of range\n",
  4061. o->cl_id, cid_index);
  4062. return -EINVAL;
  4063. }
  4064. return bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_TERMINATE,
  4065. o->cids[cid_index], 0, 0, ETH_CONNECTION_TYPE);
  4066. }
  4067. static inline int bnx2x_q_send_empty(struct bnx2x *bp,
  4068. struct bnx2x_queue_state_params *params)
  4069. {
  4070. struct bnx2x_queue_sp_obj *o = params->q_obj;
  4071. return bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_EMPTY,
  4072. o->cids[BNX2X_PRIMARY_CID_INDEX], 0, 0,
  4073. ETH_CONNECTION_TYPE);
  4074. }
  4075. static inline int bnx2x_queue_send_cmd_cmn(struct bnx2x *bp,
  4076. struct bnx2x_queue_state_params *params)
  4077. {
  4078. switch (params->cmd) {
  4079. case BNX2X_Q_CMD_INIT:
  4080. return bnx2x_q_init(bp, params);
  4081. case BNX2X_Q_CMD_SETUP_TX_ONLY:
  4082. return bnx2x_q_send_setup_tx_only(bp, params);
  4083. case BNX2X_Q_CMD_DEACTIVATE:
  4084. return bnx2x_q_send_deactivate(bp, params);
  4085. case BNX2X_Q_CMD_ACTIVATE:
  4086. return bnx2x_q_send_activate(bp, params);
  4087. case BNX2X_Q_CMD_UPDATE:
  4088. return bnx2x_q_send_update(bp, params);
  4089. case BNX2X_Q_CMD_UPDATE_TPA:
  4090. return bnx2x_q_send_update_tpa(bp, params);
  4091. case BNX2X_Q_CMD_HALT:
  4092. return bnx2x_q_send_halt(bp, params);
  4093. case BNX2X_Q_CMD_CFC_DEL:
  4094. return bnx2x_q_send_cfc_del(bp, params);
  4095. case BNX2X_Q_CMD_TERMINATE:
  4096. return bnx2x_q_send_terminate(bp, params);
  4097. case BNX2X_Q_CMD_EMPTY:
  4098. return bnx2x_q_send_empty(bp, params);
  4099. default:
  4100. BNX2X_ERR("Unknown command: %d\n", params->cmd);
  4101. return -EINVAL;
  4102. }
  4103. }
  4104. static int bnx2x_queue_send_cmd_e1x(struct bnx2x *bp,
  4105. struct bnx2x_queue_state_params *params)
  4106. {
  4107. switch (params->cmd) {
  4108. case BNX2X_Q_CMD_SETUP:
  4109. return bnx2x_q_send_setup_e1x(bp, params);
  4110. case BNX2X_Q_CMD_INIT:
  4111. case BNX2X_Q_CMD_SETUP_TX_ONLY:
  4112. case BNX2X_Q_CMD_DEACTIVATE:
  4113. case BNX2X_Q_CMD_ACTIVATE:
  4114. case BNX2X_Q_CMD_UPDATE:
  4115. case BNX2X_Q_CMD_UPDATE_TPA:
  4116. case BNX2X_Q_CMD_HALT:
  4117. case BNX2X_Q_CMD_CFC_DEL:
  4118. case BNX2X_Q_CMD_TERMINATE:
  4119. case BNX2X_Q_CMD_EMPTY:
  4120. return bnx2x_queue_send_cmd_cmn(bp, params);
  4121. default:
  4122. BNX2X_ERR("Unknown command: %d\n", params->cmd);
  4123. return -EINVAL;
  4124. }
  4125. }
  4126. static int bnx2x_queue_send_cmd_e2(struct bnx2x *bp,
  4127. struct bnx2x_queue_state_params *params)
  4128. {
  4129. switch (params->cmd) {
  4130. case BNX2X_Q_CMD_SETUP:
  4131. return bnx2x_q_send_setup_e2(bp, params);
  4132. case BNX2X_Q_CMD_INIT:
  4133. case BNX2X_Q_CMD_SETUP_TX_ONLY:
  4134. case BNX2X_Q_CMD_DEACTIVATE:
  4135. case BNX2X_Q_CMD_ACTIVATE:
  4136. case BNX2X_Q_CMD_UPDATE:
  4137. case BNX2X_Q_CMD_UPDATE_TPA:
  4138. case BNX2X_Q_CMD_HALT:
  4139. case BNX2X_Q_CMD_CFC_DEL:
  4140. case BNX2X_Q_CMD_TERMINATE:
  4141. case BNX2X_Q_CMD_EMPTY:
  4142. return bnx2x_queue_send_cmd_cmn(bp, params);
  4143. default:
  4144. BNX2X_ERR("Unknown command: %d\n", params->cmd);
  4145. return -EINVAL;
  4146. }
  4147. }
  4148. /**
  4149. * bnx2x_queue_chk_transition - check state machine of a regular Queue
  4150. *
  4151. * @bp: device handle
  4152. * @o:
  4153. * @params:
  4154. *
  4155. * (not Forwarding)
  4156. * It both checks if the requested command is legal in a current
  4157. * state and, if it's legal, sets a `next_state' in the object
  4158. * that will be used in the completion flow to set the `state'
  4159. * of the object.
  4160. *
  4161. * returns 0 if a requested command is a legal transition,
  4162. * -EINVAL otherwise.
  4163. */
  4164. static int bnx2x_queue_chk_transition(struct bnx2x *bp,
  4165. struct bnx2x_queue_sp_obj *o,
  4166. struct bnx2x_queue_state_params *params)
  4167. {
  4168. enum bnx2x_q_state state = o->state, next_state = BNX2X_Q_STATE_MAX;
  4169. enum bnx2x_queue_cmd cmd = params->cmd;
  4170. struct bnx2x_queue_update_params *update_params =
  4171. &params->params.update;
  4172. u8 next_tx_only = o->num_tx_only;
  4173. /*
  4174. * Forget all pending for completion commands if a driver only state
  4175. * transition has been requested.
  4176. */
  4177. if (test_bit(RAMROD_DRV_CLR_ONLY, &params->ramrod_flags)) {
  4178. o->pending = 0;
  4179. o->next_state = BNX2X_Q_STATE_MAX;
  4180. }
  4181. /*
  4182. * Don't allow a next state transition if we are in the middle of
  4183. * the previous one.
  4184. */
  4185. if (o->pending)
  4186. return -EBUSY;
  4187. switch (state) {
  4188. case BNX2X_Q_STATE_RESET:
  4189. if (cmd == BNX2X_Q_CMD_INIT)
  4190. next_state = BNX2X_Q_STATE_INITIALIZED;
  4191. break;
  4192. case BNX2X_Q_STATE_INITIALIZED:
  4193. if (cmd == BNX2X_Q_CMD_SETUP) {
  4194. if (test_bit(BNX2X_Q_FLG_ACTIVE,
  4195. &params->params.setup.flags))
  4196. next_state = BNX2X_Q_STATE_ACTIVE;
  4197. else
  4198. next_state = BNX2X_Q_STATE_INACTIVE;
  4199. }
  4200. break;
  4201. case BNX2X_Q_STATE_ACTIVE:
  4202. if (cmd == BNX2X_Q_CMD_DEACTIVATE)
  4203. next_state = BNX2X_Q_STATE_INACTIVE;
  4204. else if ((cmd == BNX2X_Q_CMD_EMPTY) ||
  4205. (cmd == BNX2X_Q_CMD_UPDATE_TPA))
  4206. next_state = BNX2X_Q_STATE_ACTIVE;
  4207. else if (cmd == BNX2X_Q_CMD_SETUP_TX_ONLY) {
  4208. next_state = BNX2X_Q_STATE_MULTI_COS;
  4209. next_tx_only = 1;
  4210. }
  4211. else if (cmd == BNX2X_Q_CMD_HALT)
  4212. next_state = BNX2X_Q_STATE_STOPPED;
  4213. else if (cmd == BNX2X_Q_CMD_UPDATE) {
  4214. /* If "active" state change is requested, update the
  4215. * state accordingly.
  4216. */
  4217. if (test_bit(BNX2X_Q_UPDATE_ACTIVATE_CHNG,
  4218. &update_params->update_flags) &&
  4219. !test_bit(BNX2X_Q_UPDATE_ACTIVATE,
  4220. &update_params->update_flags))
  4221. next_state = BNX2X_Q_STATE_INACTIVE;
  4222. else
  4223. next_state = BNX2X_Q_STATE_ACTIVE;
  4224. }
  4225. break;
  4226. case BNX2X_Q_STATE_MULTI_COS:
  4227. if (cmd == BNX2X_Q_CMD_TERMINATE)
  4228. next_state = BNX2X_Q_STATE_MCOS_TERMINATED;
  4229. else if (cmd == BNX2X_Q_CMD_SETUP_TX_ONLY) {
  4230. next_state = BNX2X_Q_STATE_MULTI_COS;
  4231. next_tx_only = o->num_tx_only + 1;
  4232. }
  4233. else if ((cmd == BNX2X_Q_CMD_EMPTY) ||
  4234. (cmd == BNX2X_Q_CMD_UPDATE_TPA))
  4235. next_state = BNX2X_Q_STATE_MULTI_COS;
  4236. else if (cmd == BNX2X_Q_CMD_UPDATE) {
  4237. /* If "active" state change is requested, update the
  4238. * state accordingly.
  4239. */
  4240. if (test_bit(BNX2X_Q_UPDATE_ACTIVATE_CHNG,
  4241. &update_params->update_flags) &&
  4242. !test_bit(BNX2X_Q_UPDATE_ACTIVATE,
  4243. &update_params->update_flags))
  4244. next_state = BNX2X_Q_STATE_INACTIVE;
  4245. else
  4246. next_state = BNX2X_Q_STATE_MULTI_COS;
  4247. }
  4248. break;
  4249. case BNX2X_Q_STATE_MCOS_TERMINATED:
  4250. if (cmd == BNX2X_Q_CMD_CFC_DEL) {
  4251. next_tx_only = o->num_tx_only - 1;
  4252. if (next_tx_only == 0)
  4253. next_state = BNX2X_Q_STATE_ACTIVE;
  4254. else
  4255. next_state = BNX2X_Q_STATE_MULTI_COS;
  4256. }
  4257. break;
  4258. case BNX2X_Q_STATE_INACTIVE:
  4259. if (cmd == BNX2X_Q_CMD_ACTIVATE)
  4260. next_state = BNX2X_Q_STATE_ACTIVE;
  4261. else if ((cmd == BNX2X_Q_CMD_EMPTY) ||
  4262. (cmd == BNX2X_Q_CMD_UPDATE_TPA))
  4263. next_state = BNX2X_Q_STATE_INACTIVE;
  4264. else if (cmd == BNX2X_Q_CMD_HALT)
  4265. next_state = BNX2X_Q_STATE_STOPPED;
  4266. else if (cmd == BNX2X_Q_CMD_UPDATE) {
  4267. /* If "active" state change is requested, update the
  4268. * state accordingly.
  4269. */
  4270. if (test_bit(BNX2X_Q_UPDATE_ACTIVATE_CHNG,
  4271. &update_params->update_flags) &&
  4272. test_bit(BNX2X_Q_UPDATE_ACTIVATE,
  4273. &update_params->update_flags)){
  4274. if (o->num_tx_only == 0)
  4275. next_state = BNX2X_Q_STATE_ACTIVE;
  4276. else /* tx only queues exist for this queue */
  4277. next_state = BNX2X_Q_STATE_MULTI_COS;
  4278. } else
  4279. next_state = BNX2X_Q_STATE_INACTIVE;
  4280. }
  4281. break;
  4282. case BNX2X_Q_STATE_STOPPED:
  4283. if (cmd == BNX2X_Q_CMD_TERMINATE)
  4284. next_state = BNX2X_Q_STATE_TERMINATED;
  4285. break;
  4286. case BNX2X_Q_STATE_TERMINATED:
  4287. if (cmd == BNX2X_Q_CMD_CFC_DEL)
  4288. next_state = BNX2X_Q_STATE_RESET;
  4289. break;
  4290. default:
  4291. BNX2X_ERR("Illegal state: %d\n", state);
  4292. }
  4293. /* Transition is assured */
  4294. if (next_state != BNX2X_Q_STATE_MAX) {
  4295. DP(BNX2X_MSG_SP, "Good state transition: %d(%d)->%d\n",
  4296. state, cmd, next_state);
  4297. o->next_state = next_state;
  4298. o->next_tx_only = next_tx_only;
  4299. return 0;
  4300. }
  4301. DP(BNX2X_MSG_SP, "Bad state transition request: %d %d\n", state, cmd);
  4302. return -EINVAL;
  4303. }
  4304. void bnx2x_init_queue_obj(struct bnx2x *bp,
  4305. struct bnx2x_queue_sp_obj *obj,
  4306. u8 cl_id, u32 *cids, u8 cid_cnt, u8 func_id,
  4307. void *rdata,
  4308. dma_addr_t rdata_mapping, unsigned long type)
  4309. {
  4310. memset(obj, 0, sizeof(*obj));
  4311. /* We support only BNX2X_MULTI_TX_COS Tx CoS at the moment */
  4312. BUG_ON(BNX2X_MULTI_TX_COS < cid_cnt);
  4313. memcpy(obj->cids, cids, sizeof(obj->cids[0]) * cid_cnt);
  4314. obj->max_cos = cid_cnt;
  4315. obj->cl_id = cl_id;
  4316. obj->func_id = func_id;
  4317. obj->rdata = rdata;
  4318. obj->rdata_mapping = rdata_mapping;
  4319. obj->type = type;
  4320. obj->next_state = BNX2X_Q_STATE_MAX;
  4321. if (CHIP_IS_E1x(bp))
  4322. obj->send_cmd = bnx2x_queue_send_cmd_e1x;
  4323. else
  4324. obj->send_cmd = bnx2x_queue_send_cmd_e2;
  4325. obj->check_transition = bnx2x_queue_chk_transition;
  4326. obj->complete_cmd = bnx2x_queue_comp_cmd;
  4327. obj->wait_comp = bnx2x_queue_wait_comp;
  4328. obj->set_pending = bnx2x_queue_set_pending;
  4329. }
  4330. /* return a queue object's logical state*/
  4331. int bnx2x_get_q_logical_state(struct bnx2x *bp,
  4332. struct bnx2x_queue_sp_obj *obj)
  4333. {
  4334. switch (obj->state) {
  4335. case BNX2X_Q_STATE_ACTIVE:
  4336. case BNX2X_Q_STATE_MULTI_COS:
  4337. return BNX2X_Q_LOGICAL_STATE_ACTIVE;
  4338. case BNX2X_Q_STATE_RESET:
  4339. case BNX2X_Q_STATE_INITIALIZED:
  4340. case BNX2X_Q_STATE_MCOS_TERMINATED:
  4341. case BNX2X_Q_STATE_INACTIVE:
  4342. case BNX2X_Q_STATE_STOPPED:
  4343. case BNX2X_Q_STATE_TERMINATED:
  4344. case BNX2X_Q_STATE_FLRED:
  4345. return BNX2X_Q_LOGICAL_STATE_STOPPED;
  4346. default:
  4347. return -EINVAL;
  4348. }
  4349. }
  4350. /********************** Function state object *********************************/
  4351. enum bnx2x_func_state bnx2x_func_get_state(struct bnx2x *bp,
  4352. struct bnx2x_func_sp_obj *o)
  4353. {
  4354. /* in the middle of transaction - return INVALID state */
  4355. if (o->pending)
  4356. return BNX2X_F_STATE_MAX;
  4357. /*
  4358. * unsure the order of reading of o->pending and o->state
  4359. * o->pending should be read first
  4360. */
  4361. rmb();
  4362. return o->state;
  4363. }
  4364. static int bnx2x_func_wait_comp(struct bnx2x *bp,
  4365. struct bnx2x_func_sp_obj *o,
  4366. enum bnx2x_func_cmd cmd)
  4367. {
  4368. return bnx2x_state_wait(bp, cmd, &o->pending);
  4369. }
  4370. /**
  4371. * bnx2x_func_state_change_comp - complete the state machine transition
  4372. *
  4373. * @bp: device handle
  4374. * @o:
  4375. * @cmd:
  4376. *
  4377. * Called on state change transition. Completes the state
  4378. * machine transition only - no HW interaction.
  4379. */
  4380. static inline int bnx2x_func_state_change_comp(struct bnx2x *bp,
  4381. struct bnx2x_func_sp_obj *o,
  4382. enum bnx2x_func_cmd cmd)
  4383. {
  4384. unsigned long cur_pending = o->pending;
  4385. if (!test_and_clear_bit(cmd, &cur_pending)) {
  4386. BNX2X_ERR("Bad MC reply %d for func %d in state %d pending 0x%lx, next_state %d\n",
  4387. cmd, BP_FUNC(bp), o->state,
  4388. cur_pending, o->next_state);
  4389. return -EINVAL;
  4390. }
  4391. DP(BNX2X_MSG_SP,
  4392. "Completing command %d for func %d, setting state to %d\n",
  4393. cmd, BP_FUNC(bp), o->next_state);
  4394. o->state = o->next_state;
  4395. o->next_state = BNX2X_F_STATE_MAX;
  4396. /* It's important that o->state and o->next_state are
  4397. * updated before o->pending.
  4398. */
  4399. wmb();
  4400. clear_bit(cmd, &o->pending);
  4401. smp_mb__after_clear_bit();
  4402. return 0;
  4403. }
  4404. /**
  4405. * bnx2x_func_comp_cmd - complete the state change command
  4406. *
  4407. * @bp: device handle
  4408. * @o:
  4409. * @cmd:
  4410. *
  4411. * Checks that the arrived completion is expected.
  4412. */
  4413. static int bnx2x_func_comp_cmd(struct bnx2x *bp,
  4414. struct bnx2x_func_sp_obj *o,
  4415. enum bnx2x_func_cmd cmd)
  4416. {
  4417. /* Complete the state machine part first, check if it's a
  4418. * legal completion.
  4419. */
  4420. int rc = bnx2x_func_state_change_comp(bp, o, cmd);
  4421. return rc;
  4422. }
  4423. /**
  4424. * bnx2x_func_chk_transition - perform function state machine transition
  4425. *
  4426. * @bp: device handle
  4427. * @o:
  4428. * @params:
  4429. *
  4430. * It both checks if the requested command is legal in a current
  4431. * state and, if it's legal, sets a `next_state' in the object
  4432. * that will be used in the completion flow to set the `state'
  4433. * of the object.
  4434. *
  4435. * returns 0 if a requested command is a legal transition,
  4436. * -EINVAL otherwise.
  4437. */
  4438. static int bnx2x_func_chk_transition(struct bnx2x *bp,
  4439. struct bnx2x_func_sp_obj *o,
  4440. struct bnx2x_func_state_params *params)
  4441. {
  4442. enum bnx2x_func_state state = o->state, next_state = BNX2X_F_STATE_MAX;
  4443. enum bnx2x_func_cmd cmd = params->cmd;
  4444. /*
  4445. * Forget all pending for completion commands if a driver only state
  4446. * transition has been requested.
  4447. */
  4448. if (test_bit(RAMROD_DRV_CLR_ONLY, &params->ramrod_flags)) {
  4449. o->pending = 0;
  4450. o->next_state = BNX2X_F_STATE_MAX;
  4451. }
  4452. /*
  4453. * Don't allow a next state transition if we are in the middle of
  4454. * the previous one.
  4455. */
  4456. if (o->pending)
  4457. return -EBUSY;
  4458. switch (state) {
  4459. case BNX2X_F_STATE_RESET:
  4460. if (cmd == BNX2X_F_CMD_HW_INIT)
  4461. next_state = BNX2X_F_STATE_INITIALIZED;
  4462. break;
  4463. case BNX2X_F_STATE_INITIALIZED:
  4464. if (cmd == BNX2X_F_CMD_START)
  4465. next_state = BNX2X_F_STATE_STARTED;
  4466. else if (cmd == BNX2X_F_CMD_HW_RESET)
  4467. next_state = BNX2X_F_STATE_RESET;
  4468. break;
  4469. case BNX2X_F_STATE_STARTED:
  4470. if (cmd == BNX2X_F_CMD_STOP)
  4471. next_state = BNX2X_F_STATE_INITIALIZED;
  4472. /* afex ramrods can be sent only in started mode, and only
  4473. * if not pending for function_stop ramrod completion
  4474. * for these events - next state remained STARTED.
  4475. */
  4476. else if ((cmd == BNX2X_F_CMD_AFEX_UPDATE) &&
  4477. (!test_bit(BNX2X_F_CMD_STOP, &o->pending)))
  4478. next_state = BNX2X_F_STATE_STARTED;
  4479. else if ((cmd == BNX2X_F_CMD_AFEX_VIFLISTS) &&
  4480. (!test_bit(BNX2X_F_CMD_STOP, &o->pending)))
  4481. next_state = BNX2X_F_STATE_STARTED;
  4482. /* Switch_update ramrod can be sent in either started or
  4483. * tx_stopped state, and it doesn't change the state.
  4484. */
  4485. else if ((cmd == BNX2X_F_CMD_SWITCH_UPDATE) &&
  4486. (!test_bit(BNX2X_F_CMD_STOP, &o->pending)))
  4487. next_state = BNX2X_F_STATE_STARTED;
  4488. else if (cmd == BNX2X_F_CMD_TX_STOP)
  4489. next_state = BNX2X_F_STATE_TX_STOPPED;
  4490. break;
  4491. case BNX2X_F_STATE_TX_STOPPED:
  4492. if ((cmd == BNX2X_F_CMD_SWITCH_UPDATE) &&
  4493. (!test_bit(BNX2X_F_CMD_STOP, &o->pending)))
  4494. next_state = BNX2X_F_STATE_TX_STOPPED;
  4495. else if (cmd == BNX2X_F_CMD_TX_START)
  4496. next_state = BNX2X_F_STATE_STARTED;
  4497. break;
  4498. default:
  4499. BNX2X_ERR("Unknown state: %d\n", state);
  4500. }
  4501. /* Transition is assured */
  4502. if (next_state != BNX2X_F_STATE_MAX) {
  4503. DP(BNX2X_MSG_SP, "Good function state transition: %d(%d)->%d\n",
  4504. state, cmd, next_state);
  4505. o->next_state = next_state;
  4506. return 0;
  4507. }
  4508. DP(BNX2X_MSG_SP, "Bad function state transition request: %d %d\n",
  4509. state, cmd);
  4510. return -EINVAL;
  4511. }
  4512. /**
  4513. * bnx2x_func_init_func - performs HW init at function stage
  4514. *
  4515. * @bp: device handle
  4516. * @drv:
  4517. *
  4518. * Init HW when the current phase is
  4519. * FW_MSG_CODE_DRV_LOAD_FUNCTION: initialize only FUNCTION-only
  4520. * HW blocks.
  4521. */
  4522. static inline int bnx2x_func_init_func(struct bnx2x *bp,
  4523. const struct bnx2x_func_sp_drv_ops *drv)
  4524. {
  4525. return drv->init_hw_func(bp);
  4526. }
  4527. /**
  4528. * bnx2x_func_init_port - performs HW init at port stage
  4529. *
  4530. * @bp: device handle
  4531. * @drv:
  4532. *
  4533. * Init HW when the current phase is
  4534. * FW_MSG_CODE_DRV_LOAD_PORT: initialize PORT-only and
  4535. * FUNCTION-only HW blocks.
  4536. *
  4537. */
  4538. static inline int bnx2x_func_init_port(struct bnx2x *bp,
  4539. const struct bnx2x_func_sp_drv_ops *drv)
  4540. {
  4541. int rc = drv->init_hw_port(bp);
  4542. if (rc)
  4543. return rc;
  4544. return bnx2x_func_init_func(bp, drv);
  4545. }
  4546. /**
  4547. * bnx2x_func_init_cmn_chip - performs HW init at chip-common stage
  4548. *
  4549. * @bp: device handle
  4550. * @drv:
  4551. *
  4552. * Init HW when the current phase is
  4553. * FW_MSG_CODE_DRV_LOAD_COMMON_CHIP: initialize COMMON_CHIP,
  4554. * PORT-only and FUNCTION-only HW blocks.
  4555. */
  4556. static inline int bnx2x_func_init_cmn_chip(struct bnx2x *bp,
  4557. const struct bnx2x_func_sp_drv_ops *drv)
  4558. {
  4559. int rc = drv->init_hw_cmn_chip(bp);
  4560. if (rc)
  4561. return rc;
  4562. return bnx2x_func_init_port(bp, drv);
  4563. }
  4564. /**
  4565. * bnx2x_func_init_cmn - performs HW init at common stage
  4566. *
  4567. * @bp: device handle
  4568. * @drv:
  4569. *
  4570. * Init HW when the current phase is
  4571. * FW_MSG_CODE_DRV_LOAD_COMMON_CHIP: initialize COMMON,
  4572. * PORT-only and FUNCTION-only HW blocks.
  4573. */
  4574. static inline int bnx2x_func_init_cmn(struct bnx2x *bp,
  4575. const struct bnx2x_func_sp_drv_ops *drv)
  4576. {
  4577. int rc = drv->init_hw_cmn(bp);
  4578. if (rc)
  4579. return rc;
  4580. return bnx2x_func_init_port(bp, drv);
  4581. }
  4582. static int bnx2x_func_hw_init(struct bnx2x *bp,
  4583. struct bnx2x_func_state_params *params)
  4584. {
  4585. u32 load_code = params->params.hw_init.load_phase;
  4586. struct bnx2x_func_sp_obj *o = params->f_obj;
  4587. const struct bnx2x_func_sp_drv_ops *drv = o->drv;
  4588. int rc = 0;
  4589. DP(BNX2X_MSG_SP, "function %d load_code %x\n",
  4590. BP_ABS_FUNC(bp), load_code);
  4591. /* Prepare buffers for unzipping the FW */
  4592. rc = drv->gunzip_init(bp);
  4593. if (rc)
  4594. return rc;
  4595. /* Prepare FW */
  4596. rc = drv->init_fw(bp);
  4597. if (rc) {
  4598. BNX2X_ERR("Error loading firmware\n");
  4599. goto init_err;
  4600. }
  4601. /* Handle the beginning of COMMON_XXX pases separatelly... */
  4602. switch (load_code) {
  4603. case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
  4604. rc = bnx2x_func_init_cmn_chip(bp, drv);
  4605. if (rc)
  4606. goto init_err;
  4607. break;
  4608. case FW_MSG_CODE_DRV_LOAD_COMMON:
  4609. rc = bnx2x_func_init_cmn(bp, drv);
  4610. if (rc)
  4611. goto init_err;
  4612. break;
  4613. case FW_MSG_CODE_DRV_LOAD_PORT:
  4614. rc = bnx2x_func_init_port(bp, drv);
  4615. if (rc)
  4616. goto init_err;
  4617. break;
  4618. case FW_MSG_CODE_DRV_LOAD_FUNCTION:
  4619. rc = bnx2x_func_init_func(bp, drv);
  4620. if (rc)
  4621. goto init_err;
  4622. break;
  4623. default:
  4624. BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
  4625. rc = -EINVAL;
  4626. }
  4627. init_err:
  4628. drv->gunzip_end(bp);
  4629. /* In case of success, complete the comand immediatelly: no ramrods
  4630. * have been sent.
  4631. */
  4632. if (!rc)
  4633. o->complete_cmd(bp, o, BNX2X_F_CMD_HW_INIT);
  4634. return rc;
  4635. }
  4636. /**
  4637. * bnx2x_func_reset_func - reset HW at function stage
  4638. *
  4639. * @bp: device handle
  4640. * @drv:
  4641. *
  4642. * Reset HW at FW_MSG_CODE_DRV_UNLOAD_FUNCTION stage: reset only
  4643. * FUNCTION-only HW blocks.
  4644. */
  4645. static inline void bnx2x_func_reset_func(struct bnx2x *bp,
  4646. const struct bnx2x_func_sp_drv_ops *drv)
  4647. {
  4648. drv->reset_hw_func(bp);
  4649. }
  4650. /**
  4651. * bnx2x_func_reset_port - reser HW at port stage
  4652. *
  4653. * @bp: device handle
  4654. * @drv:
  4655. *
  4656. * Reset HW at FW_MSG_CODE_DRV_UNLOAD_PORT stage: reset
  4657. * FUNCTION-only and PORT-only HW blocks.
  4658. *
  4659. * !!!IMPORTANT!!!
  4660. *
  4661. * It's important to call reset_port before reset_func() as the last thing
  4662. * reset_func does is pf_disable() thus disabling PGLUE_B, which
  4663. * makes impossible any DMAE transactions.
  4664. */
  4665. static inline void bnx2x_func_reset_port(struct bnx2x *bp,
  4666. const struct bnx2x_func_sp_drv_ops *drv)
  4667. {
  4668. drv->reset_hw_port(bp);
  4669. bnx2x_func_reset_func(bp, drv);
  4670. }
  4671. /**
  4672. * bnx2x_func_reset_cmn - reser HW at common stage
  4673. *
  4674. * @bp: device handle
  4675. * @drv:
  4676. *
  4677. * Reset HW at FW_MSG_CODE_DRV_UNLOAD_COMMON and
  4678. * FW_MSG_CODE_DRV_UNLOAD_COMMON_CHIP stages: reset COMMON,
  4679. * COMMON_CHIP, FUNCTION-only and PORT-only HW blocks.
  4680. */
  4681. static inline void bnx2x_func_reset_cmn(struct bnx2x *bp,
  4682. const struct bnx2x_func_sp_drv_ops *drv)
  4683. {
  4684. bnx2x_func_reset_port(bp, drv);
  4685. drv->reset_hw_cmn(bp);
  4686. }
  4687. static inline int bnx2x_func_hw_reset(struct bnx2x *bp,
  4688. struct bnx2x_func_state_params *params)
  4689. {
  4690. u32 reset_phase = params->params.hw_reset.reset_phase;
  4691. struct bnx2x_func_sp_obj *o = params->f_obj;
  4692. const struct bnx2x_func_sp_drv_ops *drv = o->drv;
  4693. DP(BNX2X_MSG_SP, "function %d reset_phase %x\n", BP_ABS_FUNC(bp),
  4694. reset_phase);
  4695. switch (reset_phase) {
  4696. case FW_MSG_CODE_DRV_UNLOAD_COMMON:
  4697. bnx2x_func_reset_cmn(bp, drv);
  4698. break;
  4699. case FW_MSG_CODE_DRV_UNLOAD_PORT:
  4700. bnx2x_func_reset_port(bp, drv);
  4701. break;
  4702. case FW_MSG_CODE_DRV_UNLOAD_FUNCTION:
  4703. bnx2x_func_reset_func(bp, drv);
  4704. break;
  4705. default:
  4706. BNX2X_ERR("Unknown reset_phase (0x%x) from MCP\n",
  4707. reset_phase);
  4708. break;
  4709. }
  4710. /* Complete the comand immediatelly: no ramrods have been sent. */
  4711. o->complete_cmd(bp, o, BNX2X_F_CMD_HW_RESET);
  4712. return 0;
  4713. }
  4714. static inline int bnx2x_func_send_start(struct bnx2x *bp,
  4715. struct bnx2x_func_state_params *params)
  4716. {
  4717. struct bnx2x_func_sp_obj *o = params->f_obj;
  4718. struct function_start_data *rdata =
  4719. (struct function_start_data *)o->rdata;
  4720. dma_addr_t data_mapping = o->rdata_mapping;
  4721. struct bnx2x_func_start_params *start_params = &params->params.start;
  4722. memset(rdata, 0, sizeof(*rdata));
  4723. /* Fill the ramrod data with provided parameters */
  4724. rdata->function_mode = (u8)start_params->mf_mode;
  4725. rdata->sd_vlan_tag = cpu_to_le16(start_params->sd_vlan_tag);
  4726. rdata->path_id = BP_PATH(bp);
  4727. rdata->network_cos_mode = start_params->network_cos_mode;
  4728. /*
  4729. * No need for an explicit memory barrier here as long we would
  4730. * need to ensure the ordering of writing to the SPQ element
  4731. * and updating of the SPQ producer which involves a memory
  4732. * read and we will have to put a full memory barrier there
  4733. * (inside bnx2x_sp_post()).
  4734. */
  4735. return bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_FUNCTION_START, 0,
  4736. U64_HI(data_mapping),
  4737. U64_LO(data_mapping), NONE_CONNECTION_TYPE);
  4738. }
  4739. static inline int bnx2x_func_send_switch_update(struct bnx2x *bp,
  4740. struct bnx2x_func_state_params *params)
  4741. {
  4742. struct bnx2x_func_sp_obj *o = params->f_obj;
  4743. struct function_update_data *rdata =
  4744. (struct function_update_data *)o->rdata;
  4745. dma_addr_t data_mapping = o->rdata_mapping;
  4746. struct bnx2x_func_switch_update_params *switch_update_params =
  4747. &params->params.switch_update;
  4748. memset(rdata, 0, sizeof(*rdata));
  4749. /* Fill the ramrod data with provided parameters */
  4750. rdata->tx_switch_suspend_change_flg = 1;
  4751. rdata->tx_switch_suspend = switch_update_params->suspend;
  4752. rdata->echo = SWITCH_UPDATE;
  4753. return bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_FUNCTION_UPDATE, 0,
  4754. U64_HI(data_mapping),
  4755. U64_LO(data_mapping), NONE_CONNECTION_TYPE);
  4756. }
  4757. static inline int bnx2x_func_send_afex_update(struct bnx2x *bp,
  4758. struct bnx2x_func_state_params *params)
  4759. {
  4760. struct bnx2x_func_sp_obj *o = params->f_obj;
  4761. struct function_update_data *rdata =
  4762. (struct function_update_data *)o->afex_rdata;
  4763. dma_addr_t data_mapping = o->afex_rdata_mapping;
  4764. struct bnx2x_func_afex_update_params *afex_update_params =
  4765. &params->params.afex_update;
  4766. memset(rdata, 0, sizeof(*rdata));
  4767. /* Fill the ramrod data with provided parameters */
  4768. rdata->vif_id_change_flg = 1;
  4769. rdata->vif_id = cpu_to_le16(afex_update_params->vif_id);
  4770. rdata->afex_default_vlan_change_flg = 1;
  4771. rdata->afex_default_vlan =
  4772. cpu_to_le16(afex_update_params->afex_default_vlan);
  4773. rdata->allowed_priorities_change_flg = 1;
  4774. rdata->allowed_priorities = afex_update_params->allowed_priorities;
  4775. rdata->echo = AFEX_UPDATE;
  4776. /* No need for an explicit memory barrier here as long we would
  4777. * need to ensure the ordering of writing to the SPQ element
  4778. * and updating of the SPQ producer which involves a memory
  4779. * read and we will have to put a full memory barrier there
  4780. * (inside bnx2x_sp_post()).
  4781. */
  4782. DP(BNX2X_MSG_SP,
  4783. "afex: sending func_update vif_id 0x%x dvlan 0x%x prio 0x%x\n",
  4784. rdata->vif_id,
  4785. rdata->afex_default_vlan, rdata->allowed_priorities);
  4786. return bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_FUNCTION_UPDATE, 0,
  4787. U64_HI(data_mapping),
  4788. U64_LO(data_mapping), NONE_CONNECTION_TYPE);
  4789. }
  4790. static
  4791. inline int bnx2x_func_send_afex_viflists(struct bnx2x *bp,
  4792. struct bnx2x_func_state_params *params)
  4793. {
  4794. struct bnx2x_func_sp_obj *o = params->f_obj;
  4795. struct afex_vif_list_ramrod_data *rdata =
  4796. (struct afex_vif_list_ramrod_data *)o->afex_rdata;
  4797. struct bnx2x_func_afex_viflists_params *afex_viflist_params =
  4798. &params->params.afex_viflists;
  4799. u64 *p_rdata = (u64 *)rdata;
  4800. memset(rdata, 0, sizeof(*rdata));
  4801. /* Fill the ramrod data with provided parameters */
  4802. rdata->vif_list_index = afex_viflist_params->vif_list_index;
  4803. rdata->func_bit_map = afex_viflist_params->func_bit_map;
  4804. rdata->afex_vif_list_command =
  4805. afex_viflist_params->afex_vif_list_command;
  4806. rdata->func_to_clear = afex_viflist_params->func_to_clear;
  4807. /* send in echo type of sub command */
  4808. rdata->echo = afex_viflist_params->afex_vif_list_command;
  4809. /* No need for an explicit memory barrier here as long we would
  4810. * need to ensure the ordering of writing to the SPQ element
  4811. * and updating of the SPQ producer which involves a memory
  4812. * read and we will have to put a full memory barrier there
  4813. * (inside bnx2x_sp_post()).
  4814. */
  4815. DP(BNX2X_MSG_SP, "afex: ramrod lists, cmd 0x%x index 0x%x func_bit_map 0x%x func_to_clr 0x%x\n",
  4816. rdata->afex_vif_list_command, rdata->vif_list_index,
  4817. rdata->func_bit_map, rdata->func_to_clear);
  4818. /* this ramrod sends data directly and not through DMA mapping */
  4819. return bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_AFEX_VIF_LISTS, 0,
  4820. U64_HI(*p_rdata), U64_LO(*p_rdata),
  4821. NONE_CONNECTION_TYPE);
  4822. }
  4823. static inline int bnx2x_func_send_stop(struct bnx2x *bp,
  4824. struct bnx2x_func_state_params *params)
  4825. {
  4826. return bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_FUNCTION_STOP, 0, 0, 0,
  4827. NONE_CONNECTION_TYPE);
  4828. }
  4829. static inline int bnx2x_func_send_tx_stop(struct bnx2x *bp,
  4830. struct bnx2x_func_state_params *params)
  4831. {
  4832. return bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_STOP_TRAFFIC, 0, 0, 0,
  4833. NONE_CONNECTION_TYPE);
  4834. }
  4835. static inline int bnx2x_func_send_tx_start(struct bnx2x *bp,
  4836. struct bnx2x_func_state_params *params)
  4837. {
  4838. struct bnx2x_func_sp_obj *o = params->f_obj;
  4839. struct flow_control_configuration *rdata =
  4840. (struct flow_control_configuration *)o->rdata;
  4841. dma_addr_t data_mapping = o->rdata_mapping;
  4842. struct bnx2x_func_tx_start_params *tx_start_params =
  4843. &params->params.tx_start;
  4844. int i;
  4845. memset(rdata, 0, sizeof(*rdata));
  4846. rdata->dcb_enabled = tx_start_params->dcb_enabled;
  4847. rdata->dcb_version = tx_start_params->dcb_version;
  4848. rdata->dont_add_pri_0_en = tx_start_params->dont_add_pri_0_en;
  4849. for (i = 0; i < ARRAY_SIZE(rdata->traffic_type_to_priority_cos); i++)
  4850. rdata->traffic_type_to_priority_cos[i] =
  4851. tx_start_params->traffic_type_to_priority_cos[i];
  4852. return bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_START_TRAFFIC, 0,
  4853. U64_HI(data_mapping),
  4854. U64_LO(data_mapping), NONE_CONNECTION_TYPE);
  4855. }
  4856. static int bnx2x_func_send_cmd(struct bnx2x *bp,
  4857. struct bnx2x_func_state_params *params)
  4858. {
  4859. switch (params->cmd) {
  4860. case BNX2X_F_CMD_HW_INIT:
  4861. return bnx2x_func_hw_init(bp, params);
  4862. case BNX2X_F_CMD_START:
  4863. return bnx2x_func_send_start(bp, params);
  4864. case BNX2X_F_CMD_STOP:
  4865. return bnx2x_func_send_stop(bp, params);
  4866. case BNX2X_F_CMD_HW_RESET:
  4867. return bnx2x_func_hw_reset(bp, params);
  4868. case BNX2X_F_CMD_AFEX_UPDATE:
  4869. return bnx2x_func_send_afex_update(bp, params);
  4870. case BNX2X_F_CMD_AFEX_VIFLISTS:
  4871. return bnx2x_func_send_afex_viflists(bp, params);
  4872. case BNX2X_F_CMD_TX_STOP:
  4873. return bnx2x_func_send_tx_stop(bp, params);
  4874. case BNX2X_F_CMD_TX_START:
  4875. return bnx2x_func_send_tx_start(bp, params);
  4876. case BNX2X_F_CMD_SWITCH_UPDATE:
  4877. return bnx2x_func_send_switch_update(bp, params);
  4878. default:
  4879. BNX2X_ERR("Unknown command: %d\n", params->cmd);
  4880. return -EINVAL;
  4881. }
  4882. }
  4883. void bnx2x_init_func_obj(struct bnx2x *bp,
  4884. struct bnx2x_func_sp_obj *obj,
  4885. void *rdata, dma_addr_t rdata_mapping,
  4886. void *afex_rdata, dma_addr_t afex_rdata_mapping,
  4887. struct bnx2x_func_sp_drv_ops *drv_iface)
  4888. {
  4889. memset(obj, 0, sizeof(*obj));
  4890. mutex_init(&obj->one_pending_mutex);
  4891. obj->rdata = rdata;
  4892. obj->rdata_mapping = rdata_mapping;
  4893. obj->afex_rdata = afex_rdata;
  4894. obj->afex_rdata_mapping = afex_rdata_mapping;
  4895. obj->send_cmd = bnx2x_func_send_cmd;
  4896. obj->check_transition = bnx2x_func_chk_transition;
  4897. obj->complete_cmd = bnx2x_func_comp_cmd;
  4898. obj->wait_comp = bnx2x_func_wait_comp;
  4899. obj->drv = drv_iface;
  4900. }
  4901. /**
  4902. * bnx2x_func_state_change - perform Function state change transition
  4903. *
  4904. * @bp: device handle
  4905. * @params: parameters to perform the transaction
  4906. *
  4907. * returns 0 in case of successfully completed transition,
  4908. * negative error code in case of failure, positive
  4909. * (EBUSY) value if there is a completion to that is
  4910. * still pending (possible only if RAMROD_COMP_WAIT is
  4911. * not set in params->ramrod_flags for asynchronous
  4912. * commands).
  4913. */
  4914. int bnx2x_func_state_change(struct bnx2x *bp,
  4915. struct bnx2x_func_state_params *params)
  4916. {
  4917. struct bnx2x_func_sp_obj *o = params->f_obj;
  4918. int rc, cnt = 300;
  4919. enum bnx2x_func_cmd cmd = params->cmd;
  4920. unsigned long *pending = &o->pending;
  4921. mutex_lock(&o->one_pending_mutex);
  4922. /* Check that the requested transition is legal */
  4923. rc = o->check_transition(bp, o, params);
  4924. if ((rc == -EBUSY) &&
  4925. (test_bit(RAMROD_RETRY, &params->ramrod_flags))) {
  4926. while ((rc == -EBUSY) && (--cnt > 0)) {
  4927. mutex_unlock(&o->one_pending_mutex);
  4928. msleep(10);
  4929. mutex_lock(&o->one_pending_mutex);
  4930. rc = o->check_transition(bp, o, params);
  4931. }
  4932. if (rc == -EBUSY) {
  4933. mutex_unlock(&o->one_pending_mutex);
  4934. BNX2X_ERR("timeout waiting for previous ramrod completion\n");
  4935. return rc;
  4936. }
  4937. } else if (rc) {
  4938. mutex_unlock(&o->one_pending_mutex);
  4939. return rc;
  4940. }
  4941. /* Set "pending" bit */
  4942. set_bit(cmd, pending);
  4943. /* Don't send a command if only driver cleanup was requested */
  4944. if (test_bit(RAMROD_DRV_CLR_ONLY, &params->ramrod_flags)) {
  4945. bnx2x_func_state_change_comp(bp, o, cmd);
  4946. mutex_unlock(&o->one_pending_mutex);
  4947. } else {
  4948. /* Send a ramrod */
  4949. rc = o->send_cmd(bp, params);
  4950. mutex_unlock(&o->one_pending_mutex);
  4951. if (rc) {
  4952. o->next_state = BNX2X_F_STATE_MAX;
  4953. clear_bit(cmd, pending);
  4954. smp_mb__after_clear_bit();
  4955. return rc;
  4956. }
  4957. if (test_bit(RAMROD_COMP_WAIT, &params->ramrod_flags)) {
  4958. rc = o->wait_comp(bp, o, cmd);
  4959. if (rc)
  4960. return rc;
  4961. return 0;
  4962. }
  4963. }
  4964. return !!test_bit(cmd, pending);
  4965. }