bnx2x_ethtool.c 88 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228
  1. /* bnx2x_ethtool.c: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2013 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Maintained by: Eilon Greenstein <eilong@broadcom.com>
  10. * Written by: Eliezer Tamir
  11. * Based on code from Michael Chan's bnx2 driver
  12. * UDP CSUM errata workaround by Arik Gendelman
  13. * Slowpath and fastpath rework by Vladislav Zolotarov
  14. * Statistics and Link management by Yitchak Gertner
  15. *
  16. */
  17. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  18. #include <linux/ethtool.h>
  19. #include <linux/netdevice.h>
  20. #include <linux/types.h>
  21. #include <linux/sched.h>
  22. #include <linux/crc32.h>
  23. #include "bnx2x.h"
  24. #include "bnx2x_cmn.h"
  25. #include "bnx2x_dump.h"
  26. #include "bnx2x_init.h"
  27. /* Note: in the format strings below %s is replaced by the queue-name which is
  28. * either its index or 'fcoe' for the fcoe queue. Make sure the format string
  29. * length does not exceed ETH_GSTRING_LEN - MAX_QUEUE_NAME_LEN + 2
  30. */
  31. #define MAX_QUEUE_NAME_LEN 4
  32. static const struct {
  33. long offset;
  34. int size;
  35. char string[ETH_GSTRING_LEN];
  36. } bnx2x_q_stats_arr[] = {
  37. /* 1 */ { Q_STATS_OFFSET32(total_bytes_received_hi), 8, "[%s]: rx_bytes" },
  38. { Q_STATS_OFFSET32(total_unicast_packets_received_hi),
  39. 8, "[%s]: rx_ucast_packets" },
  40. { Q_STATS_OFFSET32(total_multicast_packets_received_hi),
  41. 8, "[%s]: rx_mcast_packets" },
  42. { Q_STATS_OFFSET32(total_broadcast_packets_received_hi),
  43. 8, "[%s]: rx_bcast_packets" },
  44. { Q_STATS_OFFSET32(no_buff_discard_hi), 8, "[%s]: rx_discards" },
  45. { Q_STATS_OFFSET32(rx_err_discard_pkt),
  46. 4, "[%s]: rx_phy_ip_err_discards"},
  47. { Q_STATS_OFFSET32(rx_skb_alloc_failed),
  48. 4, "[%s]: rx_skb_alloc_discard" },
  49. { Q_STATS_OFFSET32(hw_csum_err), 4, "[%s]: rx_csum_offload_errors" },
  50. { Q_STATS_OFFSET32(total_bytes_transmitted_hi), 8, "[%s]: tx_bytes" },
  51. /* 10 */{ Q_STATS_OFFSET32(total_unicast_packets_transmitted_hi),
  52. 8, "[%s]: tx_ucast_packets" },
  53. { Q_STATS_OFFSET32(total_multicast_packets_transmitted_hi),
  54. 8, "[%s]: tx_mcast_packets" },
  55. { Q_STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
  56. 8, "[%s]: tx_bcast_packets" },
  57. { Q_STATS_OFFSET32(total_tpa_aggregations_hi),
  58. 8, "[%s]: tpa_aggregations" },
  59. { Q_STATS_OFFSET32(total_tpa_aggregated_frames_hi),
  60. 8, "[%s]: tpa_aggregated_frames"},
  61. { Q_STATS_OFFSET32(total_tpa_bytes_hi), 8, "[%s]: tpa_bytes"},
  62. { Q_STATS_OFFSET32(driver_filtered_tx_pkt),
  63. 4, "[%s]: driver_filtered_tx_pkt" }
  64. };
  65. #define BNX2X_NUM_Q_STATS ARRAY_SIZE(bnx2x_q_stats_arr)
  66. static const struct {
  67. long offset;
  68. int size;
  69. u32 flags;
  70. #define STATS_FLAGS_PORT 1
  71. #define STATS_FLAGS_FUNC 2
  72. #define STATS_FLAGS_BOTH (STATS_FLAGS_FUNC | STATS_FLAGS_PORT)
  73. char string[ETH_GSTRING_LEN];
  74. } bnx2x_stats_arr[] = {
  75. /* 1 */ { STATS_OFFSET32(total_bytes_received_hi),
  76. 8, STATS_FLAGS_BOTH, "rx_bytes" },
  77. { STATS_OFFSET32(error_bytes_received_hi),
  78. 8, STATS_FLAGS_BOTH, "rx_error_bytes" },
  79. { STATS_OFFSET32(total_unicast_packets_received_hi),
  80. 8, STATS_FLAGS_BOTH, "rx_ucast_packets" },
  81. { STATS_OFFSET32(total_multicast_packets_received_hi),
  82. 8, STATS_FLAGS_BOTH, "rx_mcast_packets" },
  83. { STATS_OFFSET32(total_broadcast_packets_received_hi),
  84. 8, STATS_FLAGS_BOTH, "rx_bcast_packets" },
  85. { STATS_OFFSET32(rx_stat_dot3statsfcserrors_hi),
  86. 8, STATS_FLAGS_PORT, "rx_crc_errors" },
  87. { STATS_OFFSET32(rx_stat_dot3statsalignmenterrors_hi),
  88. 8, STATS_FLAGS_PORT, "rx_align_errors" },
  89. { STATS_OFFSET32(rx_stat_etherstatsundersizepkts_hi),
  90. 8, STATS_FLAGS_PORT, "rx_undersize_packets" },
  91. { STATS_OFFSET32(etherstatsoverrsizepkts_hi),
  92. 8, STATS_FLAGS_PORT, "rx_oversize_packets" },
  93. /* 10 */{ STATS_OFFSET32(rx_stat_etherstatsfragments_hi),
  94. 8, STATS_FLAGS_PORT, "rx_fragments" },
  95. { STATS_OFFSET32(rx_stat_etherstatsjabbers_hi),
  96. 8, STATS_FLAGS_PORT, "rx_jabbers" },
  97. { STATS_OFFSET32(no_buff_discard_hi),
  98. 8, STATS_FLAGS_BOTH, "rx_discards" },
  99. { STATS_OFFSET32(mac_filter_discard),
  100. 4, STATS_FLAGS_PORT, "rx_filtered_packets" },
  101. { STATS_OFFSET32(mf_tag_discard),
  102. 4, STATS_FLAGS_PORT, "rx_mf_tag_discard" },
  103. { STATS_OFFSET32(pfc_frames_received_hi),
  104. 8, STATS_FLAGS_PORT, "pfc_frames_received" },
  105. { STATS_OFFSET32(pfc_frames_sent_hi),
  106. 8, STATS_FLAGS_PORT, "pfc_frames_sent" },
  107. { STATS_OFFSET32(brb_drop_hi),
  108. 8, STATS_FLAGS_PORT, "rx_brb_discard" },
  109. { STATS_OFFSET32(brb_truncate_hi),
  110. 8, STATS_FLAGS_PORT, "rx_brb_truncate" },
  111. { STATS_OFFSET32(pause_frames_received_hi),
  112. 8, STATS_FLAGS_PORT, "rx_pause_frames" },
  113. { STATS_OFFSET32(rx_stat_maccontrolframesreceived_hi),
  114. 8, STATS_FLAGS_PORT, "rx_mac_ctrl_frames" },
  115. { STATS_OFFSET32(nig_timer_max),
  116. 4, STATS_FLAGS_PORT, "rx_constant_pause_events" },
  117. /* 20 */{ STATS_OFFSET32(rx_err_discard_pkt),
  118. 4, STATS_FLAGS_BOTH, "rx_phy_ip_err_discards"},
  119. { STATS_OFFSET32(rx_skb_alloc_failed),
  120. 4, STATS_FLAGS_BOTH, "rx_skb_alloc_discard" },
  121. { STATS_OFFSET32(hw_csum_err),
  122. 4, STATS_FLAGS_BOTH, "rx_csum_offload_errors" },
  123. { STATS_OFFSET32(total_bytes_transmitted_hi),
  124. 8, STATS_FLAGS_BOTH, "tx_bytes" },
  125. { STATS_OFFSET32(tx_stat_ifhcoutbadoctets_hi),
  126. 8, STATS_FLAGS_PORT, "tx_error_bytes" },
  127. { STATS_OFFSET32(total_unicast_packets_transmitted_hi),
  128. 8, STATS_FLAGS_BOTH, "tx_ucast_packets" },
  129. { STATS_OFFSET32(total_multicast_packets_transmitted_hi),
  130. 8, STATS_FLAGS_BOTH, "tx_mcast_packets" },
  131. { STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
  132. 8, STATS_FLAGS_BOTH, "tx_bcast_packets" },
  133. { STATS_OFFSET32(tx_stat_dot3statsinternalmactransmiterrors_hi),
  134. 8, STATS_FLAGS_PORT, "tx_mac_errors" },
  135. { STATS_OFFSET32(rx_stat_dot3statscarriersenseerrors_hi),
  136. 8, STATS_FLAGS_PORT, "tx_carrier_errors" },
  137. /* 30 */{ STATS_OFFSET32(tx_stat_dot3statssinglecollisionframes_hi),
  138. 8, STATS_FLAGS_PORT, "tx_single_collisions" },
  139. { STATS_OFFSET32(tx_stat_dot3statsmultiplecollisionframes_hi),
  140. 8, STATS_FLAGS_PORT, "tx_multi_collisions" },
  141. { STATS_OFFSET32(tx_stat_dot3statsdeferredtransmissions_hi),
  142. 8, STATS_FLAGS_PORT, "tx_deferred" },
  143. { STATS_OFFSET32(tx_stat_dot3statsexcessivecollisions_hi),
  144. 8, STATS_FLAGS_PORT, "tx_excess_collisions" },
  145. { STATS_OFFSET32(tx_stat_dot3statslatecollisions_hi),
  146. 8, STATS_FLAGS_PORT, "tx_late_collisions" },
  147. { STATS_OFFSET32(tx_stat_etherstatscollisions_hi),
  148. 8, STATS_FLAGS_PORT, "tx_total_collisions" },
  149. { STATS_OFFSET32(tx_stat_etherstatspkts64octets_hi),
  150. 8, STATS_FLAGS_PORT, "tx_64_byte_packets" },
  151. { STATS_OFFSET32(tx_stat_etherstatspkts65octetsto127octets_hi),
  152. 8, STATS_FLAGS_PORT, "tx_65_to_127_byte_packets" },
  153. { STATS_OFFSET32(tx_stat_etherstatspkts128octetsto255octets_hi),
  154. 8, STATS_FLAGS_PORT, "tx_128_to_255_byte_packets" },
  155. { STATS_OFFSET32(tx_stat_etherstatspkts256octetsto511octets_hi),
  156. 8, STATS_FLAGS_PORT, "tx_256_to_511_byte_packets" },
  157. /* 40 */{ STATS_OFFSET32(tx_stat_etherstatspkts512octetsto1023octets_hi),
  158. 8, STATS_FLAGS_PORT, "tx_512_to_1023_byte_packets" },
  159. { STATS_OFFSET32(etherstatspkts1024octetsto1522octets_hi),
  160. 8, STATS_FLAGS_PORT, "tx_1024_to_1522_byte_packets" },
  161. { STATS_OFFSET32(etherstatspktsover1522octets_hi),
  162. 8, STATS_FLAGS_PORT, "tx_1523_to_9022_byte_packets" },
  163. { STATS_OFFSET32(pause_frames_sent_hi),
  164. 8, STATS_FLAGS_PORT, "tx_pause_frames" },
  165. { STATS_OFFSET32(total_tpa_aggregations_hi),
  166. 8, STATS_FLAGS_FUNC, "tpa_aggregations" },
  167. { STATS_OFFSET32(total_tpa_aggregated_frames_hi),
  168. 8, STATS_FLAGS_FUNC, "tpa_aggregated_frames"},
  169. { STATS_OFFSET32(total_tpa_bytes_hi),
  170. 8, STATS_FLAGS_FUNC, "tpa_bytes"},
  171. { STATS_OFFSET32(recoverable_error),
  172. 4, STATS_FLAGS_FUNC, "recoverable_errors" },
  173. { STATS_OFFSET32(unrecoverable_error),
  174. 4, STATS_FLAGS_FUNC, "unrecoverable_errors" },
  175. { STATS_OFFSET32(driver_filtered_tx_pkt),
  176. 4, STATS_FLAGS_FUNC, "driver_filtered_tx_pkt" },
  177. { STATS_OFFSET32(eee_tx_lpi),
  178. 4, STATS_FLAGS_PORT, "Tx LPI entry count"}
  179. };
  180. #define BNX2X_NUM_STATS ARRAY_SIZE(bnx2x_stats_arr)
  181. static int bnx2x_get_port_type(struct bnx2x *bp)
  182. {
  183. int port_type;
  184. u32 phy_idx = bnx2x_get_cur_phy_idx(bp);
  185. switch (bp->link_params.phy[phy_idx].media_type) {
  186. case ETH_PHY_SFPP_10G_FIBER:
  187. case ETH_PHY_SFP_1G_FIBER:
  188. case ETH_PHY_XFP_FIBER:
  189. case ETH_PHY_KR:
  190. case ETH_PHY_CX4:
  191. port_type = PORT_FIBRE;
  192. break;
  193. case ETH_PHY_DA_TWINAX:
  194. port_type = PORT_DA;
  195. break;
  196. case ETH_PHY_BASE_T:
  197. port_type = PORT_TP;
  198. break;
  199. case ETH_PHY_NOT_PRESENT:
  200. port_type = PORT_NONE;
  201. break;
  202. case ETH_PHY_UNSPECIFIED:
  203. default:
  204. port_type = PORT_OTHER;
  205. break;
  206. }
  207. return port_type;
  208. }
  209. static int bnx2x_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  210. {
  211. struct bnx2x *bp = netdev_priv(dev);
  212. int cfg_idx = bnx2x_get_link_cfg_idx(bp);
  213. /* Dual Media boards present all available port types */
  214. cmd->supported = bp->port.supported[cfg_idx] |
  215. (bp->port.supported[cfg_idx ^ 1] &
  216. (SUPPORTED_TP | SUPPORTED_FIBRE));
  217. cmd->advertising = bp->port.advertising[cfg_idx];
  218. if (bp->link_params.phy[bnx2x_get_cur_phy_idx(bp)].media_type ==
  219. ETH_PHY_SFP_1G_FIBER) {
  220. cmd->supported &= ~(SUPPORTED_10000baseT_Full);
  221. cmd->advertising &= ~(ADVERTISED_10000baseT_Full);
  222. }
  223. if ((bp->state == BNX2X_STATE_OPEN) && bp->link_vars.link_up &&
  224. !(bp->flags & MF_FUNC_DIS)) {
  225. cmd->duplex = bp->link_vars.duplex;
  226. if (IS_MF(bp) && !BP_NOMCP(bp))
  227. ethtool_cmd_speed_set(cmd, bnx2x_get_mf_speed(bp));
  228. else
  229. ethtool_cmd_speed_set(cmd, bp->link_vars.line_speed);
  230. } else {
  231. cmd->duplex = DUPLEX_UNKNOWN;
  232. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  233. }
  234. cmd->port = bnx2x_get_port_type(bp);
  235. cmd->phy_address = bp->mdio.prtad;
  236. cmd->transceiver = XCVR_INTERNAL;
  237. if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG)
  238. cmd->autoneg = AUTONEG_ENABLE;
  239. else
  240. cmd->autoneg = AUTONEG_DISABLE;
  241. /* Publish LP advertised speeds and FC */
  242. if (bp->link_vars.link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) {
  243. u32 status = bp->link_vars.link_status;
  244. cmd->lp_advertising |= ADVERTISED_Autoneg;
  245. if (status & LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE)
  246. cmd->lp_advertising |= ADVERTISED_Pause;
  247. if (status & LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE)
  248. cmd->lp_advertising |= ADVERTISED_Asym_Pause;
  249. if (status & LINK_STATUS_LINK_PARTNER_10THD_CAPABLE)
  250. cmd->lp_advertising |= ADVERTISED_10baseT_Half;
  251. if (status & LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE)
  252. cmd->lp_advertising |= ADVERTISED_10baseT_Full;
  253. if (status & LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE)
  254. cmd->lp_advertising |= ADVERTISED_100baseT_Half;
  255. if (status & LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE)
  256. cmd->lp_advertising |= ADVERTISED_100baseT_Full;
  257. if (status & LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE)
  258. cmd->lp_advertising |= ADVERTISED_1000baseT_Half;
  259. if (status & LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE)
  260. cmd->lp_advertising |= ADVERTISED_1000baseT_Full;
  261. if (status & LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE)
  262. cmd->lp_advertising |= ADVERTISED_2500baseX_Full;
  263. if (status & LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE)
  264. cmd->lp_advertising |= ADVERTISED_10000baseT_Full;
  265. }
  266. cmd->maxtxpkt = 0;
  267. cmd->maxrxpkt = 0;
  268. DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n"
  269. " supported 0x%x advertising 0x%x speed %u\n"
  270. " duplex %d port %d phy_address %d transceiver %d\n"
  271. " autoneg %d maxtxpkt %d maxrxpkt %d\n",
  272. cmd->cmd, cmd->supported, cmd->advertising,
  273. ethtool_cmd_speed(cmd),
  274. cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
  275. cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
  276. return 0;
  277. }
  278. static int bnx2x_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  279. {
  280. struct bnx2x *bp = netdev_priv(dev);
  281. u32 advertising, cfg_idx, old_multi_phy_config, new_multi_phy_config;
  282. u32 speed, phy_idx;
  283. if (IS_MF_SD(bp))
  284. return 0;
  285. DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n"
  286. " supported 0x%x advertising 0x%x speed %u\n"
  287. " duplex %d port %d phy_address %d transceiver %d\n"
  288. " autoneg %d maxtxpkt %d maxrxpkt %d\n",
  289. cmd->cmd, cmd->supported, cmd->advertising,
  290. ethtool_cmd_speed(cmd),
  291. cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
  292. cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
  293. speed = ethtool_cmd_speed(cmd);
  294. /* If recieved a request for an unknown duplex, assume full*/
  295. if (cmd->duplex == DUPLEX_UNKNOWN)
  296. cmd->duplex = DUPLEX_FULL;
  297. if (IS_MF_SI(bp)) {
  298. u32 part;
  299. u32 line_speed = bp->link_vars.line_speed;
  300. /* use 10G if no link detected */
  301. if (!line_speed)
  302. line_speed = 10000;
  303. if (bp->common.bc_ver < REQ_BC_VER_4_SET_MF_BW) {
  304. DP(BNX2X_MSG_ETHTOOL,
  305. "To set speed BC %X or higher is required, please upgrade BC\n",
  306. REQ_BC_VER_4_SET_MF_BW);
  307. return -EINVAL;
  308. }
  309. part = (speed * 100) / line_speed;
  310. if (line_speed < speed || !part) {
  311. DP(BNX2X_MSG_ETHTOOL,
  312. "Speed setting should be in a range from 1%% to 100%% of actual line speed\n");
  313. return -EINVAL;
  314. }
  315. if (bp->state != BNX2X_STATE_OPEN)
  316. /* store value for following "load" */
  317. bp->pending_max = part;
  318. else
  319. bnx2x_update_max_mf_config(bp, part);
  320. return 0;
  321. }
  322. cfg_idx = bnx2x_get_link_cfg_idx(bp);
  323. old_multi_phy_config = bp->link_params.multi_phy_config;
  324. switch (cmd->port) {
  325. case PORT_TP:
  326. if (bp->port.supported[cfg_idx] & SUPPORTED_TP)
  327. break; /* no port change */
  328. if (!(bp->port.supported[0] & SUPPORTED_TP ||
  329. bp->port.supported[1] & SUPPORTED_TP)) {
  330. DP(BNX2X_MSG_ETHTOOL, "Unsupported port type\n");
  331. return -EINVAL;
  332. }
  333. bp->link_params.multi_phy_config &=
  334. ~PORT_HW_CFG_PHY_SELECTION_MASK;
  335. if (bp->link_params.multi_phy_config &
  336. PORT_HW_CFG_PHY_SWAPPED_ENABLED)
  337. bp->link_params.multi_phy_config |=
  338. PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
  339. else
  340. bp->link_params.multi_phy_config |=
  341. PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
  342. break;
  343. case PORT_FIBRE:
  344. case PORT_DA:
  345. if (bp->port.supported[cfg_idx] & SUPPORTED_FIBRE)
  346. break; /* no port change */
  347. if (!(bp->port.supported[0] & SUPPORTED_FIBRE ||
  348. bp->port.supported[1] & SUPPORTED_FIBRE)) {
  349. DP(BNX2X_MSG_ETHTOOL, "Unsupported port type\n");
  350. return -EINVAL;
  351. }
  352. bp->link_params.multi_phy_config &=
  353. ~PORT_HW_CFG_PHY_SELECTION_MASK;
  354. if (bp->link_params.multi_phy_config &
  355. PORT_HW_CFG_PHY_SWAPPED_ENABLED)
  356. bp->link_params.multi_phy_config |=
  357. PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
  358. else
  359. bp->link_params.multi_phy_config |=
  360. PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
  361. break;
  362. default:
  363. DP(BNX2X_MSG_ETHTOOL, "Unsupported port type\n");
  364. return -EINVAL;
  365. }
  366. /* Save new config in case command complete successfully */
  367. new_multi_phy_config = bp->link_params.multi_phy_config;
  368. /* Get the new cfg_idx */
  369. cfg_idx = bnx2x_get_link_cfg_idx(bp);
  370. /* Restore old config in case command failed */
  371. bp->link_params.multi_phy_config = old_multi_phy_config;
  372. DP(BNX2X_MSG_ETHTOOL, "cfg_idx = %x\n", cfg_idx);
  373. if (cmd->autoneg == AUTONEG_ENABLE) {
  374. u32 an_supported_speed = bp->port.supported[cfg_idx];
  375. if (bp->link_params.phy[EXT_PHY1].type ==
  376. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
  377. an_supported_speed |= (SUPPORTED_100baseT_Half |
  378. SUPPORTED_100baseT_Full);
  379. if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) {
  380. DP(BNX2X_MSG_ETHTOOL, "Autoneg not supported\n");
  381. return -EINVAL;
  382. }
  383. /* advertise the requested speed and duplex if supported */
  384. if (cmd->advertising & ~an_supported_speed) {
  385. DP(BNX2X_MSG_ETHTOOL,
  386. "Advertisement parameters are not supported\n");
  387. return -EINVAL;
  388. }
  389. bp->link_params.req_line_speed[cfg_idx] = SPEED_AUTO_NEG;
  390. bp->link_params.req_duplex[cfg_idx] = cmd->duplex;
  391. bp->port.advertising[cfg_idx] = (ADVERTISED_Autoneg |
  392. cmd->advertising);
  393. if (cmd->advertising) {
  394. bp->link_params.speed_cap_mask[cfg_idx] = 0;
  395. if (cmd->advertising & ADVERTISED_10baseT_Half) {
  396. bp->link_params.speed_cap_mask[cfg_idx] |=
  397. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF;
  398. }
  399. if (cmd->advertising & ADVERTISED_10baseT_Full)
  400. bp->link_params.speed_cap_mask[cfg_idx] |=
  401. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL;
  402. if (cmd->advertising & ADVERTISED_100baseT_Full)
  403. bp->link_params.speed_cap_mask[cfg_idx] |=
  404. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL;
  405. if (cmd->advertising & ADVERTISED_100baseT_Half) {
  406. bp->link_params.speed_cap_mask[cfg_idx] |=
  407. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF;
  408. }
  409. if (cmd->advertising & ADVERTISED_1000baseT_Half) {
  410. bp->link_params.speed_cap_mask[cfg_idx] |=
  411. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G;
  412. }
  413. if (cmd->advertising & (ADVERTISED_1000baseT_Full |
  414. ADVERTISED_1000baseKX_Full))
  415. bp->link_params.speed_cap_mask[cfg_idx] |=
  416. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G;
  417. if (cmd->advertising & (ADVERTISED_10000baseT_Full |
  418. ADVERTISED_10000baseKX4_Full |
  419. ADVERTISED_10000baseKR_Full))
  420. bp->link_params.speed_cap_mask[cfg_idx] |=
  421. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G;
  422. }
  423. } else { /* forced speed */
  424. /* advertise the requested speed and duplex if supported */
  425. switch (speed) {
  426. case SPEED_10:
  427. if (cmd->duplex == DUPLEX_FULL) {
  428. if (!(bp->port.supported[cfg_idx] &
  429. SUPPORTED_10baseT_Full)) {
  430. DP(BNX2X_MSG_ETHTOOL,
  431. "10M full not supported\n");
  432. return -EINVAL;
  433. }
  434. advertising = (ADVERTISED_10baseT_Full |
  435. ADVERTISED_TP);
  436. } else {
  437. if (!(bp->port.supported[cfg_idx] &
  438. SUPPORTED_10baseT_Half)) {
  439. DP(BNX2X_MSG_ETHTOOL,
  440. "10M half not supported\n");
  441. return -EINVAL;
  442. }
  443. advertising = (ADVERTISED_10baseT_Half |
  444. ADVERTISED_TP);
  445. }
  446. break;
  447. case SPEED_100:
  448. if (cmd->duplex == DUPLEX_FULL) {
  449. if (!(bp->port.supported[cfg_idx] &
  450. SUPPORTED_100baseT_Full)) {
  451. DP(BNX2X_MSG_ETHTOOL,
  452. "100M full not supported\n");
  453. return -EINVAL;
  454. }
  455. advertising = (ADVERTISED_100baseT_Full |
  456. ADVERTISED_TP);
  457. } else {
  458. if (!(bp->port.supported[cfg_idx] &
  459. SUPPORTED_100baseT_Half)) {
  460. DP(BNX2X_MSG_ETHTOOL,
  461. "100M half not supported\n");
  462. return -EINVAL;
  463. }
  464. advertising = (ADVERTISED_100baseT_Half |
  465. ADVERTISED_TP);
  466. }
  467. break;
  468. case SPEED_1000:
  469. if (cmd->duplex != DUPLEX_FULL) {
  470. DP(BNX2X_MSG_ETHTOOL,
  471. "1G half not supported\n");
  472. return -EINVAL;
  473. }
  474. if (!(bp->port.supported[cfg_idx] &
  475. SUPPORTED_1000baseT_Full)) {
  476. DP(BNX2X_MSG_ETHTOOL,
  477. "1G full not supported\n");
  478. return -EINVAL;
  479. }
  480. advertising = (ADVERTISED_1000baseT_Full |
  481. ADVERTISED_TP);
  482. break;
  483. case SPEED_2500:
  484. if (cmd->duplex != DUPLEX_FULL) {
  485. DP(BNX2X_MSG_ETHTOOL,
  486. "2.5G half not supported\n");
  487. return -EINVAL;
  488. }
  489. if (!(bp->port.supported[cfg_idx]
  490. & SUPPORTED_2500baseX_Full)) {
  491. DP(BNX2X_MSG_ETHTOOL,
  492. "2.5G full not supported\n");
  493. return -EINVAL;
  494. }
  495. advertising = (ADVERTISED_2500baseX_Full |
  496. ADVERTISED_TP);
  497. break;
  498. case SPEED_10000:
  499. if (cmd->duplex != DUPLEX_FULL) {
  500. DP(BNX2X_MSG_ETHTOOL,
  501. "10G half not supported\n");
  502. return -EINVAL;
  503. }
  504. phy_idx = bnx2x_get_cur_phy_idx(bp);
  505. if (!(bp->port.supported[cfg_idx]
  506. & SUPPORTED_10000baseT_Full) ||
  507. (bp->link_params.phy[phy_idx].media_type ==
  508. ETH_PHY_SFP_1G_FIBER)) {
  509. DP(BNX2X_MSG_ETHTOOL,
  510. "10G full not supported\n");
  511. return -EINVAL;
  512. }
  513. advertising = (ADVERTISED_10000baseT_Full |
  514. ADVERTISED_FIBRE);
  515. break;
  516. default:
  517. DP(BNX2X_MSG_ETHTOOL, "Unsupported speed %u\n", speed);
  518. return -EINVAL;
  519. }
  520. bp->link_params.req_line_speed[cfg_idx] = speed;
  521. bp->link_params.req_duplex[cfg_idx] = cmd->duplex;
  522. bp->port.advertising[cfg_idx] = advertising;
  523. }
  524. DP(BNX2X_MSG_ETHTOOL, "req_line_speed %d\n"
  525. " req_duplex %d advertising 0x%x\n",
  526. bp->link_params.req_line_speed[cfg_idx],
  527. bp->link_params.req_duplex[cfg_idx],
  528. bp->port.advertising[cfg_idx]);
  529. /* Set new config */
  530. bp->link_params.multi_phy_config = new_multi_phy_config;
  531. if (netif_running(dev)) {
  532. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  533. bnx2x_link_set(bp);
  534. }
  535. return 0;
  536. }
  537. #define DUMP_ALL_PRESETS 0x1FFF
  538. #define DUMP_MAX_PRESETS 13
  539. static int __bnx2x_get_preset_regs_len(struct bnx2x *bp, u32 preset)
  540. {
  541. if (CHIP_IS_E1(bp))
  542. return dump_num_registers[0][preset-1];
  543. else if (CHIP_IS_E1H(bp))
  544. return dump_num_registers[1][preset-1];
  545. else if (CHIP_IS_E2(bp))
  546. return dump_num_registers[2][preset-1];
  547. else if (CHIP_IS_E3A0(bp))
  548. return dump_num_registers[3][preset-1];
  549. else if (CHIP_IS_E3B0(bp))
  550. return dump_num_registers[4][preset-1];
  551. else
  552. return 0;
  553. }
  554. static int __bnx2x_get_regs_len(struct bnx2x *bp)
  555. {
  556. u32 preset_idx;
  557. int regdump_len = 0;
  558. /* Calculate the total preset regs length */
  559. for (preset_idx = 1; preset_idx <= DUMP_MAX_PRESETS; preset_idx++)
  560. regdump_len += __bnx2x_get_preset_regs_len(bp, preset_idx);
  561. return regdump_len;
  562. }
  563. static int bnx2x_get_regs_len(struct net_device *dev)
  564. {
  565. struct bnx2x *bp = netdev_priv(dev);
  566. int regdump_len = 0;
  567. regdump_len = __bnx2x_get_regs_len(bp);
  568. regdump_len *= 4;
  569. regdump_len += sizeof(struct dump_header);
  570. return regdump_len;
  571. }
  572. #define IS_E1_REG(chips) ((chips & DUMP_CHIP_E1) == DUMP_CHIP_E1)
  573. #define IS_E1H_REG(chips) ((chips & DUMP_CHIP_E1H) == DUMP_CHIP_E1H)
  574. #define IS_E2_REG(chips) ((chips & DUMP_CHIP_E2) == DUMP_CHIP_E2)
  575. #define IS_E3A0_REG(chips) ((chips & DUMP_CHIP_E3A0) == DUMP_CHIP_E3A0)
  576. #define IS_E3B0_REG(chips) ((chips & DUMP_CHIP_E3B0) == DUMP_CHIP_E3B0)
  577. #define IS_REG_IN_PRESET(presets, idx) \
  578. ((presets & (1 << (idx-1))) == (1 << (idx-1)))
  579. /******* Paged registers info selectors ********/
  580. static const u32 *__bnx2x_get_page_addr_ar(struct bnx2x *bp)
  581. {
  582. if (CHIP_IS_E2(bp))
  583. return page_vals_e2;
  584. else if (CHIP_IS_E3(bp))
  585. return page_vals_e3;
  586. else
  587. return NULL;
  588. }
  589. static u32 __bnx2x_get_page_reg_num(struct bnx2x *bp)
  590. {
  591. if (CHIP_IS_E2(bp))
  592. return PAGE_MODE_VALUES_E2;
  593. else if (CHIP_IS_E3(bp))
  594. return PAGE_MODE_VALUES_E3;
  595. else
  596. return 0;
  597. }
  598. static const u32 *__bnx2x_get_page_write_ar(struct bnx2x *bp)
  599. {
  600. if (CHIP_IS_E2(bp))
  601. return page_write_regs_e2;
  602. else if (CHIP_IS_E3(bp))
  603. return page_write_regs_e3;
  604. else
  605. return NULL;
  606. }
  607. static u32 __bnx2x_get_page_write_num(struct bnx2x *bp)
  608. {
  609. if (CHIP_IS_E2(bp))
  610. return PAGE_WRITE_REGS_E2;
  611. else if (CHIP_IS_E3(bp))
  612. return PAGE_WRITE_REGS_E3;
  613. else
  614. return 0;
  615. }
  616. static const struct reg_addr *__bnx2x_get_page_read_ar(struct bnx2x *bp)
  617. {
  618. if (CHIP_IS_E2(bp))
  619. return page_read_regs_e2;
  620. else if (CHIP_IS_E3(bp))
  621. return page_read_regs_e3;
  622. else
  623. return NULL;
  624. }
  625. static u32 __bnx2x_get_page_read_num(struct bnx2x *bp)
  626. {
  627. if (CHIP_IS_E2(bp))
  628. return PAGE_READ_REGS_E2;
  629. else if (CHIP_IS_E3(bp))
  630. return PAGE_READ_REGS_E3;
  631. else
  632. return 0;
  633. }
  634. static bool bnx2x_is_reg_in_chip(struct bnx2x *bp,
  635. const struct reg_addr *reg_info)
  636. {
  637. if (CHIP_IS_E1(bp))
  638. return IS_E1_REG(reg_info->chips);
  639. else if (CHIP_IS_E1H(bp))
  640. return IS_E1H_REG(reg_info->chips);
  641. else if (CHIP_IS_E2(bp))
  642. return IS_E2_REG(reg_info->chips);
  643. else if (CHIP_IS_E3A0(bp))
  644. return IS_E3A0_REG(reg_info->chips);
  645. else if (CHIP_IS_E3B0(bp))
  646. return IS_E3B0_REG(reg_info->chips);
  647. else
  648. return false;
  649. }
  650. static bool bnx2x_is_wreg_in_chip(struct bnx2x *bp,
  651. const struct wreg_addr *wreg_info)
  652. {
  653. if (CHIP_IS_E1(bp))
  654. return IS_E1_REG(wreg_info->chips);
  655. else if (CHIP_IS_E1H(bp))
  656. return IS_E1H_REG(wreg_info->chips);
  657. else if (CHIP_IS_E2(bp))
  658. return IS_E2_REG(wreg_info->chips);
  659. else if (CHIP_IS_E3A0(bp))
  660. return IS_E3A0_REG(wreg_info->chips);
  661. else if (CHIP_IS_E3B0(bp))
  662. return IS_E3B0_REG(wreg_info->chips);
  663. else
  664. return false;
  665. }
  666. /**
  667. * bnx2x_read_pages_regs - read "paged" registers
  668. *
  669. * @bp device handle
  670. * @p output buffer
  671. *
  672. * Reads "paged" memories: memories that may only be read by first writing to a
  673. * specific address ("write address") and then reading from a specific address
  674. * ("read address"). There may be more than one write address per "page" and
  675. * more than one read address per write address.
  676. */
  677. static void bnx2x_read_pages_regs(struct bnx2x *bp, u32 *p, u32 preset)
  678. {
  679. u32 i, j, k, n;
  680. /* addresses of the paged registers */
  681. const u32 *page_addr = __bnx2x_get_page_addr_ar(bp);
  682. /* number of paged registers */
  683. int num_pages = __bnx2x_get_page_reg_num(bp);
  684. /* write addresses */
  685. const u32 *write_addr = __bnx2x_get_page_write_ar(bp);
  686. /* number of write addresses */
  687. int write_num = __bnx2x_get_page_write_num(bp);
  688. /* read addresses info */
  689. const struct reg_addr *read_addr = __bnx2x_get_page_read_ar(bp);
  690. /* number of read addresses */
  691. int read_num = __bnx2x_get_page_read_num(bp);
  692. u32 addr, size;
  693. for (i = 0; i < num_pages; i++) {
  694. for (j = 0; j < write_num; j++) {
  695. REG_WR(bp, write_addr[j], page_addr[i]);
  696. for (k = 0; k < read_num; k++) {
  697. if (IS_REG_IN_PRESET(read_addr[k].presets,
  698. preset)) {
  699. size = read_addr[k].size;
  700. for (n = 0; n < size; n++) {
  701. addr = read_addr[k].addr + n*4;
  702. *p++ = REG_RD(bp, addr);
  703. }
  704. }
  705. }
  706. }
  707. }
  708. }
  709. static int __bnx2x_get_preset_regs(struct bnx2x *bp, u32 *p, u32 preset)
  710. {
  711. u32 i, j, addr;
  712. const struct wreg_addr *wreg_addr_p = NULL;
  713. if (CHIP_IS_E1(bp))
  714. wreg_addr_p = &wreg_addr_e1;
  715. else if (CHIP_IS_E1H(bp))
  716. wreg_addr_p = &wreg_addr_e1h;
  717. else if (CHIP_IS_E2(bp))
  718. wreg_addr_p = &wreg_addr_e2;
  719. else if (CHIP_IS_E3A0(bp))
  720. wreg_addr_p = &wreg_addr_e3;
  721. else if (CHIP_IS_E3B0(bp))
  722. wreg_addr_p = &wreg_addr_e3b0;
  723. /* Read the idle_chk registers */
  724. for (i = 0; i < IDLE_REGS_COUNT; i++) {
  725. if (bnx2x_is_reg_in_chip(bp, &idle_reg_addrs[i]) &&
  726. IS_REG_IN_PRESET(idle_reg_addrs[i].presets, preset)) {
  727. for (j = 0; j < idle_reg_addrs[i].size; j++)
  728. *p++ = REG_RD(bp, idle_reg_addrs[i].addr + j*4);
  729. }
  730. }
  731. /* Read the regular registers */
  732. for (i = 0; i < REGS_COUNT; i++) {
  733. if (bnx2x_is_reg_in_chip(bp, &reg_addrs[i]) &&
  734. IS_REG_IN_PRESET(reg_addrs[i].presets, preset)) {
  735. for (j = 0; j < reg_addrs[i].size; j++)
  736. *p++ = REG_RD(bp, reg_addrs[i].addr + j*4);
  737. }
  738. }
  739. /* Read the CAM registers */
  740. if (bnx2x_is_wreg_in_chip(bp, wreg_addr_p) &&
  741. IS_REG_IN_PRESET(wreg_addr_p->presets, preset)) {
  742. for (i = 0; i < wreg_addr_p->size; i++) {
  743. *p++ = REG_RD(bp, wreg_addr_p->addr + i*4);
  744. /* In case of wreg_addr register, read additional
  745. registers from read_regs array
  746. */
  747. for (j = 0; j < wreg_addr_p->read_regs_count; j++) {
  748. addr = *(wreg_addr_p->read_regs);
  749. *p++ = REG_RD(bp, addr + j*4);
  750. }
  751. }
  752. }
  753. /* Paged registers are supported in E2 & E3 only */
  754. if (CHIP_IS_E2(bp) || CHIP_IS_E3(bp)) {
  755. /* Read "paged" registes */
  756. bnx2x_read_pages_regs(bp, p, preset);
  757. }
  758. return 0;
  759. }
  760. static void __bnx2x_get_regs(struct bnx2x *bp, u32 *p)
  761. {
  762. u32 preset_idx;
  763. /* Read all registers, by reading all preset registers */
  764. for (preset_idx = 1; preset_idx <= DUMP_MAX_PRESETS; preset_idx++) {
  765. /* Skip presets with IOR */
  766. if ((preset_idx == 2) ||
  767. (preset_idx == 5) ||
  768. (preset_idx == 8) ||
  769. (preset_idx == 11))
  770. continue;
  771. __bnx2x_get_preset_regs(bp, p, preset_idx);
  772. p += __bnx2x_get_preset_regs_len(bp, preset_idx);
  773. }
  774. }
  775. static void bnx2x_get_regs(struct net_device *dev,
  776. struct ethtool_regs *regs, void *_p)
  777. {
  778. u32 *p = _p;
  779. struct bnx2x *bp = netdev_priv(dev);
  780. struct dump_header dump_hdr = {0};
  781. regs->version = 2;
  782. memset(p, 0, regs->len);
  783. if (!netif_running(bp->dev))
  784. return;
  785. /* Disable parity attentions as long as following dump may
  786. * cause false alarms by reading never written registers. We
  787. * will re-enable parity attentions right after the dump.
  788. */
  789. /* Disable parity on path 0 */
  790. bnx2x_pretend_func(bp, 0);
  791. bnx2x_disable_blocks_parity(bp);
  792. /* Disable parity on path 1 */
  793. bnx2x_pretend_func(bp, 1);
  794. bnx2x_disable_blocks_parity(bp);
  795. /* Return to current function */
  796. bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
  797. dump_hdr.header_size = (sizeof(struct dump_header) / 4) - 1;
  798. dump_hdr.preset = DUMP_ALL_PRESETS;
  799. dump_hdr.version = BNX2X_DUMP_VERSION;
  800. /* dump_meta_data presents OR of CHIP and PATH. */
  801. if (CHIP_IS_E1(bp)) {
  802. dump_hdr.dump_meta_data = DUMP_CHIP_E1;
  803. } else if (CHIP_IS_E1H(bp)) {
  804. dump_hdr.dump_meta_data = DUMP_CHIP_E1H;
  805. } else if (CHIP_IS_E2(bp)) {
  806. dump_hdr.dump_meta_data = DUMP_CHIP_E2 |
  807. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  808. } else if (CHIP_IS_E3A0(bp)) {
  809. dump_hdr.dump_meta_data = DUMP_CHIP_E3A0 |
  810. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  811. } else if (CHIP_IS_E3B0(bp)) {
  812. dump_hdr.dump_meta_data = DUMP_CHIP_E3B0 |
  813. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  814. }
  815. memcpy(p, &dump_hdr, sizeof(struct dump_header));
  816. p += dump_hdr.header_size + 1;
  817. /* Actually read the registers */
  818. __bnx2x_get_regs(bp, p);
  819. /* Re-enable parity attentions on path 0 */
  820. bnx2x_pretend_func(bp, 0);
  821. bnx2x_clear_blocks_parity(bp);
  822. bnx2x_enable_blocks_parity(bp);
  823. /* Re-enable parity attentions on path 1 */
  824. bnx2x_pretend_func(bp, 1);
  825. bnx2x_clear_blocks_parity(bp);
  826. bnx2x_enable_blocks_parity(bp);
  827. /* Return to current function */
  828. bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
  829. }
  830. static int bnx2x_get_preset_regs_len(struct net_device *dev, u32 preset)
  831. {
  832. struct bnx2x *bp = netdev_priv(dev);
  833. int regdump_len = 0;
  834. regdump_len = __bnx2x_get_preset_regs_len(bp, preset);
  835. regdump_len *= 4;
  836. regdump_len += sizeof(struct dump_header);
  837. return regdump_len;
  838. }
  839. static int bnx2x_set_dump(struct net_device *dev, struct ethtool_dump *val)
  840. {
  841. struct bnx2x *bp = netdev_priv(dev);
  842. /* Use the ethtool_dump "flag" field as the dump preset index */
  843. bp->dump_preset_idx = val->flag;
  844. return 0;
  845. }
  846. static int bnx2x_get_dump_flag(struct net_device *dev,
  847. struct ethtool_dump *dump)
  848. {
  849. struct bnx2x *bp = netdev_priv(dev);
  850. /* Calculate the requested preset idx length */
  851. dump->len = bnx2x_get_preset_regs_len(dev, bp->dump_preset_idx);
  852. DP(BNX2X_MSG_ETHTOOL, "Get dump preset %d length=%d\n",
  853. bp->dump_preset_idx, dump->len);
  854. dump->flag = ETHTOOL_GET_DUMP_DATA;
  855. return 0;
  856. }
  857. static int bnx2x_get_dump_data(struct net_device *dev,
  858. struct ethtool_dump *dump,
  859. void *buffer)
  860. {
  861. u32 *p = buffer;
  862. struct bnx2x *bp = netdev_priv(dev);
  863. struct dump_header dump_hdr = {0};
  864. memset(p, 0, dump->len);
  865. /* Disable parity attentions as long as following dump may
  866. * cause false alarms by reading never written registers. We
  867. * will re-enable parity attentions right after the dump.
  868. */
  869. /* Disable parity on path 0 */
  870. bnx2x_pretend_func(bp, 0);
  871. bnx2x_disable_blocks_parity(bp);
  872. /* Disable parity on path 1 */
  873. bnx2x_pretend_func(bp, 1);
  874. bnx2x_disable_blocks_parity(bp);
  875. /* Return to current function */
  876. bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
  877. dump_hdr.header_size = (sizeof(struct dump_header) / 4) - 1;
  878. dump_hdr.preset = bp->dump_preset_idx;
  879. dump_hdr.version = BNX2X_DUMP_VERSION;
  880. DP(BNX2X_MSG_ETHTOOL, "Get dump data of preset %d\n", dump_hdr.preset);
  881. /* dump_meta_data presents OR of CHIP and PATH. */
  882. if (CHIP_IS_E1(bp)) {
  883. dump_hdr.dump_meta_data = DUMP_CHIP_E1;
  884. } else if (CHIP_IS_E1H(bp)) {
  885. dump_hdr.dump_meta_data = DUMP_CHIP_E1H;
  886. } else if (CHIP_IS_E2(bp)) {
  887. dump_hdr.dump_meta_data = DUMP_CHIP_E2 |
  888. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  889. } else if (CHIP_IS_E3A0(bp)) {
  890. dump_hdr.dump_meta_data = DUMP_CHIP_E3A0 |
  891. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  892. } else if (CHIP_IS_E3B0(bp)) {
  893. dump_hdr.dump_meta_data = DUMP_CHIP_E3B0 |
  894. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  895. }
  896. memcpy(p, &dump_hdr, sizeof(struct dump_header));
  897. p += dump_hdr.header_size + 1;
  898. /* Actually read the registers */
  899. __bnx2x_get_preset_regs(bp, p, dump_hdr.preset);
  900. /* Re-enable parity attentions on path 0 */
  901. bnx2x_pretend_func(bp, 0);
  902. bnx2x_clear_blocks_parity(bp);
  903. bnx2x_enable_blocks_parity(bp);
  904. /* Re-enable parity attentions on path 1 */
  905. bnx2x_pretend_func(bp, 1);
  906. bnx2x_clear_blocks_parity(bp);
  907. bnx2x_enable_blocks_parity(bp);
  908. /* Return to current function */
  909. bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
  910. return 0;
  911. }
  912. static void bnx2x_get_drvinfo(struct net_device *dev,
  913. struct ethtool_drvinfo *info)
  914. {
  915. struct bnx2x *bp = netdev_priv(dev);
  916. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  917. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  918. bnx2x_fill_fw_str(bp, info->fw_version, sizeof(info->fw_version));
  919. strlcpy(info->bus_info, pci_name(bp->pdev), sizeof(info->bus_info));
  920. info->n_stats = BNX2X_NUM_STATS;
  921. info->testinfo_len = BNX2X_NUM_TESTS(bp);
  922. info->eedump_len = bp->common.flash_size;
  923. info->regdump_len = bnx2x_get_regs_len(dev);
  924. }
  925. static void bnx2x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  926. {
  927. struct bnx2x *bp = netdev_priv(dev);
  928. if (bp->flags & NO_WOL_FLAG) {
  929. wol->supported = 0;
  930. wol->wolopts = 0;
  931. } else {
  932. wol->supported = WAKE_MAGIC;
  933. if (bp->wol)
  934. wol->wolopts = WAKE_MAGIC;
  935. else
  936. wol->wolopts = 0;
  937. }
  938. memset(&wol->sopass, 0, sizeof(wol->sopass));
  939. }
  940. static int bnx2x_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  941. {
  942. struct bnx2x *bp = netdev_priv(dev);
  943. if (wol->wolopts & ~WAKE_MAGIC) {
  944. DP(BNX2X_MSG_ETHTOOL, "WOL not supported\n");
  945. return -EINVAL;
  946. }
  947. if (wol->wolopts & WAKE_MAGIC) {
  948. if (bp->flags & NO_WOL_FLAG) {
  949. DP(BNX2X_MSG_ETHTOOL, "WOL not supported\n");
  950. return -EINVAL;
  951. }
  952. bp->wol = 1;
  953. } else
  954. bp->wol = 0;
  955. return 0;
  956. }
  957. static u32 bnx2x_get_msglevel(struct net_device *dev)
  958. {
  959. struct bnx2x *bp = netdev_priv(dev);
  960. return bp->msg_enable;
  961. }
  962. static void bnx2x_set_msglevel(struct net_device *dev, u32 level)
  963. {
  964. struct bnx2x *bp = netdev_priv(dev);
  965. if (capable(CAP_NET_ADMIN)) {
  966. /* dump MCP trace */
  967. if (IS_PF(bp) && (level & BNX2X_MSG_MCP))
  968. bnx2x_fw_dump_lvl(bp, KERN_INFO);
  969. bp->msg_enable = level;
  970. }
  971. }
  972. static int bnx2x_nway_reset(struct net_device *dev)
  973. {
  974. struct bnx2x *bp = netdev_priv(dev);
  975. if (!bp->port.pmf)
  976. return 0;
  977. if (netif_running(dev)) {
  978. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  979. bnx2x_force_link_reset(bp);
  980. bnx2x_link_set(bp);
  981. }
  982. return 0;
  983. }
  984. static u32 bnx2x_get_link(struct net_device *dev)
  985. {
  986. struct bnx2x *bp = netdev_priv(dev);
  987. if (bp->flags & MF_FUNC_DIS || (bp->state != BNX2X_STATE_OPEN))
  988. return 0;
  989. return bp->link_vars.link_up;
  990. }
  991. static int bnx2x_get_eeprom_len(struct net_device *dev)
  992. {
  993. struct bnx2x *bp = netdev_priv(dev);
  994. return bp->common.flash_size;
  995. }
  996. /* Per pf misc lock must be aquired before the per port mcp lock. Otherwise, had
  997. * we done things the other way around, if two pfs from the same port would
  998. * attempt to access nvram at the same time, we could run into a scenario such
  999. * as:
  1000. * pf A takes the port lock.
  1001. * pf B succeeds in taking the same lock since they are from the same port.
  1002. * pf A takes the per pf misc lock. Performs eeprom access.
  1003. * pf A finishes. Unlocks the per pf misc lock.
  1004. * Pf B takes the lock and proceeds to perform it's own access.
  1005. * pf A unlocks the per port lock, while pf B is still working (!).
  1006. * mcp takes the per port lock and corrupts pf B's access (and/or has it's own
  1007. * access corrupted by pf B)
  1008. */
  1009. static int bnx2x_acquire_nvram_lock(struct bnx2x *bp)
  1010. {
  1011. int port = BP_PORT(bp);
  1012. int count, i;
  1013. u32 val;
  1014. /* acquire HW lock: protect against other PFs in PF Direct Assignment */
  1015. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM);
  1016. /* adjust timeout for emulation/FPGA */
  1017. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  1018. if (CHIP_REV_IS_SLOW(bp))
  1019. count *= 100;
  1020. /* request access to nvram interface */
  1021. REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
  1022. (MCPR_NVM_SW_ARB_ARB_REQ_SET1 << port));
  1023. for (i = 0; i < count*10; i++) {
  1024. val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
  1025. if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))
  1026. break;
  1027. udelay(5);
  1028. }
  1029. if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))) {
  1030. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1031. "cannot get access to nvram interface\n");
  1032. return -EBUSY;
  1033. }
  1034. return 0;
  1035. }
  1036. static int bnx2x_release_nvram_lock(struct bnx2x *bp)
  1037. {
  1038. int port = BP_PORT(bp);
  1039. int count, i;
  1040. u32 val;
  1041. /* adjust timeout for emulation/FPGA */
  1042. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  1043. if (CHIP_REV_IS_SLOW(bp))
  1044. count *= 100;
  1045. /* relinquish nvram interface */
  1046. REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
  1047. (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << port));
  1048. for (i = 0; i < count*10; i++) {
  1049. val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
  1050. if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)))
  1051. break;
  1052. udelay(5);
  1053. }
  1054. if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)) {
  1055. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1056. "cannot free access to nvram interface\n");
  1057. return -EBUSY;
  1058. }
  1059. /* release HW lock: protect against other PFs in PF Direct Assignment */
  1060. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM);
  1061. return 0;
  1062. }
  1063. static void bnx2x_enable_nvram_access(struct bnx2x *bp)
  1064. {
  1065. u32 val;
  1066. val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
  1067. /* enable both bits, even on read */
  1068. REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
  1069. (val | MCPR_NVM_ACCESS_ENABLE_EN |
  1070. MCPR_NVM_ACCESS_ENABLE_WR_EN));
  1071. }
  1072. static void bnx2x_disable_nvram_access(struct bnx2x *bp)
  1073. {
  1074. u32 val;
  1075. val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
  1076. /* disable both bits, even after read */
  1077. REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
  1078. (val & ~(MCPR_NVM_ACCESS_ENABLE_EN |
  1079. MCPR_NVM_ACCESS_ENABLE_WR_EN)));
  1080. }
  1081. static int bnx2x_nvram_read_dword(struct bnx2x *bp, u32 offset, __be32 *ret_val,
  1082. u32 cmd_flags)
  1083. {
  1084. int count, i, rc;
  1085. u32 val;
  1086. /* build the command word */
  1087. cmd_flags |= MCPR_NVM_COMMAND_DOIT;
  1088. /* need to clear DONE bit separately */
  1089. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
  1090. /* address of the NVRAM to read from */
  1091. REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
  1092. (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
  1093. /* issue a read command */
  1094. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
  1095. /* adjust timeout for emulation/FPGA */
  1096. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  1097. if (CHIP_REV_IS_SLOW(bp))
  1098. count *= 100;
  1099. /* wait for completion */
  1100. *ret_val = 0;
  1101. rc = -EBUSY;
  1102. for (i = 0; i < count; i++) {
  1103. udelay(5);
  1104. val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
  1105. if (val & MCPR_NVM_COMMAND_DONE) {
  1106. val = REG_RD(bp, MCP_REG_MCPR_NVM_READ);
  1107. /* we read nvram data in cpu order
  1108. * but ethtool sees it as an array of bytes
  1109. * converting to big-endian will do the work
  1110. */
  1111. *ret_val = cpu_to_be32(val);
  1112. rc = 0;
  1113. break;
  1114. }
  1115. }
  1116. if (rc == -EBUSY)
  1117. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1118. "nvram read timeout expired\n");
  1119. return rc;
  1120. }
  1121. static int bnx2x_nvram_read(struct bnx2x *bp, u32 offset, u8 *ret_buf,
  1122. int buf_size)
  1123. {
  1124. int rc;
  1125. u32 cmd_flags;
  1126. __be32 val;
  1127. if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
  1128. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1129. "Invalid parameter: offset 0x%x buf_size 0x%x\n",
  1130. offset, buf_size);
  1131. return -EINVAL;
  1132. }
  1133. if (offset + buf_size > bp->common.flash_size) {
  1134. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1135. "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
  1136. offset, buf_size, bp->common.flash_size);
  1137. return -EINVAL;
  1138. }
  1139. /* request access to nvram interface */
  1140. rc = bnx2x_acquire_nvram_lock(bp);
  1141. if (rc)
  1142. return rc;
  1143. /* enable access to nvram interface */
  1144. bnx2x_enable_nvram_access(bp);
  1145. /* read the first word(s) */
  1146. cmd_flags = MCPR_NVM_COMMAND_FIRST;
  1147. while ((buf_size > sizeof(u32)) && (rc == 0)) {
  1148. rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
  1149. memcpy(ret_buf, &val, 4);
  1150. /* advance to the next dword */
  1151. offset += sizeof(u32);
  1152. ret_buf += sizeof(u32);
  1153. buf_size -= sizeof(u32);
  1154. cmd_flags = 0;
  1155. }
  1156. if (rc == 0) {
  1157. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  1158. rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
  1159. memcpy(ret_buf, &val, 4);
  1160. }
  1161. /* disable access to nvram interface */
  1162. bnx2x_disable_nvram_access(bp);
  1163. bnx2x_release_nvram_lock(bp);
  1164. return rc;
  1165. }
  1166. static int bnx2x_get_eeprom(struct net_device *dev,
  1167. struct ethtool_eeprom *eeprom, u8 *eebuf)
  1168. {
  1169. struct bnx2x *bp = netdev_priv(dev);
  1170. int rc;
  1171. if (!netif_running(dev)) {
  1172. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1173. "cannot access eeprom when the interface is down\n");
  1174. return -EAGAIN;
  1175. }
  1176. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
  1177. " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
  1178. eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
  1179. eeprom->len, eeprom->len);
  1180. /* parameters already validated in ethtool_get_eeprom */
  1181. rc = bnx2x_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
  1182. return rc;
  1183. }
  1184. static int bnx2x_get_module_eeprom(struct net_device *dev,
  1185. struct ethtool_eeprom *ee,
  1186. u8 *data)
  1187. {
  1188. struct bnx2x *bp = netdev_priv(dev);
  1189. int rc = 0, phy_idx;
  1190. u8 *user_data = data;
  1191. int remaining_len = ee->len, xfer_size;
  1192. unsigned int page_off = ee->offset;
  1193. if (!netif_running(dev)) {
  1194. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1195. "cannot access eeprom when the interface is down\n");
  1196. return -EAGAIN;
  1197. }
  1198. phy_idx = bnx2x_get_cur_phy_idx(bp);
  1199. bnx2x_acquire_phy_lock(bp);
  1200. while (!rc && remaining_len > 0) {
  1201. xfer_size = (remaining_len > SFP_EEPROM_PAGE_SIZE) ?
  1202. SFP_EEPROM_PAGE_SIZE : remaining_len;
  1203. rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
  1204. &bp->link_params,
  1205. page_off,
  1206. xfer_size,
  1207. user_data);
  1208. remaining_len -= xfer_size;
  1209. user_data += xfer_size;
  1210. page_off += xfer_size;
  1211. }
  1212. bnx2x_release_phy_lock(bp);
  1213. return rc;
  1214. }
  1215. static int bnx2x_get_module_info(struct net_device *dev,
  1216. struct ethtool_modinfo *modinfo)
  1217. {
  1218. struct bnx2x *bp = netdev_priv(dev);
  1219. int phy_idx;
  1220. if (!netif_running(dev)) {
  1221. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1222. "cannot access eeprom when the interface is down\n");
  1223. return -EAGAIN;
  1224. }
  1225. phy_idx = bnx2x_get_cur_phy_idx(bp);
  1226. switch (bp->link_params.phy[phy_idx].media_type) {
  1227. case ETH_PHY_SFPP_10G_FIBER:
  1228. case ETH_PHY_SFP_1G_FIBER:
  1229. case ETH_PHY_DA_TWINAX:
  1230. modinfo->type = ETH_MODULE_SFF_8079;
  1231. modinfo->eeprom_len = ETH_MODULE_SFF_8079_LEN;
  1232. return 0;
  1233. default:
  1234. return -EOPNOTSUPP;
  1235. }
  1236. }
  1237. static int bnx2x_nvram_write_dword(struct bnx2x *bp, u32 offset, u32 val,
  1238. u32 cmd_flags)
  1239. {
  1240. int count, i, rc;
  1241. /* build the command word */
  1242. cmd_flags |= MCPR_NVM_COMMAND_DOIT | MCPR_NVM_COMMAND_WR;
  1243. /* need to clear DONE bit separately */
  1244. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
  1245. /* write the data */
  1246. REG_WR(bp, MCP_REG_MCPR_NVM_WRITE, val);
  1247. /* address of the NVRAM to write to */
  1248. REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
  1249. (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
  1250. /* issue the write command */
  1251. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
  1252. /* adjust timeout for emulation/FPGA */
  1253. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  1254. if (CHIP_REV_IS_SLOW(bp))
  1255. count *= 100;
  1256. /* wait for completion */
  1257. rc = -EBUSY;
  1258. for (i = 0; i < count; i++) {
  1259. udelay(5);
  1260. val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
  1261. if (val & MCPR_NVM_COMMAND_DONE) {
  1262. rc = 0;
  1263. break;
  1264. }
  1265. }
  1266. if (rc == -EBUSY)
  1267. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1268. "nvram write timeout expired\n");
  1269. return rc;
  1270. }
  1271. #define BYTE_OFFSET(offset) (8 * (offset & 0x03))
  1272. static int bnx2x_nvram_write1(struct bnx2x *bp, u32 offset, u8 *data_buf,
  1273. int buf_size)
  1274. {
  1275. int rc;
  1276. u32 cmd_flags;
  1277. u32 align_offset;
  1278. __be32 val;
  1279. if (offset + buf_size > bp->common.flash_size) {
  1280. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1281. "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
  1282. offset, buf_size, bp->common.flash_size);
  1283. return -EINVAL;
  1284. }
  1285. /* request access to nvram interface */
  1286. rc = bnx2x_acquire_nvram_lock(bp);
  1287. if (rc)
  1288. return rc;
  1289. /* enable access to nvram interface */
  1290. bnx2x_enable_nvram_access(bp);
  1291. cmd_flags = (MCPR_NVM_COMMAND_FIRST | MCPR_NVM_COMMAND_LAST);
  1292. align_offset = (offset & ~0x03);
  1293. rc = bnx2x_nvram_read_dword(bp, align_offset, &val, cmd_flags);
  1294. if (rc == 0) {
  1295. val &= ~(0xff << BYTE_OFFSET(offset));
  1296. val |= (*data_buf << BYTE_OFFSET(offset));
  1297. /* nvram data is returned as an array of bytes
  1298. * convert it back to cpu order
  1299. */
  1300. val = be32_to_cpu(val);
  1301. rc = bnx2x_nvram_write_dword(bp, align_offset, val,
  1302. cmd_flags);
  1303. }
  1304. /* disable access to nvram interface */
  1305. bnx2x_disable_nvram_access(bp);
  1306. bnx2x_release_nvram_lock(bp);
  1307. return rc;
  1308. }
  1309. static int bnx2x_nvram_write(struct bnx2x *bp, u32 offset, u8 *data_buf,
  1310. int buf_size)
  1311. {
  1312. int rc;
  1313. u32 cmd_flags;
  1314. u32 val;
  1315. u32 written_so_far;
  1316. if (buf_size == 1) /* ethtool */
  1317. return bnx2x_nvram_write1(bp, offset, data_buf, buf_size);
  1318. if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
  1319. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1320. "Invalid parameter: offset 0x%x buf_size 0x%x\n",
  1321. offset, buf_size);
  1322. return -EINVAL;
  1323. }
  1324. if (offset + buf_size > bp->common.flash_size) {
  1325. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1326. "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
  1327. offset, buf_size, bp->common.flash_size);
  1328. return -EINVAL;
  1329. }
  1330. /* request access to nvram interface */
  1331. rc = bnx2x_acquire_nvram_lock(bp);
  1332. if (rc)
  1333. return rc;
  1334. /* enable access to nvram interface */
  1335. bnx2x_enable_nvram_access(bp);
  1336. written_so_far = 0;
  1337. cmd_flags = MCPR_NVM_COMMAND_FIRST;
  1338. while ((written_so_far < buf_size) && (rc == 0)) {
  1339. if (written_so_far == (buf_size - sizeof(u32)))
  1340. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  1341. else if (((offset + 4) % BNX2X_NVRAM_PAGE_SIZE) == 0)
  1342. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  1343. else if ((offset % BNX2X_NVRAM_PAGE_SIZE) == 0)
  1344. cmd_flags |= MCPR_NVM_COMMAND_FIRST;
  1345. memcpy(&val, data_buf, 4);
  1346. rc = bnx2x_nvram_write_dword(bp, offset, val, cmd_flags);
  1347. /* advance to the next dword */
  1348. offset += sizeof(u32);
  1349. data_buf += sizeof(u32);
  1350. written_so_far += sizeof(u32);
  1351. cmd_flags = 0;
  1352. }
  1353. /* disable access to nvram interface */
  1354. bnx2x_disable_nvram_access(bp);
  1355. bnx2x_release_nvram_lock(bp);
  1356. return rc;
  1357. }
  1358. static int bnx2x_set_eeprom(struct net_device *dev,
  1359. struct ethtool_eeprom *eeprom, u8 *eebuf)
  1360. {
  1361. struct bnx2x *bp = netdev_priv(dev);
  1362. int port = BP_PORT(bp);
  1363. int rc = 0;
  1364. u32 ext_phy_config;
  1365. if (!netif_running(dev)) {
  1366. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1367. "cannot access eeprom when the interface is down\n");
  1368. return -EAGAIN;
  1369. }
  1370. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
  1371. " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
  1372. eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
  1373. eeprom->len, eeprom->len);
  1374. /* parameters already validated in ethtool_set_eeprom */
  1375. /* PHY eeprom can be accessed only by the PMF */
  1376. if ((eeprom->magic >= 0x50485900) && (eeprom->magic <= 0x504859FF) &&
  1377. !bp->port.pmf) {
  1378. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1379. "wrong magic or interface is not pmf\n");
  1380. return -EINVAL;
  1381. }
  1382. ext_phy_config =
  1383. SHMEM_RD(bp,
  1384. dev_info.port_hw_config[port].external_phy_config);
  1385. if (eeprom->magic == 0x50485950) {
  1386. /* 'PHYP' (0x50485950): prepare phy for FW upgrade */
  1387. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1388. bnx2x_acquire_phy_lock(bp);
  1389. rc |= bnx2x_link_reset(&bp->link_params,
  1390. &bp->link_vars, 0);
  1391. if (XGXS_EXT_PHY_TYPE(ext_phy_config) ==
  1392. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101)
  1393. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
  1394. MISC_REGISTERS_GPIO_HIGH, port);
  1395. bnx2x_release_phy_lock(bp);
  1396. bnx2x_link_report(bp);
  1397. } else if (eeprom->magic == 0x50485952) {
  1398. /* 'PHYR' (0x50485952): re-init link after FW upgrade */
  1399. if (bp->state == BNX2X_STATE_OPEN) {
  1400. bnx2x_acquire_phy_lock(bp);
  1401. rc |= bnx2x_link_reset(&bp->link_params,
  1402. &bp->link_vars, 1);
  1403. rc |= bnx2x_phy_init(&bp->link_params,
  1404. &bp->link_vars);
  1405. bnx2x_release_phy_lock(bp);
  1406. bnx2x_calc_fc_adv(bp);
  1407. }
  1408. } else if (eeprom->magic == 0x53985943) {
  1409. /* 'PHYC' (0x53985943): PHY FW upgrade completed */
  1410. if (XGXS_EXT_PHY_TYPE(ext_phy_config) ==
  1411. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) {
  1412. /* DSP Remove Download Mode */
  1413. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
  1414. MISC_REGISTERS_GPIO_LOW, port);
  1415. bnx2x_acquire_phy_lock(bp);
  1416. bnx2x_sfx7101_sp_sw_reset(bp,
  1417. &bp->link_params.phy[EXT_PHY1]);
  1418. /* wait 0.5 sec to allow it to run */
  1419. msleep(500);
  1420. bnx2x_ext_phy_hw_reset(bp, port);
  1421. msleep(500);
  1422. bnx2x_release_phy_lock(bp);
  1423. }
  1424. } else
  1425. rc = bnx2x_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
  1426. return rc;
  1427. }
  1428. static int bnx2x_get_coalesce(struct net_device *dev,
  1429. struct ethtool_coalesce *coal)
  1430. {
  1431. struct bnx2x *bp = netdev_priv(dev);
  1432. memset(coal, 0, sizeof(struct ethtool_coalesce));
  1433. coal->rx_coalesce_usecs = bp->rx_ticks;
  1434. coal->tx_coalesce_usecs = bp->tx_ticks;
  1435. return 0;
  1436. }
  1437. static int bnx2x_set_coalesce(struct net_device *dev,
  1438. struct ethtool_coalesce *coal)
  1439. {
  1440. struct bnx2x *bp = netdev_priv(dev);
  1441. bp->rx_ticks = (u16)coal->rx_coalesce_usecs;
  1442. if (bp->rx_ticks > BNX2X_MAX_COALESCE_TOUT)
  1443. bp->rx_ticks = BNX2X_MAX_COALESCE_TOUT;
  1444. bp->tx_ticks = (u16)coal->tx_coalesce_usecs;
  1445. if (bp->tx_ticks > BNX2X_MAX_COALESCE_TOUT)
  1446. bp->tx_ticks = BNX2X_MAX_COALESCE_TOUT;
  1447. if (netif_running(dev))
  1448. bnx2x_update_coalesce(bp);
  1449. return 0;
  1450. }
  1451. static void bnx2x_get_ringparam(struct net_device *dev,
  1452. struct ethtool_ringparam *ering)
  1453. {
  1454. struct bnx2x *bp = netdev_priv(dev);
  1455. ering->rx_max_pending = MAX_RX_AVAIL;
  1456. if (bp->rx_ring_size)
  1457. ering->rx_pending = bp->rx_ring_size;
  1458. else
  1459. ering->rx_pending = MAX_RX_AVAIL;
  1460. ering->tx_max_pending = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
  1461. ering->tx_pending = bp->tx_ring_size;
  1462. }
  1463. static int bnx2x_set_ringparam(struct net_device *dev,
  1464. struct ethtool_ringparam *ering)
  1465. {
  1466. struct bnx2x *bp = netdev_priv(dev);
  1467. if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
  1468. DP(BNX2X_MSG_ETHTOOL,
  1469. "Handling parity error recovery. Try again later\n");
  1470. return -EAGAIN;
  1471. }
  1472. if ((ering->rx_pending > MAX_RX_AVAIL) ||
  1473. (ering->rx_pending < (bp->disable_tpa ? MIN_RX_SIZE_NONTPA :
  1474. MIN_RX_SIZE_TPA)) ||
  1475. (ering->tx_pending > (IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL)) ||
  1476. (ering->tx_pending <= MAX_SKB_FRAGS + 4)) {
  1477. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  1478. return -EINVAL;
  1479. }
  1480. bp->rx_ring_size = ering->rx_pending;
  1481. bp->tx_ring_size = ering->tx_pending;
  1482. return bnx2x_reload_if_running(dev);
  1483. }
  1484. static void bnx2x_get_pauseparam(struct net_device *dev,
  1485. struct ethtool_pauseparam *epause)
  1486. {
  1487. struct bnx2x *bp = netdev_priv(dev);
  1488. int cfg_idx = bnx2x_get_link_cfg_idx(bp);
  1489. int cfg_reg;
  1490. epause->autoneg = (bp->link_params.req_flow_ctrl[cfg_idx] ==
  1491. BNX2X_FLOW_CTRL_AUTO);
  1492. if (!epause->autoneg)
  1493. cfg_reg = bp->link_params.req_flow_ctrl[cfg_idx];
  1494. else
  1495. cfg_reg = bp->link_params.req_fc_auto_adv;
  1496. epause->rx_pause = ((cfg_reg & BNX2X_FLOW_CTRL_RX) ==
  1497. BNX2X_FLOW_CTRL_RX);
  1498. epause->tx_pause = ((cfg_reg & BNX2X_FLOW_CTRL_TX) ==
  1499. BNX2X_FLOW_CTRL_TX);
  1500. DP(BNX2X_MSG_ETHTOOL, "ethtool_pauseparam: cmd %d\n"
  1501. " autoneg %d rx_pause %d tx_pause %d\n",
  1502. epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
  1503. }
  1504. static int bnx2x_set_pauseparam(struct net_device *dev,
  1505. struct ethtool_pauseparam *epause)
  1506. {
  1507. struct bnx2x *bp = netdev_priv(dev);
  1508. u32 cfg_idx = bnx2x_get_link_cfg_idx(bp);
  1509. if (IS_MF(bp))
  1510. return 0;
  1511. DP(BNX2X_MSG_ETHTOOL, "ethtool_pauseparam: cmd %d\n"
  1512. " autoneg %d rx_pause %d tx_pause %d\n",
  1513. epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
  1514. bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_AUTO;
  1515. if (epause->rx_pause)
  1516. bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_RX;
  1517. if (epause->tx_pause)
  1518. bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_TX;
  1519. if (bp->link_params.req_flow_ctrl[cfg_idx] == BNX2X_FLOW_CTRL_AUTO)
  1520. bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_NONE;
  1521. if (epause->autoneg) {
  1522. if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) {
  1523. DP(BNX2X_MSG_ETHTOOL, "autoneg not supported\n");
  1524. return -EINVAL;
  1525. }
  1526. if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG) {
  1527. bp->link_params.req_flow_ctrl[cfg_idx] =
  1528. BNX2X_FLOW_CTRL_AUTO;
  1529. }
  1530. bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_NONE;
  1531. if (epause->rx_pause)
  1532. bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_RX;
  1533. if (epause->tx_pause)
  1534. bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_TX;
  1535. }
  1536. DP(BNX2X_MSG_ETHTOOL,
  1537. "req_flow_ctrl 0x%x\n", bp->link_params.req_flow_ctrl[cfg_idx]);
  1538. if (netif_running(dev)) {
  1539. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1540. bnx2x_link_set(bp);
  1541. }
  1542. return 0;
  1543. }
  1544. static const char bnx2x_tests_str_arr[BNX2X_NUM_TESTS_SF][ETH_GSTRING_LEN] = {
  1545. "register_test (offline) ",
  1546. "memory_test (offline) ",
  1547. "int_loopback_test (offline)",
  1548. "ext_loopback_test (offline)",
  1549. "nvram_test (online) ",
  1550. "interrupt_test (online) ",
  1551. "link_test (online) "
  1552. };
  1553. static u32 bnx2x_eee_to_adv(u32 eee_adv)
  1554. {
  1555. u32 modes = 0;
  1556. if (eee_adv & SHMEM_EEE_100M_ADV)
  1557. modes |= ADVERTISED_100baseT_Full;
  1558. if (eee_adv & SHMEM_EEE_1G_ADV)
  1559. modes |= ADVERTISED_1000baseT_Full;
  1560. if (eee_adv & SHMEM_EEE_10G_ADV)
  1561. modes |= ADVERTISED_10000baseT_Full;
  1562. return modes;
  1563. }
  1564. static u32 bnx2x_adv_to_eee(u32 modes, u32 shift)
  1565. {
  1566. u32 eee_adv = 0;
  1567. if (modes & ADVERTISED_100baseT_Full)
  1568. eee_adv |= SHMEM_EEE_100M_ADV;
  1569. if (modes & ADVERTISED_1000baseT_Full)
  1570. eee_adv |= SHMEM_EEE_1G_ADV;
  1571. if (modes & ADVERTISED_10000baseT_Full)
  1572. eee_adv |= SHMEM_EEE_10G_ADV;
  1573. return eee_adv << shift;
  1574. }
  1575. static int bnx2x_get_eee(struct net_device *dev, struct ethtool_eee *edata)
  1576. {
  1577. struct bnx2x *bp = netdev_priv(dev);
  1578. u32 eee_cfg;
  1579. if (!SHMEM2_HAS(bp, eee_status[BP_PORT(bp)])) {
  1580. DP(BNX2X_MSG_ETHTOOL, "BC Version does not support EEE\n");
  1581. return -EOPNOTSUPP;
  1582. }
  1583. eee_cfg = bp->link_vars.eee_status;
  1584. edata->supported =
  1585. bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_SUPPORTED_MASK) >>
  1586. SHMEM_EEE_SUPPORTED_SHIFT);
  1587. edata->advertised =
  1588. bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_ADV_STATUS_MASK) >>
  1589. SHMEM_EEE_ADV_STATUS_SHIFT);
  1590. edata->lp_advertised =
  1591. bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_LP_ADV_STATUS_MASK) >>
  1592. SHMEM_EEE_LP_ADV_STATUS_SHIFT);
  1593. /* SHMEM value is in 16u units --> Convert to 1u units. */
  1594. edata->tx_lpi_timer = (eee_cfg & SHMEM_EEE_TIMER_MASK) << 4;
  1595. edata->eee_enabled = (eee_cfg & SHMEM_EEE_REQUESTED_BIT) ? 1 : 0;
  1596. edata->eee_active = (eee_cfg & SHMEM_EEE_ACTIVE_BIT) ? 1 : 0;
  1597. edata->tx_lpi_enabled = (eee_cfg & SHMEM_EEE_LPI_REQUESTED_BIT) ? 1 : 0;
  1598. return 0;
  1599. }
  1600. static int bnx2x_set_eee(struct net_device *dev, struct ethtool_eee *edata)
  1601. {
  1602. struct bnx2x *bp = netdev_priv(dev);
  1603. u32 eee_cfg;
  1604. u32 advertised;
  1605. if (IS_MF(bp))
  1606. return 0;
  1607. if (!SHMEM2_HAS(bp, eee_status[BP_PORT(bp)])) {
  1608. DP(BNX2X_MSG_ETHTOOL, "BC Version does not support EEE\n");
  1609. return -EOPNOTSUPP;
  1610. }
  1611. eee_cfg = bp->link_vars.eee_status;
  1612. if (!(eee_cfg & SHMEM_EEE_SUPPORTED_MASK)) {
  1613. DP(BNX2X_MSG_ETHTOOL, "Board does not support EEE!\n");
  1614. return -EOPNOTSUPP;
  1615. }
  1616. advertised = bnx2x_adv_to_eee(edata->advertised,
  1617. SHMEM_EEE_ADV_STATUS_SHIFT);
  1618. if ((advertised != (eee_cfg & SHMEM_EEE_ADV_STATUS_MASK))) {
  1619. DP(BNX2X_MSG_ETHTOOL,
  1620. "Direct manipulation of EEE advertisement is not supported\n");
  1621. return -EINVAL;
  1622. }
  1623. if (edata->tx_lpi_timer > EEE_MODE_TIMER_MASK) {
  1624. DP(BNX2X_MSG_ETHTOOL,
  1625. "Maximal Tx Lpi timer supported is %x(u)\n",
  1626. EEE_MODE_TIMER_MASK);
  1627. return -EINVAL;
  1628. }
  1629. if (edata->tx_lpi_enabled &&
  1630. (edata->tx_lpi_timer < EEE_MODE_NVRAM_AGGRESSIVE_TIME)) {
  1631. DP(BNX2X_MSG_ETHTOOL,
  1632. "Minimal Tx Lpi timer supported is %d(u)\n",
  1633. EEE_MODE_NVRAM_AGGRESSIVE_TIME);
  1634. return -EINVAL;
  1635. }
  1636. /* All is well; Apply changes*/
  1637. if (edata->eee_enabled)
  1638. bp->link_params.eee_mode |= EEE_MODE_ADV_LPI;
  1639. else
  1640. bp->link_params.eee_mode &= ~EEE_MODE_ADV_LPI;
  1641. if (edata->tx_lpi_enabled)
  1642. bp->link_params.eee_mode |= EEE_MODE_ENABLE_LPI;
  1643. else
  1644. bp->link_params.eee_mode &= ~EEE_MODE_ENABLE_LPI;
  1645. bp->link_params.eee_mode &= ~EEE_MODE_TIMER_MASK;
  1646. bp->link_params.eee_mode |= (edata->tx_lpi_timer &
  1647. EEE_MODE_TIMER_MASK) |
  1648. EEE_MODE_OVERRIDE_NVRAM |
  1649. EEE_MODE_OUTPUT_TIME;
  1650. /* Restart link to propogate changes */
  1651. if (netif_running(dev)) {
  1652. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1653. bnx2x_force_link_reset(bp);
  1654. bnx2x_link_set(bp);
  1655. }
  1656. return 0;
  1657. }
  1658. enum {
  1659. BNX2X_CHIP_E1_OFST = 0,
  1660. BNX2X_CHIP_E1H_OFST,
  1661. BNX2X_CHIP_E2_OFST,
  1662. BNX2X_CHIP_E3_OFST,
  1663. BNX2X_CHIP_E3B0_OFST,
  1664. BNX2X_CHIP_MAX_OFST
  1665. };
  1666. #define BNX2X_CHIP_MASK_E1 (1 << BNX2X_CHIP_E1_OFST)
  1667. #define BNX2X_CHIP_MASK_E1H (1 << BNX2X_CHIP_E1H_OFST)
  1668. #define BNX2X_CHIP_MASK_E2 (1 << BNX2X_CHIP_E2_OFST)
  1669. #define BNX2X_CHIP_MASK_E3 (1 << BNX2X_CHIP_E3_OFST)
  1670. #define BNX2X_CHIP_MASK_E3B0 (1 << BNX2X_CHIP_E3B0_OFST)
  1671. #define BNX2X_CHIP_MASK_ALL ((1 << BNX2X_CHIP_MAX_OFST) - 1)
  1672. #define BNX2X_CHIP_MASK_E1X (BNX2X_CHIP_MASK_E1 | BNX2X_CHIP_MASK_E1H)
  1673. static int bnx2x_test_registers(struct bnx2x *bp)
  1674. {
  1675. int idx, i, rc = -ENODEV;
  1676. u32 wr_val = 0, hw;
  1677. int port = BP_PORT(bp);
  1678. static const struct {
  1679. u32 hw;
  1680. u32 offset0;
  1681. u32 offset1;
  1682. u32 mask;
  1683. } reg_tbl[] = {
  1684. /* 0 */ { BNX2X_CHIP_MASK_ALL,
  1685. BRB1_REG_PAUSE_LOW_THRESHOLD_0, 4, 0x000003ff },
  1686. { BNX2X_CHIP_MASK_ALL,
  1687. DORQ_REG_DB_ADDR0, 4, 0xffffffff },
  1688. { BNX2X_CHIP_MASK_E1X,
  1689. HC_REG_AGG_INT_0, 4, 0x000003ff },
  1690. { BNX2X_CHIP_MASK_ALL,
  1691. PBF_REG_MAC_IF0_ENABLE, 4, 0x00000001 },
  1692. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2 | BNX2X_CHIP_MASK_E3,
  1693. PBF_REG_P0_INIT_CRD, 4, 0x000007ff },
  1694. { BNX2X_CHIP_MASK_E3B0,
  1695. PBF_REG_INIT_CRD_Q0, 4, 0x000007ff },
  1696. { BNX2X_CHIP_MASK_ALL,
  1697. PRS_REG_CID_PORT_0, 4, 0x00ffffff },
  1698. { BNX2X_CHIP_MASK_ALL,
  1699. PXP2_REG_PSWRQ_CDU0_L2P, 4, 0x000fffff },
  1700. { BNX2X_CHIP_MASK_ALL,
  1701. PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
  1702. { BNX2X_CHIP_MASK_ALL,
  1703. PXP2_REG_PSWRQ_TM0_L2P, 4, 0x000fffff },
  1704. /* 10 */ { BNX2X_CHIP_MASK_ALL,
  1705. PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
  1706. { BNX2X_CHIP_MASK_ALL,
  1707. PXP2_REG_PSWRQ_TSDM0_L2P, 4, 0x000fffff },
  1708. { BNX2X_CHIP_MASK_ALL,
  1709. QM_REG_CONNNUM_0, 4, 0x000fffff },
  1710. { BNX2X_CHIP_MASK_ALL,
  1711. TM_REG_LIN0_MAX_ACTIVE_CID, 4, 0x0003ffff },
  1712. { BNX2X_CHIP_MASK_ALL,
  1713. SRC_REG_KEYRSS0_0, 40, 0xffffffff },
  1714. { BNX2X_CHIP_MASK_ALL,
  1715. SRC_REG_KEYRSS0_7, 40, 0xffffffff },
  1716. { BNX2X_CHIP_MASK_ALL,
  1717. XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00, 4, 0x00000001 },
  1718. { BNX2X_CHIP_MASK_ALL,
  1719. XCM_REG_WU_DA_CNT_CMD00, 4, 0x00000003 },
  1720. { BNX2X_CHIP_MASK_ALL,
  1721. XCM_REG_GLB_DEL_ACK_MAX_CNT_0, 4, 0x000000ff },
  1722. { BNX2X_CHIP_MASK_ALL,
  1723. NIG_REG_LLH0_T_BIT, 4, 0x00000001 },
  1724. /* 20 */ { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1725. NIG_REG_EMAC0_IN_EN, 4, 0x00000001 },
  1726. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1727. NIG_REG_BMAC0_IN_EN, 4, 0x00000001 },
  1728. { BNX2X_CHIP_MASK_ALL,
  1729. NIG_REG_XCM0_OUT_EN, 4, 0x00000001 },
  1730. { BNX2X_CHIP_MASK_ALL,
  1731. NIG_REG_BRB0_OUT_EN, 4, 0x00000001 },
  1732. { BNX2X_CHIP_MASK_ALL,
  1733. NIG_REG_LLH0_XCM_MASK, 4, 0x00000007 },
  1734. { BNX2X_CHIP_MASK_ALL,
  1735. NIG_REG_LLH0_ACPI_PAT_6_LEN, 68, 0x000000ff },
  1736. { BNX2X_CHIP_MASK_ALL,
  1737. NIG_REG_LLH0_ACPI_PAT_0_CRC, 68, 0xffffffff },
  1738. { BNX2X_CHIP_MASK_ALL,
  1739. NIG_REG_LLH0_DEST_MAC_0_0, 160, 0xffffffff },
  1740. { BNX2X_CHIP_MASK_ALL,
  1741. NIG_REG_LLH0_DEST_IP_0_1, 160, 0xffffffff },
  1742. { BNX2X_CHIP_MASK_ALL,
  1743. NIG_REG_LLH0_IPV4_IPV6_0, 160, 0x00000001 },
  1744. /* 30 */ { BNX2X_CHIP_MASK_ALL,
  1745. NIG_REG_LLH0_DEST_UDP_0, 160, 0x0000ffff },
  1746. { BNX2X_CHIP_MASK_ALL,
  1747. NIG_REG_LLH0_DEST_TCP_0, 160, 0x0000ffff },
  1748. { BNX2X_CHIP_MASK_ALL,
  1749. NIG_REG_LLH0_VLAN_ID_0, 160, 0x00000fff },
  1750. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1751. NIG_REG_XGXS_SERDES0_MODE_SEL, 4, 0x00000001 },
  1752. { BNX2X_CHIP_MASK_ALL,
  1753. NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0, 4, 0x00000001},
  1754. { BNX2X_CHIP_MASK_ALL,
  1755. NIG_REG_STATUS_INTERRUPT_PORT0, 4, 0x07ffffff },
  1756. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1757. NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST, 24, 0x00000001 },
  1758. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1759. NIG_REG_SERDES0_CTRL_PHY_ADDR, 16, 0x0000001f },
  1760. { BNX2X_CHIP_MASK_ALL, 0xffffffff, 0, 0x00000000 }
  1761. };
  1762. if (!netif_running(bp->dev)) {
  1763. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1764. "cannot access eeprom when the interface is down\n");
  1765. return rc;
  1766. }
  1767. if (CHIP_IS_E1(bp))
  1768. hw = BNX2X_CHIP_MASK_E1;
  1769. else if (CHIP_IS_E1H(bp))
  1770. hw = BNX2X_CHIP_MASK_E1H;
  1771. else if (CHIP_IS_E2(bp))
  1772. hw = BNX2X_CHIP_MASK_E2;
  1773. else if (CHIP_IS_E3B0(bp))
  1774. hw = BNX2X_CHIP_MASK_E3B0;
  1775. else /* e3 A0 */
  1776. hw = BNX2X_CHIP_MASK_E3;
  1777. /* Repeat the test twice:
  1778. * First by writing 0x00000000, second by writing 0xffffffff
  1779. */
  1780. for (idx = 0; idx < 2; idx++) {
  1781. switch (idx) {
  1782. case 0:
  1783. wr_val = 0;
  1784. break;
  1785. case 1:
  1786. wr_val = 0xffffffff;
  1787. break;
  1788. }
  1789. for (i = 0; reg_tbl[i].offset0 != 0xffffffff; i++) {
  1790. u32 offset, mask, save_val, val;
  1791. if (!(hw & reg_tbl[i].hw))
  1792. continue;
  1793. offset = reg_tbl[i].offset0 + port*reg_tbl[i].offset1;
  1794. mask = reg_tbl[i].mask;
  1795. save_val = REG_RD(bp, offset);
  1796. REG_WR(bp, offset, wr_val & mask);
  1797. val = REG_RD(bp, offset);
  1798. /* Restore the original register's value */
  1799. REG_WR(bp, offset, save_val);
  1800. /* verify value is as expected */
  1801. if ((val & mask) != (wr_val & mask)) {
  1802. DP(BNX2X_MSG_ETHTOOL,
  1803. "offset 0x%x: val 0x%x != 0x%x mask 0x%x\n",
  1804. offset, val, wr_val, mask);
  1805. goto test_reg_exit;
  1806. }
  1807. }
  1808. }
  1809. rc = 0;
  1810. test_reg_exit:
  1811. return rc;
  1812. }
  1813. static int bnx2x_test_memory(struct bnx2x *bp)
  1814. {
  1815. int i, j, rc = -ENODEV;
  1816. u32 val, index;
  1817. static const struct {
  1818. u32 offset;
  1819. int size;
  1820. } mem_tbl[] = {
  1821. { CCM_REG_XX_DESCR_TABLE, CCM_REG_XX_DESCR_TABLE_SIZE },
  1822. { CFC_REG_ACTIVITY_COUNTER, CFC_REG_ACTIVITY_COUNTER_SIZE },
  1823. { CFC_REG_LINK_LIST, CFC_REG_LINK_LIST_SIZE },
  1824. { DMAE_REG_CMD_MEM, DMAE_REG_CMD_MEM_SIZE },
  1825. { TCM_REG_XX_DESCR_TABLE, TCM_REG_XX_DESCR_TABLE_SIZE },
  1826. { UCM_REG_XX_DESCR_TABLE, UCM_REG_XX_DESCR_TABLE_SIZE },
  1827. { XCM_REG_XX_DESCR_TABLE, XCM_REG_XX_DESCR_TABLE_SIZE },
  1828. { 0xffffffff, 0 }
  1829. };
  1830. static const struct {
  1831. char *name;
  1832. u32 offset;
  1833. u32 hw_mask[BNX2X_CHIP_MAX_OFST];
  1834. } prty_tbl[] = {
  1835. { "CCM_PRTY_STS", CCM_REG_CCM_PRTY_STS,
  1836. {0x3ffc0, 0, 0, 0} },
  1837. { "CFC_PRTY_STS", CFC_REG_CFC_PRTY_STS,
  1838. {0x2, 0x2, 0, 0} },
  1839. { "DMAE_PRTY_STS", DMAE_REG_DMAE_PRTY_STS,
  1840. {0, 0, 0, 0} },
  1841. { "TCM_PRTY_STS", TCM_REG_TCM_PRTY_STS,
  1842. {0x3ffc0, 0, 0, 0} },
  1843. { "UCM_PRTY_STS", UCM_REG_UCM_PRTY_STS,
  1844. {0x3ffc0, 0, 0, 0} },
  1845. { "XCM_PRTY_STS", XCM_REG_XCM_PRTY_STS,
  1846. {0x3ffc1, 0, 0, 0} },
  1847. { NULL, 0xffffffff, {0, 0, 0, 0} }
  1848. };
  1849. if (!netif_running(bp->dev)) {
  1850. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1851. "cannot access eeprom when the interface is down\n");
  1852. return rc;
  1853. }
  1854. if (CHIP_IS_E1(bp))
  1855. index = BNX2X_CHIP_E1_OFST;
  1856. else if (CHIP_IS_E1H(bp))
  1857. index = BNX2X_CHIP_E1H_OFST;
  1858. else if (CHIP_IS_E2(bp))
  1859. index = BNX2X_CHIP_E2_OFST;
  1860. else /* e3 */
  1861. index = BNX2X_CHIP_E3_OFST;
  1862. /* pre-Check the parity status */
  1863. for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
  1864. val = REG_RD(bp, prty_tbl[i].offset);
  1865. if (val & ~(prty_tbl[i].hw_mask[index])) {
  1866. DP(BNX2X_MSG_ETHTOOL,
  1867. "%s is 0x%x\n", prty_tbl[i].name, val);
  1868. goto test_mem_exit;
  1869. }
  1870. }
  1871. /* Go through all the memories */
  1872. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++)
  1873. for (j = 0; j < mem_tbl[i].size; j++)
  1874. REG_RD(bp, mem_tbl[i].offset + j*4);
  1875. /* Check the parity status */
  1876. for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
  1877. val = REG_RD(bp, prty_tbl[i].offset);
  1878. if (val & ~(prty_tbl[i].hw_mask[index])) {
  1879. DP(BNX2X_MSG_ETHTOOL,
  1880. "%s is 0x%x\n", prty_tbl[i].name, val);
  1881. goto test_mem_exit;
  1882. }
  1883. }
  1884. rc = 0;
  1885. test_mem_exit:
  1886. return rc;
  1887. }
  1888. static void bnx2x_wait_for_link(struct bnx2x *bp, u8 link_up, u8 is_serdes)
  1889. {
  1890. int cnt = 1400;
  1891. if (link_up) {
  1892. while (bnx2x_link_test(bp, is_serdes) && cnt--)
  1893. msleep(20);
  1894. if (cnt <= 0 && bnx2x_link_test(bp, is_serdes))
  1895. DP(BNX2X_MSG_ETHTOOL, "Timeout waiting for link up\n");
  1896. cnt = 1400;
  1897. while (!bp->link_vars.link_up && cnt--)
  1898. msleep(20);
  1899. if (cnt <= 0 && !bp->link_vars.link_up)
  1900. DP(BNX2X_MSG_ETHTOOL,
  1901. "Timeout waiting for link init\n");
  1902. }
  1903. }
  1904. static int bnx2x_run_loopback(struct bnx2x *bp, int loopback_mode)
  1905. {
  1906. unsigned int pkt_size, num_pkts, i;
  1907. struct sk_buff *skb;
  1908. unsigned char *packet;
  1909. struct bnx2x_fastpath *fp_rx = &bp->fp[0];
  1910. struct bnx2x_fastpath *fp_tx = &bp->fp[0];
  1911. struct bnx2x_fp_txdata *txdata = fp_tx->txdata_ptr[0];
  1912. u16 tx_start_idx, tx_idx;
  1913. u16 rx_start_idx, rx_idx;
  1914. u16 pkt_prod, bd_prod;
  1915. struct sw_tx_bd *tx_buf;
  1916. struct eth_tx_start_bd *tx_start_bd;
  1917. dma_addr_t mapping;
  1918. union eth_rx_cqe *cqe;
  1919. u8 cqe_fp_flags, cqe_fp_type;
  1920. struct sw_rx_bd *rx_buf;
  1921. u16 len;
  1922. int rc = -ENODEV;
  1923. u8 *data;
  1924. struct netdev_queue *txq = netdev_get_tx_queue(bp->dev,
  1925. txdata->txq_index);
  1926. /* check the loopback mode */
  1927. switch (loopback_mode) {
  1928. case BNX2X_PHY_LOOPBACK:
  1929. if (bp->link_params.loopback_mode != LOOPBACK_XGXS) {
  1930. DP(BNX2X_MSG_ETHTOOL, "PHY loopback not supported\n");
  1931. return -EINVAL;
  1932. }
  1933. break;
  1934. case BNX2X_MAC_LOOPBACK:
  1935. if (CHIP_IS_E3(bp)) {
  1936. int cfg_idx = bnx2x_get_link_cfg_idx(bp);
  1937. if (bp->port.supported[cfg_idx] &
  1938. (SUPPORTED_10000baseT_Full |
  1939. SUPPORTED_20000baseMLD2_Full |
  1940. SUPPORTED_20000baseKR2_Full))
  1941. bp->link_params.loopback_mode = LOOPBACK_XMAC;
  1942. else
  1943. bp->link_params.loopback_mode = LOOPBACK_UMAC;
  1944. } else
  1945. bp->link_params.loopback_mode = LOOPBACK_BMAC;
  1946. bnx2x_phy_init(&bp->link_params, &bp->link_vars);
  1947. break;
  1948. case BNX2X_EXT_LOOPBACK:
  1949. if (bp->link_params.loopback_mode != LOOPBACK_EXT) {
  1950. DP(BNX2X_MSG_ETHTOOL,
  1951. "Can't configure external loopback\n");
  1952. return -EINVAL;
  1953. }
  1954. break;
  1955. default:
  1956. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  1957. return -EINVAL;
  1958. }
  1959. /* prepare the loopback packet */
  1960. pkt_size = (((bp->dev->mtu < ETH_MAX_PACKET_SIZE) ?
  1961. bp->dev->mtu : ETH_MAX_PACKET_SIZE) + ETH_HLEN);
  1962. skb = netdev_alloc_skb(bp->dev, fp_rx->rx_buf_size);
  1963. if (!skb) {
  1964. DP(BNX2X_MSG_ETHTOOL, "Can't allocate skb\n");
  1965. rc = -ENOMEM;
  1966. goto test_loopback_exit;
  1967. }
  1968. packet = skb_put(skb, pkt_size);
  1969. memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
  1970. memset(packet + ETH_ALEN, 0, ETH_ALEN);
  1971. memset(packet + 2*ETH_ALEN, 0x77, (ETH_HLEN - 2*ETH_ALEN));
  1972. for (i = ETH_HLEN; i < pkt_size; i++)
  1973. packet[i] = (unsigned char) (i & 0xff);
  1974. mapping = dma_map_single(&bp->pdev->dev, skb->data,
  1975. skb_headlen(skb), DMA_TO_DEVICE);
  1976. if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
  1977. rc = -ENOMEM;
  1978. dev_kfree_skb(skb);
  1979. DP(BNX2X_MSG_ETHTOOL, "Unable to map SKB\n");
  1980. goto test_loopback_exit;
  1981. }
  1982. /* send the loopback packet */
  1983. num_pkts = 0;
  1984. tx_start_idx = le16_to_cpu(*txdata->tx_cons_sb);
  1985. rx_start_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
  1986. netdev_tx_sent_queue(txq, skb->len);
  1987. pkt_prod = txdata->tx_pkt_prod++;
  1988. tx_buf = &txdata->tx_buf_ring[TX_BD(pkt_prod)];
  1989. tx_buf->first_bd = txdata->tx_bd_prod;
  1990. tx_buf->skb = skb;
  1991. tx_buf->flags = 0;
  1992. bd_prod = TX_BD(txdata->tx_bd_prod);
  1993. tx_start_bd = &txdata->tx_desc_ring[bd_prod].start_bd;
  1994. tx_start_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
  1995. tx_start_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
  1996. tx_start_bd->nbd = cpu_to_le16(2); /* start + pbd */
  1997. tx_start_bd->nbytes = cpu_to_le16(skb_headlen(skb));
  1998. tx_start_bd->vlan_or_ethertype = cpu_to_le16(pkt_prod);
  1999. tx_start_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
  2000. SET_FLAG(tx_start_bd->general_data,
  2001. ETH_TX_START_BD_HDR_NBDS,
  2002. 1);
  2003. SET_FLAG(tx_start_bd->general_data,
  2004. ETH_TX_START_BD_PARSE_NBDS,
  2005. 0);
  2006. /* turn on parsing and get a BD */
  2007. bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
  2008. if (CHIP_IS_E1x(bp)) {
  2009. u16 global_data = 0;
  2010. struct eth_tx_parse_bd_e1x *pbd_e1x =
  2011. &txdata->tx_desc_ring[bd_prod].parse_bd_e1x;
  2012. memset(pbd_e1x, 0, sizeof(struct eth_tx_parse_bd_e1x));
  2013. SET_FLAG(global_data,
  2014. ETH_TX_PARSE_BD_E1X_ETH_ADDR_TYPE, UNICAST_ADDRESS);
  2015. pbd_e1x->global_data = cpu_to_le16(global_data);
  2016. } else {
  2017. u32 parsing_data = 0;
  2018. struct eth_tx_parse_bd_e2 *pbd_e2 =
  2019. &txdata->tx_desc_ring[bd_prod].parse_bd_e2;
  2020. memset(pbd_e2, 0, sizeof(struct eth_tx_parse_bd_e2));
  2021. SET_FLAG(parsing_data,
  2022. ETH_TX_PARSE_BD_E2_ETH_ADDR_TYPE, UNICAST_ADDRESS);
  2023. pbd_e2->parsing_data = cpu_to_le32(parsing_data);
  2024. }
  2025. wmb();
  2026. txdata->tx_db.data.prod += 2;
  2027. barrier();
  2028. DOORBELL(bp, txdata->cid, txdata->tx_db.raw);
  2029. mmiowb();
  2030. barrier();
  2031. num_pkts++;
  2032. txdata->tx_bd_prod += 2; /* start + pbd */
  2033. udelay(100);
  2034. tx_idx = le16_to_cpu(*txdata->tx_cons_sb);
  2035. if (tx_idx != tx_start_idx + num_pkts)
  2036. goto test_loopback_exit;
  2037. /* Unlike HC IGU won't generate an interrupt for status block
  2038. * updates that have been performed while interrupts were
  2039. * disabled.
  2040. */
  2041. if (bp->common.int_block == INT_BLOCK_IGU) {
  2042. /* Disable local BHes to prevent a dead-lock situation between
  2043. * sch_direct_xmit() and bnx2x_run_loopback() (calling
  2044. * bnx2x_tx_int()), as both are taking netif_tx_lock().
  2045. */
  2046. local_bh_disable();
  2047. bnx2x_tx_int(bp, txdata);
  2048. local_bh_enable();
  2049. }
  2050. rx_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
  2051. if (rx_idx != rx_start_idx + num_pkts)
  2052. goto test_loopback_exit;
  2053. cqe = &fp_rx->rx_comp_ring[RCQ_BD(fp_rx->rx_comp_cons)];
  2054. cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
  2055. cqe_fp_type = cqe_fp_flags & ETH_FAST_PATH_RX_CQE_TYPE;
  2056. if (!CQE_TYPE_FAST(cqe_fp_type) || (cqe_fp_flags & ETH_RX_ERROR_FALGS))
  2057. goto test_loopback_rx_exit;
  2058. len = le16_to_cpu(cqe->fast_path_cqe.pkt_len_or_gro_seg_len);
  2059. if (len != pkt_size)
  2060. goto test_loopback_rx_exit;
  2061. rx_buf = &fp_rx->rx_buf_ring[RX_BD(fp_rx->rx_bd_cons)];
  2062. dma_sync_single_for_cpu(&bp->pdev->dev,
  2063. dma_unmap_addr(rx_buf, mapping),
  2064. fp_rx->rx_buf_size, DMA_FROM_DEVICE);
  2065. data = rx_buf->data + NET_SKB_PAD + cqe->fast_path_cqe.placement_offset;
  2066. for (i = ETH_HLEN; i < pkt_size; i++)
  2067. if (*(data + i) != (unsigned char) (i & 0xff))
  2068. goto test_loopback_rx_exit;
  2069. rc = 0;
  2070. test_loopback_rx_exit:
  2071. fp_rx->rx_bd_cons = NEXT_RX_IDX(fp_rx->rx_bd_cons);
  2072. fp_rx->rx_bd_prod = NEXT_RX_IDX(fp_rx->rx_bd_prod);
  2073. fp_rx->rx_comp_cons = NEXT_RCQ_IDX(fp_rx->rx_comp_cons);
  2074. fp_rx->rx_comp_prod = NEXT_RCQ_IDX(fp_rx->rx_comp_prod);
  2075. /* Update producers */
  2076. bnx2x_update_rx_prod(bp, fp_rx, fp_rx->rx_bd_prod, fp_rx->rx_comp_prod,
  2077. fp_rx->rx_sge_prod);
  2078. test_loopback_exit:
  2079. bp->link_params.loopback_mode = LOOPBACK_NONE;
  2080. return rc;
  2081. }
  2082. static int bnx2x_test_loopback(struct bnx2x *bp)
  2083. {
  2084. int rc = 0, res;
  2085. if (BP_NOMCP(bp))
  2086. return rc;
  2087. if (!netif_running(bp->dev))
  2088. return BNX2X_LOOPBACK_FAILED;
  2089. bnx2x_netif_stop(bp, 1);
  2090. bnx2x_acquire_phy_lock(bp);
  2091. res = bnx2x_run_loopback(bp, BNX2X_PHY_LOOPBACK);
  2092. if (res) {
  2093. DP(BNX2X_MSG_ETHTOOL, " PHY loopback failed (res %d)\n", res);
  2094. rc |= BNX2X_PHY_LOOPBACK_FAILED;
  2095. }
  2096. res = bnx2x_run_loopback(bp, BNX2X_MAC_LOOPBACK);
  2097. if (res) {
  2098. DP(BNX2X_MSG_ETHTOOL, " MAC loopback failed (res %d)\n", res);
  2099. rc |= BNX2X_MAC_LOOPBACK_FAILED;
  2100. }
  2101. bnx2x_release_phy_lock(bp);
  2102. bnx2x_netif_start(bp);
  2103. return rc;
  2104. }
  2105. static int bnx2x_test_ext_loopback(struct bnx2x *bp)
  2106. {
  2107. int rc;
  2108. u8 is_serdes =
  2109. (bp->link_vars.link_status & LINK_STATUS_SERDES_LINK) > 0;
  2110. if (BP_NOMCP(bp))
  2111. return -ENODEV;
  2112. if (!netif_running(bp->dev))
  2113. return BNX2X_EXT_LOOPBACK_FAILED;
  2114. bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
  2115. rc = bnx2x_nic_load(bp, LOAD_LOOPBACK_EXT);
  2116. if (rc) {
  2117. DP(BNX2X_MSG_ETHTOOL,
  2118. "Can't perform self-test, nic_load (for external lb) failed\n");
  2119. return -ENODEV;
  2120. }
  2121. bnx2x_wait_for_link(bp, 1, is_serdes);
  2122. bnx2x_netif_stop(bp, 1);
  2123. rc = bnx2x_run_loopback(bp, BNX2X_EXT_LOOPBACK);
  2124. if (rc)
  2125. DP(BNX2X_MSG_ETHTOOL, "EXT loopback failed (res %d)\n", rc);
  2126. bnx2x_netif_start(bp);
  2127. return rc;
  2128. }
  2129. #define CRC32_RESIDUAL 0xdebb20e3
  2130. static int bnx2x_test_nvram(struct bnx2x *bp)
  2131. {
  2132. static const struct {
  2133. int offset;
  2134. int size;
  2135. } nvram_tbl[] = {
  2136. { 0, 0x14 }, /* bootstrap */
  2137. { 0x14, 0xec }, /* dir */
  2138. { 0x100, 0x350 }, /* manuf_info */
  2139. { 0x450, 0xf0 }, /* feature_info */
  2140. { 0x640, 0x64 }, /* upgrade_key_info */
  2141. { 0x708, 0x70 }, /* manuf_key_info */
  2142. { 0, 0 }
  2143. };
  2144. __be32 *buf;
  2145. u8 *data;
  2146. int i, rc;
  2147. u32 magic, crc;
  2148. if (BP_NOMCP(bp))
  2149. return 0;
  2150. buf = kmalloc(0x350, GFP_KERNEL);
  2151. if (!buf) {
  2152. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "kmalloc failed\n");
  2153. rc = -ENOMEM;
  2154. goto test_nvram_exit;
  2155. }
  2156. data = (u8 *)buf;
  2157. rc = bnx2x_nvram_read(bp, 0, data, 4);
  2158. if (rc) {
  2159. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2160. "magic value read (rc %d)\n", rc);
  2161. goto test_nvram_exit;
  2162. }
  2163. magic = be32_to_cpu(buf[0]);
  2164. if (magic != 0x669955aa) {
  2165. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2166. "wrong magic value (0x%08x)\n", magic);
  2167. rc = -ENODEV;
  2168. goto test_nvram_exit;
  2169. }
  2170. for (i = 0; nvram_tbl[i].size; i++) {
  2171. rc = bnx2x_nvram_read(bp, nvram_tbl[i].offset, data,
  2172. nvram_tbl[i].size);
  2173. if (rc) {
  2174. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2175. "nvram_tbl[%d] read data (rc %d)\n", i, rc);
  2176. goto test_nvram_exit;
  2177. }
  2178. crc = ether_crc_le(nvram_tbl[i].size, data);
  2179. if (crc != CRC32_RESIDUAL) {
  2180. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2181. "nvram_tbl[%d] wrong crc value (0x%08x)\n", i, crc);
  2182. rc = -ENODEV;
  2183. goto test_nvram_exit;
  2184. }
  2185. }
  2186. test_nvram_exit:
  2187. kfree(buf);
  2188. return rc;
  2189. }
  2190. /* Send an EMPTY ramrod on the first queue */
  2191. static int bnx2x_test_intr(struct bnx2x *bp)
  2192. {
  2193. struct bnx2x_queue_state_params params = {NULL};
  2194. if (!netif_running(bp->dev)) {
  2195. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2196. "cannot access eeprom when the interface is down\n");
  2197. return -ENODEV;
  2198. }
  2199. params.q_obj = &bp->sp_objs->q_obj;
  2200. params.cmd = BNX2X_Q_CMD_EMPTY;
  2201. __set_bit(RAMROD_COMP_WAIT, &params.ramrod_flags);
  2202. return bnx2x_queue_state_change(bp, &params);
  2203. }
  2204. static void bnx2x_self_test(struct net_device *dev,
  2205. struct ethtool_test *etest, u64 *buf)
  2206. {
  2207. struct bnx2x *bp = netdev_priv(dev);
  2208. u8 is_serdes, link_up;
  2209. int rc, cnt = 0;
  2210. if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
  2211. netdev_err(bp->dev,
  2212. "Handling parity error recovery. Try again later\n");
  2213. etest->flags |= ETH_TEST_FL_FAILED;
  2214. return;
  2215. }
  2216. DP(BNX2X_MSG_ETHTOOL,
  2217. "Self-test command parameters: offline = %d, external_lb = %d\n",
  2218. (etest->flags & ETH_TEST_FL_OFFLINE),
  2219. (etest->flags & ETH_TEST_FL_EXTERNAL_LB)>>2);
  2220. memset(buf, 0, sizeof(u64) * BNX2X_NUM_TESTS(bp));
  2221. if (!netif_running(dev)) {
  2222. DP(BNX2X_MSG_ETHTOOL,
  2223. "Can't perform self-test when interface is down\n");
  2224. return;
  2225. }
  2226. is_serdes = (bp->link_vars.link_status & LINK_STATUS_SERDES_LINK) > 0;
  2227. link_up = bp->link_vars.link_up;
  2228. /* offline tests are not supported in MF mode */
  2229. if ((etest->flags & ETH_TEST_FL_OFFLINE) && !IS_MF(bp)) {
  2230. int port = BP_PORT(bp);
  2231. u32 val;
  2232. /* save current value of input enable for TX port IF */
  2233. val = REG_RD(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4);
  2234. /* disable input for TX port IF */
  2235. REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, 0);
  2236. bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
  2237. rc = bnx2x_nic_load(bp, LOAD_DIAG);
  2238. if (rc) {
  2239. etest->flags |= ETH_TEST_FL_FAILED;
  2240. DP(BNX2X_MSG_ETHTOOL,
  2241. "Can't perform self-test, nic_load (for offline) failed\n");
  2242. return;
  2243. }
  2244. /* wait until link state is restored */
  2245. bnx2x_wait_for_link(bp, 1, is_serdes);
  2246. if (bnx2x_test_registers(bp) != 0) {
  2247. buf[0] = 1;
  2248. etest->flags |= ETH_TEST_FL_FAILED;
  2249. }
  2250. if (bnx2x_test_memory(bp) != 0) {
  2251. buf[1] = 1;
  2252. etest->flags |= ETH_TEST_FL_FAILED;
  2253. }
  2254. buf[2] = bnx2x_test_loopback(bp); /* internal LB */
  2255. if (buf[2] != 0)
  2256. etest->flags |= ETH_TEST_FL_FAILED;
  2257. if (etest->flags & ETH_TEST_FL_EXTERNAL_LB) {
  2258. buf[3] = bnx2x_test_ext_loopback(bp); /* external LB */
  2259. if (buf[3] != 0)
  2260. etest->flags |= ETH_TEST_FL_FAILED;
  2261. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  2262. }
  2263. bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
  2264. /* restore input for TX port IF */
  2265. REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, val);
  2266. rc = bnx2x_nic_load(bp, LOAD_NORMAL);
  2267. if (rc) {
  2268. etest->flags |= ETH_TEST_FL_FAILED;
  2269. DP(BNX2X_MSG_ETHTOOL,
  2270. "Can't perform self-test, nic_load (for online) failed\n");
  2271. return;
  2272. }
  2273. /* wait until link state is restored */
  2274. bnx2x_wait_for_link(bp, link_up, is_serdes);
  2275. }
  2276. if (bnx2x_test_nvram(bp) != 0) {
  2277. if (!IS_MF(bp))
  2278. buf[4] = 1;
  2279. else
  2280. buf[0] = 1;
  2281. etest->flags |= ETH_TEST_FL_FAILED;
  2282. }
  2283. if (bnx2x_test_intr(bp) != 0) {
  2284. if (!IS_MF(bp))
  2285. buf[5] = 1;
  2286. else
  2287. buf[1] = 1;
  2288. etest->flags |= ETH_TEST_FL_FAILED;
  2289. }
  2290. if (link_up) {
  2291. cnt = 100;
  2292. while (bnx2x_link_test(bp, is_serdes) && --cnt)
  2293. msleep(20);
  2294. }
  2295. if (!cnt) {
  2296. if (!IS_MF(bp))
  2297. buf[6] = 1;
  2298. else
  2299. buf[2] = 1;
  2300. etest->flags |= ETH_TEST_FL_FAILED;
  2301. }
  2302. }
  2303. #define IS_PORT_STAT(i) \
  2304. ((bnx2x_stats_arr[i].flags & STATS_FLAGS_BOTH) == STATS_FLAGS_PORT)
  2305. #define IS_FUNC_STAT(i) (bnx2x_stats_arr[i].flags & STATS_FLAGS_FUNC)
  2306. #define IS_MF_MODE_STAT(bp) \
  2307. (IS_MF(bp) && !(bp->msg_enable & BNX2X_MSG_STATS))
  2308. /* ethtool statistics are displayed for all regular ethernet queues and the
  2309. * fcoe L2 queue if not disabled
  2310. */
  2311. static int bnx2x_num_stat_queues(struct bnx2x *bp)
  2312. {
  2313. return BNX2X_NUM_ETH_QUEUES(bp);
  2314. }
  2315. static int bnx2x_get_sset_count(struct net_device *dev, int stringset)
  2316. {
  2317. struct bnx2x *bp = netdev_priv(dev);
  2318. int i, num_stats;
  2319. switch (stringset) {
  2320. case ETH_SS_STATS:
  2321. if (is_multi(bp)) {
  2322. num_stats = bnx2x_num_stat_queues(bp) *
  2323. BNX2X_NUM_Q_STATS;
  2324. } else
  2325. num_stats = 0;
  2326. if (IS_MF_MODE_STAT(bp)) {
  2327. for (i = 0; i < BNX2X_NUM_STATS; i++)
  2328. if (IS_FUNC_STAT(i))
  2329. num_stats++;
  2330. } else
  2331. num_stats += BNX2X_NUM_STATS;
  2332. return num_stats;
  2333. case ETH_SS_TEST:
  2334. return BNX2X_NUM_TESTS(bp);
  2335. default:
  2336. return -EINVAL;
  2337. }
  2338. }
  2339. static void bnx2x_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  2340. {
  2341. struct bnx2x *bp = netdev_priv(dev);
  2342. int i, j, k, start;
  2343. char queue_name[MAX_QUEUE_NAME_LEN+1];
  2344. switch (stringset) {
  2345. case ETH_SS_STATS:
  2346. k = 0;
  2347. if (is_multi(bp)) {
  2348. for_each_eth_queue(bp, i) {
  2349. memset(queue_name, 0, sizeof(queue_name));
  2350. sprintf(queue_name, "%d", i);
  2351. for (j = 0; j < BNX2X_NUM_Q_STATS; j++)
  2352. snprintf(buf + (k + j)*ETH_GSTRING_LEN,
  2353. ETH_GSTRING_LEN,
  2354. bnx2x_q_stats_arr[j].string,
  2355. queue_name);
  2356. k += BNX2X_NUM_Q_STATS;
  2357. }
  2358. }
  2359. for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
  2360. if (IS_MF_MODE_STAT(bp) && IS_PORT_STAT(i))
  2361. continue;
  2362. strcpy(buf + (k + j)*ETH_GSTRING_LEN,
  2363. bnx2x_stats_arr[i].string);
  2364. j++;
  2365. }
  2366. break;
  2367. case ETH_SS_TEST:
  2368. /* First 4 tests cannot be done in MF mode */
  2369. if (!IS_MF(bp))
  2370. start = 0;
  2371. else
  2372. start = 4;
  2373. memcpy(buf, bnx2x_tests_str_arr + start,
  2374. ETH_GSTRING_LEN * BNX2X_NUM_TESTS(bp));
  2375. }
  2376. }
  2377. static void bnx2x_get_ethtool_stats(struct net_device *dev,
  2378. struct ethtool_stats *stats, u64 *buf)
  2379. {
  2380. struct bnx2x *bp = netdev_priv(dev);
  2381. u32 *hw_stats, *offset;
  2382. int i, j, k = 0;
  2383. if (is_multi(bp)) {
  2384. for_each_eth_queue(bp, i) {
  2385. hw_stats = (u32 *)&bp->fp_stats[i].eth_q_stats;
  2386. for (j = 0; j < BNX2X_NUM_Q_STATS; j++) {
  2387. if (bnx2x_q_stats_arr[j].size == 0) {
  2388. /* skip this counter */
  2389. buf[k + j] = 0;
  2390. continue;
  2391. }
  2392. offset = (hw_stats +
  2393. bnx2x_q_stats_arr[j].offset);
  2394. if (bnx2x_q_stats_arr[j].size == 4) {
  2395. /* 4-byte counter */
  2396. buf[k + j] = (u64) *offset;
  2397. continue;
  2398. }
  2399. /* 8-byte counter */
  2400. buf[k + j] = HILO_U64(*offset, *(offset + 1));
  2401. }
  2402. k += BNX2X_NUM_Q_STATS;
  2403. }
  2404. }
  2405. hw_stats = (u32 *)&bp->eth_stats;
  2406. for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
  2407. if (IS_MF_MODE_STAT(bp) && IS_PORT_STAT(i))
  2408. continue;
  2409. if (bnx2x_stats_arr[i].size == 0) {
  2410. /* skip this counter */
  2411. buf[k + j] = 0;
  2412. j++;
  2413. continue;
  2414. }
  2415. offset = (hw_stats + bnx2x_stats_arr[i].offset);
  2416. if (bnx2x_stats_arr[i].size == 4) {
  2417. /* 4-byte counter */
  2418. buf[k + j] = (u64) *offset;
  2419. j++;
  2420. continue;
  2421. }
  2422. /* 8-byte counter */
  2423. buf[k + j] = HILO_U64(*offset, *(offset + 1));
  2424. j++;
  2425. }
  2426. }
  2427. static int bnx2x_set_phys_id(struct net_device *dev,
  2428. enum ethtool_phys_id_state state)
  2429. {
  2430. struct bnx2x *bp = netdev_priv(dev);
  2431. if (!netif_running(dev)) {
  2432. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2433. "cannot access eeprom when the interface is down\n");
  2434. return -EAGAIN;
  2435. }
  2436. if (!bp->port.pmf) {
  2437. DP(BNX2X_MSG_ETHTOOL, "Interface is not pmf\n");
  2438. return -EOPNOTSUPP;
  2439. }
  2440. switch (state) {
  2441. case ETHTOOL_ID_ACTIVE:
  2442. return 1; /* cycle on/off once per second */
  2443. case ETHTOOL_ID_ON:
  2444. bnx2x_acquire_phy_lock(bp);
  2445. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  2446. LED_MODE_ON, SPEED_1000);
  2447. bnx2x_release_phy_lock(bp);
  2448. break;
  2449. case ETHTOOL_ID_OFF:
  2450. bnx2x_acquire_phy_lock(bp);
  2451. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  2452. LED_MODE_FRONT_PANEL_OFF, 0);
  2453. bnx2x_release_phy_lock(bp);
  2454. break;
  2455. case ETHTOOL_ID_INACTIVE:
  2456. bnx2x_acquire_phy_lock(bp);
  2457. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  2458. LED_MODE_OPER,
  2459. bp->link_vars.line_speed);
  2460. bnx2x_release_phy_lock(bp);
  2461. }
  2462. return 0;
  2463. }
  2464. static int bnx2x_get_rss_flags(struct bnx2x *bp, struct ethtool_rxnfc *info)
  2465. {
  2466. switch (info->flow_type) {
  2467. case TCP_V4_FLOW:
  2468. case TCP_V6_FLOW:
  2469. info->data = RXH_IP_SRC | RXH_IP_DST |
  2470. RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2471. break;
  2472. case UDP_V4_FLOW:
  2473. if (bp->rss_conf_obj.udp_rss_v4)
  2474. info->data = RXH_IP_SRC | RXH_IP_DST |
  2475. RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2476. else
  2477. info->data = RXH_IP_SRC | RXH_IP_DST;
  2478. break;
  2479. case UDP_V6_FLOW:
  2480. if (bp->rss_conf_obj.udp_rss_v6)
  2481. info->data = RXH_IP_SRC | RXH_IP_DST |
  2482. RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2483. else
  2484. info->data = RXH_IP_SRC | RXH_IP_DST;
  2485. break;
  2486. case IPV4_FLOW:
  2487. case IPV6_FLOW:
  2488. info->data = RXH_IP_SRC | RXH_IP_DST;
  2489. break;
  2490. default:
  2491. info->data = 0;
  2492. break;
  2493. }
  2494. return 0;
  2495. }
  2496. static int bnx2x_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  2497. u32 *rules __always_unused)
  2498. {
  2499. struct bnx2x *bp = netdev_priv(dev);
  2500. switch (info->cmd) {
  2501. case ETHTOOL_GRXRINGS:
  2502. info->data = BNX2X_NUM_ETH_QUEUES(bp);
  2503. return 0;
  2504. case ETHTOOL_GRXFH:
  2505. return bnx2x_get_rss_flags(bp, info);
  2506. default:
  2507. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  2508. return -EOPNOTSUPP;
  2509. }
  2510. }
  2511. static int bnx2x_set_rss_flags(struct bnx2x *bp, struct ethtool_rxnfc *info)
  2512. {
  2513. int udp_rss_requested;
  2514. DP(BNX2X_MSG_ETHTOOL,
  2515. "Set rss flags command parameters: flow type = %d, data = %llu\n",
  2516. info->flow_type, info->data);
  2517. switch (info->flow_type) {
  2518. case TCP_V4_FLOW:
  2519. case TCP_V6_FLOW:
  2520. /* For TCP only 4-tupple hash is supported */
  2521. if (info->data ^ (RXH_IP_SRC | RXH_IP_DST |
  2522. RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
  2523. DP(BNX2X_MSG_ETHTOOL,
  2524. "Command parameters not supported\n");
  2525. return -EINVAL;
  2526. }
  2527. return 0;
  2528. case UDP_V4_FLOW:
  2529. case UDP_V6_FLOW:
  2530. /* For UDP either 2-tupple hash or 4-tupple hash is supported */
  2531. if (info->data == (RXH_IP_SRC | RXH_IP_DST |
  2532. RXH_L4_B_0_1 | RXH_L4_B_2_3))
  2533. udp_rss_requested = 1;
  2534. else if (info->data == (RXH_IP_SRC | RXH_IP_DST))
  2535. udp_rss_requested = 0;
  2536. else
  2537. return -EINVAL;
  2538. if ((info->flow_type == UDP_V4_FLOW) &&
  2539. (bp->rss_conf_obj.udp_rss_v4 != udp_rss_requested)) {
  2540. bp->rss_conf_obj.udp_rss_v4 = udp_rss_requested;
  2541. DP(BNX2X_MSG_ETHTOOL,
  2542. "rss re-configured, UDP 4-tupple %s\n",
  2543. udp_rss_requested ? "enabled" : "disabled");
  2544. return bnx2x_config_rss_pf(bp, &bp->rss_conf_obj, 0);
  2545. } else if ((info->flow_type == UDP_V6_FLOW) &&
  2546. (bp->rss_conf_obj.udp_rss_v6 != udp_rss_requested)) {
  2547. bp->rss_conf_obj.udp_rss_v6 = udp_rss_requested;
  2548. DP(BNX2X_MSG_ETHTOOL,
  2549. "rss re-configured, UDP 4-tupple %s\n",
  2550. udp_rss_requested ? "enabled" : "disabled");
  2551. return bnx2x_config_rss_pf(bp, &bp->rss_conf_obj, 0);
  2552. }
  2553. return 0;
  2554. case IPV4_FLOW:
  2555. case IPV6_FLOW:
  2556. /* For IP only 2-tupple hash is supported */
  2557. if (info->data ^ (RXH_IP_SRC | RXH_IP_DST)) {
  2558. DP(BNX2X_MSG_ETHTOOL,
  2559. "Command parameters not supported\n");
  2560. return -EINVAL;
  2561. }
  2562. return 0;
  2563. case SCTP_V4_FLOW:
  2564. case AH_ESP_V4_FLOW:
  2565. case AH_V4_FLOW:
  2566. case ESP_V4_FLOW:
  2567. case SCTP_V6_FLOW:
  2568. case AH_ESP_V6_FLOW:
  2569. case AH_V6_FLOW:
  2570. case ESP_V6_FLOW:
  2571. case IP_USER_FLOW:
  2572. case ETHER_FLOW:
  2573. /* RSS is not supported for these protocols */
  2574. if (info->data) {
  2575. DP(BNX2X_MSG_ETHTOOL,
  2576. "Command parameters not supported\n");
  2577. return -EINVAL;
  2578. }
  2579. return 0;
  2580. default:
  2581. return -EINVAL;
  2582. }
  2583. }
  2584. static int bnx2x_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info)
  2585. {
  2586. struct bnx2x *bp = netdev_priv(dev);
  2587. switch (info->cmd) {
  2588. case ETHTOOL_SRXFH:
  2589. return bnx2x_set_rss_flags(bp, info);
  2590. default:
  2591. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  2592. return -EOPNOTSUPP;
  2593. }
  2594. }
  2595. static u32 bnx2x_get_rxfh_indir_size(struct net_device *dev)
  2596. {
  2597. return T_ETH_INDIRECTION_TABLE_SIZE;
  2598. }
  2599. static int bnx2x_get_rxfh_indir(struct net_device *dev, u32 *indir)
  2600. {
  2601. struct bnx2x *bp = netdev_priv(dev);
  2602. u8 ind_table[T_ETH_INDIRECTION_TABLE_SIZE] = {0};
  2603. size_t i;
  2604. /* Get the current configuration of the RSS indirection table */
  2605. bnx2x_get_rss_ind_table(&bp->rss_conf_obj, ind_table);
  2606. /*
  2607. * We can't use a memcpy() as an internal storage of an
  2608. * indirection table is a u8 array while indir->ring_index
  2609. * points to an array of u32.
  2610. *
  2611. * Indirection table contains the FW Client IDs, so we need to
  2612. * align the returned table to the Client ID of the leading RSS
  2613. * queue.
  2614. */
  2615. for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++)
  2616. indir[i] = ind_table[i] - bp->fp->cl_id;
  2617. return 0;
  2618. }
  2619. static int bnx2x_set_rxfh_indir(struct net_device *dev, const u32 *indir)
  2620. {
  2621. struct bnx2x *bp = netdev_priv(dev);
  2622. size_t i;
  2623. for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++) {
  2624. /*
  2625. * The same as in bnx2x_get_rxfh_indir: we can't use a memcpy()
  2626. * as an internal storage of an indirection table is a u8 array
  2627. * while indir->ring_index points to an array of u32.
  2628. *
  2629. * Indirection table contains the FW Client IDs, so we need to
  2630. * align the received table to the Client ID of the leading RSS
  2631. * queue
  2632. */
  2633. bp->rss_conf_obj.ind_table[i] = indir[i] + bp->fp->cl_id;
  2634. }
  2635. return bnx2x_config_rss_eth(bp, false);
  2636. }
  2637. /**
  2638. * bnx2x_get_channels - gets the number of RSS queues.
  2639. *
  2640. * @dev: net device
  2641. * @channels: returns the number of max / current queues
  2642. */
  2643. static void bnx2x_get_channels(struct net_device *dev,
  2644. struct ethtool_channels *channels)
  2645. {
  2646. struct bnx2x *bp = netdev_priv(dev);
  2647. channels->max_combined = BNX2X_MAX_RSS_COUNT(bp);
  2648. channels->combined_count = BNX2X_NUM_ETH_QUEUES(bp);
  2649. }
  2650. /**
  2651. * bnx2x_change_num_queues - change the number of RSS queues.
  2652. *
  2653. * @bp: bnx2x private structure
  2654. *
  2655. * Re-configure interrupt mode to get the new number of MSI-X
  2656. * vectors and re-add NAPI objects.
  2657. */
  2658. static void bnx2x_change_num_queues(struct bnx2x *bp, int num_rss)
  2659. {
  2660. bnx2x_disable_msi(bp);
  2661. bp->num_ethernet_queues = num_rss;
  2662. bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
  2663. BNX2X_DEV_INFO("set number of queues to %d\n", bp->num_queues);
  2664. bnx2x_set_int_mode(bp);
  2665. }
  2666. /**
  2667. * bnx2x_set_channels - sets the number of RSS queues.
  2668. *
  2669. * @dev: net device
  2670. * @channels: includes the number of queues requested
  2671. */
  2672. static int bnx2x_set_channels(struct net_device *dev,
  2673. struct ethtool_channels *channels)
  2674. {
  2675. struct bnx2x *bp = netdev_priv(dev);
  2676. DP(BNX2X_MSG_ETHTOOL,
  2677. "set-channels command parameters: rx = %d, tx = %d, other = %d, combined = %d\n",
  2678. channels->rx_count, channels->tx_count, channels->other_count,
  2679. channels->combined_count);
  2680. /* We don't support separate rx / tx channels.
  2681. * We don't allow setting 'other' channels.
  2682. */
  2683. if (channels->rx_count || channels->tx_count || channels->other_count
  2684. || (channels->combined_count == 0) ||
  2685. (channels->combined_count > BNX2X_MAX_RSS_COUNT(bp))) {
  2686. DP(BNX2X_MSG_ETHTOOL, "command parameters not supported\n");
  2687. return -EINVAL;
  2688. }
  2689. /* Check if there was a change in the active parameters */
  2690. if (channels->combined_count == BNX2X_NUM_ETH_QUEUES(bp)) {
  2691. DP(BNX2X_MSG_ETHTOOL, "No change in active parameters\n");
  2692. return 0;
  2693. }
  2694. /* Set the requested number of queues in bp context.
  2695. * Note that the actual number of queues created during load may be
  2696. * less than requested if memory is low.
  2697. */
  2698. if (unlikely(!netif_running(dev))) {
  2699. bnx2x_change_num_queues(bp, channels->combined_count);
  2700. return 0;
  2701. }
  2702. bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
  2703. bnx2x_change_num_queues(bp, channels->combined_count);
  2704. return bnx2x_nic_load(bp, LOAD_NORMAL);
  2705. }
  2706. static const struct ethtool_ops bnx2x_ethtool_ops = {
  2707. .get_settings = bnx2x_get_settings,
  2708. .set_settings = bnx2x_set_settings,
  2709. .get_drvinfo = bnx2x_get_drvinfo,
  2710. .get_regs_len = bnx2x_get_regs_len,
  2711. .get_regs = bnx2x_get_regs,
  2712. .get_dump_flag = bnx2x_get_dump_flag,
  2713. .get_dump_data = bnx2x_get_dump_data,
  2714. .set_dump = bnx2x_set_dump,
  2715. .get_wol = bnx2x_get_wol,
  2716. .set_wol = bnx2x_set_wol,
  2717. .get_msglevel = bnx2x_get_msglevel,
  2718. .set_msglevel = bnx2x_set_msglevel,
  2719. .nway_reset = bnx2x_nway_reset,
  2720. .get_link = bnx2x_get_link,
  2721. .get_eeprom_len = bnx2x_get_eeprom_len,
  2722. .get_eeprom = bnx2x_get_eeprom,
  2723. .set_eeprom = bnx2x_set_eeprom,
  2724. .get_coalesce = bnx2x_get_coalesce,
  2725. .set_coalesce = bnx2x_set_coalesce,
  2726. .get_ringparam = bnx2x_get_ringparam,
  2727. .set_ringparam = bnx2x_set_ringparam,
  2728. .get_pauseparam = bnx2x_get_pauseparam,
  2729. .set_pauseparam = bnx2x_set_pauseparam,
  2730. .self_test = bnx2x_self_test,
  2731. .get_sset_count = bnx2x_get_sset_count,
  2732. .get_strings = bnx2x_get_strings,
  2733. .set_phys_id = bnx2x_set_phys_id,
  2734. .get_ethtool_stats = bnx2x_get_ethtool_stats,
  2735. .get_rxnfc = bnx2x_get_rxnfc,
  2736. .set_rxnfc = bnx2x_set_rxnfc,
  2737. .get_rxfh_indir_size = bnx2x_get_rxfh_indir_size,
  2738. .get_rxfh_indir = bnx2x_get_rxfh_indir,
  2739. .set_rxfh_indir = bnx2x_set_rxfh_indir,
  2740. .get_channels = bnx2x_get_channels,
  2741. .set_channels = bnx2x_set_channels,
  2742. .get_module_info = bnx2x_get_module_info,
  2743. .get_module_eeprom = bnx2x_get_module_eeprom,
  2744. .get_eee = bnx2x_get_eee,
  2745. .set_eee = bnx2x_set_eee,
  2746. .get_ts_info = ethtool_op_get_ts_info,
  2747. };
  2748. void bnx2x_set_ethtool_ops(struct net_device *netdev)
  2749. {
  2750. SET_ETHTOOL_OPS(netdev, &bnx2x_ethtool_ops);
  2751. }