dme1737.c 71 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480
  1. /*
  2. * dme1737.c - Driver for the SMSC DME1737, Asus A8000, and SMSC SCH311x
  3. * Super-I/O chips integrated hardware monitoring features.
  4. * Copyright (c) 2007 Juerg Haefliger <juergh@gmail.com>
  5. *
  6. * This driver is an I2C/ISA hybrid, meaning that it uses the I2C bus to access
  7. * the chip registers if a DME1737 (or A8000) is found and the ISA bus if a
  8. * SCH311x chip is found. Both types of chips have very similar hardware
  9. * monitoring capabilities but differ in the way they can be accessed.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/slab.h>
  28. #include <linux/jiffies.h>
  29. #include <linux/i2c.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/hwmon.h>
  32. #include <linux/hwmon-sysfs.h>
  33. #include <linux/hwmon-vid.h>
  34. #include <linux/err.h>
  35. #include <linux/mutex.h>
  36. #include <asm/io.h>
  37. /* ISA device, if found */
  38. static struct platform_device *pdev;
  39. /* Module load parameters */
  40. static int force_start;
  41. module_param(force_start, bool, 0);
  42. MODULE_PARM_DESC(force_start, "Force the chip to start monitoring inputs");
  43. static unsigned short force_id;
  44. module_param(force_id, ushort, 0);
  45. MODULE_PARM_DESC(force_id, "Override the detected device ID");
  46. static int probe_all_addr;
  47. module_param(probe_all_addr, bool, 0);
  48. MODULE_PARM_DESC(probe_all_addr, "Include probing of non-standard LPC "
  49. "addresses");
  50. /* Addresses to scan */
  51. static const unsigned short normal_i2c[] = {0x2c, 0x2d, 0x2e, I2C_CLIENT_END};
  52. /* Insmod parameters */
  53. I2C_CLIENT_INSMOD_1(dme1737);
  54. /* ---------------------------------------------------------------------
  55. * Registers
  56. *
  57. * The sensors are defined as follows:
  58. *
  59. * Voltages Temperatures
  60. * -------- ------------
  61. * in0 +5VTR (+5V stdby) temp1 Remote diode 1
  62. * in1 Vccp (proc core) temp2 Internal temp
  63. * in2 VCC (internal +3.3V) temp3 Remote diode 2
  64. * in3 +5V
  65. * in4 +12V
  66. * in5 VTR (+3.3V stby)
  67. * in6 Vbat
  68. *
  69. * --------------------------------------------------------------------- */
  70. /* Voltages (in) numbered 0-6 (ix) */
  71. #define DME1737_REG_IN(ix) ((ix) < 5 ? 0x20 + (ix) \
  72. : 0x94 + (ix))
  73. #define DME1737_REG_IN_MIN(ix) ((ix) < 5 ? 0x44 + (ix) * 2 \
  74. : 0x91 + (ix) * 2)
  75. #define DME1737_REG_IN_MAX(ix) ((ix) < 5 ? 0x45 + (ix) * 2 \
  76. : 0x92 + (ix) * 2)
  77. /* Temperatures (temp) numbered 0-2 (ix) */
  78. #define DME1737_REG_TEMP(ix) (0x25 + (ix))
  79. #define DME1737_REG_TEMP_MIN(ix) (0x4e + (ix) * 2)
  80. #define DME1737_REG_TEMP_MAX(ix) (0x4f + (ix) * 2)
  81. #define DME1737_REG_TEMP_OFFSET(ix) ((ix) == 0 ? 0x1f \
  82. : 0x1c + (ix))
  83. /* Voltage and temperature LSBs
  84. * The LSBs (4 bits each) are stored in 5 registers with the following layouts:
  85. * IN_TEMP_LSB(0) = [in5, in6]
  86. * IN_TEMP_LSB(1) = [temp3, temp1]
  87. * IN_TEMP_LSB(2) = [in4, temp2]
  88. * IN_TEMP_LSB(3) = [in3, in0]
  89. * IN_TEMP_LSB(4) = [in2, in1] */
  90. #define DME1737_REG_IN_TEMP_LSB(ix) (0x84 + (ix))
  91. static const u8 DME1737_REG_IN_LSB[] = {3, 4, 4, 3, 2, 0, 0};
  92. static const u8 DME1737_REG_IN_LSB_SHL[] = {4, 4, 0, 0, 0, 0, 4};
  93. static const u8 DME1737_REG_TEMP_LSB[] = {1, 2, 1};
  94. static const u8 DME1737_REG_TEMP_LSB_SHL[] = {4, 4, 0};
  95. /* Fans numbered 0-5 (ix) */
  96. #define DME1737_REG_FAN(ix) ((ix) < 4 ? 0x28 + (ix) * 2 \
  97. : 0xa1 + (ix) * 2)
  98. #define DME1737_REG_FAN_MIN(ix) ((ix) < 4 ? 0x54 + (ix) * 2 \
  99. : 0xa5 + (ix) * 2)
  100. #define DME1737_REG_FAN_OPT(ix) ((ix) < 4 ? 0x90 + (ix) \
  101. : 0xb2 + (ix))
  102. #define DME1737_REG_FAN_MAX(ix) (0xb4 + (ix)) /* only for fan[4-5] */
  103. /* PWMs numbered 0-2, 4-5 (ix) */
  104. #define DME1737_REG_PWM(ix) ((ix) < 3 ? 0x30 + (ix) \
  105. : 0xa1 + (ix))
  106. #define DME1737_REG_PWM_CONFIG(ix) (0x5c + (ix)) /* only for pwm[0-2] */
  107. #define DME1737_REG_PWM_MIN(ix) (0x64 + (ix)) /* only for pwm[0-2] */
  108. #define DME1737_REG_PWM_FREQ(ix) ((ix) < 3 ? 0x5f + (ix) \
  109. : 0xa3 + (ix))
  110. /* The layout of the ramp rate registers is different from the other pwm
  111. * registers. The bits for the 3 PWMs are stored in 2 registers:
  112. * PWM_RR(0) = [OFF3, OFF2, OFF1, RES, RR1E, RR1-2, RR1-1, RR1-0]
  113. * PWM_RR(1) = [RR2E, RR2-2, RR2-1, RR2-0, RR3E, RR3-2, RR3-1, RR3-0] */
  114. #define DME1737_REG_PWM_RR(ix) (0x62 + (ix)) /* only for pwm[0-2] */
  115. /* Thermal zones 0-2 */
  116. #define DME1737_REG_ZONE_LOW(ix) (0x67 + (ix))
  117. #define DME1737_REG_ZONE_ABS(ix) (0x6a + (ix))
  118. /* The layout of the hysteresis registers is different from the other zone
  119. * registers. The bits for the 3 zones are stored in 2 registers:
  120. * ZONE_HYST(0) = [H1-3, H1-2, H1-1, H1-0, H2-3, H2-2, H2-1, H2-0]
  121. * ZONE_HYST(1) = [H3-3, H3-2, H3-1, H3-0, RES, RES, RES, RES] */
  122. #define DME1737_REG_ZONE_HYST(ix) (0x6d + (ix))
  123. /* Alarm registers and bit mapping
  124. * The 3 8-bit alarm registers will be concatenated to a single 32-bit
  125. * alarm value [0, ALARM3, ALARM2, ALARM1]. */
  126. #define DME1737_REG_ALARM1 0x41
  127. #define DME1737_REG_ALARM2 0x42
  128. #define DME1737_REG_ALARM3 0x83
  129. static const u8 DME1737_BIT_ALARM_IN[] = {0, 1, 2, 3, 8, 16, 17};
  130. static const u8 DME1737_BIT_ALARM_TEMP[] = {4, 5, 6};
  131. static const u8 DME1737_BIT_ALARM_FAN[] = {10, 11, 12, 13, 22, 23};
  132. /* Miscellaneous registers */
  133. #define DME1737_REG_DEVICE 0x3d
  134. #define DME1737_REG_COMPANY 0x3e
  135. #define DME1737_REG_VERSTEP 0x3f
  136. #define DME1737_REG_CONFIG 0x40
  137. #define DME1737_REG_CONFIG2 0x7f
  138. #define DME1737_REG_VID 0x43
  139. #define DME1737_REG_TACH_PWM 0x81
  140. /* ---------------------------------------------------------------------
  141. * Misc defines
  142. * --------------------------------------------------------------------- */
  143. /* Chip identification */
  144. #define DME1737_COMPANY_SMSC 0x5c
  145. #define DME1737_VERSTEP 0x88
  146. #define DME1737_VERSTEP_MASK 0xf8
  147. #define SCH311X_DEVICE 0x8c
  148. /* Length of ISA address segment */
  149. #define DME1737_EXTENT 2
  150. /* ---------------------------------------------------------------------
  151. * Data structures and manipulation thereof
  152. * --------------------------------------------------------------------- */
  153. /* For ISA chips, we abuse the i2c_client addr and name fields. We also use
  154. the driver field to differentiate between I2C and ISA chips. */
  155. struct dme1737_data {
  156. struct i2c_client client;
  157. struct device *hwmon_dev;
  158. struct mutex update_lock;
  159. int valid; /* !=0 if following fields are valid */
  160. unsigned long last_update; /* in jiffies */
  161. unsigned long last_vbat; /* in jiffies */
  162. u8 vid;
  163. u8 pwm_rr_en;
  164. u8 has_pwm;
  165. u8 has_fan;
  166. /* Register values */
  167. u16 in[7];
  168. u8 in_min[7];
  169. u8 in_max[7];
  170. s16 temp[3];
  171. s8 temp_min[3];
  172. s8 temp_max[3];
  173. s8 temp_offset[3];
  174. u8 config;
  175. u8 config2;
  176. u8 vrm;
  177. u16 fan[6];
  178. u16 fan_min[6];
  179. u8 fan_max[2];
  180. u8 fan_opt[6];
  181. u8 pwm[6];
  182. u8 pwm_min[3];
  183. u8 pwm_config[3];
  184. u8 pwm_acz[3];
  185. u8 pwm_freq[6];
  186. u8 pwm_rr[2];
  187. u8 zone_low[3];
  188. u8 zone_abs[3];
  189. u8 zone_hyst[2];
  190. u32 alarms;
  191. };
  192. /* Nominal voltage values */
  193. static const int IN_NOMINAL[] = {5000, 2250, 3300, 5000, 12000, 3300, 3300};
  194. /* Voltage input
  195. * Voltage inputs have 16 bits resolution, limit values have 8 bits
  196. * resolution. */
  197. static inline int IN_FROM_REG(int reg, int ix, int res)
  198. {
  199. return (reg * IN_NOMINAL[ix] + (3 << (res - 3))) / (3 << (res - 2));
  200. }
  201. static inline int IN_TO_REG(int val, int ix)
  202. {
  203. return SENSORS_LIMIT((val * 192 + IN_NOMINAL[ix] / 2) /
  204. IN_NOMINAL[ix], 0, 255);
  205. }
  206. /* Temperature input
  207. * The register values represent temperatures in 2's complement notation from
  208. * -127 degrees C to +127 degrees C. Temp inputs have 16 bits resolution, limit
  209. * values have 8 bits resolution. */
  210. static inline int TEMP_FROM_REG(int reg, int res)
  211. {
  212. return (reg * 1000) >> (res - 8);
  213. }
  214. static inline int TEMP_TO_REG(int val)
  215. {
  216. return SENSORS_LIMIT((val < 0 ? val - 500 : val + 500) / 1000,
  217. -128, 127);
  218. }
  219. /* Temperature range */
  220. static const int TEMP_RANGE[] = {2000, 2500, 3333, 4000, 5000, 6666, 8000,
  221. 10000, 13333, 16000, 20000, 26666, 32000,
  222. 40000, 53333, 80000};
  223. static inline int TEMP_RANGE_FROM_REG(int reg)
  224. {
  225. return TEMP_RANGE[(reg >> 4) & 0x0f];
  226. }
  227. static int TEMP_RANGE_TO_REG(int val, int reg)
  228. {
  229. int i;
  230. for (i = 15; i > 0; i--) {
  231. if (val > (TEMP_RANGE[i] + TEMP_RANGE[i - 1] + 1) / 2) {
  232. break;
  233. }
  234. }
  235. return (reg & 0x0f) | (i << 4);
  236. }
  237. /* Temperature hysteresis
  238. * Register layout:
  239. * reg[0] = [H1-3, H1-2, H1-1, H1-0, H2-3, H2-2, H2-1, H2-0]
  240. * reg[1] = [H3-3, H3-2, H3-1, H3-0, xxxx, xxxx, xxxx, xxxx] */
  241. static inline int TEMP_HYST_FROM_REG(int reg, int ix)
  242. {
  243. return (((ix == 1) ? reg : reg >> 4) & 0x0f) * 1000;
  244. }
  245. static inline int TEMP_HYST_TO_REG(int val, int ix, int reg)
  246. {
  247. int hyst = SENSORS_LIMIT((val + 500) / 1000, 0, 15);
  248. return (ix == 1) ? (reg & 0xf0) | hyst : (reg & 0x0f) | (hyst << 4);
  249. }
  250. /* Fan input RPM */
  251. static inline int FAN_FROM_REG(int reg, int tpc)
  252. {
  253. if (tpc) {
  254. return tpc * reg;
  255. } else {
  256. return (reg == 0 || reg == 0xffff) ? 0 : 90000 * 60 / reg;
  257. }
  258. }
  259. static inline int FAN_TO_REG(int val, int tpc)
  260. {
  261. if (tpc) {
  262. return SENSORS_LIMIT(val / tpc, 0, 0xffff);
  263. } else {
  264. return (val <= 0) ? 0xffff :
  265. SENSORS_LIMIT(90000 * 60 / val, 0, 0xfffe);
  266. }
  267. }
  268. /* Fan TPC (tach pulse count)
  269. * Converts a register value to a TPC multiplier or returns 0 if the tachometer
  270. * is configured in legacy (non-tpc) mode */
  271. static inline int FAN_TPC_FROM_REG(int reg)
  272. {
  273. return (reg & 0x20) ? 0 : 60 >> (reg & 0x03);
  274. }
  275. /* Fan type
  276. * The type of a fan is expressed in number of pulses-per-revolution that it
  277. * emits */
  278. static inline int FAN_TYPE_FROM_REG(int reg)
  279. {
  280. int edge = (reg >> 1) & 0x03;
  281. return (edge > 0) ? 1 << (edge - 1) : 0;
  282. }
  283. static inline int FAN_TYPE_TO_REG(int val, int reg)
  284. {
  285. int edge = (val == 4) ? 3 : val;
  286. return (reg & 0xf9) | (edge << 1);
  287. }
  288. /* Fan max RPM */
  289. static const int FAN_MAX[] = {0x54, 0x38, 0x2a, 0x21, 0x1c, 0x18, 0x15, 0x12,
  290. 0x11, 0x0f, 0x0e};
  291. static int FAN_MAX_FROM_REG(int reg)
  292. {
  293. int i;
  294. for (i = 10; i > 0; i--) {
  295. if (reg == FAN_MAX[i]) {
  296. break;
  297. }
  298. }
  299. return 1000 + i * 500;
  300. }
  301. static int FAN_MAX_TO_REG(int val)
  302. {
  303. int i;
  304. for (i = 10; i > 0; i--) {
  305. if (val > (1000 + (i - 1) * 500)) {
  306. break;
  307. }
  308. }
  309. return FAN_MAX[i];
  310. }
  311. /* PWM enable
  312. * Register to enable mapping:
  313. * 000: 2 fan on zone 1 auto
  314. * 001: 2 fan on zone 2 auto
  315. * 010: 2 fan on zone 3 auto
  316. * 011: 0 fan full on
  317. * 100: -1 fan disabled
  318. * 101: 2 fan on hottest of zones 2,3 auto
  319. * 110: 2 fan on hottest of zones 1,2,3 auto
  320. * 111: 1 fan in manual mode */
  321. static inline int PWM_EN_FROM_REG(int reg)
  322. {
  323. static const int en[] = {2, 2, 2, 0, -1, 2, 2, 1};
  324. return en[(reg >> 5) & 0x07];
  325. }
  326. static inline int PWM_EN_TO_REG(int val, int reg)
  327. {
  328. int en = (val == 1) ? 7 : 3;
  329. return (reg & 0x1f) | ((en & 0x07) << 5);
  330. }
  331. /* PWM auto channels zone
  332. * Register to auto channels zone mapping (ACZ is a bitfield with bit x
  333. * corresponding to zone x+1):
  334. * 000: 001 fan on zone 1 auto
  335. * 001: 010 fan on zone 2 auto
  336. * 010: 100 fan on zone 3 auto
  337. * 011: 000 fan full on
  338. * 100: 000 fan disabled
  339. * 101: 110 fan on hottest of zones 2,3 auto
  340. * 110: 111 fan on hottest of zones 1,2,3 auto
  341. * 111: 000 fan in manual mode */
  342. static inline int PWM_ACZ_FROM_REG(int reg)
  343. {
  344. static const int acz[] = {1, 2, 4, 0, 0, 6, 7, 0};
  345. return acz[(reg >> 5) & 0x07];
  346. }
  347. static inline int PWM_ACZ_TO_REG(int val, int reg)
  348. {
  349. int acz = (val == 4) ? 2 : val - 1;
  350. return (reg & 0x1f) | ((acz & 0x07) << 5);
  351. }
  352. /* PWM frequency */
  353. static const int PWM_FREQ[] = {11, 15, 22, 29, 35, 44, 59, 88,
  354. 15000, 20000, 30000, 25000, 0, 0, 0, 0};
  355. static inline int PWM_FREQ_FROM_REG(int reg)
  356. {
  357. return PWM_FREQ[reg & 0x0f];
  358. }
  359. static int PWM_FREQ_TO_REG(int val, int reg)
  360. {
  361. int i;
  362. /* the first two cases are special - stupid chip design! */
  363. if (val > 27500) {
  364. i = 10;
  365. } else if (val > 22500) {
  366. i = 11;
  367. } else {
  368. for (i = 9; i > 0; i--) {
  369. if (val > (PWM_FREQ[i] + PWM_FREQ[i - 1] + 1) / 2) {
  370. break;
  371. }
  372. }
  373. }
  374. return (reg & 0xf0) | i;
  375. }
  376. /* PWM ramp rate
  377. * Register layout:
  378. * reg[0] = [OFF3, OFF2, OFF1, RES, RR1-E, RR1-2, RR1-1, RR1-0]
  379. * reg[1] = [RR2-E, RR2-2, RR2-1, RR2-0, RR3-E, RR3-2, RR3-1, RR3-0] */
  380. static const u8 PWM_RR[] = {206, 104, 69, 41, 26, 18, 10, 5};
  381. static inline int PWM_RR_FROM_REG(int reg, int ix)
  382. {
  383. int rr = (ix == 1) ? reg >> 4 : reg;
  384. return (rr & 0x08) ? PWM_RR[rr & 0x07] : 0;
  385. }
  386. static int PWM_RR_TO_REG(int val, int ix, int reg)
  387. {
  388. int i;
  389. for (i = 0; i < 7; i++) {
  390. if (val > (PWM_RR[i] + PWM_RR[i + 1] + 1) / 2) {
  391. break;
  392. }
  393. }
  394. return (ix == 1) ? (reg & 0x8f) | (i << 4) : (reg & 0xf8) | i;
  395. }
  396. /* PWM ramp rate enable */
  397. static inline int PWM_RR_EN_FROM_REG(int reg, int ix)
  398. {
  399. return PWM_RR_FROM_REG(reg, ix) ? 1 : 0;
  400. }
  401. static inline int PWM_RR_EN_TO_REG(int val, int ix, int reg)
  402. {
  403. int en = (ix == 1) ? 0x80 : 0x08;
  404. return val ? reg | en : reg & ~en;
  405. }
  406. /* PWM min/off
  407. * The PWM min/off bits are part of the PMW ramp rate register 0 (see above for
  408. * the register layout). */
  409. static inline int PWM_OFF_FROM_REG(int reg, int ix)
  410. {
  411. return (reg >> (ix + 5)) & 0x01;
  412. }
  413. static inline int PWM_OFF_TO_REG(int val, int ix, int reg)
  414. {
  415. return (reg & ~(1 << (ix + 5))) | ((val & 0x01) << (ix + 5));
  416. }
  417. /* ---------------------------------------------------------------------
  418. * Device I/O access
  419. *
  420. * ISA access is performed through an index/data register pair and needs to
  421. * be protected by a mutex during runtime (not required for initialization).
  422. * We use data->update_lock for this and need to ensure that we acquire it
  423. * before calling dme1737_read or dme1737_write.
  424. * --------------------------------------------------------------------- */
  425. static u8 dme1737_read(struct i2c_client *client, u8 reg)
  426. {
  427. s32 val;
  428. if (client->driver) { /* I2C device */
  429. val = i2c_smbus_read_byte_data(client, reg);
  430. if (val < 0) {
  431. dev_warn(&client->dev, "Read from register "
  432. "0x%02x failed! Please report to the driver "
  433. "maintainer.\n", reg);
  434. }
  435. } else { /* ISA device */
  436. outb(reg, client->addr);
  437. val = inb(client->addr + 1);
  438. }
  439. return val;
  440. }
  441. static s32 dme1737_write(struct i2c_client *client, u8 reg, u8 val)
  442. {
  443. s32 res = 0;
  444. if (client->driver) { /* I2C device */
  445. res = i2c_smbus_write_byte_data(client, reg, val);
  446. if (res < 0) {
  447. dev_warn(&client->dev, "Write to register "
  448. "0x%02x failed! Please report to the driver "
  449. "maintainer.\n", reg);
  450. }
  451. } else { /* ISA device */
  452. outb(reg, client->addr);
  453. outb(val, client->addr + 1);
  454. }
  455. return res;
  456. }
  457. static struct dme1737_data *dme1737_update_device(struct device *dev)
  458. {
  459. struct dme1737_data *data = dev_get_drvdata(dev);
  460. struct i2c_client *client = &data->client;
  461. int ix;
  462. u8 lsb[5];
  463. mutex_lock(&data->update_lock);
  464. /* Enable a Vbat monitoring cycle every 10 mins */
  465. if (time_after(jiffies, data->last_vbat + 600 * HZ) || !data->valid) {
  466. dme1737_write(client, DME1737_REG_CONFIG, dme1737_read(client,
  467. DME1737_REG_CONFIG) | 0x10);
  468. data->last_vbat = jiffies;
  469. }
  470. /* Sample register contents every 1 sec */
  471. if (time_after(jiffies, data->last_update + HZ) || !data->valid) {
  472. data->vid = dme1737_read(client, DME1737_REG_VID) & 0x3f;
  473. /* In (voltage) registers */
  474. for (ix = 0; ix < ARRAY_SIZE(data->in); ix++) {
  475. /* Voltage inputs are stored as 16 bit values even
  476. * though they have only 12 bits resolution. This is
  477. * to make it consistent with the temp inputs. */
  478. data->in[ix] = dme1737_read(client,
  479. DME1737_REG_IN(ix)) << 8;
  480. data->in_min[ix] = dme1737_read(client,
  481. DME1737_REG_IN_MIN(ix));
  482. data->in_max[ix] = dme1737_read(client,
  483. DME1737_REG_IN_MAX(ix));
  484. }
  485. /* Temp registers */
  486. for (ix = 0; ix < ARRAY_SIZE(data->temp); ix++) {
  487. /* Temp inputs are stored as 16 bit values even
  488. * though they have only 12 bits resolution. This is
  489. * to take advantage of implicit conversions between
  490. * register values (2's complement) and temp values
  491. * (signed decimal). */
  492. data->temp[ix] = dme1737_read(client,
  493. DME1737_REG_TEMP(ix)) << 8;
  494. data->temp_min[ix] = dme1737_read(client,
  495. DME1737_REG_TEMP_MIN(ix));
  496. data->temp_max[ix] = dme1737_read(client,
  497. DME1737_REG_TEMP_MAX(ix));
  498. data->temp_offset[ix] = dme1737_read(client,
  499. DME1737_REG_TEMP_OFFSET(ix));
  500. }
  501. /* In and temp LSB registers
  502. * The LSBs are latched when the MSBs are read, so the order in
  503. * which the registers are read (MSB first, then LSB) is
  504. * important! */
  505. for (ix = 0; ix < ARRAY_SIZE(lsb); ix++) {
  506. lsb[ix] = dme1737_read(client,
  507. DME1737_REG_IN_TEMP_LSB(ix));
  508. }
  509. for (ix = 0; ix < ARRAY_SIZE(data->in); ix++) {
  510. data->in[ix] |= (lsb[DME1737_REG_IN_LSB[ix]] <<
  511. DME1737_REG_IN_LSB_SHL[ix]) & 0xf0;
  512. }
  513. for (ix = 0; ix < ARRAY_SIZE(data->temp); ix++) {
  514. data->temp[ix] |= (lsb[DME1737_REG_TEMP_LSB[ix]] <<
  515. DME1737_REG_TEMP_LSB_SHL[ix]) & 0xf0;
  516. }
  517. /* Fan registers */
  518. for (ix = 0; ix < ARRAY_SIZE(data->fan); ix++) {
  519. /* Skip reading registers if optional fans are not
  520. * present */
  521. if (!(data->has_fan & (1 << ix))) {
  522. continue;
  523. }
  524. data->fan[ix] = dme1737_read(client,
  525. DME1737_REG_FAN(ix));
  526. data->fan[ix] |= dme1737_read(client,
  527. DME1737_REG_FAN(ix) + 1) << 8;
  528. data->fan_min[ix] = dme1737_read(client,
  529. DME1737_REG_FAN_MIN(ix));
  530. data->fan_min[ix] |= dme1737_read(client,
  531. DME1737_REG_FAN_MIN(ix) + 1) << 8;
  532. data->fan_opt[ix] = dme1737_read(client,
  533. DME1737_REG_FAN_OPT(ix));
  534. /* fan_max exists only for fan[5-6] */
  535. if (ix > 3) {
  536. data->fan_max[ix - 4] = dme1737_read(client,
  537. DME1737_REG_FAN_MAX(ix));
  538. }
  539. }
  540. /* PWM registers */
  541. for (ix = 0; ix < ARRAY_SIZE(data->pwm); ix++) {
  542. /* Skip reading registers if optional PWMs are not
  543. * present */
  544. if (!(data->has_pwm & (1 << ix))) {
  545. continue;
  546. }
  547. data->pwm[ix] = dme1737_read(client,
  548. DME1737_REG_PWM(ix));
  549. data->pwm_freq[ix] = dme1737_read(client,
  550. DME1737_REG_PWM_FREQ(ix));
  551. /* pwm_config and pwm_min exist only for pwm[1-3] */
  552. if (ix < 3) {
  553. data->pwm_config[ix] = dme1737_read(client,
  554. DME1737_REG_PWM_CONFIG(ix));
  555. data->pwm_min[ix] = dme1737_read(client,
  556. DME1737_REG_PWM_MIN(ix));
  557. }
  558. }
  559. for (ix = 0; ix < ARRAY_SIZE(data->pwm_rr); ix++) {
  560. data->pwm_rr[ix] = dme1737_read(client,
  561. DME1737_REG_PWM_RR(ix));
  562. }
  563. /* Thermal zone registers */
  564. for (ix = 0; ix < ARRAY_SIZE(data->zone_low); ix++) {
  565. data->zone_low[ix] = dme1737_read(client,
  566. DME1737_REG_ZONE_LOW(ix));
  567. data->zone_abs[ix] = dme1737_read(client,
  568. DME1737_REG_ZONE_ABS(ix));
  569. }
  570. for (ix = 0; ix < ARRAY_SIZE(data->zone_hyst); ix++) {
  571. data->zone_hyst[ix] = dme1737_read(client,
  572. DME1737_REG_ZONE_HYST(ix));
  573. }
  574. /* Alarm registers */
  575. data->alarms = dme1737_read(client,
  576. DME1737_REG_ALARM1);
  577. /* Bit 7 tells us if the other alarm registers are non-zero and
  578. * therefore also need to be read */
  579. if (data->alarms & 0x80) {
  580. data->alarms |= dme1737_read(client,
  581. DME1737_REG_ALARM2) << 8;
  582. data->alarms |= dme1737_read(client,
  583. DME1737_REG_ALARM3) << 16;
  584. }
  585. /* The ISA chips require explicit clearing of alarm bits.
  586. * Don't worry, an alarm will come back if the condition
  587. * that causes it still exists */
  588. if (!client->driver) {
  589. if (data->alarms & 0xff0000) {
  590. dme1737_write(client, DME1737_REG_ALARM3,
  591. 0xff);
  592. }
  593. if (data->alarms & 0xff00) {
  594. dme1737_write(client, DME1737_REG_ALARM2,
  595. 0xff);
  596. }
  597. if (data->alarms & 0xff) {
  598. dme1737_write(client, DME1737_REG_ALARM1,
  599. 0xff);
  600. }
  601. }
  602. data->last_update = jiffies;
  603. data->valid = 1;
  604. }
  605. mutex_unlock(&data->update_lock);
  606. return data;
  607. }
  608. /* ---------------------------------------------------------------------
  609. * Voltage sysfs attributes
  610. * ix = [0-5]
  611. * --------------------------------------------------------------------- */
  612. #define SYS_IN_INPUT 0
  613. #define SYS_IN_MIN 1
  614. #define SYS_IN_MAX 2
  615. #define SYS_IN_ALARM 3
  616. static ssize_t show_in(struct device *dev, struct device_attribute *attr,
  617. char *buf)
  618. {
  619. struct dme1737_data *data = dme1737_update_device(dev);
  620. struct sensor_device_attribute_2
  621. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  622. int ix = sensor_attr_2->index;
  623. int fn = sensor_attr_2->nr;
  624. int res;
  625. switch (fn) {
  626. case SYS_IN_INPUT:
  627. res = IN_FROM_REG(data->in[ix], ix, 16);
  628. break;
  629. case SYS_IN_MIN:
  630. res = IN_FROM_REG(data->in_min[ix], ix, 8);
  631. break;
  632. case SYS_IN_MAX:
  633. res = IN_FROM_REG(data->in_max[ix], ix, 8);
  634. break;
  635. case SYS_IN_ALARM:
  636. res = (data->alarms >> DME1737_BIT_ALARM_IN[ix]) & 0x01;
  637. break;
  638. default:
  639. res = 0;
  640. dev_dbg(dev, "Unknown function %d.\n", fn);
  641. }
  642. return sprintf(buf, "%d\n", res);
  643. }
  644. static ssize_t set_in(struct device *dev, struct device_attribute *attr,
  645. const char *buf, size_t count)
  646. {
  647. struct dme1737_data *data = dev_get_drvdata(dev);
  648. struct i2c_client *client = &data->client;
  649. struct sensor_device_attribute_2
  650. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  651. int ix = sensor_attr_2->index;
  652. int fn = sensor_attr_2->nr;
  653. long val = simple_strtol(buf, NULL, 10);
  654. mutex_lock(&data->update_lock);
  655. switch (fn) {
  656. case SYS_IN_MIN:
  657. data->in_min[ix] = IN_TO_REG(val, ix);
  658. dme1737_write(client, DME1737_REG_IN_MIN(ix),
  659. data->in_min[ix]);
  660. break;
  661. case SYS_IN_MAX:
  662. data->in_max[ix] = IN_TO_REG(val, ix);
  663. dme1737_write(client, DME1737_REG_IN_MAX(ix),
  664. data->in_max[ix]);
  665. break;
  666. default:
  667. dev_dbg(dev, "Unknown function %d.\n", fn);
  668. }
  669. mutex_unlock(&data->update_lock);
  670. return count;
  671. }
  672. /* ---------------------------------------------------------------------
  673. * Temperature sysfs attributes
  674. * ix = [0-2]
  675. * --------------------------------------------------------------------- */
  676. #define SYS_TEMP_INPUT 0
  677. #define SYS_TEMP_MIN 1
  678. #define SYS_TEMP_MAX 2
  679. #define SYS_TEMP_OFFSET 3
  680. #define SYS_TEMP_ALARM 4
  681. #define SYS_TEMP_FAULT 5
  682. static ssize_t show_temp(struct device *dev, struct device_attribute *attr,
  683. char *buf)
  684. {
  685. struct dme1737_data *data = dme1737_update_device(dev);
  686. struct sensor_device_attribute_2
  687. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  688. int ix = sensor_attr_2->index;
  689. int fn = sensor_attr_2->nr;
  690. int res;
  691. switch (fn) {
  692. case SYS_TEMP_INPUT:
  693. res = TEMP_FROM_REG(data->temp[ix], 16);
  694. break;
  695. case SYS_TEMP_MIN:
  696. res = TEMP_FROM_REG(data->temp_min[ix], 8);
  697. break;
  698. case SYS_TEMP_MAX:
  699. res = TEMP_FROM_REG(data->temp_max[ix], 8);
  700. break;
  701. case SYS_TEMP_OFFSET:
  702. res = TEMP_FROM_REG(data->temp_offset[ix], 8);
  703. break;
  704. case SYS_TEMP_ALARM:
  705. res = (data->alarms >> DME1737_BIT_ALARM_TEMP[ix]) & 0x01;
  706. break;
  707. case SYS_TEMP_FAULT:
  708. res = (((u16)data->temp[ix] & 0xff00) == 0x8000);
  709. break;
  710. default:
  711. res = 0;
  712. dev_dbg(dev, "Unknown function %d.\n", fn);
  713. }
  714. return sprintf(buf, "%d\n", res);
  715. }
  716. static ssize_t set_temp(struct device *dev, struct device_attribute *attr,
  717. const char *buf, size_t count)
  718. {
  719. struct dme1737_data *data = dev_get_drvdata(dev);
  720. struct i2c_client *client = &data->client;
  721. struct sensor_device_attribute_2
  722. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  723. int ix = sensor_attr_2->index;
  724. int fn = sensor_attr_2->nr;
  725. long val = simple_strtol(buf, NULL, 10);
  726. mutex_lock(&data->update_lock);
  727. switch (fn) {
  728. case SYS_TEMP_MIN:
  729. data->temp_min[ix] = TEMP_TO_REG(val);
  730. dme1737_write(client, DME1737_REG_TEMP_MIN(ix),
  731. data->temp_min[ix]);
  732. break;
  733. case SYS_TEMP_MAX:
  734. data->temp_max[ix] = TEMP_TO_REG(val);
  735. dme1737_write(client, DME1737_REG_TEMP_MAX(ix),
  736. data->temp_max[ix]);
  737. break;
  738. case SYS_TEMP_OFFSET:
  739. data->temp_offset[ix] = TEMP_TO_REG(val);
  740. dme1737_write(client, DME1737_REG_TEMP_OFFSET(ix),
  741. data->temp_offset[ix]);
  742. break;
  743. default:
  744. dev_dbg(dev, "Unknown function %d.\n", fn);
  745. }
  746. mutex_unlock(&data->update_lock);
  747. return count;
  748. }
  749. /* ---------------------------------------------------------------------
  750. * Zone sysfs attributes
  751. * ix = [0-2]
  752. * --------------------------------------------------------------------- */
  753. #define SYS_ZONE_AUTO_CHANNELS_TEMP 0
  754. #define SYS_ZONE_AUTO_POINT1_TEMP_HYST 1
  755. #define SYS_ZONE_AUTO_POINT1_TEMP 2
  756. #define SYS_ZONE_AUTO_POINT2_TEMP 3
  757. #define SYS_ZONE_AUTO_POINT3_TEMP 4
  758. static ssize_t show_zone(struct device *dev, struct device_attribute *attr,
  759. char *buf)
  760. {
  761. struct dme1737_data *data = dme1737_update_device(dev);
  762. struct sensor_device_attribute_2
  763. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  764. int ix = sensor_attr_2->index;
  765. int fn = sensor_attr_2->nr;
  766. int res;
  767. switch (fn) {
  768. case SYS_ZONE_AUTO_CHANNELS_TEMP:
  769. /* check config2 for non-standard temp-to-zone mapping */
  770. if ((ix == 1) && (data->config2 & 0x02)) {
  771. res = 4;
  772. } else {
  773. res = 1 << ix;
  774. }
  775. break;
  776. case SYS_ZONE_AUTO_POINT1_TEMP_HYST:
  777. res = TEMP_FROM_REG(data->zone_low[ix], 8) -
  778. TEMP_HYST_FROM_REG(data->zone_hyst[ix == 2], ix);
  779. break;
  780. case SYS_ZONE_AUTO_POINT1_TEMP:
  781. res = TEMP_FROM_REG(data->zone_low[ix], 8);
  782. break;
  783. case SYS_ZONE_AUTO_POINT2_TEMP:
  784. /* pwm_freq holds the temp range bits in the upper nibble */
  785. res = TEMP_FROM_REG(data->zone_low[ix], 8) +
  786. TEMP_RANGE_FROM_REG(data->pwm_freq[ix]);
  787. break;
  788. case SYS_ZONE_AUTO_POINT3_TEMP:
  789. res = TEMP_FROM_REG(data->zone_abs[ix], 8);
  790. break;
  791. default:
  792. res = 0;
  793. dev_dbg(dev, "Unknown function %d.\n", fn);
  794. }
  795. return sprintf(buf, "%d\n", res);
  796. }
  797. static ssize_t set_zone(struct device *dev, struct device_attribute *attr,
  798. const char *buf, size_t count)
  799. {
  800. struct dme1737_data *data = dev_get_drvdata(dev);
  801. struct i2c_client *client = &data->client;
  802. struct sensor_device_attribute_2
  803. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  804. int ix = sensor_attr_2->index;
  805. int fn = sensor_attr_2->nr;
  806. long val = simple_strtol(buf, NULL, 10);
  807. mutex_lock(&data->update_lock);
  808. switch (fn) {
  809. case SYS_ZONE_AUTO_POINT1_TEMP_HYST:
  810. /* Refresh the cache */
  811. data->zone_low[ix] = dme1737_read(client,
  812. DME1737_REG_ZONE_LOW(ix));
  813. /* Modify the temp hyst value */
  814. data->zone_hyst[ix == 2] = TEMP_HYST_TO_REG(
  815. TEMP_FROM_REG(data->zone_low[ix], 8) -
  816. val, ix, dme1737_read(client,
  817. DME1737_REG_ZONE_HYST(ix == 2)));
  818. dme1737_write(client, DME1737_REG_ZONE_HYST(ix == 2),
  819. data->zone_hyst[ix == 2]);
  820. break;
  821. case SYS_ZONE_AUTO_POINT1_TEMP:
  822. data->zone_low[ix] = TEMP_TO_REG(val);
  823. dme1737_write(client, DME1737_REG_ZONE_LOW(ix),
  824. data->zone_low[ix]);
  825. break;
  826. case SYS_ZONE_AUTO_POINT2_TEMP:
  827. /* Refresh the cache */
  828. data->zone_low[ix] = dme1737_read(client,
  829. DME1737_REG_ZONE_LOW(ix));
  830. /* Modify the temp range value (which is stored in the upper
  831. * nibble of the pwm_freq register) */
  832. data->pwm_freq[ix] = TEMP_RANGE_TO_REG(val -
  833. TEMP_FROM_REG(data->zone_low[ix], 8),
  834. dme1737_read(client,
  835. DME1737_REG_PWM_FREQ(ix)));
  836. dme1737_write(client, DME1737_REG_PWM_FREQ(ix),
  837. data->pwm_freq[ix]);
  838. break;
  839. case SYS_ZONE_AUTO_POINT3_TEMP:
  840. data->zone_abs[ix] = TEMP_TO_REG(val);
  841. dme1737_write(client, DME1737_REG_ZONE_ABS(ix),
  842. data->zone_abs[ix]);
  843. break;
  844. default:
  845. dev_dbg(dev, "Unknown function %d.\n", fn);
  846. }
  847. mutex_unlock(&data->update_lock);
  848. return count;
  849. }
  850. /* ---------------------------------------------------------------------
  851. * Fan sysfs attributes
  852. * ix = [0-5]
  853. * --------------------------------------------------------------------- */
  854. #define SYS_FAN_INPUT 0
  855. #define SYS_FAN_MIN 1
  856. #define SYS_FAN_MAX 2
  857. #define SYS_FAN_ALARM 3
  858. #define SYS_FAN_TYPE 4
  859. static ssize_t show_fan(struct device *dev, struct device_attribute *attr,
  860. char *buf)
  861. {
  862. struct dme1737_data *data = dme1737_update_device(dev);
  863. struct sensor_device_attribute_2
  864. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  865. int ix = sensor_attr_2->index;
  866. int fn = sensor_attr_2->nr;
  867. int res;
  868. switch (fn) {
  869. case SYS_FAN_INPUT:
  870. res = FAN_FROM_REG(data->fan[ix],
  871. ix < 4 ? 0 :
  872. FAN_TPC_FROM_REG(data->fan_opt[ix]));
  873. break;
  874. case SYS_FAN_MIN:
  875. res = FAN_FROM_REG(data->fan_min[ix],
  876. ix < 4 ? 0 :
  877. FAN_TPC_FROM_REG(data->fan_opt[ix]));
  878. break;
  879. case SYS_FAN_MAX:
  880. /* only valid for fan[5-6] */
  881. res = FAN_MAX_FROM_REG(data->fan_max[ix - 4]);
  882. break;
  883. case SYS_FAN_ALARM:
  884. res = (data->alarms >> DME1737_BIT_ALARM_FAN[ix]) & 0x01;
  885. break;
  886. case SYS_FAN_TYPE:
  887. /* only valid for fan[1-4] */
  888. res = FAN_TYPE_FROM_REG(data->fan_opt[ix]);
  889. break;
  890. default:
  891. res = 0;
  892. dev_dbg(dev, "Unknown function %d.\n", fn);
  893. }
  894. return sprintf(buf, "%d\n", res);
  895. }
  896. static ssize_t set_fan(struct device *dev, struct device_attribute *attr,
  897. const char *buf, size_t count)
  898. {
  899. struct dme1737_data *data = dev_get_drvdata(dev);
  900. struct i2c_client *client = &data->client;
  901. struct sensor_device_attribute_2
  902. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  903. int ix = sensor_attr_2->index;
  904. int fn = sensor_attr_2->nr;
  905. long val = simple_strtol(buf, NULL, 10);
  906. mutex_lock(&data->update_lock);
  907. switch (fn) {
  908. case SYS_FAN_MIN:
  909. if (ix < 4) {
  910. data->fan_min[ix] = FAN_TO_REG(val, 0);
  911. } else {
  912. /* Refresh the cache */
  913. data->fan_opt[ix] = dme1737_read(client,
  914. DME1737_REG_FAN_OPT(ix));
  915. /* Modify the fan min value */
  916. data->fan_min[ix] = FAN_TO_REG(val,
  917. FAN_TPC_FROM_REG(data->fan_opt[ix]));
  918. }
  919. dme1737_write(client, DME1737_REG_FAN_MIN(ix),
  920. data->fan_min[ix] & 0xff);
  921. dme1737_write(client, DME1737_REG_FAN_MIN(ix) + 1,
  922. data->fan_min[ix] >> 8);
  923. break;
  924. case SYS_FAN_MAX:
  925. /* Only valid for fan[5-6] */
  926. data->fan_max[ix - 4] = FAN_MAX_TO_REG(val);
  927. dme1737_write(client, DME1737_REG_FAN_MAX(ix),
  928. data->fan_max[ix - 4]);
  929. break;
  930. case SYS_FAN_TYPE:
  931. /* Only valid for fan[1-4] */
  932. if (!(val == 1 || val == 2 || val == 4)) {
  933. count = -EINVAL;
  934. dev_warn(dev, "Fan type value %ld not "
  935. "supported. Choose one of 1, 2, or 4.\n",
  936. val);
  937. goto exit;
  938. }
  939. data->fan_opt[ix] = FAN_TYPE_TO_REG(val, dme1737_read(client,
  940. DME1737_REG_FAN_OPT(ix)));
  941. dme1737_write(client, DME1737_REG_FAN_OPT(ix),
  942. data->fan_opt[ix]);
  943. break;
  944. default:
  945. dev_dbg(dev, "Unknown function %d.\n", fn);
  946. }
  947. exit:
  948. mutex_unlock(&data->update_lock);
  949. return count;
  950. }
  951. /* ---------------------------------------------------------------------
  952. * PWM sysfs attributes
  953. * ix = [0-4]
  954. * --------------------------------------------------------------------- */
  955. #define SYS_PWM 0
  956. #define SYS_PWM_FREQ 1
  957. #define SYS_PWM_ENABLE 2
  958. #define SYS_PWM_RAMP_RATE 3
  959. #define SYS_PWM_AUTO_CHANNELS_ZONE 4
  960. #define SYS_PWM_AUTO_PWM_MIN 5
  961. #define SYS_PWM_AUTO_POINT1_PWM 6
  962. #define SYS_PWM_AUTO_POINT2_PWM 7
  963. static ssize_t show_pwm(struct device *dev, struct device_attribute *attr,
  964. char *buf)
  965. {
  966. struct dme1737_data *data = dme1737_update_device(dev);
  967. struct sensor_device_attribute_2
  968. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  969. int ix = sensor_attr_2->index;
  970. int fn = sensor_attr_2->nr;
  971. int res;
  972. switch (fn) {
  973. case SYS_PWM:
  974. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 0) {
  975. res = 255;
  976. } else {
  977. res = data->pwm[ix];
  978. }
  979. break;
  980. case SYS_PWM_FREQ:
  981. res = PWM_FREQ_FROM_REG(data->pwm_freq[ix]);
  982. break;
  983. case SYS_PWM_ENABLE:
  984. if (ix > 3) {
  985. res = 1; /* pwm[5-6] hard-wired to manual mode */
  986. } else {
  987. res = PWM_EN_FROM_REG(data->pwm_config[ix]);
  988. }
  989. break;
  990. case SYS_PWM_RAMP_RATE:
  991. /* Only valid for pwm[1-3] */
  992. res = PWM_RR_FROM_REG(data->pwm_rr[ix > 0], ix);
  993. break;
  994. case SYS_PWM_AUTO_CHANNELS_ZONE:
  995. /* Only valid for pwm[1-3] */
  996. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  997. res = PWM_ACZ_FROM_REG(data->pwm_config[ix]);
  998. } else {
  999. res = data->pwm_acz[ix];
  1000. }
  1001. break;
  1002. case SYS_PWM_AUTO_PWM_MIN:
  1003. /* Only valid for pwm[1-3] */
  1004. if (PWM_OFF_FROM_REG(data->pwm_rr[0], ix)) {
  1005. res = data->pwm_min[ix];
  1006. } else {
  1007. res = 0;
  1008. }
  1009. break;
  1010. case SYS_PWM_AUTO_POINT1_PWM:
  1011. /* Only valid for pwm[1-3] */
  1012. res = data->pwm_min[ix];
  1013. break;
  1014. case SYS_PWM_AUTO_POINT2_PWM:
  1015. /* Only valid for pwm[1-3] */
  1016. res = 255; /* hard-wired */
  1017. break;
  1018. default:
  1019. res = 0;
  1020. dev_dbg(dev, "Unknown function %d.\n", fn);
  1021. }
  1022. return sprintf(buf, "%d\n", res);
  1023. }
  1024. static struct attribute *dme1737_attr_pwm[];
  1025. static void dme1737_chmod_file(struct device*, struct attribute*, mode_t);
  1026. static ssize_t set_pwm(struct device *dev, struct device_attribute *attr,
  1027. const char *buf, size_t count)
  1028. {
  1029. struct dme1737_data *data = dev_get_drvdata(dev);
  1030. struct i2c_client *client = &data->client;
  1031. struct sensor_device_attribute_2
  1032. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  1033. int ix = sensor_attr_2->index;
  1034. int fn = sensor_attr_2->nr;
  1035. long val = simple_strtol(buf, NULL, 10);
  1036. mutex_lock(&data->update_lock);
  1037. switch (fn) {
  1038. case SYS_PWM:
  1039. data->pwm[ix] = SENSORS_LIMIT(val, 0, 255);
  1040. dme1737_write(client, DME1737_REG_PWM(ix), data->pwm[ix]);
  1041. break;
  1042. case SYS_PWM_FREQ:
  1043. data->pwm_freq[ix] = PWM_FREQ_TO_REG(val, dme1737_read(client,
  1044. DME1737_REG_PWM_FREQ(ix)));
  1045. dme1737_write(client, DME1737_REG_PWM_FREQ(ix),
  1046. data->pwm_freq[ix]);
  1047. break;
  1048. case SYS_PWM_ENABLE:
  1049. /* Only valid for pwm[1-3] */
  1050. if (val < 0 || val > 2) {
  1051. count = -EINVAL;
  1052. dev_warn(dev, "PWM enable %ld not "
  1053. "supported. Choose one of 0, 1, or 2.\n",
  1054. val);
  1055. goto exit;
  1056. }
  1057. /* Refresh the cache */
  1058. data->pwm_config[ix] = dme1737_read(client,
  1059. DME1737_REG_PWM_CONFIG(ix));
  1060. if (val == PWM_EN_FROM_REG(data->pwm_config[ix])) {
  1061. /* Bail out if no change */
  1062. goto exit;
  1063. }
  1064. /* Do some housekeeping if we are currently in auto mode */
  1065. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  1066. /* Save the current zone channel assignment */
  1067. data->pwm_acz[ix] = PWM_ACZ_FROM_REG(
  1068. data->pwm_config[ix]);
  1069. /* Save the current ramp rate state and disable it */
  1070. data->pwm_rr[ix > 0] = dme1737_read(client,
  1071. DME1737_REG_PWM_RR(ix > 0));
  1072. data->pwm_rr_en &= ~(1 << ix);
  1073. if (PWM_RR_EN_FROM_REG(data->pwm_rr[ix > 0], ix)) {
  1074. data->pwm_rr_en |= (1 << ix);
  1075. data->pwm_rr[ix > 0] = PWM_RR_EN_TO_REG(0, ix,
  1076. data->pwm_rr[ix > 0]);
  1077. dme1737_write(client,
  1078. DME1737_REG_PWM_RR(ix > 0),
  1079. data->pwm_rr[ix > 0]);
  1080. }
  1081. }
  1082. /* Set the new PWM mode */
  1083. switch (val) {
  1084. case 0:
  1085. /* Change permissions of pwm[ix] to read-only */
  1086. dme1737_chmod_file(dev, dme1737_attr_pwm[ix],
  1087. S_IRUGO);
  1088. /* Turn fan fully on */
  1089. data->pwm_config[ix] = PWM_EN_TO_REG(0,
  1090. data->pwm_config[ix]);
  1091. dme1737_write(client, DME1737_REG_PWM_CONFIG(ix),
  1092. data->pwm_config[ix]);
  1093. break;
  1094. case 1:
  1095. /* Turn on manual mode */
  1096. data->pwm_config[ix] = PWM_EN_TO_REG(1,
  1097. data->pwm_config[ix]);
  1098. dme1737_write(client, DME1737_REG_PWM_CONFIG(ix),
  1099. data->pwm_config[ix]);
  1100. /* Change permissions of pwm[ix] to read-writeable */
  1101. dme1737_chmod_file(dev, dme1737_attr_pwm[ix],
  1102. S_IRUGO | S_IWUSR);
  1103. break;
  1104. case 2:
  1105. /* Change permissions of pwm[ix] to read-only */
  1106. dme1737_chmod_file(dev, dme1737_attr_pwm[ix],
  1107. S_IRUGO);
  1108. /* Turn on auto mode using the saved zone channel
  1109. * assignment */
  1110. data->pwm_config[ix] = PWM_ACZ_TO_REG(
  1111. data->pwm_acz[ix],
  1112. data->pwm_config[ix]);
  1113. dme1737_write(client, DME1737_REG_PWM_CONFIG(ix),
  1114. data->pwm_config[ix]);
  1115. /* Enable PWM ramp rate if previously enabled */
  1116. if (data->pwm_rr_en & (1 << ix)) {
  1117. data->pwm_rr[ix > 0] = PWM_RR_EN_TO_REG(1, ix,
  1118. dme1737_read(client,
  1119. DME1737_REG_PWM_RR(ix > 0)));
  1120. dme1737_write(client,
  1121. DME1737_REG_PWM_RR(ix > 0),
  1122. data->pwm_rr[ix > 0]);
  1123. }
  1124. break;
  1125. }
  1126. break;
  1127. case SYS_PWM_RAMP_RATE:
  1128. /* Only valid for pwm[1-3] */
  1129. /* Refresh the cache */
  1130. data->pwm_config[ix] = dme1737_read(client,
  1131. DME1737_REG_PWM_CONFIG(ix));
  1132. data->pwm_rr[ix > 0] = dme1737_read(client,
  1133. DME1737_REG_PWM_RR(ix > 0));
  1134. /* Set the ramp rate value */
  1135. if (val > 0) {
  1136. data->pwm_rr[ix > 0] = PWM_RR_TO_REG(val, ix,
  1137. data->pwm_rr[ix > 0]);
  1138. }
  1139. /* Enable/disable the feature only if the associated PWM
  1140. * output is in automatic mode. */
  1141. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  1142. data->pwm_rr[ix > 0] = PWM_RR_EN_TO_REG(val > 0, ix,
  1143. data->pwm_rr[ix > 0]);
  1144. }
  1145. dme1737_write(client, DME1737_REG_PWM_RR(ix > 0),
  1146. data->pwm_rr[ix > 0]);
  1147. break;
  1148. case SYS_PWM_AUTO_CHANNELS_ZONE:
  1149. /* Only valid for pwm[1-3] */
  1150. if (!(val == 1 || val == 2 || val == 4 ||
  1151. val == 6 || val == 7)) {
  1152. count = -EINVAL;
  1153. dev_warn(dev, "PWM auto channels zone %ld "
  1154. "not supported. Choose one of 1, 2, 4, 6, "
  1155. "or 7.\n", val);
  1156. goto exit;
  1157. }
  1158. /* Refresh the cache */
  1159. data->pwm_config[ix] = dme1737_read(client,
  1160. DME1737_REG_PWM_CONFIG(ix));
  1161. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  1162. /* PWM is already in auto mode so update the temp
  1163. * channel assignment */
  1164. data->pwm_config[ix] = PWM_ACZ_TO_REG(val,
  1165. data->pwm_config[ix]);
  1166. dme1737_write(client, DME1737_REG_PWM_CONFIG(ix),
  1167. data->pwm_config[ix]);
  1168. } else {
  1169. /* PWM is not in auto mode so we save the temp
  1170. * channel assignment for later use */
  1171. data->pwm_acz[ix] = val;
  1172. }
  1173. break;
  1174. case SYS_PWM_AUTO_PWM_MIN:
  1175. /* Only valid for pwm[1-3] */
  1176. /* Refresh the cache */
  1177. data->pwm_min[ix] = dme1737_read(client,
  1178. DME1737_REG_PWM_MIN(ix));
  1179. /* There are only 2 values supported for the auto_pwm_min
  1180. * value: 0 or auto_point1_pwm. So if the temperature drops
  1181. * below the auto_point1_temp_hyst value, the fan either turns
  1182. * off or runs at auto_point1_pwm duty-cycle. */
  1183. if (val > ((data->pwm_min[ix] + 1) / 2)) {
  1184. data->pwm_rr[0] = PWM_OFF_TO_REG(1, ix,
  1185. dme1737_read(client,
  1186. DME1737_REG_PWM_RR(0)));
  1187. } else {
  1188. data->pwm_rr[0] = PWM_OFF_TO_REG(0, ix,
  1189. dme1737_read(client,
  1190. DME1737_REG_PWM_RR(0)));
  1191. }
  1192. dme1737_write(client, DME1737_REG_PWM_RR(0),
  1193. data->pwm_rr[0]);
  1194. break;
  1195. case SYS_PWM_AUTO_POINT1_PWM:
  1196. /* Only valid for pwm[1-3] */
  1197. data->pwm_min[ix] = SENSORS_LIMIT(val, 0, 255);
  1198. dme1737_write(client, DME1737_REG_PWM_MIN(ix),
  1199. data->pwm_min[ix]);
  1200. break;
  1201. default:
  1202. dev_dbg(dev, "Unknown function %d.\n", fn);
  1203. }
  1204. exit:
  1205. mutex_unlock(&data->update_lock);
  1206. return count;
  1207. }
  1208. /* ---------------------------------------------------------------------
  1209. * Miscellaneous sysfs attributes
  1210. * --------------------------------------------------------------------- */
  1211. static ssize_t show_vrm(struct device *dev, struct device_attribute *attr,
  1212. char *buf)
  1213. {
  1214. struct i2c_client *client = to_i2c_client(dev);
  1215. struct dme1737_data *data = i2c_get_clientdata(client);
  1216. return sprintf(buf, "%d\n", data->vrm);
  1217. }
  1218. static ssize_t set_vrm(struct device *dev, struct device_attribute *attr,
  1219. const char *buf, size_t count)
  1220. {
  1221. struct dme1737_data *data = dev_get_drvdata(dev);
  1222. long val = simple_strtol(buf, NULL, 10);
  1223. data->vrm = val;
  1224. return count;
  1225. }
  1226. static ssize_t show_vid(struct device *dev, struct device_attribute *attr,
  1227. char *buf)
  1228. {
  1229. struct dme1737_data *data = dme1737_update_device(dev);
  1230. return sprintf(buf, "%d\n", vid_from_reg(data->vid, data->vrm));
  1231. }
  1232. static ssize_t show_name(struct device *dev, struct device_attribute *attr,
  1233. char *buf)
  1234. {
  1235. struct dme1737_data *data = dev_get_drvdata(dev);
  1236. return sprintf(buf, "%s\n", data->client.name);
  1237. }
  1238. /* ---------------------------------------------------------------------
  1239. * Sysfs device attribute defines and structs
  1240. * --------------------------------------------------------------------- */
  1241. /* Voltages 0-6 */
  1242. #define SENSOR_DEVICE_ATTR_IN(ix) \
  1243. static SENSOR_DEVICE_ATTR_2(in##ix##_input, S_IRUGO, \
  1244. show_in, NULL, SYS_IN_INPUT, ix); \
  1245. static SENSOR_DEVICE_ATTR_2(in##ix##_min, S_IRUGO | S_IWUSR, \
  1246. show_in, set_in, SYS_IN_MIN, ix); \
  1247. static SENSOR_DEVICE_ATTR_2(in##ix##_max, S_IRUGO | S_IWUSR, \
  1248. show_in, set_in, SYS_IN_MAX, ix); \
  1249. static SENSOR_DEVICE_ATTR_2(in##ix##_alarm, S_IRUGO, \
  1250. show_in, NULL, SYS_IN_ALARM, ix)
  1251. SENSOR_DEVICE_ATTR_IN(0);
  1252. SENSOR_DEVICE_ATTR_IN(1);
  1253. SENSOR_DEVICE_ATTR_IN(2);
  1254. SENSOR_DEVICE_ATTR_IN(3);
  1255. SENSOR_DEVICE_ATTR_IN(4);
  1256. SENSOR_DEVICE_ATTR_IN(5);
  1257. SENSOR_DEVICE_ATTR_IN(6);
  1258. /* Temperatures 1-3 */
  1259. #define SENSOR_DEVICE_ATTR_TEMP(ix) \
  1260. static SENSOR_DEVICE_ATTR_2(temp##ix##_input, S_IRUGO, \
  1261. show_temp, NULL, SYS_TEMP_INPUT, ix-1); \
  1262. static SENSOR_DEVICE_ATTR_2(temp##ix##_min, S_IRUGO | S_IWUSR, \
  1263. show_temp, set_temp, SYS_TEMP_MIN, ix-1); \
  1264. static SENSOR_DEVICE_ATTR_2(temp##ix##_max, S_IRUGO | S_IWUSR, \
  1265. show_temp, set_temp, SYS_TEMP_MAX, ix-1); \
  1266. static SENSOR_DEVICE_ATTR_2(temp##ix##_offset, S_IRUGO, \
  1267. show_temp, set_temp, SYS_TEMP_OFFSET, ix-1); \
  1268. static SENSOR_DEVICE_ATTR_2(temp##ix##_alarm, S_IRUGO, \
  1269. show_temp, NULL, SYS_TEMP_ALARM, ix-1); \
  1270. static SENSOR_DEVICE_ATTR_2(temp##ix##_fault, S_IRUGO, \
  1271. show_temp, NULL, SYS_TEMP_FAULT, ix-1)
  1272. SENSOR_DEVICE_ATTR_TEMP(1);
  1273. SENSOR_DEVICE_ATTR_TEMP(2);
  1274. SENSOR_DEVICE_ATTR_TEMP(3);
  1275. /* Zones 1-3 */
  1276. #define SENSOR_DEVICE_ATTR_ZONE(ix) \
  1277. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_channels_temp, S_IRUGO, \
  1278. show_zone, NULL, SYS_ZONE_AUTO_CHANNELS_TEMP, ix-1); \
  1279. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point1_temp_hyst, S_IRUGO, \
  1280. show_zone, set_zone, SYS_ZONE_AUTO_POINT1_TEMP_HYST, ix-1); \
  1281. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point1_temp, S_IRUGO, \
  1282. show_zone, set_zone, SYS_ZONE_AUTO_POINT1_TEMP, ix-1); \
  1283. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point2_temp, S_IRUGO, \
  1284. show_zone, set_zone, SYS_ZONE_AUTO_POINT2_TEMP, ix-1); \
  1285. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point3_temp, S_IRUGO, \
  1286. show_zone, set_zone, SYS_ZONE_AUTO_POINT3_TEMP, ix-1)
  1287. SENSOR_DEVICE_ATTR_ZONE(1);
  1288. SENSOR_DEVICE_ATTR_ZONE(2);
  1289. SENSOR_DEVICE_ATTR_ZONE(3);
  1290. /* Fans 1-4 */
  1291. #define SENSOR_DEVICE_ATTR_FAN_1TO4(ix) \
  1292. static SENSOR_DEVICE_ATTR_2(fan##ix##_input, S_IRUGO, \
  1293. show_fan, NULL, SYS_FAN_INPUT, ix-1); \
  1294. static SENSOR_DEVICE_ATTR_2(fan##ix##_min, S_IRUGO | S_IWUSR, \
  1295. show_fan, set_fan, SYS_FAN_MIN, ix-1); \
  1296. static SENSOR_DEVICE_ATTR_2(fan##ix##_alarm, S_IRUGO, \
  1297. show_fan, NULL, SYS_FAN_ALARM, ix-1); \
  1298. static SENSOR_DEVICE_ATTR_2(fan##ix##_type, S_IRUGO | S_IWUSR, \
  1299. show_fan, set_fan, SYS_FAN_TYPE, ix-1)
  1300. SENSOR_DEVICE_ATTR_FAN_1TO4(1);
  1301. SENSOR_DEVICE_ATTR_FAN_1TO4(2);
  1302. SENSOR_DEVICE_ATTR_FAN_1TO4(3);
  1303. SENSOR_DEVICE_ATTR_FAN_1TO4(4);
  1304. /* Fans 5-6 */
  1305. #define SENSOR_DEVICE_ATTR_FAN_5TO6(ix) \
  1306. static SENSOR_DEVICE_ATTR_2(fan##ix##_input, S_IRUGO, \
  1307. show_fan, NULL, SYS_FAN_INPUT, ix-1); \
  1308. static SENSOR_DEVICE_ATTR_2(fan##ix##_min, S_IRUGO | S_IWUSR, \
  1309. show_fan, set_fan, SYS_FAN_MIN, ix-1); \
  1310. static SENSOR_DEVICE_ATTR_2(fan##ix##_alarm, S_IRUGO, \
  1311. show_fan, NULL, SYS_FAN_ALARM, ix-1); \
  1312. static SENSOR_DEVICE_ATTR_2(fan##ix##_max, S_IRUGO | S_IWUSR, \
  1313. show_fan, set_fan, SYS_FAN_MAX, ix-1)
  1314. SENSOR_DEVICE_ATTR_FAN_5TO6(5);
  1315. SENSOR_DEVICE_ATTR_FAN_5TO6(6);
  1316. /* PWMs 1-3 */
  1317. #define SENSOR_DEVICE_ATTR_PWM_1TO3(ix) \
  1318. static SENSOR_DEVICE_ATTR_2(pwm##ix, S_IRUGO, \
  1319. show_pwm, set_pwm, SYS_PWM, ix-1); \
  1320. static SENSOR_DEVICE_ATTR_2(pwm##ix##_freq, S_IRUGO, \
  1321. show_pwm, set_pwm, SYS_PWM_FREQ, ix-1); \
  1322. static SENSOR_DEVICE_ATTR_2(pwm##ix##_enable, S_IRUGO, \
  1323. show_pwm, set_pwm, SYS_PWM_ENABLE, ix-1); \
  1324. static SENSOR_DEVICE_ATTR_2(pwm##ix##_ramp_rate, S_IRUGO, \
  1325. show_pwm, set_pwm, SYS_PWM_RAMP_RATE, ix-1); \
  1326. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_channels_zone, S_IRUGO, \
  1327. show_pwm, set_pwm, SYS_PWM_AUTO_CHANNELS_ZONE, ix-1); \
  1328. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_pwm_min, S_IRUGO, \
  1329. show_pwm, set_pwm, SYS_PWM_AUTO_PWM_MIN, ix-1); \
  1330. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_point1_pwm, S_IRUGO, \
  1331. show_pwm, set_pwm, SYS_PWM_AUTO_POINT1_PWM, ix-1); \
  1332. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_point2_pwm, S_IRUGO, \
  1333. show_pwm, NULL, SYS_PWM_AUTO_POINT2_PWM, ix-1)
  1334. SENSOR_DEVICE_ATTR_PWM_1TO3(1);
  1335. SENSOR_DEVICE_ATTR_PWM_1TO3(2);
  1336. SENSOR_DEVICE_ATTR_PWM_1TO3(3);
  1337. /* PWMs 5-6 */
  1338. #define SENSOR_DEVICE_ATTR_PWM_5TO6(ix) \
  1339. static SENSOR_DEVICE_ATTR_2(pwm##ix, S_IRUGO, \
  1340. show_pwm, set_pwm, SYS_PWM, ix-1); \
  1341. static SENSOR_DEVICE_ATTR_2(pwm##ix##_freq, S_IRUGO, \
  1342. show_pwm, set_pwm, SYS_PWM_FREQ, ix-1); \
  1343. static SENSOR_DEVICE_ATTR_2(pwm##ix##_enable, S_IRUGO, \
  1344. show_pwm, NULL, SYS_PWM_ENABLE, ix-1)
  1345. SENSOR_DEVICE_ATTR_PWM_5TO6(5);
  1346. SENSOR_DEVICE_ATTR_PWM_5TO6(6);
  1347. /* Misc */
  1348. static DEVICE_ATTR(vrm, S_IRUGO | S_IWUSR, show_vrm, set_vrm);
  1349. static DEVICE_ATTR(cpu0_vid, S_IRUGO, show_vid, NULL);
  1350. static DEVICE_ATTR(name, S_IRUGO, show_name, NULL); /* for ISA devices */
  1351. /* This struct holds all the attributes that are always present and need to be
  1352. * created unconditionally. The attributes that need modification of their
  1353. * permissions are created read-only and write permissions are added or removed
  1354. * on the fly when required */
  1355. static struct attribute *dme1737_attr[] ={
  1356. /* Voltages */
  1357. &sensor_dev_attr_in0_input.dev_attr.attr,
  1358. &sensor_dev_attr_in0_min.dev_attr.attr,
  1359. &sensor_dev_attr_in0_max.dev_attr.attr,
  1360. &sensor_dev_attr_in0_alarm.dev_attr.attr,
  1361. &sensor_dev_attr_in1_input.dev_attr.attr,
  1362. &sensor_dev_attr_in1_min.dev_attr.attr,
  1363. &sensor_dev_attr_in1_max.dev_attr.attr,
  1364. &sensor_dev_attr_in1_alarm.dev_attr.attr,
  1365. &sensor_dev_attr_in2_input.dev_attr.attr,
  1366. &sensor_dev_attr_in2_min.dev_attr.attr,
  1367. &sensor_dev_attr_in2_max.dev_attr.attr,
  1368. &sensor_dev_attr_in2_alarm.dev_attr.attr,
  1369. &sensor_dev_attr_in3_input.dev_attr.attr,
  1370. &sensor_dev_attr_in3_min.dev_attr.attr,
  1371. &sensor_dev_attr_in3_max.dev_attr.attr,
  1372. &sensor_dev_attr_in3_alarm.dev_attr.attr,
  1373. &sensor_dev_attr_in4_input.dev_attr.attr,
  1374. &sensor_dev_attr_in4_min.dev_attr.attr,
  1375. &sensor_dev_attr_in4_max.dev_attr.attr,
  1376. &sensor_dev_attr_in4_alarm.dev_attr.attr,
  1377. &sensor_dev_attr_in5_input.dev_attr.attr,
  1378. &sensor_dev_attr_in5_min.dev_attr.attr,
  1379. &sensor_dev_attr_in5_max.dev_attr.attr,
  1380. &sensor_dev_attr_in5_alarm.dev_attr.attr,
  1381. &sensor_dev_attr_in6_input.dev_attr.attr,
  1382. &sensor_dev_attr_in6_min.dev_attr.attr,
  1383. &sensor_dev_attr_in6_max.dev_attr.attr,
  1384. &sensor_dev_attr_in6_alarm.dev_attr.attr,
  1385. /* Temperatures */
  1386. &sensor_dev_attr_temp1_input.dev_attr.attr,
  1387. &sensor_dev_attr_temp1_min.dev_attr.attr,
  1388. &sensor_dev_attr_temp1_max.dev_attr.attr,
  1389. &sensor_dev_attr_temp1_alarm.dev_attr.attr,
  1390. &sensor_dev_attr_temp1_fault.dev_attr.attr,
  1391. &sensor_dev_attr_temp1_offset.dev_attr.attr,
  1392. &sensor_dev_attr_temp2_input.dev_attr.attr,
  1393. &sensor_dev_attr_temp2_min.dev_attr.attr,
  1394. &sensor_dev_attr_temp2_max.dev_attr.attr,
  1395. &sensor_dev_attr_temp2_alarm.dev_attr.attr,
  1396. &sensor_dev_attr_temp2_fault.dev_attr.attr,
  1397. &sensor_dev_attr_temp2_offset.dev_attr.attr,
  1398. &sensor_dev_attr_temp3_input.dev_attr.attr,
  1399. &sensor_dev_attr_temp3_min.dev_attr.attr,
  1400. &sensor_dev_attr_temp3_max.dev_attr.attr,
  1401. &sensor_dev_attr_temp3_alarm.dev_attr.attr,
  1402. &sensor_dev_attr_temp3_fault.dev_attr.attr,
  1403. &sensor_dev_attr_temp3_offset.dev_attr.attr,
  1404. /* Zones */
  1405. &sensor_dev_attr_zone1_auto_point1_temp_hyst.dev_attr.attr,
  1406. &sensor_dev_attr_zone1_auto_point1_temp.dev_attr.attr,
  1407. &sensor_dev_attr_zone1_auto_point2_temp.dev_attr.attr,
  1408. &sensor_dev_attr_zone1_auto_point3_temp.dev_attr.attr,
  1409. &sensor_dev_attr_zone1_auto_channels_temp.dev_attr.attr,
  1410. &sensor_dev_attr_zone2_auto_point1_temp_hyst.dev_attr.attr,
  1411. &sensor_dev_attr_zone2_auto_point1_temp.dev_attr.attr,
  1412. &sensor_dev_attr_zone2_auto_point2_temp.dev_attr.attr,
  1413. &sensor_dev_attr_zone2_auto_point3_temp.dev_attr.attr,
  1414. &sensor_dev_attr_zone2_auto_channels_temp.dev_attr.attr,
  1415. &sensor_dev_attr_zone3_auto_point1_temp_hyst.dev_attr.attr,
  1416. &sensor_dev_attr_zone3_auto_point1_temp.dev_attr.attr,
  1417. &sensor_dev_attr_zone3_auto_point2_temp.dev_attr.attr,
  1418. &sensor_dev_attr_zone3_auto_point3_temp.dev_attr.attr,
  1419. &sensor_dev_attr_zone3_auto_channels_temp.dev_attr.attr,
  1420. /* Misc */
  1421. &dev_attr_vrm.attr,
  1422. &dev_attr_cpu0_vid.attr,
  1423. NULL
  1424. };
  1425. static const struct attribute_group dme1737_group = {
  1426. .attrs = dme1737_attr,
  1427. };
  1428. /* The following structs hold the PWM attributes, some of which are optional.
  1429. * Their creation depends on the chip configuration which is determined during
  1430. * module load. */
  1431. static struct attribute *dme1737_attr_pwm1[] = {
  1432. &sensor_dev_attr_pwm1.dev_attr.attr,
  1433. &sensor_dev_attr_pwm1_freq.dev_attr.attr,
  1434. &sensor_dev_attr_pwm1_enable.dev_attr.attr,
  1435. &sensor_dev_attr_pwm1_ramp_rate.dev_attr.attr,
  1436. &sensor_dev_attr_pwm1_auto_channels_zone.dev_attr.attr,
  1437. &sensor_dev_attr_pwm1_auto_pwm_min.dev_attr.attr,
  1438. &sensor_dev_attr_pwm1_auto_point1_pwm.dev_attr.attr,
  1439. &sensor_dev_attr_pwm1_auto_point2_pwm.dev_attr.attr,
  1440. NULL
  1441. };
  1442. static struct attribute *dme1737_attr_pwm2[] = {
  1443. &sensor_dev_attr_pwm2.dev_attr.attr,
  1444. &sensor_dev_attr_pwm2_freq.dev_attr.attr,
  1445. &sensor_dev_attr_pwm2_enable.dev_attr.attr,
  1446. &sensor_dev_attr_pwm2_ramp_rate.dev_attr.attr,
  1447. &sensor_dev_attr_pwm2_auto_channels_zone.dev_attr.attr,
  1448. &sensor_dev_attr_pwm2_auto_pwm_min.dev_attr.attr,
  1449. &sensor_dev_attr_pwm2_auto_point1_pwm.dev_attr.attr,
  1450. &sensor_dev_attr_pwm2_auto_point2_pwm.dev_attr.attr,
  1451. NULL
  1452. };
  1453. static struct attribute *dme1737_attr_pwm3[] = {
  1454. &sensor_dev_attr_pwm3.dev_attr.attr,
  1455. &sensor_dev_attr_pwm3_freq.dev_attr.attr,
  1456. &sensor_dev_attr_pwm3_enable.dev_attr.attr,
  1457. &sensor_dev_attr_pwm3_ramp_rate.dev_attr.attr,
  1458. &sensor_dev_attr_pwm3_auto_channels_zone.dev_attr.attr,
  1459. &sensor_dev_attr_pwm3_auto_pwm_min.dev_attr.attr,
  1460. &sensor_dev_attr_pwm3_auto_point1_pwm.dev_attr.attr,
  1461. &sensor_dev_attr_pwm3_auto_point2_pwm.dev_attr.attr,
  1462. NULL
  1463. };
  1464. static struct attribute *dme1737_attr_pwm5[] = {
  1465. &sensor_dev_attr_pwm5.dev_attr.attr,
  1466. &sensor_dev_attr_pwm5_freq.dev_attr.attr,
  1467. &sensor_dev_attr_pwm5_enable.dev_attr.attr,
  1468. NULL
  1469. };
  1470. static struct attribute *dme1737_attr_pwm6[] = {
  1471. &sensor_dev_attr_pwm6.dev_attr.attr,
  1472. &sensor_dev_attr_pwm6_freq.dev_attr.attr,
  1473. &sensor_dev_attr_pwm6_enable.dev_attr.attr,
  1474. NULL
  1475. };
  1476. static const struct attribute_group dme1737_pwm_group[] = {
  1477. { .attrs = dme1737_attr_pwm1 },
  1478. { .attrs = dme1737_attr_pwm2 },
  1479. { .attrs = dme1737_attr_pwm3 },
  1480. { .attrs = NULL },
  1481. { .attrs = dme1737_attr_pwm5 },
  1482. { .attrs = dme1737_attr_pwm6 },
  1483. };
  1484. /* The following structs hold the fan attributes, some of which are optional.
  1485. * Their creation depends on the chip configuration which is determined during
  1486. * module load. */
  1487. static struct attribute *dme1737_attr_fan1[] = {
  1488. &sensor_dev_attr_fan1_input.dev_attr.attr,
  1489. &sensor_dev_attr_fan1_min.dev_attr.attr,
  1490. &sensor_dev_attr_fan1_alarm.dev_attr.attr,
  1491. &sensor_dev_attr_fan1_type.dev_attr.attr,
  1492. NULL
  1493. };
  1494. static struct attribute *dme1737_attr_fan2[] = {
  1495. &sensor_dev_attr_fan2_input.dev_attr.attr,
  1496. &sensor_dev_attr_fan2_min.dev_attr.attr,
  1497. &sensor_dev_attr_fan2_alarm.dev_attr.attr,
  1498. &sensor_dev_attr_fan2_type.dev_attr.attr,
  1499. NULL
  1500. };
  1501. static struct attribute *dme1737_attr_fan3[] = {
  1502. &sensor_dev_attr_fan3_input.dev_attr.attr,
  1503. &sensor_dev_attr_fan3_min.dev_attr.attr,
  1504. &sensor_dev_attr_fan3_alarm.dev_attr.attr,
  1505. &sensor_dev_attr_fan3_type.dev_attr.attr,
  1506. NULL
  1507. };
  1508. static struct attribute *dme1737_attr_fan4[] = {
  1509. &sensor_dev_attr_fan4_input.dev_attr.attr,
  1510. &sensor_dev_attr_fan4_min.dev_attr.attr,
  1511. &sensor_dev_attr_fan4_alarm.dev_attr.attr,
  1512. &sensor_dev_attr_fan4_type.dev_attr.attr,
  1513. NULL
  1514. };
  1515. static struct attribute *dme1737_attr_fan5[] = {
  1516. &sensor_dev_attr_fan5_input.dev_attr.attr,
  1517. &sensor_dev_attr_fan5_min.dev_attr.attr,
  1518. &sensor_dev_attr_fan5_alarm.dev_attr.attr,
  1519. &sensor_dev_attr_fan5_max.dev_attr.attr,
  1520. NULL
  1521. };
  1522. static struct attribute *dme1737_attr_fan6[] = {
  1523. &sensor_dev_attr_fan6_input.dev_attr.attr,
  1524. &sensor_dev_attr_fan6_min.dev_attr.attr,
  1525. &sensor_dev_attr_fan6_alarm.dev_attr.attr,
  1526. &sensor_dev_attr_fan6_max.dev_attr.attr,
  1527. NULL
  1528. };
  1529. static const struct attribute_group dme1737_fan_group[] = {
  1530. { .attrs = dme1737_attr_fan1 },
  1531. { .attrs = dme1737_attr_fan2 },
  1532. { .attrs = dme1737_attr_fan3 },
  1533. { .attrs = dme1737_attr_fan4 },
  1534. { .attrs = dme1737_attr_fan5 },
  1535. { .attrs = dme1737_attr_fan6 },
  1536. };
  1537. /* The permissions of all of the following attributes are changed to read-
  1538. * writeable if the chip is *not* locked. Otherwise they stay read-only. */
  1539. static struct attribute *dme1737_attr_lock[] = {
  1540. /* Temperatures */
  1541. &sensor_dev_attr_temp1_offset.dev_attr.attr,
  1542. &sensor_dev_attr_temp2_offset.dev_attr.attr,
  1543. &sensor_dev_attr_temp3_offset.dev_attr.attr,
  1544. /* Zones */
  1545. &sensor_dev_attr_zone1_auto_point1_temp_hyst.dev_attr.attr,
  1546. &sensor_dev_attr_zone1_auto_point1_temp.dev_attr.attr,
  1547. &sensor_dev_attr_zone1_auto_point2_temp.dev_attr.attr,
  1548. &sensor_dev_attr_zone1_auto_point3_temp.dev_attr.attr,
  1549. &sensor_dev_attr_zone2_auto_point1_temp_hyst.dev_attr.attr,
  1550. &sensor_dev_attr_zone2_auto_point1_temp.dev_attr.attr,
  1551. &sensor_dev_attr_zone2_auto_point2_temp.dev_attr.attr,
  1552. &sensor_dev_attr_zone2_auto_point3_temp.dev_attr.attr,
  1553. &sensor_dev_attr_zone3_auto_point1_temp_hyst.dev_attr.attr,
  1554. &sensor_dev_attr_zone3_auto_point1_temp.dev_attr.attr,
  1555. &sensor_dev_attr_zone3_auto_point2_temp.dev_attr.attr,
  1556. &sensor_dev_attr_zone3_auto_point3_temp.dev_attr.attr,
  1557. NULL
  1558. };
  1559. static const struct attribute_group dme1737_lock_group = {
  1560. .attrs = dme1737_attr_lock,
  1561. };
  1562. /* The permissions of the following PWM attributes are changed to read-
  1563. * writeable if the chip is *not* locked and the respective PWM is available.
  1564. * Otherwise they stay read-only. */
  1565. static struct attribute *dme1737_attr_pwm1_lock[] = {
  1566. &sensor_dev_attr_pwm1_freq.dev_attr.attr,
  1567. &sensor_dev_attr_pwm1_enable.dev_attr.attr,
  1568. &sensor_dev_attr_pwm1_ramp_rate.dev_attr.attr,
  1569. &sensor_dev_attr_pwm1_auto_channels_zone.dev_attr.attr,
  1570. &sensor_dev_attr_pwm1_auto_pwm_min.dev_attr.attr,
  1571. &sensor_dev_attr_pwm1_auto_point1_pwm.dev_attr.attr,
  1572. NULL
  1573. };
  1574. static struct attribute *dme1737_attr_pwm2_lock[] = {
  1575. &sensor_dev_attr_pwm2_freq.dev_attr.attr,
  1576. &sensor_dev_attr_pwm2_enable.dev_attr.attr,
  1577. &sensor_dev_attr_pwm2_ramp_rate.dev_attr.attr,
  1578. &sensor_dev_attr_pwm2_auto_channels_zone.dev_attr.attr,
  1579. &sensor_dev_attr_pwm2_auto_pwm_min.dev_attr.attr,
  1580. &sensor_dev_attr_pwm2_auto_point1_pwm.dev_attr.attr,
  1581. NULL
  1582. };
  1583. static struct attribute *dme1737_attr_pwm3_lock[] = {
  1584. &sensor_dev_attr_pwm3_freq.dev_attr.attr,
  1585. &sensor_dev_attr_pwm3_enable.dev_attr.attr,
  1586. &sensor_dev_attr_pwm3_ramp_rate.dev_attr.attr,
  1587. &sensor_dev_attr_pwm3_auto_channels_zone.dev_attr.attr,
  1588. &sensor_dev_attr_pwm3_auto_pwm_min.dev_attr.attr,
  1589. &sensor_dev_attr_pwm3_auto_point1_pwm.dev_attr.attr,
  1590. NULL
  1591. };
  1592. static struct attribute *dme1737_attr_pwm5_lock[] = {
  1593. &sensor_dev_attr_pwm5.dev_attr.attr,
  1594. &sensor_dev_attr_pwm5_freq.dev_attr.attr,
  1595. NULL
  1596. };
  1597. static struct attribute *dme1737_attr_pwm6_lock[] = {
  1598. &sensor_dev_attr_pwm6.dev_attr.attr,
  1599. &sensor_dev_attr_pwm6_freq.dev_attr.attr,
  1600. NULL
  1601. };
  1602. static const struct attribute_group dme1737_pwm_lock_group[] = {
  1603. { .attrs = dme1737_attr_pwm1_lock },
  1604. { .attrs = dme1737_attr_pwm2_lock },
  1605. { .attrs = dme1737_attr_pwm3_lock },
  1606. { .attrs = NULL },
  1607. { .attrs = dme1737_attr_pwm5_lock },
  1608. { .attrs = dme1737_attr_pwm6_lock },
  1609. };
  1610. /* Pwm[1-3] are read-writeable if the associated pwm is in manual mode and the
  1611. * chip is not locked. Otherwise they are read-only. */
  1612. static struct attribute *dme1737_attr_pwm[] = {
  1613. &sensor_dev_attr_pwm1.dev_attr.attr,
  1614. &sensor_dev_attr_pwm2.dev_attr.attr,
  1615. &sensor_dev_attr_pwm3.dev_attr.attr,
  1616. };
  1617. /* ---------------------------------------------------------------------
  1618. * Super-IO functions
  1619. * --------------------------------------------------------------------- */
  1620. static inline void dme1737_sio_enter(int sio_cip)
  1621. {
  1622. outb(0x55, sio_cip);
  1623. }
  1624. static inline void dme1737_sio_exit(int sio_cip)
  1625. {
  1626. outb(0xaa, sio_cip);
  1627. }
  1628. static inline int dme1737_sio_inb(int sio_cip, int reg)
  1629. {
  1630. outb(reg, sio_cip);
  1631. return inb(sio_cip + 1);
  1632. }
  1633. static inline void dme1737_sio_outb(int sio_cip, int reg, int val)
  1634. {
  1635. outb(reg, sio_cip);
  1636. outb(val, sio_cip + 1);
  1637. }
  1638. /* ---------------------------------------------------------------------
  1639. * Device initialization
  1640. * --------------------------------------------------------------------- */
  1641. static int dme1737_i2c_get_features(int, struct dme1737_data*);
  1642. static void dme1737_chmod_file(struct device *dev,
  1643. struct attribute *attr, mode_t mode)
  1644. {
  1645. if (sysfs_chmod_file(&dev->kobj, attr, mode)) {
  1646. dev_warn(dev, "Failed to change permissions of %s.\n",
  1647. attr->name);
  1648. }
  1649. }
  1650. static void dme1737_chmod_group(struct device *dev,
  1651. const struct attribute_group *group,
  1652. mode_t mode)
  1653. {
  1654. struct attribute **attr;
  1655. for (attr = group->attrs; *attr; attr++) {
  1656. dme1737_chmod_file(dev, *attr, mode);
  1657. }
  1658. }
  1659. static void dme1737_remove_files(struct device *dev)
  1660. {
  1661. struct dme1737_data *data = dev_get_drvdata(dev);
  1662. int ix;
  1663. for (ix = 0; ix < ARRAY_SIZE(dme1737_fan_group); ix++) {
  1664. if (data->has_fan & (1 << ix)) {
  1665. sysfs_remove_group(&dev->kobj,
  1666. &dme1737_fan_group[ix]);
  1667. }
  1668. }
  1669. for (ix = 0; ix < ARRAY_SIZE(dme1737_pwm_group); ix++) {
  1670. if (data->has_pwm & (1 << ix)) {
  1671. sysfs_remove_group(&dev->kobj,
  1672. &dme1737_pwm_group[ix]);
  1673. }
  1674. }
  1675. sysfs_remove_group(&dev->kobj, &dme1737_group);
  1676. if (!data->client.driver) {
  1677. sysfs_remove_file(&dev->kobj, &dev_attr_name.attr);
  1678. }
  1679. }
  1680. static int dme1737_create_files(struct device *dev)
  1681. {
  1682. struct dme1737_data *data = dev_get_drvdata(dev);
  1683. int err, ix;
  1684. /* Create a name attribute for ISA devices */
  1685. if (!data->client.driver &&
  1686. (err = sysfs_create_file(&dev->kobj, &dev_attr_name.attr))) {
  1687. goto exit;
  1688. }
  1689. /* Create standard sysfs attributes */
  1690. if ((err = sysfs_create_group(&dev->kobj, &dme1737_group))) {
  1691. goto exit_remove;
  1692. }
  1693. /* Create fan sysfs attributes */
  1694. for (ix = 0; ix < ARRAY_SIZE(dme1737_fan_group); ix++) {
  1695. if (data->has_fan & (1 << ix)) {
  1696. if ((err = sysfs_create_group(&dev->kobj,
  1697. &dme1737_fan_group[ix]))) {
  1698. goto exit_remove;
  1699. }
  1700. }
  1701. }
  1702. /* Create PWM sysfs attributes */
  1703. for (ix = 0; ix < ARRAY_SIZE(dme1737_pwm_group); ix++) {
  1704. if (data->has_pwm & (1 << ix)) {
  1705. if ((err = sysfs_create_group(&dev->kobj,
  1706. &dme1737_pwm_group[ix]))) {
  1707. goto exit_remove;
  1708. }
  1709. }
  1710. }
  1711. /* Inform if the device is locked. Otherwise change the permissions of
  1712. * selected attributes from read-only to read-writeable. */
  1713. if (data->config & 0x02) {
  1714. dev_info(dev, "Device is locked. Some attributes "
  1715. "will be read-only.\n");
  1716. } else {
  1717. /* Change permissions of standard attributes */
  1718. dme1737_chmod_group(dev, &dme1737_lock_group,
  1719. S_IRUGO | S_IWUSR);
  1720. /* Change permissions of PWM attributes */
  1721. for (ix = 0; ix < ARRAY_SIZE(dme1737_pwm_lock_group); ix++) {
  1722. if (data->has_pwm & (1 << ix)) {
  1723. dme1737_chmod_group(dev,
  1724. &dme1737_pwm_lock_group[ix],
  1725. S_IRUGO | S_IWUSR);
  1726. }
  1727. }
  1728. /* Change permissions of pwm[1-3] if in manual mode */
  1729. for (ix = 0; ix < 3; ix++) {
  1730. if ((data->has_pwm & (1 << ix)) &&
  1731. (PWM_EN_FROM_REG(data->pwm_config[ix]) == 1)) {
  1732. dme1737_chmod_file(dev,
  1733. dme1737_attr_pwm[ix],
  1734. S_IRUGO | S_IWUSR);
  1735. }
  1736. }
  1737. }
  1738. return 0;
  1739. exit_remove:
  1740. dme1737_remove_files(dev);
  1741. exit:
  1742. return err;
  1743. }
  1744. static int dme1737_init_device(struct device *dev)
  1745. {
  1746. struct dme1737_data *data = dev_get_drvdata(dev);
  1747. struct i2c_client *client = &data->client;
  1748. int ix;
  1749. u8 reg;
  1750. data->config = dme1737_read(client, DME1737_REG_CONFIG);
  1751. /* Inform if part is not monitoring/started */
  1752. if (!(data->config & 0x01)) {
  1753. if (!force_start) {
  1754. dev_err(dev, "Device is not monitoring. "
  1755. "Use the force_start load parameter to "
  1756. "override.\n");
  1757. return -EFAULT;
  1758. }
  1759. /* Force monitoring */
  1760. data->config |= 0x01;
  1761. dme1737_write(client, DME1737_REG_CONFIG, data->config);
  1762. }
  1763. /* Inform if part is not ready */
  1764. if (!(data->config & 0x04)) {
  1765. dev_err(dev, "Device is not ready.\n");
  1766. return -EFAULT;
  1767. }
  1768. /* Determine which optional fan and pwm features are enabled/present */
  1769. if (client->driver) { /* I2C chip */
  1770. data->config2 = dme1737_read(client, DME1737_REG_CONFIG2);
  1771. /* Check if optional fan3 input is enabled */
  1772. if (data->config2 & 0x04) {
  1773. data->has_fan |= (1 << 2);
  1774. }
  1775. /* Fan4 and pwm3 are only available if the client's I2C address
  1776. * is the default 0x2e. Otherwise the I/Os associated with
  1777. * these functions are used for addr enable/select. */
  1778. if (data->client.addr == 0x2e) {
  1779. data->has_fan |= (1 << 3);
  1780. data->has_pwm |= (1 << 2);
  1781. }
  1782. /* Determine which of the optional fan[5-6] and pwm[5-6]
  1783. * features are enabled. For this, we need to query the runtime
  1784. * registers through the Super-IO LPC interface. Try both
  1785. * config ports 0x2e and 0x4e. */
  1786. if (dme1737_i2c_get_features(0x2e, data) &&
  1787. dme1737_i2c_get_features(0x4e, data)) {
  1788. dev_warn(dev, "Failed to query Super-IO for optional "
  1789. "features.\n");
  1790. }
  1791. } else { /* ISA chip */
  1792. /* Fan3 and pwm3 are always available. Fan[4-5] and pwm[5-6]
  1793. * don't exist in the ISA chip. */
  1794. data->has_fan |= (1 << 2);
  1795. data->has_pwm |= (1 << 2);
  1796. }
  1797. /* Fan1, fan2, pwm1, and pwm2 are always present */
  1798. data->has_fan |= 0x03;
  1799. data->has_pwm |= 0x03;
  1800. dev_info(dev, "Optional features: pwm3=%s, pwm5=%s, pwm6=%s, "
  1801. "fan3=%s, fan4=%s, fan5=%s, fan6=%s.\n",
  1802. (data->has_pwm & (1 << 2)) ? "yes" : "no",
  1803. (data->has_pwm & (1 << 4)) ? "yes" : "no",
  1804. (data->has_pwm & (1 << 5)) ? "yes" : "no",
  1805. (data->has_fan & (1 << 2)) ? "yes" : "no",
  1806. (data->has_fan & (1 << 3)) ? "yes" : "no",
  1807. (data->has_fan & (1 << 4)) ? "yes" : "no",
  1808. (data->has_fan & (1 << 5)) ? "yes" : "no");
  1809. reg = dme1737_read(client, DME1737_REG_TACH_PWM);
  1810. /* Inform if fan-to-pwm mapping differs from the default */
  1811. if (client->driver && reg != 0xa4) { /* I2C chip */
  1812. dev_warn(dev, "Non-standard fan to pwm mapping: "
  1813. "fan1->pwm%d, fan2->pwm%d, fan3->pwm%d, "
  1814. "fan4->pwm%d. Please report to the driver "
  1815. "maintainer.\n",
  1816. (reg & 0x03) + 1, ((reg >> 2) & 0x03) + 1,
  1817. ((reg >> 4) & 0x03) + 1, ((reg >> 6) & 0x03) + 1);
  1818. } else if (!client->driver && reg != 0x24) { /* ISA chip */
  1819. dev_warn(dev, "Non-standard fan to pwm mapping: "
  1820. "fan1->pwm%d, fan2->pwm%d, fan3->pwm%d. "
  1821. "Please report to the driver maintainer.\n",
  1822. (reg & 0x03) + 1, ((reg >> 2) & 0x03) + 1,
  1823. ((reg >> 4) & 0x03) + 1);
  1824. }
  1825. /* Switch pwm[1-3] to manual mode if they are currently disabled and
  1826. * set the duty-cycles to 0% (which is identical to the PWMs being
  1827. * disabled). */
  1828. if (!(data->config & 0x02)) {
  1829. for (ix = 0; ix < 3; ix++) {
  1830. data->pwm_config[ix] = dme1737_read(client,
  1831. DME1737_REG_PWM_CONFIG(ix));
  1832. if ((data->has_pwm & (1 << ix)) &&
  1833. (PWM_EN_FROM_REG(data->pwm_config[ix]) == -1)) {
  1834. dev_info(dev, "Switching pwm%d to "
  1835. "manual mode.\n", ix + 1);
  1836. data->pwm_config[ix] = PWM_EN_TO_REG(1,
  1837. data->pwm_config[ix]);
  1838. dme1737_write(client, DME1737_REG_PWM(ix), 0);
  1839. dme1737_write(client,
  1840. DME1737_REG_PWM_CONFIG(ix),
  1841. data->pwm_config[ix]);
  1842. }
  1843. }
  1844. }
  1845. /* Initialize the default PWM auto channels zone (acz) assignments */
  1846. data->pwm_acz[0] = 1; /* pwm1 -> zone1 */
  1847. data->pwm_acz[1] = 2; /* pwm2 -> zone2 */
  1848. data->pwm_acz[2] = 4; /* pwm3 -> zone3 */
  1849. /* Set VRM */
  1850. data->vrm = vid_which_vrm();
  1851. return 0;
  1852. }
  1853. /* ---------------------------------------------------------------------
  1854. * I2C device detection and registration
  1855. * --------------------------------------------------------------------- */
  1856. static struct i2c_driver dme1737_i2c_driver;
  1857. static int dme1737_i2c_get_features(int sio_cip, struct dme1737_data *data)
  1858. {
  1859. int err = 0, reg;
  1860. u16 addr;
  1861. dme1737_sio_enter(sio_cip);
  1862. /* Check device ID
  1863. * The DME1737 can return either 0x78 or 0x77 as its device ID. */
  1864. reg = force_id ? force_id : dme1737_sio_inb(sio_cip, 0x20);
  1865. if (!(reg == 0x77 || reg == 0x78)) {
  1866. err = -ENODEV;
  1867. goto exit;
  1868. }
  1869. /* Select logical device A (runtime registers) */
  1870. dme1737_sio_outb(sio_cip, 0x07, 0x0a);
  1871. /* Get the base address of the runtime registers */
  1872. if (!(addr = (dme1737_sio_inb(sio_cip, 0x60) << 8) |
  1873. dme1737_sio_inb(sio_cip, 0x61))) {
  1874. err = -ENODEV;
  1875. goto exit;
  1876. }
  1877. /* Read the runtime registers to determine which optional features
  1878. * are enabled and available. Bits [3:2] of registers 0x43-0x46 are set
  1879. * to '10' if the respective feature is enabled. */
  1880. if ((inb(addr + 0x43) & 0x0c) == 0x08) { /* fan6 */
  1881. data->has_fan |= (1 << 5);
  1882. }
  1883. if ((inb(addr + 0x44) & 0x0c) == 0x08) { /* pwm6 */
  1884. data->has_pwm |= (1 << 5);
  1885. }
  1886. if ((inb(addr + 0x45) & 0x0c) == 0x08) { /* fan5 */
  1887. data->has_fan |= (1 << 4);
  1888. }
  1889. if ((inb(addr + 0x46) & 0x0c) == 0x08) { /* pwm5 */
  1890. data->has_pwm |= (1 << 4);
  1891. }
  1892. exit:
  1893. dme1737_sio_exit(sio_cip);
  1894. return err;
  1895. }
  1896. static int dme1737_i2c_detect(struct i2c_adapter *adapter, int address,
  1897. int kind)
  1898. {
  1899. u8 company, verstep = 0;
  1900. struct i2c_client *client;
  1901. struct dme1737_data *data;
  1902. struct device *dev;
  1903. int err = 0;
  1904. const char *name;
  1905. if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA)) {
  1906. goto exit;
  1907. }
  1908. if (!(data = kzalloc(sizeof(struct dme1737_data), GFP_KERNEL))) {
  1909. err = -ENOMEM;
  1910. goto exit;
  1911. }
  1912. client = &data->client;
  1913. i2c_set_clientdata(client, data);
  1914. client->addr = address;
  1915. client->adapter = adapter;
  1916. client->driver = &dme1737_i2c_driver;
  1917. dev = &client->dev;
  1918. /* A negative kind means that the driver was loaded with no force
  1919. * parameter (default), so we must identify the chip. */
  1920. if (kind < 0) {
  1921. company = dme1737_read(client, DME1737_REG_COMPANY);
  1922. verstep = dme1737_read(client, DME1737_REG_VERSTEP);
  1923. if (!((company == DME1737_COMPANY_SMSC) &&
  1924. ((verstep & DME1737_VERSTEP_MASK) == DME1737_VERSTEP))) {
  1925. err = -ENODEV;
  1926. goto exit_kfree;
  1927. }
  1928. }
  1929. kind = dme1737;
  1930. name = "dme1737";
  1931. /* Fill in the remaining client fields and put it into the global
  1932. * list */
  1933. strlcpy(client->name, name, I2C_NAME_SIZE);
  1934. mutex_init(&data->update_lock);
  1935. /* Tell the I2C layer a new client has arrived */
  1936. if ((err = i2c_attach_client(client))) {
  1937. goto exit_kfree;
  1938. }
  1939. dev_info(dev, "Found a DME1737 chip at 0x%02x (rev 0x%02x).\n",
  1940. client->addr, verstep);
  1941. /* Initialize the DME1737 chip */
  1942. if ((err = dme1737_init_device(dev))) {
  1943. dev_err(dev, "Failed to initialize device.\n");
  1944. goto exit_detach;
  1945. }
  1946. /* Create sysfs files */
  1947. if ((err = dme1737_create_files(dev))) {
  1948. dev_err(dev, "Failed to create sysfs files.\n");
  1949. goto exit_detach;
  1950. }
  1951. /* Register device */
  1952. data->hwmon_dev = hwmon_device_register(dev);
  1953. if (IS_ERR(data->hwmon_dev)) {
  1954. dev_err(dev, "Failed to register device.\n");
  1955. err = PTR_ERR(data->hwmon_dev);
  1956. goto exit_remove;
  1957. }
  1958. return 0;
  1959. exit_remove:
  1960. dme1737_remove_files(dev);
  1961. exit_detach:
  1962. i2c_detach_client(client);
  1963. exit_kfree:
  1964. kfree(data);
  1965. exit:
  1966. return err;
  1967. }
  1968. static int dme1737_i2c_attach_adapter(struct i2c_adapter *adapter)
  1969. {
  1970. if (!(adapter->class & I2C_CLASS_HWMON)) {
  1971. return 0;
  1972. }
  1973. return i2c_probe(adapter, &addr_data, dme1737_i2c_detect);
  1974. }
  1975. static int dme1737_i2c_detach_client(struct i2c_client *client)
  1976. {
  1977. struct dme1737_data *data = i2c_get_clientdata(client);
  1978. int err;
  1979. hwmon_device_unregister(data->hwmon_dev);
  1980. dme1737_remove_files(&client->dev);
  1981. if ((err = i2c_detach_client(client))) {
  1982. return err;
  1983. }
  1984. kfree(data);
  1985. return 0;
  1986. }
  1987. static struct i2c_driver dme1737_i2c_driver = {
  1988. .driver = {
  1989. .name = "dme1737",
  1990. },
  1991. .attach_adapter = dme1737_i2c_attach_adapter,
  1992. .detach_client = dme1737_i2c_detach_client,
  1993. };
  1994. /* ---------------------------------------------------------------------
  1995. * ISA device detection and registration
  1996. * --------------------------------------------------------------------- */
  1997. static int __init dme1737_isa_detect(int sio_cip, unsigned short *addr)
  1998. {
  1999. int err = 0, reg;
  2000. unsigned short base_addr;
  2001. dme1737_sio_enter(sio_cip);
  2002. /* Check device ID
  2003. * We currently know about SCH3112 (0x7c), SCH3114 (0x7d), and
  2004. * SCH3116 (0x7f). */
  2005. reg = force_id ? force_id : dme1737_sio_inb(sio_cip, 0x20);
  2006. if (!(reg == 0x7c || reg == 0x7d || reg == 0x7f)) {
  2007. err = -ENODEV;
  2008. goto exit;
  2009. }
  2010. /* Select logical device A (runtime registers) */
  2011. dme1737_sio_outb(sio_cip, 0x07, 0x0a);
  2012. /* Get the base address of the runtime registers */
  2013. if (!(base_addr = (dme1737_sio_inb(sio_cip, 0x60) << 8) |
  2014. dme1737_sio_inb(sio_cip, 0x61))) {
  2015. printk(KERN_ERR "dme1737: Base address not set.\n");
  2016. err = -ENODEV;
  2017. goto exit;
  2018. }
  2019. /* Access to the hwmon registers is through an index/data register
  2020. * pair located at offset 0x70/0x71. */
  2021. *addr = base_addr + 0x70;
  2022. exit:
  2023. dme1737_sio_exit(sio_cip);
  2024. return err;
  2025. }
  2026. static int __init dme1737_isa_device_add(unsigned short addr)
  2027. {
  2028. struct resource res = {
  2029. .start = addr,
  2030. .end = addr + DME1737_EXTENT - 1,
  2031. .name = "dme1737",
  2032. .flags = IORESOURCE_IO,
  2033. };
  2034. int err;
  2035. if (!(pdev = platform_device_alloc("dme1737", addr))) {
  2036. printk(KERN_ERR "dme1737: Failed to allocate device.\n");
  2037. err = -ENOMEM;
  2038. goto exit;
  2039. }
  2040. if ((err = platform_device_add_resources(pdev, &res, 1))) {
  2041. printk(KERN_ERR "dme1737: Failed to add device resource "
  2042. "(err = %d).\n", err);
  2043. goto exit_device_put;
  2044. }
  2045. if ((err = platform_device_add(pdev))) {
  2046. printk(KERN_ERR "dme1737: Failed to add device (err = %d).\n",
  2047. err);
  2048. goto exit_device_put;
  2049. }
  2050. return 0;
  2051. exit_device_put:
  2052. platform_device_put(pdev);
  2053. pdev = NULL;
  2054. exit:
  2055. return err;
  2056. }
  2057. static int __devinit dme1737_isa_probe(struct platform_device *pdev)
  2058. {
  2059. u8 company, device;
  2060. struct resource *res;
  2061. struct i2c_client *client;
  2062. struct dme1737_data *data;
  2063. struct device *dev = &pdev->dev;
  2064. int err;
  2065. res = platform_get_resource(pdev, IORESOURCE_IO, 0);
  2066. if (!request_region(res->start, DME1737_EXTENT, "dme1737")) {
  2067. dev_err(dev, "Failed to request region 0x%04x-0x%04x.\n",
  2068. (unsigned short)res->start,
  2069. (unsigned short)res->start + DME1737_EXTENT - 1);
  2070. err = -EBUSY;
  2071. goto exit;
  2072. }
  2073. if (!(data = kzalloc(sizeof(struct dme1737_data), GFP_KERNEL))) {
  2074. err = -ENOMEM;
  2075. goto exit_release_region;
  2076. }
  2077. client = &data->client;
  2078. i2c_set_clientdata(client, data);
  2079. client->addr = res->start;
  2080. platform_set_drvdata(pdev, data);
  2081. company = dme1737_read(client, DME1737_REG_COMPANY);
  2082. device = dme1737_read(client, DME1737_REG_DEVICE);
  2083. if (!((company == DME1737_COMPANY_SMSC) &&
  2084. (device == SCH311X_DEVICE))) {
  2085. err = -ENODEV;
  2086. goto exit_kfree;
  2087. }
  2088. /* Fill in the remaining client fields and initialize the mutex */
  2089. strlcpy(client->name, "sch311x", I2C_NAME_SIZE);
  2090. mutex_init(&data->update_lock);
  2091. dev_info(dev, "Found a SCH311x chip at 0x%04x\n", client->addr);
  2092. /* Initialize the chip */
  2093. if ((err = dme1737_init_device(dev))) {
  2094. dev_err(dev, "Failed to initialize device.\n");
  2095. goto exit_kfree;
  2096. }
  2097. /* Create sysfs files */
  2098. if ((err = dme1737_create_files(dev))) {
  2099. dev_err(dev, "Failed to create sysfs files.\n");
  2100. goto exit_kfree;
  2101. }
  2102. /* Register device */
  2103. data->hwmon_dev = hwmon_device_register(dev);
  2104. if (IS_ERR(data->hwmon_dev)) {
  2105. dev_err(dev, "Failed to register device.\n");
  2106. err = PTR_ERR(data->hwmon_dev);
  2107. goto exit_remove_files;
  2108. }
  2109. return 0;
  2110. exit_remove_files:
  2111. dme1737_remove_files(dev);
  2112. exit_kfree:
  2113. platform_set_drvdata(pdev, NULL);
  2114. kfree(data);
  2115. exit_release_region:
  2116. release_region(res->start, DME1737_EXTENT);
  2117. exit:
  2118. return err;
  2119. }
  2120. static int __devexit dme1737_isa_remove(struct platform_device *pdev)
  2121. {
  2122. struct dme1737_data *data = platform_get_drvdata(pdev);
  2123. hwmon_device_unregister(data->hwmon_dev);
  2124. dme1737_remove_files(&pdev->dev);
  2125. release_region(data->client.addr, DME1737_EXTENT);
  2126. platform_set_drvdata(pdev, NULL);
  2127. kfree(data);
  2128. return 0;
  2129. }
  2130. static struct platform_driver dme1737_isa_driver = {
  2131. .driver = {
  2132. .owner = THIS_MODULE,
  2133. .name = "dme1737",
  2134. },
  2135. .probe = dme1737_isa_probe,
  2136. .remove = __devexit_p(dme1737_isa_remove),
  2137. };
  2138. /* ---------------------------------------------------------------------
  2139. * Module initialization and cleanup
  2140. * --------------------------------------------------------------------- */
  2141. static int __init dme1737_init(void)
  2142. {
  2143. int err;
  2144. unsigned short addr;
  2145. if ((err = i2c_add_driver(&dme1737_i2c_driver))) {
  2146. goto exit;
  2147. }
  2148. if (dme1737_isa_detect(0x2e, &addr) &&
  2149. dme1737_isa_detect(0x4e, &addr) &&
  2150. (!probe_all_addr ||
  2151. (dme1737_isa_detect(0x162e, &addr) &&
  2152. dme1737_isa_detect(0x164e, &addr)))) {
  2153. /* Return 0 if we didn't find an ISA device */
  2154. return 0;
  2155. }
  2156. if ((err = platform_driver_register(&dme1737_isa_driver))) {
  2157. goto exit_del_i2c_driver;
  2158. }
  2159. /* Sets global pdev as a side effect */
  2160. if ((err = dme1737_isa_device_add(addr))) {
  2161. goto exit_del_isa_driver;
  2162. }
  2163. return 0;
  2164. exit_del_isa_driver:
  2165. platform_driver_unregister(&dme1737_isa_driver);
  2166. exit_del_i2c_driver:
  2167. i2c_del_driver(&dme1737_i2c_driver);
  2168. exit:
  2169. return err;
  2170. }
  2171. static void __exit dme1737_exit(void)
  2172. {
  2173. if (pdev) {
  2174. platform_device_unregister(pdev);
  2175. platform_driver_unregister(&dme1737_isa_driver);
  2176. }
  2177. i2c_del_driver(&dme1737_i2c_driver);
  2178. }
  2179. MODULE_AUTHOR("Juerg Haefliger <juergh@gmail.com>");
  2180. MODULE_DESCRIPTION("DME1737 sensors");
  2181. MODULE_LICENSE("GPL");
  2182. module_init(dme1737_init);
  2183. module_exit(dme1737_exit);