nouveau_state.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_pm.h"
  38. #include "nv50_display.h"
  39. static void nouveau_stub_takedown(struct drm_device *dev) {}
  40. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  41. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  42. {
  43. struct drm_nouveau_private *dev_priv = dev->dev_private;
  44. struct nouveau_engine *engine = &dev_priv->engine;
  45. switch (dev_priv->chipset & 0xf0) {
  46. case 0x00:
  47. engine->instmem.init = nv04_instmem_init;
  48. engine->instmem.takedown = nv04_instmem_takedown;
  49. engine->instmem.suspend = nv04_instmem_suspend;
  50. engine->instmem.resume = nv04_instmem_resume;
  51. engine->instmem.get = nv04_instmem_get;
  52. engine->instmem.put = nv04_instmem_put;
  53. engine->instmem.map = nv04_instmem_map;
  54. engine->instmem.unmap = nv04_instmem_unmap;
  55. engine->instmem.flush = nv04_instmem_flush;
  56. engine->mc.init = nv04_mc_init;
  57. engine->mc.takedown = nv04_mc_takedown;
  58. engine->timer.init = nv04_timer_init;
  59. engine->timer.read = nv04_timer_read;
  60. engine->timer.takedown = nv04_timer_takedown;
  61. engine->fb.init = nv04_fb_init;
  62. engine->fb.takedown = nv04_fb_takedown;
  63. engine->fifo.channels = 16;
  64. engine->fifo.init = nv04_fifo_init;
  65. engine->fifo.takedown = nv04_fifo_fini;
  66. engine->fifo.disable = nv04_fifo_disable;
  67. engine->fifo.enable = nv04_fifo_enable;
  68. engine->fifo.reassign = nv04_fifo_reassign;
  69. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  70. engine->fifo.channel_id = nv04_fifo_channel_id;
  71. engine->fifo.create_context = nv04_fifo_create_context;
  72. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  73. engine->fifo.load_context = nv04_fifo_load_context;
  74. engine->fifo.unload_context = nv04_fifo_unload_context;
  75. engine->display.early_init = nv04_display_early_init;
  76. engine->display.late_takedown = nv04_display_late_takedown;
  77. engine->display.create = nv04_display_create;
  78. engine->display.init = nv04_display_init;
  79. engine->display.destroy = nv04_display_destroy;
  80. engine->gpio.init = nouveau_stub_init;
  81. engine->gpio.takedown = nouveau_stub_takedown;
  82. engine->gpio.get = NULL;
  83. engine->gpio.set = NULL;
  84. engine->gpio.irq_enable = NULL;
  85. engine->pm.clock_get = nv04_pm_clock_get;
  86. engine->pm.clock_pre = nv04_pm_clock_pre;
  87. engine->pm.clock_set = nv04_pm_clock_set;
  88. engine->vram.init = nouveau_mem_detect;
  89. engine->vram.takedown = nouveau_stub_takedown;
  90. engine->vram.flags_valid = nouveau_mem_flags_valid;
  91. break;
  92. case 0x10:
  93. engine->instmem.init = nv04_instmem_init;
  94. engine->instmem.takedown = nv04_instmem_takedown;
  95. engine->instmem.suspend = nv04_instmem_suspend;
  96. engine->instmem.resume = nv04_instmem_resume;
  97. engine->instmem.get = nv04_instmem_get;
  98. engine->instmem.put = nv04_instmem_put;
  99. engine->instmem.map = nv04_instmem_map;
  100. engine->instmem.unmap = nv04_instmem_unmap;
  101. engine->instmem.flush = nv04_instmem_flush;
  102. engine->mc.init = nv04_mc_init;
  103. engine->mc.takedown = nv04_mc_takedown;
  104. engine->timer.init = nv04_timer_init;
  105. engine->timer.read = nv04_timer_read;
  106. engine->timer.takedown = nv04_timer_takedown;
  107. engine->fb.init = nv10_fb_init;
  108. engine->fb.takedown = nv10_fb_takedown;
  109. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  110. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  111. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  112. engine->fifo.channels = 32;
  113. engine->fifo.init = nv10_fifo_init;
  114. engine->fifo.takedown = nv04_fifo_fini;
  115. engine->fifo.disable = nv04_fifo_disable;
  116. engine->fifo.enable = nv04_fifo_enable;
  117. engine->fifo.reassign = nv04_fifo_reassign;
  118. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  119. engine->fifo.channel_id = nv10_fifo_channel_id;
  120. engine->fifo.create_context = nv10_fifo_create_context;
  121. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  122. engine->fifo.load_context = nv10_fifo_load_context;
  123. engine->fifo.unload_context = nv10_fifo_unload_context;
  124. engine->display.early_init = nv04_display_early_init;
  125. engine->display.late_takedown = nv04_display_late_takedown;
  126. engine->display.create = nv04_display_create;
  127. engine->display.init = nv04_display_init;
  128. engine->display.destroy = nv04_display_destroy;
  129. engine->gpio.init = nouveau_stub_init;
  130. engine->gpio.takedown = nouveau_stub_takedown;
  131. engine->gpio.get = nv10_gpio_get;
  132. engine->gpio.set = nv10_gpio_set;
  133. engine->gpio.irq_enable = NULL;
  134. engine->pm.clock_get = nv04_pm_clock_get;
  135. engine->pm.clock_pre = nv04_pm_clock_pre;
  136. engine->pm.clock_set = nv04_pm_clock_set;
  137. engine->vram.init = nouveau_mem_detect;
  138. engine->vram.takedown = nouveau_stub_takedown;
  139. engine->vram.flags_valid = nouveau_mem_flags_valid;
  140. break;
  141. case 0x20:
  142. engine->instmem.init = nv04_instmem_init;
  143. engine->instmem.takedown = nv04_instmem_takedown;
  144. engine->instmem.suspend = nv04_instmem_suspend;
  145. engine->instmem.resume = nv04_instmem_resume;
  146. engine->instmem.get = nv04_instmem_get;
  147. engine->instmem.put = nv04_instmem_put;
  148. engine->instmem.map = nv04_instmem_map;
  149. engine->instmem.unmap = nv04_instmem_unmap;
  150. engine->instmem.flush = nv04_instmem_flush;
  151. engine->mc.init = nv04_mc_init;
  152. engine->mc.takedown = nv04_mc_takedown;
  153. engine->timer.init = nv04_timer_init;
  154. engine->timer.read = nv04_timer_read;
  155. engine->timer.takedown = nv04_timer_takedown;
  156. engine->fb.init = nv10_fb_init;
  157. engine->fb.takedown = nv10_fb_takedown;
  158. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  159. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  160. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  161. engine->fifo.channels = 32;
  162. engine->fifo.init = nv10_fifo_init;
  163. engine->fifo.takedown = nv04_fifo_fini;
  164. engine->fifo.disable = nv04_fifo_disable;
  165. engine->fifo.enable = nv04_fifo_enable;
  166. engine->fifo.reassign = nv04_fifo_reassign;
  167. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  168. engine->fifo.channel_id = nv10_fifo_channel_id;
  169. engine->fifo.create_context = nv10_fifo_create_context;
  170. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  171. engine->fifo.load_context = nv10_fifo_load_context;
  172. engine->fifo.unload_context = nv10_fifo_unload_context;
  173. engine->display.early_init = nv04_display_early_init;
  174. engine->display.late_takedown = nv04_display_late_takedown;
  175. engine->display.create = nv04_display_create;
  176. engine->display.init = nv04_display_init;
  177. engine->display.destroy = nv04_display_destroy;
  178. engine->gpio.init = nouveau_stub_init;
  179. engine->gpio.takedown = nouveau_stub_takedown;
  180. engine->gpio.get = nv10_gpio_get;
  181. engine->gpio.set = nv10_gpio_set;
  182. engine->gpio.irq_enable = NULL;
  183. engine->pm.clock_get = nv04_pm_clock_get;
  184. engine->pm.clock_pre = nv04_pm_clock_pre;
  185. engine->pm.clock_set = nv04_pm_clock_set;
  186. engine->vram.init = nouveau_mem_detect;
  187. engine->vram.takedown = nouveau_stub_takedown;
  188. engine->vram.flags_valid = nouveau_mem_flags_valid;
  189. break;
  190. case 0x30:
  191. engine->instmem.init = nv04_instmem_init;
  192. engine->instmem.takedown = nv04_instmem_takedown;
  193. engine->instmem.suspend = nv04_instmem_suspend;
  194. engine->instmem.resume = nv04_instmem_resume;
  195. engine->instmem.get = nv04_instmem_get;
  196. engine->instmem.put = nv04_instmem_put;
  197. engine->instmem.map = nv04_instmem_map;
  198. engine->instmem.unmap = nv04_instmem_unmap;
  199. engine->instmem.flush = nv04_instmem_flush;
  200. engine->mc.init = nv04_mc_init;
  201. engine->mc.takedown = nv04_mc_takedown;
  202. engine->timer.init = nv04_timer_init;
  203. engine->timer.read = nv04_timer_read;
  204. engine->timer.takedown = nv04_timer_takedown;
  205. engine->fb.init = nv30_fb_init;
  206. engine->fb.takedown = nv30_fb_takedown;
  207. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  208. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  209. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  210. engine->fifo.channels = 32;
  211. engine->fifo.init = nv10_fifo_init;
  212. engine->fifo.takedown = nv04_fifo_fini;
  213. engine->fifo.disable = nv04_fifo_disable;
  214. engine->fifo.enable = nv04_fifo_enable;
  215. engine->fifo.reassign = nv04_fifo_reassign;
  216. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  217. engine->fifo.channel_id = nv10_fifo_channel_id;
  218. engine->fifo.create_context = nv10_fifo_create_context;
  219. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  220. engine->fifo.load_context = nv10_fifo_load_context;
  221. engine->fifo.unload_context = nv10_fifo_unload_context;
  222. engine->display.early_init = nv04_display_early_init;
  223. engine->display.late_takedown = nv04_display_late_takedown;
  224. engine->display.create = nv04_display_create;
  225. engine->display.init = nv04_display_init;
  226. engine->display.destroy = nv04_display_destroy;
  227. engine->gpio.init = nouveau_stub_init;
  228. engine->gpio.takedown = nouveau_stub_takedown;
  229. engine->gpio.get = nv10_gpio_get;
  230. engine->gpio.set = nv10_gpio_set;
  231. engine->gpio.irq_enable = NULL;
  232. engine->pm.clock_get = nv04_pm_clock_get;
  233. engine->pm.clock_pre = nv04_pm_clock_pre;
  234. engine->pm.clock_set = nv04_pm_clock_set;
  235. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  236. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  237. engine->vram.init = nouveau_mem_detect;
  238. engine->vram.takedown = nouveau_stub_takedown;
  239. engine->vram.flags_valid = nouveau_mem_flags_valid;
  240. break;
  241. case 0x40:
  242. case 0x60:
  243. engine->instmem.init = nv04_instmem_init;
  244. engine->instmem.takedown = nv04_instmem_takedown;
  245. engine->instmem.suspend = nv04_instmem_suspend;
  246. engine->instmem.resume = nv04_instmem_resume;
  247. engine->instmem.get = nv04_instmem_get;
  248. engine->instmem.put = nv04_instmem_put;
  249. engine->instmem.map = nv04_instmem_map;
  250. engine->instmem.unmap = nv04_instmem_unmap;
  251. engine->instmem.flush = nv04_instmem_flush;
  252. engine->mc.init = nv40_mc_init;
  253. engine->mc.takedown = nv40_mc_takedown;
  254. engine->timer.init = nv04_timer_init;
  255. engine->timer.read = nv04_timer_read;
  256. engine->timer.takedown = nv04_timer_takedown;
  257. engine->fb.init = nv40_fb_init;
  258. engine->fb.takedown = nv40_fb_takedown;
  259. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  260. engine->fb.set_tile_region = nv40_fb_set_tile_region;
  261. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  262. engine->fifo.channels = 32;
  263. engine->fifo.init = nv40_fifo_init;
  264. engine->fifo.takedown = nv04_fifo_fini;
  265. engine->fifo.disable = nv04_fifo_disable;
  266. engine->fifo.enable = nv04_fifo_enable;
  267. engine->fifo.reassign = nv04_fifo_reassign;
  268. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  269. engine->fifo.channel_id = nv10_fifo_channel_id;
  270. engine->fifo.create_context = nv40_fifo_create_context;
  271. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  272. engine->fifo.load_context = nv40_fifo_load_context;
  273. engine->fifo.unload_context = nv40_fifo_unload_context;
  274. engine->display.early_init = nv04_display_early_init;
  275. engine->display.late_takedown = nv04_display_late_takedown;
  276. engine->display.create = nv04_display_create;
  277. engine->display.init = nv04_display_init;
  278. engine->display.destroy = nv04_display_destroy;
  279. engine->gpio.init = nouveau_stub_init;
  280. engine->gpio.takedown = nouveau_stub_takedown;
  281. engine->gpio.get = nv10_gpio_get;
  282. engine->gpio.set = nv10_gpio_set;
  283. engine->gpio.irq_enable = NULL;
  284. engine->pm.clocks_get = nv40_pm_clocks_get;
  285. engine->pm.clocks_pre = nv40_pm_clocks_pre;
  286. engine->pm.clocks_set = nv40_pm_clocks_set;
  287. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  288. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  289. engine->pm.temp_get = nv40_temp_get;
  290. switch (dev_priv->chipset) {
  291. case 0x40:
  292. case 0x49:
  293. engine->pm.fanspeed_get = nv40_pm_fanspeed_get;
  294. engine->pm.fanspeed_set = nv40_pm_fanspeed_set;
  295. break;
  296. default:
  297. break;
  298. }
  299. engine->vram.init = nouveau_mem_detect;
  300. engine->vram.takedown = nouveau_stub_takedown;
  301. engine->vram.flags_valid = nouveau_mem_flags_valid;
  302. break;
  303. case 0x50:
  304. case 0x80: /* gotta love NVIDIA's consistency.. */
  305. case 0x90:
  306. case 0xa0:
  307. engine->instmem.init = nv50_instmem_init;
  308. engine->instmem.takedown = nv50_instmem_takedown;
  309. engine->instmem.suspend = nv50_instmem_suspend;
  310. engine->instmem.resume = nv50_instmem_resume;
  311. engine->instmem.get = nv50_instmem_get;
  312. engine->instmem.put = nv50_instmem_put;
  313. engine->instmem.map = nv50_instmem_map;
  314. engine->instmem.unmap = nv50_instmem_unmap;
  315. if (dev_priv->chipset == 0x50)
  316. engine->instmem.flush = nv50_instmem_flush;
  317. else
  318. engine->instmem.flush = nv84_instmem_flush;
  319. engine->mc.init = nv50_mc_init;
  320. engine->mc.takedown = nv50_mc_takedown;
  321. engine->timer.init = nv04_timer_init;
  322. engine->timer.read = nv04_timer_read;
  323. engine->timer.takedown = nv04_timer_takedown;
  324. engine->fb.init = nv50_fb_init;
  325. engine->fb.takedown = nv50_fb_takedown;
  326. engine->fifo.channels = 128;
  327. engine->fifo.init = nv50_fifo_init;
  328. engine->fifo.takedown = nv50_fifo_takedown;
  329. engine->fifo.disable = nv04_fifo_disable;
  330. engine->fifo.enable = nv04_fifo_enable;
  331. engine->fifo.reassign = nv04_fifo_reassign;
  332. engine->fifo.channel_id = nv50_fifo_channel_id;
  333. engine->fifo.create_context = nv50_fifo_create_context;
  334. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  335. engine->fifo.load_context = nv50_fifo_load_context;
  336. engine->fifo.unload_context = nv50_fifo_unload_context;
  337. engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
  338. engine->display.early_init = nv50_display_early_init;
  339. engine->display.late_takedown = nv50_display_late_takedown;
  340. engine->display.create = nv50_display_create;
  341. engine->display.init = nv50_display_init;
  342. engine->display.destroy = nv50_display_destroy;
  343. engine->gpio.init = nv50_gpio_init;
  344. engine->gpio.takedown = nv50_gpio_fini;
  345. engine->gpio.get = nv50_gpio_get;
  346. engine->gpio.set = nv50_gpio_set;
  347. engine->gpio.irq_register = nv50_gpio_irq_register;
  348. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  349. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  350. switch (dev_priv->chipset) {
  351. case 0x84:
  352. case 0x86:
  353. case 0x92:
  354. case 0x94:
  355. case 0x96:
  356. case 0x98:
  357. case 0xa0:
  358. case 0xaa:
  359. case 0xac:
  360. case 0x50:
  361. engine->pm.clock_get = nv50_pm_clock_get;
  362. engine->pm.clock_pre = nv50_pm_clock_pre;
  363. engine->pm.clock_set = nv50_pm_clock_set;
  364. break;
  365. default:
  366. engine->pm.clocks_get = nva3_pm_clocks_get;
  367. engine->pm.clocks_pre = nva3_pm_clocks_pre;
  368. engine->pm.clocks_set = nva3_pm_clocks_set;
  369. break;
  370. }
  371. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  372. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  373. if (dev_priv->chipset >= 0x84)
  374. engine->pm.temp_get = nv84_temp_get;
  375. else
  376. engine->pm.temp_get = nv40_temp_get;
  377. engine->vram.init = nv50_vram_init;
  378. engine->vram.takedown = nv50_vram_fini;
  379. engine->vram.get = nv50_vram_new;
  380. engine->vram.put = nv50_vram_del;
  381. engine->vram.flags_valid = nv50_vram_flags_valid;
  382. break;
  383. case 0xc0:
  384. engine->instmem.init = nvc0_instmem_init;
  385. engine->instmem.takedown = nvc0_instmem_takedown;
  386. engine->instmem.suspend = nvc0_instmem_suspend;
  387. engine->instmem.resume = nvc0_instmem_resume;
  388. engine->instmem.get = nv50_instmem_get;
  389. engine->instmem.put = nv50_instmem_put;
  390. engine->instmem.map = nv50_instmem_map;
  391. engine->instmem.unmap = nv50_instmem_unmap;
  392. engine->instmem.flush = nv84_instmem_flush;
  393. engine->mc.init = nv50_mc_init;
  394. engine->mc.takedown = nv50_mc_takedown;
  395. engine->timer.init = nv04_timer_init;
  396. engine->timer.read = nv04_timer_read;
  397. engine->timer.takedown = nv04_timer_takedown;
  398. engine->fb.init = nvc0_fb_init;
  399. engine->fb.takedown = nvc0_fb_takedown;
  400. engine->fifo.channels = 128;
  401. engine->fifo.init = nvc0_fifo_init;
  402. engine->fifo.takedown = nvc0_fifo_takedown;
  403. engine->fifo.disable = nvc0_fifo_disable;
  404. engine->fifo.enable = nvc0_fifo_enable;
  405. engine->fifo.reassign = nvc0_fifo_reassign;
  406. engine->fifo.channel_id = nvc0_fifo_channel_id;
  407. engine->fifo.create_context = nvc0_fifo_create_context;
  408. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  409. engine->fifo.load_context = nvc0_fifo_load_context;
  410. engine->fifo.unload_context = nvc0_fifo_unload_context;
  411. engine->display.early_init = nv50_display_early_init;
  412. engine->display.late_takedown = nv50_display_late_takedown;
  413. engine->display.create = nv50_display_create;
  414. engine->display.init = nv50_display_init;
  415. engine->display.destroy = nv50_display_destroy;
  416. engine->gpio.init = nv50_gpio_init;
  417. engine->gpio.takedown = nouveau_stub_takedown;
  418. engine->gpio.get = nv50_gpio_get;
  419. engine->gpio.set = nv50_gpio_set;
  420. engine->gpio.irq_register = nv50_gpio_irq_register;
  421. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  422. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  423. engine->vram.init = nvc0_vram_init;
  424. engine->vram.takedown = nv50_vram_fini;
  425. engine->vram.get = nvc0_vram_new;
  426. engine->vram.put = nv50_vram_del;
  427. engine->vram.flags_valid = nvc0_vram_flags_valid;
  428. engine->pm.temp_get = nv84_temp_get;
  429. engine->pm.clocks_get = nvc0_pm_clocks_get;
  430. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  431. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  432. break;
  433. case 0xd0:
  434. engine->instmem.init = nvc0_instmem_init;
  435. engine->instmem.takedown = nvc0_instmem_takedown;
  436. engine->instmem.suspend = nvc0_instmem_suspend;
  437. engine->instmem.resume = nvc0_instmem_resume;
  438. engine->instmem.get = nv50_instmem_get;
  439. engine->instmem.put = nv50_instmem_put;
  440. engine->instmem.map = nv50_instmem_map;
  441. engine->instmem.unmap = nv50_instmem_unmap;
  442. engine->instmem.flush = nv84_instmem_flush;
  443. engine->mc.init = nv50_mc_init;
  444. engine->mc.takedown = nv50_mc_takedown;
  445. engine->timer.init = nv04_timer_init;
  446. engine->timer.read = nv04_timer_read;
  447. engine->timer.takedown = nv04_timer_takedown;
  448. engine->fb.init = nvc0_fb_init;
  449. engine->fb.takedown = nvc0_fb_takedown;
  450. engine->fifo.channels = 128;
  451. engine->fifo.init = nvc0_fifo_init;
  452. engine->fifo.takedown = nvc0_fifo_takedown;
  453. engine->fifo.disable = nvc0_fifo_disable;
  454. engine->fifo.enable = nvc0_fifo_enable;
  455. engine->fifo.reassign = nvc0_fifo_reassign;
  456. engine->fifo.channel_id = nvc0_fifo_channel_id;
  457. engine->fifo.create_context = nvc0_fifo_create_context;
  458. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  459. engine->fifo.load_context = nvc0_fifo_load_context;
  460. engine->fifo.unload_context = nvc0_fifo_unload_context;
  461. engine->display.early_init = nouveau_stub_init;
  462. engine->display.late_takedown = nouveau_stub_takedown;
  463. engine->display.create = nvd0_display_create;
  464. engine->display.init = nvd0_display_init;
  465. engine->display.destroy = nvd0_display_destroy;
  466. engine->gpio.init = nv50_gpio_init;
  467. engine->gpio.takedown = nouveau_stub_takedown;
  468. engine->gpio.get = nvd0_gpio_get;
  469. engine->gpio.set = nvd0_gpio_set;
  470. engine->gpio.irq_register = nv50_gpio_irq_register;
  471. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  472. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  473. engine->vram.init = nvc0_vram_init;
  474. engine->vram.takedown = nv50_vram_fini;
  475. engine->vram.get = nvc0_vram_new;
  476. engine->vram.put = nv50_vram_del;
  477. engine->vram.flags_valid = nvc0_vram_flags_valid;
  478. engine->pm.clocks_get = nvc0_pm_clocks_get;
  479. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  480. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  481. break;
  482. default:
  483. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  484. return 1;
  485. }
  486. /* headless mode */
  487. if (nouveau_modeset == 2) {
  488. engine->display.early_init = nouveau_stub_init;
  489. engine->display.late_takedown = nouveau_stub_takedown;
  490. engine->display.create = nouveau_stub_init;
  491. engine->display.init = nouveau_stub_init;
  492. engine->display.destroy = nouveau_stub_takedown;
  493. }
  494. return 0;
  495. }
  496. static unsigned int
  497. nouveau_vga_set_decode(void *priv, bool state)
  498. {
  499. struct drm_device *dev = priv;
  500. struct drm_nouveau_private *dev_priv = dev->dev_private;
  501. if (dev_priv->chipset >= 0x40)
  502. nv_wr32(dev, 0x88054, state);
  503. else
  504. nv_wr32(dev, 0x1854, state);
  505. if (state)
  506. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  507. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  508. else
  509. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  510. }
  511. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  512. enum vga_switcheroo_state state)
  513. {
  514. struct drm_device *dev = pci_get_drvdata(pdev);
  515. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  516. if (state == VGA_SWITCHEROO_ON) {
  517. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  518. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  519. nouveau_pci_resume(pdev);
  520. drm_kms_helper_poll_enable(dev);
  521. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  522. } else {
  523. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  524. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  525. drm_kms_helper_poll_disable(dev);
  526. nouveau_pci_suspend(pdev, pmm);
  527. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  528. }
  529. }
  530. static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
  531. {
  532. struct drm_device *dev = pci_get_drvdata(pdev);
  533. nouveau_fbcon_output_poll_changed(dev);
  534. }
  535. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  536. {
  537. struct drm_device *dev = pci_get_drvdata(pdev);
  538. bool can_switch;
  539. spin_lock(&dev->count_lock);
  540. can_switch = (dev->open_count == 0);
  541. spin_unlock(&dev->count_lock);
  542. return can_switch;
  543. }
  544. int
  545. nouveau_card_init(struct drm_device *dev)
  546. {
  547. struct drm_nouveau_private *dev_priv = dev->dev_private;
  548. struct nouveau_engine *engine;
  549. int ret, e = 0;
  550. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  551. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  552. nouveau_switcheroo_reprobe,
  553. nouveau_switcheroo_can_switch);
  554. /* Initialise internal driver API hooks */
  555. ret = nouveau_init_engine_ptrs(dev);
  556. if (ret)
  557. goto out;
  558. engine = &dev_priv->engine;
  559. spin_lock_init(&dev_priv->channels.lock);
  560. spin_lock_init(&dev_priv->tile.lock);
  561. spin_lock_init(&dev_priv->context_switch_lock);
  562. spin_lock_init(&dev_priv->vm_lock);
  563. /* Make the CRTCs and I2C buses accessible */
  564. ret = engine->display.early_init(dev);
  565. if (ret)
  566. goto out;
  567. /* Parse BIOS tables / Run init tables if card not POSTed */
  568. ret = nouveau_bios_init(dev);
  569. if (ret)
  570. goto out_display_early;
  571. /* workaround an odd issue on nvc1 by disabling the device's
  572. * nosnoop capability. hopefully won't cause issues until a
  573. * better fix is found - assuming there is one...
  574. */
  575. if (dev_priv->chipset == 0xc1) {
  576. nv_mask(dev, 0x00088080, 0x00000800, 0x00000000);
  577. }
  578. nouveau_pm_init(dev);
  579. ret = engine->vram.init(dev);
  580. if (ret)
  581. goto out_bios;
  582. ret = nouveau_gpuobj_init(dev);
  583. if (ret)
  584. goto out_vram;
  585. ret = engine->instmem.init(dev);
  586. if (ret)
  587. goto out_gpuobj;
  588. ret = nouveau_mem_vram_init(dev);
  589. if (ret)
  590. goto out_instmem;
  591. ret = nouveau_mem_gart_init(dev);
  592. if (ret)
  593. goto out_ttmvram;
  594. /* PMC */
  595. ret = engine->mc.init(dev);
  596. if (ret)
  597. goto out_gart;
  598. /* PGPIO */
  599. ret = engine->gpio.init(dev);
  600. if (ret)
  601. goto out_mc;
  602. /* PTIMER */
  603. ret = engine->timer.init(dev);
  604. if (ret)
  605. goto out_gpio;
  606. /* PFB */
  607. ret = engine->fb.init(dev);
  608. if (ret)
  609. goto out_timer;
  610. if (!dev_priv->noaccel) {
  611. switch (dev_priv->card_type) {
  612. case NV_04:
  613. nv04_graph_create(dev);
  614. break;
  615. case NV_10:
  616. nv10_graph_create(dev);
  617. break;
  618. case NV_20:
  619. case NV_30:
  620. nv20_graph_create(dev);
  621. break;
  622. case NV_40:
  623. nv40_graph_create(dev);
  624. break;
  625. case NV_50:
  626. nv50_graph_create(dev);
  627. break;
  628. case NV_C0:
  629. nvc0_graph_create(dev);
  630. break;
  631. default:
  632. break;
  633. }
  634. switch (dev_priv->chipset) {
  635. case 0x84:
  636. case 0x86:
  637. case 0x92:
  638. case 0x94:
  639. case 0x96:
  640. case 0xa0:
  641. nv84_crypt_create(dev);
  642. break;
  643. }
  644. switch (dev_priv->card_type) {
  645. case NV_50:
  646. switch (dev_priv->chipset) {
  647. case 0xa3:
  648. case 0xa5:
  649. case 0xa8:
  650. case 0xaf:
  651. nva3_copy_create(dev);
  652. break;
  653. }
  654. break;
  655. case NV_C0:
  656. nvc0_copy_create(dev, 0);
  657. nvc0_copy_create(dev, 1);
  658. break;
  659. default:
  660. break;
  661. }
  662. if (dev_priv->card_type == NV_40 ||
  663. dev_priv->chipset == 0x31 ||
  664. dev_priv->chipset == 0x34 ||
  665. dev_priv->chipset == 0x36)
  666. nv31_mpeg_create(dev);
  667. else
  668. if (dev_priv->card_type == NV_50 &&
  669. (dev_priv->chipset < 0x98 || dev_priv->chipset == 0xa0))
  670. nv50_mpeg_create(dev);
  671. for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
  672. if (dev_priv->eng[e]) {
  673. ret = dev_priv->eng[e]->init(dev, e);
  674. if (ret)
  675. goto out_engine;
  676. }
  677. }
  678. /* PFIFO */
  679. ret = engine->fifo.init(dev);
  680. if (ret)
  681. goto out_engine;
  682. }
  683. ret = nouveau_irq_init(dev);
  684. if (ret)
  685. goto out_fifo;
  686. /* initialise general modesetting */
  687. drm_mode_config_init(dev);
  688. drm_mode_create_scaling_mode_property(dev);
  689. drm_mode_create_dithering_property(dev);
  690. dev->mode_config.funcs = (void *)&nouveau_mode_config_funcs;
  691. dev->mode_config.fb_base = pci_resource_start(dev->pdev, 1);
  692. dev->mode_config.min_width = 0;
  693. dev->mode_config.min_height = 0;
  694. if (dev_priv->card_type < NV_10) {
  695. dev->mode_config.max_width = 2048;
  696. dev->mode_config.max_height = 2048;
  697. } else
  698. if (dev_priv->card_type < NV_50) {
  699. dev->mode_config.max_width = 4096;
  700. dev->mode_config.max_height = 4096;
  701. } else {
  702. dev->mode_config.max_width = 8192;
  703. dev->mode_config.max_height = 8192;
  704. }
  705. ret = engine->display.create(dev);
  706. if (ret)
  707. goto out_irq;
  708. nouveau_backlight_init(dev);
  709. if (dev_priv->eng[NVOBJ_ENGINE_GR]) {
  710. ret = nouveau_fence_init(dev);
  711. if (ret)
  712. goto out_disp;
  713. ret = nouveau_channel_alloc(dev, &dev_priv->channel, NULL,
  714. NvDmaFB, NvDmaTT);
  715. if (ret)
  716. goto out_fence;
  717. mutex_unlock(&dev_priv->channel->mutex);
  718. }
  719. if (dev->mode_config.num_crtc) {
  720. ret = drm_vblank_init(dev, dev->mode_config.num_crtc);
  721. if (ret)
  722. goto out_chan;
  723. nouveau_fbcon_init(dev);
  724. drm_kms_helper_poll_init(dev);
  725. }
  726. return 0;
  727. out_chan:
  728. nouveau_channel_put_unlocked(&dev_priv->channel);
  729. out_fence:
  730. nouveau_fence_fini(dev);
  731. out_disp:
  732. nouveau_backlight_exit(dev);
  733. engine->display.destroy(dev);
  734. out_irq:
  735. nouveau_irq_fini(dev);
  736. out_fifo:
  737. if (!dev_priv->noaccel)
  738. engine->fifo.takedown(dev);
  739. out_engine:
  740. if (!dev_priv->noaccel) {
  741. for (e = e - 1; e >= 0; e--) {
  742. if (!dev_priv->eng[e])
  743. continue;
  744. dev_priv->eng[e]->fini(dev, e, false);
  745. dev_priv->eng[e]->destroy(dev,e );
  746. }
  747. }
  748. engine->fb.takedown(dev);
  749. out_timer:
  750. engine->timer.takedown(dev);
  751. out_gpio:
  752. engine->gpio.takedown(dev);
  753. out_mc:
  754. engine->mc.takedown(dev);
  755. out_gart:
  756. nouveau_mem_gart_fini(dev);
  757. out_ttmvram:
  758. nouveau_mem_vram_fini(dev);
  759. out_instmem:
  760. engine->instmem.takedown(dev);
  761. out_gpuobj:
  762. nouveau_gpuobj_takedown(dev);
  763. out_vram:
  764. engine->vram.takedown(dev);
  765. out_bios:
  766. nouveau_pm_fini(dev);
  767. nouveau_bios_takedown(dev);
  768. out_display_early:
  769. engine->display.late_takedown(dev);
  770. out:
  771. vga_client_register(dev->pdev, NULL, NULL, NULL);
  772. return ret;
  773. }
  774. static void nouveau_card_takedown(struct drm_device *dev)
  775. {
  776. struct drm_nouveau_private *dev_priv = dev->dev_private;
  777. struct nouveau_engine *engine = &dev_priv->engine;
  778. int e;
  779. if (dev->mode_config.num_crtc) {
  780. drm_kms_helper_poll_fini(dev);
  781. nouveau_fbcon_fini(dev);
  782. drm_vblank_cleanup(dev);
  783. }
  784. if (dev_priv->channel) {
  785. nouveau_channel_put_unlocked(&dev_priv->channel);
  786. nouveau_fence_fini(dev);
  787. }
  788. nouveau_backlight_exit(dev);
  789. engine->display.destroy(dev);
  790. drm_mode_config_cleanup(dev);
  791. if (!dev_priv->noaccel) {
  792. engine->fifo.takedown(dev);
  793. for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
  794. if (dev_priv->eng[e]) {
  795. dev_priv->eng[e]->fini(dev, e, false);
  796. dev_priv->eng[e]->destroy(dev,e );
  797. }
  798. }
  799. }
  800. engine->fb.takedown(dev);
  801. engine->timer.takedown(dev);
  802. engine->gpio.takedown(dev);
  803. engine->mc.takedown(dev);
  804. engine->display.late_takedown(dev);
  805. if (dev_priv->vga_ram) {
  806. nouveau_bo_unpin(dev_priv->vga_ram);
  807. nouveau_bo_ref(NULL, &dev_priv->vga_ram);
  808. }
  809. mutex_lock(&dev->struct_mutex);
  810. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  811. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  812. mutex_unlock(&dev->struct_mutex);
  813. nouveau_mem_gart_fini(dev);
  814. nouveau_mem_vram_fini(dev);
  815. engine->instmem.takedown(dev);
  816. nouveau_gpuobj_takedown(dev);
  817. engine->vram.takedown(dev);
  818. nouveau_irq_fini(dev);
  819. nouveau_pm_fini(dev);
  820. nouveau_bios_takedown(dev);
  821. vga_client_register(dev->pdev, NULL, NULL, NULL);
  822. }
  823. int
  824. nouveau_open(struct drm_device *dev, struct drm_file *file_priv)
  825. {
  826. struct drm_nouveau_private *dev_priv = dev->dev_private;
  827. struct nouveau_fpriv *fpriv;
  828. int ret;
  829. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  830. if (unlikely(!fpriv))
  831. return -ENOMEM;
  832. spin_lock_init(&fpriv->lock);
  833. INIT_LIST_HEAD(&fpriv->channels);
  834. if (dev_priv->card_type == NV_50) {
  835. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0020000000ULL,
  836. &fpriv->vm);
  837. if (ret) {
  838. kfree(fpriv);
  839. return ret;
  840. }
  841. } else
  842. if (dev_priv->card_type >= NV_C0) {
  843. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0008000000ULL,
  844. &fpriv->vm);
  845. if (ret) {
  846. kfree(fpriv);
  847. return ret;
  848. }
  849. }
  850. file_priv->driver_priv = fpriv;
  851. return 0;
  852. }
  853. /* here a client dies, release the stuff that was allocated for its
  854. * file_priv */
  855. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  856. {
  857. nouveau_channel_cleanup(dev, file_priv);
  858. }
  859. void
  860. nouveau_postclose(struct drm_device *dev, struct drm_file *file_priv)
  861. {
  862. struct nouveau_fpriv *fpriv = nouveau_fpriv(file_priv);
  863. nouveau_vm_ref(NULL, &fpriv->vm, NULL);
  864. kfree(fpriv);
  865. }
  866. /* first module load, setup the mmio/fb mapping */
  867. /* KMS: we need mmio at load time, not when the first drm client opens. */
  868. int nouveau_firstopen(struct drm_device *dev)
  869. {
  870. return 0;
  871. }
  872. /* if we have an OF card, copy vbios to RAMIN */
  873. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  874. {
  875. #if defined(__powerpc__)
  876. int size, i;
  877. const uint32_t *bios;
  878. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  879. if (!dn) {
  880. NV_INFO(dev, "Unable to get the OF node\n");
  881. return;
  882. }
  883. bios = of_get_property(dn, "NVDA,BMP", &size);
  884. if (bios) {
  885. for (i = 0; i < size; i += 4)
  886. nv_wi32(dev, i, bios[i/4]);
  887. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  888. } else {
  889. NV_INFO(dev, "Unable to get the OF bios\n");
  890. }
  891. #endif
  892. }
  893. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  894. {
  895. struct pci_dev *pdev = dev->pdev;
  896. struct apertures_struct *aper = alloc_apertures(3);
  897. if (!aper)
  898. return NULL;
  899. aper->ranges[0].base = pci_resource_start(pdev, 1);
  900. aper->ranges[0].size = pci_resource_len(pdev, 1);
  901. aper->count = 1;
  902. if (pci_resource_len(pdev, 2)) {
  903. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  904. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  905. aper->count++;
  906. }
  907. if (pci_resource_len(pdev, 3)) {
  908. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  909. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  910. aper->count++;
  911. }
  912. return aper;
  913. }
  914. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  915. {
  916. struct drm_nouveau_private *dev_priv = dev->dev_private;
  917. bool primary = false;
  918. dev_priv->apertures = nouveau_get_apertures(dev);
  919. if (!dev_priv->apertures)
  920. return -ENOMEM;
  921. #ifdef CONFIG_X86
  922. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  923. #endif
  924. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  925. return 0;
  926. }
  927. int nouveau_load(struct drm_device *dev, unsigned long flags)
  928. {
  929. struct drm_nouveau_private *dev_priv;
  930. uint32_t reg0, strap;
  931. resource_size_t mmio_start_offs;
  932. int ret;
  933. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  934. if (!dev_priv) {
  935. ret = -ENOMEM;
  936. goto err_out;
  937. }
  938. dev->dev_private = dev_priv;
  939. dev_priv->dev = dev;
  940. dev_priv->flags = flags & NOUVEAU_FLAGS;
  941. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  942. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  943. /* resource 0 is mmio regs */
  944. /* resource 1 is linear FB */
  945. /* resource 2 is RAMIN (mmio regs + 0x1000000) */
  946. /* resource 6 is bios */
  947. /* map the mmio regs */
  948. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  949. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  950. if (!dev_priv->mmio) {
  951. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  952. "Please report your setup to " DRIVER_EMAIL "\n");
  953. ret = -EINVAL;
  954. goto err_priv;
  955. }
  956. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  957. (unsigned long long)mmio_start_offs);
  958. #ifdef __BIG_ENDIAN
  959. /* Put the card in BE mode if it's not */
  960. if (nv_rd32(dev, NV03_PMC_BOOT_1) != 0x01000001)
  961. nv_wr32(dev, NV03_PMC_BOOT_1, 0x01000001);
  962. DRM_MEMORYBARRIER();
  963. #endif
  964. /* Time to determine the card architecture */
  965. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  966. /* We're dealing with >=NV10 */
  967. if ((reg0 & 0x0f000000) > 0) {
  968. /* Bit 27-20 contain the architecture in hex */
  969. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  970. /* NV04 or NV05 */
  971. } else if ((reg0 & 0xff00fff0) == 0x20004000) {
  972. if (reg0 & 0x00f00000)
  973. dev_priv->chipset = 0x05;
  974. else
  975. dev_priv->chipset = 0x04;
  976. } else
  977. dev_priv->chipset = 0xff;
  978. switch (dev_priv->chipset & 0xf0) {
  979. case 0x00:
  980. case 0x10:
  981. case 0x20:
  982. case 0x30:
  983. dev_priv->card_type = dev_priv->chipset & 0xf0;
  984. break;
  985. case 0x40:
  986. case 0x60:
  987. dev_priv->card_type = NV_40;
  988. break;
  989. case 0x50:
  990. case 0x80:
  991. case 0x90:
  992. case 0xa0:
  993. dev_priv->card_type = NV_50;
  994. break;
  995. case 0xc0:
  996. dev_priv->card_type = NV_C0;
  997. break;
  998. case 0xd0:
  999. dev_priv->card_type = NV_D0;
  1000. break;
  1001. default:
  1002. NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
  1003. ret = -EINVAL;
  1004. goto err_mmio;
  1005. }
  1006. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  1007. dev_priv->card_type, reg0);
  1008. /* determine frequency of timing crystal */
  1009. strap = nv_rd32(dev, 0x101000);
  1010. if ( dev_priv->chipset < 0x17 ||
  1011. (dev_priv->chipset >= 0x20 && dev_priv->chipset <= 0x25))
  1012. strap &= 0x00000040;
  1013. else
  1014. strap &= 0x00400040;
  1015. switch (strap) {
  1016. case 0x00000000: dev_priv->crystal = 13500; break;
  1017. case 0x00000040: dev_priv->crystal = 14318; break;
  1018. case 0x00400000: dev_priv->crystal = 27000; break;
  1019. case 0x00400040: dev_priv->crystal = 25000; break;
  1020. }
  1021. NV_DEBUG(dev, "crystal freq: %dKHz\n", dev_priv->crystal);
  1022. /* Determine whether we'll attempt acceleration or not, some
  1023. * cards are disabled by default here due to them being known
  1024. * non-functional, or never been tested due to lack of hw.
  1025. */
  1026. dev_priv->noaccel = !!nouveau_noaccel;
  1027. if (nouveau_noaccel == -1) {
  1028. switch (dev_priv->chipset) {
  1029. #if 0
  1030. case 0xXX: /* known broken */
  1031. NV_INFO(dev, "acceleration disabled by default, pass "
  1032. "noaccel=0 to force enable\n");
  1033. dev_priv->noaccel = true;
  1034. break;
  1035. #endif
  1036. default:
  1037. dev_priv->noaccel = false;
  1038. break;
  1039. }
  1040. }
  1041. ret = nouveau_remove_conflicting_drivers(dev);
  1042. if (ret)
  1043. goto err_mmio;
  1044. /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
  1045. if (dev_priv->card_type >= NV_40) {
  1046. int ramin_bar = 2;
  1047. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  1048. ramin_bar = 3;
  1049. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  1050. dev_priv->ramin =
  1051. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  1052. dev_priv->ramin_size);
  1053. if (!dev_priv->ramin) {
  1054. NV_ERROR(dev, "Failed to map PRAMIN BAR\n");
  1055. ret = -ENOMEM;
  1056. goto err_mmio;
  1057. }
  1058. } else {
  1059. dev_priv->ramin_size = 1 * 1024 * 1024;
  1060. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  1061. dev_priv->ramin_size);
  1062. if (!dev_priv->ramin) {
  1063. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  1064. ret = -ENOMEM;
  1065. goto err_mmio;
  1066. }
  1067. }
  1068. nouveau_OF_copy_vbios_to_ramin(dev);
  1069. /* Special flags */
  1070. if (dev->pci_device == 0x01a0)
  1071. dev_priv->flags |= NV_NFORCE;
  1072. else if (dev->pci_device == 0x01f0)
  1073. dev_priv->flags |= NV_NFORCE2;
  1074. /* For kernel modesetting, init card now and bring up fbcon */
  1075. ret = nouveau_card_init(dev);
  1076. if (ret)
  1077. goto err_ramin;
  1078. return 0;
  1079. err_ramin:
  1080. iounmap(dev_priv->ramin);
  1081. err_mmio:
  1082. iounmap(dev_priv->mmio);
  1083. err_priv:
  1084. kfree(dev_priv);
  1085. dev->dev_private = NULL;
  1086. err_out:
  1087. return ret;
  1088. }
  1089. void nouveau_lastclose(struct drm_device *dev)
  1090. {
  1091. vga_switcheroo_process_delayed_switch();
  1092. }
  1093. int nouveau_unload(struct drm_device *dev)
  1094. {
  1095. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1096. nouveau_card_takedown(dev);
  1097. iounmap(dev_priv->mmio);
  1098. iounmap(dev_priv->ramin);
  1099. kfree(dev_priv);
  1100. dev->dev_private = NULL;
  1101. return 0;
  1102. }
  1103. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  1104. struct drm_file *file_priv)
  1105. {
  1106. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1107. struct drm_nouveau_getparam *getparam = data;
  1108. switch (getparam->param) {
  1109. case NOUVEAU_GETPARAM_CHIPSET_ID:
  1110. getparam->value = dev_priv->chipset;
  1111. break;
  1112. case NOUVEAU_GETPARAM_PCI_VENDOR:
  1113. getparam->value = dev->pci_vendor;
  1114. break;
  1115. case NOUVEAU_GETPARAM_PCI_DEVICE:
  1116. getparam->value = dev->pci_device;
  1117. break;
  1118. case NOUVEAU_GETPARAM_BUS_TYPE:
  1119. if (drm_pci_device_is_agp(dev))
  1120. getparam->value = NV_AGP;
  1121. else if (pci_is_pcie(dev->pdev))
  1122. getparam->value = NV_PCIE;
  1123. else
  1124. getparam->value = NV_PCI;
  1125. break;
  1126. case NOUVEAU_GETPARAM_FB_SIZE:
  1127. getparam->value = dev_priv->fb_available_size;
  1128. break;
  1129. case NOUVEAU_GETPARAM_AGP_SIZE:
  1130. getparam->value = dev_priv->gart_info.aper_size;
  1131. break;
  1132. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  1133. getparam->value = 0; /* deprecated */
  1134. break;
  1135. case NOUVEAU_GETPARAM_PTIMER_TIME:
  1136. getparam->value = dev_priv->engine.timer.read(dev);
  1137. break;
  1138. case NOUVEAU_GETPARAM_HAS_BO_USAGE:
  1139. getparam->value = 1;
  1140. break;
  1141. case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
  1142. getparam->value = dev_priv->card_type < NV_D0;
  1143. break;
  1144. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  1145. /* NV40 and NV50 versions are quite different, but register
  1146. * address is the same. User is supposed to know the card
  1147. * family anyway... */
  1148. if (dev_priv->chipset >= 0x40) {
  1149. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  1150. break;
  1151. }
  1152. /* FALLTHRU */
  1153. default:
  1154. NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
  1155. return -EINVAL;
  1156. }
  1157. return 0;
  1158. }
  1159. int
  1160. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  1161. struct drm_file *file_priv)
  1162. {
  1163. struct drm_nouveau_setparam *setparam = data;
  1164. switch (setparam->param) {
  1165. default:
  1166. NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
  1167. return -EINVAL;
  1168. }
  1169. return 0;
  1170. }
  1171. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  1172. bool
  1173. nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
  1174. uint32_t reg, uint32_t mask, uint32_t val)
  1175. {
  1176. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1177. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1178. uint64_t start = ptimer->read(dev);
  1179. do {
  1180. if ((nv_rd32(dev, reg) & mask) == val)
  1181. return true;
  1182. } while (ptimer->read(dev) - start < timeout);
  1183. return false;
  1184. }
  1185. /* Wait until (value(reg) & mask) != val, up until timeout has hit */
  1186. bool
  1187. nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
  1188. uint32_t reg, uint32_t mask, uint32_t val)
  1189. {
  1190. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1191. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1192. uint64_t start = ptimer->read(dev);
  1193. do {
  1194. if ((nv_rd32(dev, reg) & mask) != val)
  1195. return true;
  1196. } while (ptimer->read(dev) - start < timeout);
  1197. return false;
  1198. }
  1199. /* Wait until cond(data) == true, up until timeout has hit */
  1200. bool
  1201. nouveau_wait_cb(struct drm_device *dev, u64 timeout,
  1202. bool (*cond)(void *), void *data)
  1203. {
  1204. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1205. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1206. u64 start = ptimer->read(dev);
  1207. do {
  1208. if (cond(data) == true)
  1209. return true;
  1210. } while (ptimer->read(dev) - start < timeout);
  1211. return false;
  1212. }
  1213. /* Waits for PGRAPH to go completely idle */
  1214. bool nouveau_wait_for_idle(struct drm_device *dev)
  1215. {
  1216. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1217. uint32_t mask = ~0;
  1218. if (dev_priv->card_type == NV_40)
  1219. mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
  1220. if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
  1221. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1222. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1223. return false;
  1224. }
  1225. return true;
  1226. }