dma-mapping_32.h 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129
  1. #ifndef _ASM_I386_DMA_MAPPING_H
  2. #define _ASM_I386_DMA_MAPPING_H
  3. #include <linux/mm.h>
  4. #include <linux/scatterlist.h>
  5. #include <asm/cache.h>
  6. #include <asm/io.h>
  7. #include <asm/bug.h>
  8. #define dma_alloc_noncoherent(d, s, h, f) dma_alloc_coherent(d, s, h, f)
  9. #define dma_free_noncoherent(d, s, v, h) dma_free_coherent(d, s, v, h)
  10. void *dma_alloc_coherent(struct device *dev, size_t size,
  11. dma_addr_t *dma_handle, gfp_t flag);
  12. void dma_free_coherent(struct device *dev, size_t size,
  13. void *vaddr, dma_addr_t dma_handle);
  14. static inline dma_addr_t
  15. dma_map_page(struct device *dev, struct page *page, unsigned long offset,
  16. size_t size, enum dma_data_direction direction)
  17. {
  18. BUG_ON(!valid_dma_direction(direction));
  19. return page_to_phys(page) + offset;
  20. }
  21. static inline void
  22. dma_unmap_page(struct device *dev, dma_addr_t dma_address, size_t size,
  23. enum dma_data_direction direction)
  24. {
  25. BUG_ON(!valid_dma_direction(direction));
  26. }
  27. static inline void
  28. dma_sync_single_range_for_cpu(struct device *dev, dma_addr_t dma_handle,
  29. unsigned long offset, size_t size,
  30. enum dma_data_direction direction)
  31. {
  32. }
  33. static inline void
  34. dma_sync_single_range_for_device(struct device *dev, dma_addr_t dma_handle,
  35. unsigned long offset, size_t size,
  36. enum dma_data_direction direction)
  37. {
  38. flush_write_buffers();
  39. }
  40. static inline void
  41. dma_sync_sg_for_cpu(struct device *dev, struct scatterlist *sg, int nelems,
  42. enum dma_data_direction direction)
  43. {
  44. }
  45. static inline void
  46. dma_sync_sg_for_device(struct device *dev, struct scatterlist *sg, int nelems,
  47. enum dma_data_direction direction)
  48. {
  49. flush_write_buffers();
  50. }
  51. static inline int
  52. dma_mapping_error(dma_addr_t dma_addr)
  53. {
  54. return 0;
  55. }
  56. extern int forbid_dac;
  57. static inline int
  58. dma_supported(struct device *dev, u64 mask)
  59. {
  60. /*
  61. * we fall back to GFP_DMA when the mask isn't all 1s,
  62. * so we can't guarantee allocations that must be
  63. * within a tighter range than GFP_DMA..
  64. */
  65. if(mask < 0x00ffffff)
  66. return 0;
  67. /* Work around chipset bugs */
  68. if (forbid_dac > 0 && mask > 0xffffffffULL)
  69. return 0;
  70. return 1;
  71. }
  72. static inline int
  73. dma_set_mask(struct device *dev, u64 mask)
  74. {
  75. if(!dev->dma_mask || !dma_supported(dev, mask))
  76. return -EIO;
  77. *dev->dma_mask = mask;
  78. return 0;
  79. }
  80. static inline int
  81. dma_get_cache_alignment(void)
  82. {
  83. /* no easy way to get cache size on all x86, so return the
  84. * maximum possible, to be safe */
  85. return (1 << INTERNODE_CACHE_SHIFT);
  86. }
  87. #define dma_is_consistent(d, h) (1)
  88. static inline void
  89. dma_cache_sync(struct device *dev, void *vaddr, size_t size,
  90. enum dma_data_direction direction)
  91. {
  92. flush_write_buffers();
  93. }
  94. #define ARCH_HAS_DMA_DECLARE_COHERENT_MEMORY
  95. extern int
  96. dma_declare_coherent_memory(struct device *dev, dma_addr_t bus_addr,
  97. dma_addr_t device_addr, size_t size, int flags);
  98. extern void
  99. dma_release_declared_memory(struct device *dev);
  100. extern void *
  101. dma_mark_declared_memory_occupied(struct device *dev,
  102. dma_addr_t device_addr, size_t size);
  103. #endif