base.c 85 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/module.h>
  43. #include <linux/delay.h>
  44. #include <linux/hardirq.h>
  45. #include <linux/if.h>
  46. #include <linux/io.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/cache.h>
  49. #include <linux/pci.h>
  50. #include <linux/ethtool.h>
  51. #include <linux/uaccess.h>
  52. #include <net/ieee80211_radiotap.h>
  53. #include <asm/unaligned.h>
  54. #include "base.h"
  55. #include "reg.h"
  56. #include "debug.h"
  57. static int ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
  58. static int modparam_nohwcrypt;
  59. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  60. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  61. /******************\
  62. * Internal defines *
  63. \******************/
  64. /* Module info */
  65. MODULE_AUTHOR("Jiri Slaby");
  66. MODULE_AUTHOR("Nick Kossifidis");
  67. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  68. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  69. MODULE_LICENSE("Dual BSD/GPL");
  70. MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
  71. /* Known PCI ids */
  72. static struct pci_device_id ath5k_pci_id_table[] __devinitdata = {
  73. { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
  74. { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
  75. { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
  76. { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
  77. { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
  78. { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
  79. { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
  80. { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
  81. { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  82. { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  83. { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  84. { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  85. { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  86. { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  87. { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
  88. { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
  89. { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* PCI-E cards */
  90. { PCI_VDEVICE(ATHEROS, 0x001d), .driver_data = AR5K_AR5212 }, /* 2417 Nala */
  91. { 0 }
  92. };
  93. MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
  94. /* Known SREVs */
  95. static struct ath5k_srev_name srev_names[] = {
  96. { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
  97. { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
  98. { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
  99. { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
  100. { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
  101. { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
  102. { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
  103. { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
  104. { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
  105. { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
  106. { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
  107. { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
  108. { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
  109. { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
  110. { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
  111. { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
  112. { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
  113. { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
  114. { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
  115. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  116. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  117. { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
  118. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  119. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  120. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  121. { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
  122. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  123. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  124. { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
  125. { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
  126. { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
  127. { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
  128. { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
  129. { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
  130. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  131. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  132. };
  133. static struct ieee80211_rate ath5k_rates[] = {
  134. { .bitrate = 10,
  135. .hw_value = ATH5K_RATE_CODE_1M, },
  136. { .bitrate = 20,
  137. .hw_value = ATH5K_RATE_CODE_2M,
  138. .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
  139. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  140. { .bitrate = 55,
  141. .hw_value = ATH5K_RATE_CODE_5_5M,
  142. .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
  143. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  144. { .bitrate = 110,
  145. .hw_value = ATH5K_RATE_CODE_11M,
  146. .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
  147. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  148. { .bitrate = 60,
  149. .hw_value = ATH5K_RATE_CODE_6M,
  150. .flags = 0 },
  151. { .bitrate = 90,
  152. .hw_value = ATH5K_RATE_CODE_9M,
  153. .flags = 0 },
  154. { .bitrate = 120,
  155. .hw_value = ATH5K_RATE_CODE_12M,
  156. .flags = 0 },
  157. { .bitrate = 180,
  158. .hw_value = ATH5K_RATE_CODE_18M,
  159. .flags = 0 },
  160. { .bitrate = 240,
  161. .hw_value = ATH5K_RATE_CODE_24M,
  162. .flags = 0 },
  163. { .bitrate = 360,
  164. .hw_value = ATH5K_RATE_CODE_36M,
  165. .flags = 0 },
  166. { .bitrate = 480,
  167. .hw_value = ATH5K_RATE_CODE_48M,
  168. .flags = 0 },
  169. { .bitrate = 540,
  170. .hw_value = ATH5K_RATE_CODE_54M,
  171. .flags = 0 },
  172. /* XR missing */
  173. };
  174. /*
  175. * Prototypes - PCI stack related functions
  176. */
  177. static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
  178. const struct pci_device_id *id);
  179. static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
  180. #ifdef CONFIG_PM
  181. static int ath5k_pci_suspend(struct pci_dev *pdev,
  182. pm_message_t state);
  183. static int ath5k_pci_resume(struct pci_dev *pdev);
  184. #else
  185. #define ath5k_pci_suspend NULL
  186. #define ath5k_pci_resume NULL
  187. #endif /* CONFIG_PM */
  188. static struct pci_driver ath5k_pci_driver = {
  189. .name = KBUILD_MODNAME,
  190. .id_table = ath5k_pci_id_table,
  191. .probe = ath5k_pci_probe,
  192. .remove = __devexit_p(ath5k_pci_remove),
  193. .suspend = ath5k_pci_suspend,
  194. .resume = ath5k_pci_resume,
  195. };
  196. /*
  197. * Prototypes - MAC 802.11 stack related functions
  198. */
  199. static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
  200. static int ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel);
  201. static int ath5k_reset_wake(struct ath5k_softc *sc);
  202. static int ath5k_start(struct ieee80211_hw *hw);
  203. static void ath5k_stop(struct ieee80211_hw *hw);
  204. static int ath5k_add_interface(struct ieee80211_hw *hw,
  205. struct ieee80211_if_init_conf *conf);
  206. static void ath5k_remove_interface(struct ieee80211_hw *hw,
  207. struct ieee80211_if_init_conf *conf);
  208. static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
  209. static int ath5k_config_interface(struct ieee80211_hw *hw,
  210. struct ieee80211_vif *vif,
  211. struct ieee80211_if_conf *conf);
  212. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  213. unsigned int changed_flags,
  214. unsigned int *new_flags,
  215. int mc_count, struct dev_mc_list *mclist);
  216. static int ath5k_set_key(struct ieee80211_hw *hw,
  217. enum set_key_cmd cmd,
  218. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  219. struct ieee80211_key_conf *key);
  220. static int ath5k_get_stats(struct ieee80211_hw *hw,
  221. struct ieee80211_low_level_stats *stats);
  222. static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
  223. struct ieee80211_tx_queue_stats *stats);
  224. static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
  225. static void ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf);
  226. static void ath5k_reset_tsf(struct ieee80211_hw *hw);
  227. static int ath5k_beacon_update(struct ath5k_softc *sc,
  228. struct sk_buff *skb);
  229. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  230. struct ieee80211_vif *vif,
  231. struct ieee80211_bss_conf *bss_conf,
  232. u32 changes);
  233. static struct ieee80211_ops ath5k_hw_ops = {
  234. .tx = ath5k_tx,
  235. .start = ath5k_start,
  236. .stop = ath5k_stop,
  237. .add_interface = ath5k_add_interface,
  238. .remove_interface = ath5k_remove_interface,
  239. .config = ath5k_config,
  240. .config_interface = ath5k_config_interface,
  241. .configure_filter = ath5k_configure_filter,
  242. .set_key = ath5k_set_key,
  243. .get_stats = ath5k_get_stats,
  244. .conf_tx = NULL,
  245. .get_tx_stats = ath5k_get_tx_stats,
  246. .get_tsf = ath5k_get_tsf,
  247. .set_tsf = ath5k_set_tsf,
  248. .reset_tsf = ath5k_reset_tsf,
  249. .bss_info_changed = ath5k_bss_info_changed,
  250. };
  251. /*
  252. * Prototypes - Internal functions
  253. */
  254. /* Attach detach */
  255. static int ath5k_attach(struct pci_dev *pdev,
  256. struct ieee80211_hw *hw);
  257. static void ath5k_detach(struct pci_dev *pdev,
  258. struct ieee80211_hw *hw);
  259. /* Channel/mode setup */
  260. static inline short ath5k_ieee2mhz(short chan);
  261. static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
  262. struct ieee80211_channel *channels,
  263. unsigned int mode,
  264. unsigned int max);
  265. static int ath5k_setup_bands(struct ieee80211_hw *hw);
  266. static int ath5k_chan_set(struct ath5k_softc *sc,
  267. struct ieee80211_channel *chan);
  268. static void ath5k_setcurmode(struct ath5k_softc *sc,
  269. unsigned int mode);
  270. static void ath5k_mode_setup(struct ath5k_softc *sc);
  271. /* Descriptor setup */
  272. static int ath5k_desc_alloc(struct ath5k_softc *sc,
  273. struct pci_dev *pdev);
  274. static void ath5k_desc_free(struct ath5k_softc *sc,
  275. struct pci_dev *pdev);
  276. /* Buffers setup */
  277. static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
  278. struct ath5k_buf *bf);
  279. static int ath5k_txbuf_setup(struct ath5k_softc *sc,
  280. struct ath5k_buf *bf);
  281. static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
  282. struct ath5k_buf *bf)
  283. {
  284. BUG_ON(!bf);
  285. if (!bf->skb)
  286. return;
  287. pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
  288. PCI_DMA_TODEVICE);
  289. dev_kfree_skb_any(bf->skb);
  290. bf->skb = NULL;
  291. }
  292. static inline void ath5k_rxbuf_free(struct ath5k_softc *sc,
  293. struct ath5k_buf *bf)
  294. {
  295. BUG_ON(!bf);
  296. if (!bf->skb)
  297. return;
  298. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  299. PCI_DMA_FROMDEVICE);
  300. dev_kfree_skb_any(bf->skb);
  301. bf->skb = NULL;
  302. }
  303. /* Queues setup */
  304. static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
  305. int qtype, int subtype);
  306. static int ath5k_beaconq_setup(struct ath5k_hw *ah);
  307. static int ath5k_beaconq_config(struct ath5k_softc *sc);
  308. static void ath5k_txq_drainq(struct ath5k_softc *sc,
  309. struct ath5k_txq *txq);
  310. static void ath5k_txq_cleanup(struct ath5k_softc *sc);
  311. static void ath5k_txq_release(struct ath5k_softc *sc);
  312. /* Rx handling */
  313. static int ath5k_rx_start(struct ath5k_softc *sc);
  314. static void ath5k_rx_stop(struct ath5k_softc *sc);
  315. static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
  316. struct ath5k_desc *ds,
  317. struct sk_buff *skb,
  318. struct ath5k_rx_status *rs);
  319. static void ath5k_tasklet_rx(unsigned long data);
  320. /* Tx handling */
  321. static void ath5k_tx_processq(struct ath5k_softc *sc,
  322. struct ath5k_txq *txq);
  323. static void ath5k_tasklet_tx(unsigned long data);
  324. /* Beacon handling */
  325. static int ath5k_beacon_setup(struct ath5k_softc *sc,
  326. struct ath5k_buf *bf);
  327. static void ath5k_beacon_send(struct ath5k_softc *sc);
  328. static void ath5k_beacon_config(struct ath5k_softc *sc);
  329. static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  330. static void ath5k_tasklet_beacon(unsigned long data);
  331. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  332. {
  333. u64 tsf = ath5k_hw_get_tsf64(ah);
  334. if ((tsf & 0x7fff) < rstamp)
  335. tsf -= 0x8000;
  336. return (tsf & ~0x7fff) | rstamp;
  337. }
  338. /* Interrupt handling */
  339. static int ath5k_init(struct ath5k_softc *sc);
  340. static int ath5k_stop_locked(struct ath5k_softc *sc);
  341. static int ath5k_stop_hw(struct ath5k_softc *sc);
  342. static irqreturn_t ath5k_intr(int irq, void *dev_id);
  343. static void ath5k_tasklet_reset(unsigned long data);
  344. static void ath5k_calibrate(unsigned long data);
  345. /* LED functions */
  346. static int ath5k_init_leds(struct ath5k_softc *sc);
  347. static void ath5k_led_enable(struct ath5k_softc *sc);
  348. static void ath5k_led_off(struct ath5k_softc *sc);
  349. static void ath5k_unregister_leds(struct ath5k_softc *sc);
  350. /*
  351. * Module init/exit functions
  352. */
  353. static int __init
  354. init_ath5k_pci(void)
  355. {
  356. int ret;
  357. ath5k_debug_init();
  358. ret = pci_register_driver(&ath5k_pci_driver);
  359. if (ret) {
  360. printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
  361. return ret;
  362. }
  363. return 0;
  364. }
  365. static void __exit
  366. exit_ath5k_pci(void)
  367. {
  368. pci_unregister_driver(&ath5k_pci_driver);
  369. ath5k_debug_finish();
  370. }
  371. module_init(init_ath5k_pci);
  372. module_exit(exit_ath5k_pci);
  373. /********************\
  374. * PCI Initialization *
  375. \********************/
  376. static const char *
  377. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  378. {
  379. const char *name = "xxxxx";
  380. unsigned int i;
  381. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  382. if (srev_names[i].sr_type != type)
  383. continue;
  384. if ((val & 0xf0) == srev_names[i].sr_val)
  385. name = srev_names[i].sr_name;
  386. if ((val & 0xff) == srev_names[i].sr_val) {
  387. name = srev_names[i].sr_name;
  388. break;
  389. }
  390. }
  391. return name;
  392. }
  393. static int __devinit
  394. ath5k_pci_probe(struct pci_dev *pdev,
  395. const struct pci_device_id *id)
  396. {
  397. void __iomem *mem;
  398. struct ath5k_softc *sc;
  399. struct ieee80211_hw *hw;
  400. int ret;
  401. u8 csz;
  402. ret = pci_enable_device(pdev);
  403. if (ret) {
  404. dev_err(&pdev->dev, "can't enable device\n");
  405. goto err;
  406. }
  407. /* XXX 32-bit addressing only */
  408. ret = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  409. if (ret) {
  410. dev_err(&pdev->dev, "32-bit DMA not available\n");
  411. goto err_dis;
  412. }
  413. /*
  414. * Cache line size is used to size and align various
  415. * structures used to communicate with the hardware.
  416. */
  417. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  418. if (csz == 0) {
  419. /*
  420. * Linux 2.4.18 (at least) writes the cache line size
  421. * register as a 16-bit wide register which is wrong.
  422. * We must have this setup properly for rx buffer
  423. * DMA to work so force a reasonable value here if it
  424. * comes up zero.
  425. */
  426. csz = L1_CACHE_BYTES / sizeof(u32);
  427. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  428. }
  429. /*
  430. * The default setting of latency timer yields poor results,
  431. * set it to the value used by other systems. It may be worth
  432. * tweaking this setting more.
  433. */
  434. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  435. /* Enable bus mastering */
  436. pci_set_master(pdev);
  437. /*
  438. * Disable the RETRY_TIMEOUT register (0x41) to keep
  439. * PCI Tx retries from interfering with C3 CPU state.
  440. */
  441. pci_write_config_byte(pdev, 0x41, 0);
  442. ret = pci_request_region(pdev, 0, "ath5k");
  443. if (ret) {
  444. dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
  445. goto err_dis;
  446. }
  447. mem = pci_iomap(pdev, 0, 0);
  448. if (!mem) {
  449. dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
  450. ret = -EIO;
  451. goto err_reg;
  452. }
  453. /*
  454. * Allocate hw (mac80211 main struct)
  455. * and hw->priv (driver private data)
  456. */
  457. hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
  458. if (hw == NULL) {
  459. dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
  460. ret = -ENOMEM;
  461. goto err_map;
  462. }
  463. dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
  464. /* Initialize driver private data */
  465. SET_IEEE80211_DEV(hw, &pdev->dev);
  466. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  467. IEEE80211_HW_SIGNAL_DBM |
  468. IEEE80211_HW_NOISE_DBM;
  469. hw->wiphy->interface_modes =
  470. BIT(NL80211_IFTYPE_STATION) |
  471. BIT(NL80211_IFTYPE_ADHOC) |
  472. BIT(NL80211_IFTYPE_MESH_POINT);
  473. hw->extra_tx_headroom = 2;
  474. hw->channel_change_time = 5000;
  475. sc = hw->priv;
  476. sc->hw = hw;
  477. sc->pdev = pdev;
  478. ath5k_debug_init_device(sc);
  479. /*
  480. * Mark the device as detached to avoid processing
  481. * interrupts until setup is complete.
  482. */
  483. __set_bit(ATH_STAT_INVALID, sc->status);
  484. sc->iobase = mem; /* So we can unmap it on detach */
  485. sc->cachelsz = csz * sizeof(u32); /* convert to bytes */
  486. sc->opmode = NL80211_IFTYPE_STATION;
  487. mutex_init(&sc->lock);
  488. spin_lock_init(&sc->rxbuflock);
  489. spin_lock_init(&sc->txbuflock);
  490. spin_lock_init(&sc->block);
  491. /* Set private data */
  492. pci_set_drvdata(pdev, hw);
  493. /* Setup interrupt handler */
  494. ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  495. if (ret) {
  496. ATH5K_ERR(sc, "request_irq failed\n");
  497. goto err_free;
  498. }
  499. /* Initialize device */
  500. sc->ah = ath5k_hw_attach(sc, id->driver_data);
  501. if (IS_ERR(sc->ah)) {
  502. ret = PTR_ERR(sc->ah);
  503. goto err_irq;
  504. }
  505. /* set up multi-rate retry capabilities */
  506. if (sc->ah->ah_version == AR5K_AR5212) {
  507. hw->max_rates = 4;
  508. hw->max_rate_tries = 11;
  509. }
  510. /* Finish private driver data initialization */
  511. ret = ath5k_attach(pdev, hw);
  512. if (ret)
  513. goto err_ah;
  514. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  515. ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
  516. sc->ah->ah_mac_srev,
  517. sc->ah->ah_phy_revision);
  518. if (!sc->ah->ah_single_chip) {
  519. /* Single chip radio (!RF5111) */
  520. if (sc->ah->ah_radio_5ghz_revision &&
  521. !sc->ah->ah_radio_2ghz_revision) {
  522. /* No 5GHz support -> report 2GHz radio */
  523. if (!test_bit(AR5K_MODE_11A,
  524. sc->ah->ah_capabilities.cap_mode)) {
  525. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  526. ath5k_chip_name(AR5K_VERSION_RAD,
  527. sc->ah->ah_radio_5ghz_revision),
  528. sc->ah->ah_radio_5ghz_revision);
  529. /* No 2GHz support (5110 and some
  530. * 5Ghz only cards) -> report 5Ghz radio */
  531. } else if (!test_bit(AR5K_MODE_11B,
  532. sc->ah->ah_capabilities.cap_mode)) {
  533. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  534. ath5k_chip_name(AR5K_VERSION_RAD,
  535. sc->ah->ah_radio_5ghz_revision),
  536. sc->ah->ah_radio_5ghz_revision);
  537. /* Multiband radio */
  538. } else {
  539. ATH5K_INFO(sc, "RF%s multiband radio found"
  540. " (0x%x)\n",
  541. ath5k_chip_name(AR5K_VERSION_RAD,
  542. sc->ah->ah_radio_5ghz_revision),
  543. sc->ah->ah_radio_5ghz_revision);
  544. }
  545. }
  546. /* Multi chip radio (RF5111 - RF2111) ->
  547. * report both 2GHz/5GHz radios */
  548. else if (sc->ah->ah_radio_5ghz_revision &&
  549. sc->ah->ah_radio_2ghz_revision){
  550. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  551. ath5k_chip_name(AR5K_VERSION_RAD,
  552. sc->ah->ah_radio_5ghz_revision),
  553. sc->ah->ah_radio_5ghz_revision);
  554. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  555. ath5k_chip_name(AR5K_VERSION_RAD,
  556. sc->ah->ah_radio_2ghz_revision),
  557. sc->ah->ah_radio_2ghz_revision);
  558. }
  559. }
  560. /* ready to process interrupts */
  561. __clear_bit(ATH_STAT_INVALID, sc->status);
  562. return 0;
  563. err_ah:
  564. ath5k_hw_detach(sc->ah);
  565. err_irq:
  566. free_irq(pdev->irq, sc);
  567. err_free:
  568. ieee80211_free_hw(hw);
  569. err_map:
  570. pci_iounmap(pdev, mem);
  571. err_reg:
  572. pci_release_region(pdev, 0);
  573. err_dis:
  574. pci_disable_device(pdev);
  575. err:
  576. return ret;
  577. }
  578. static void __devexit
  579. ath5k_pci_remove(struct pci_dev *pdev)
  580. {
  581. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  582. struct ath5k_softc *sc = hw->priv;
  583. ath5k_debug_finish_device(sc);
  584. ath5k_detach(pdev, hw);
  585. ath5k_hw_detach(sc->ah);
  586. free_irq(pdev->irq, sc);
  587. pci_iounmap(pdev, sc->iobase);
  588. pci_release_region(pdev, 0);
  589. pci_disable_device(pdev);
  590. ieee80211_free_hw(hw);
  591. }
  592. #ifdef CONFIG_PM
  593. static int
  594. ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  595. {
  596. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  597. struct ath5k_softc *sc = hw->priv;
  598. ath5k_led_off(sc);
  599. free_irq(pdev->irq, sc);
  600. pci_save_state(pdev);
  601. pci_disable_device(pdev);
  602. pci_set_power_state(pdev, PCI_D3hot);
  603. return 0;
  604. }
  605. static int
  606. ath5k_pci_resume(struct pci_dev *pdev)
  607. {
  608. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  609. struct ath5k_softc *sc = hw->priv;
  610. int err;
  611. pci_restore_state(pdev);
  612. err = pci_enable_device(pdev);
  613. if (err)
  614. return err;
  615. /*
  616. * Suspend/Resume resets the PCI configuration space, so we have to
  617. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  618. * PCI Tx retries from interfering with C3 CPU state
  619. */
  620. pci_write_config_byte(pdev, 0x41, 0);
  621. err = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  622. if (err) {
  623. ATH5K_ERR(sc, "request_irq failed\n");
  624. goto err_no_irq;
  625. }
  626. ath5k_led_enable(sc);
  627. return 0;
  628. err_no_irq:
  629. pci_disable_device(pdev);
  630. return err;
  631. }
  632. #endif /* CONFIG_PM */
  633. /***********************\
  634. * Driver Initialization *
  635. \***********************/
  636. static int
  637. ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  638. {
  639. struct ath5k_softc *sc = hw->priv;
  640. struct ath5k_hw *ah = sc->ah;
  641. u8 mac[ETH_ALEN] = {};
  642. int ret;
  643. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
  644. /*
  645. * Check if the MAC has multi-rate retry support.
  646. * We do this by trying to setup a fake extended
  647. * descriptor. MAC's that don't have support will
  648. * return false w/o doing anything. MAC's that do
  649. * support it will return true w/o doing anything.
  650. */
  651. ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  652. if (ret < 0)
  653. goto err;
  654. if (ret > 0)
  655. __set_bit(ATH_STAT_MRRETRY, sc->status);
  656. /*
  657. * Collect the channel list. The 802.11 layer
  658. * is resposible for filtering this list based
  659. * on settings like the phy mode and regulatory
  660. * domain restrictions.
  661. */
  662. ret = ath5k_setup_bands(hw);
  663. if (ret) {
  664. ATH5K_ERR(sc, "can't get channels\n");
  665. goto err;
  666. }
  667. /* NB: setup here so ath5k_rate_update is happy */
  668. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  669. ath5k_setcurmode(sc, AR5K_MODE_11A);
  670. else
  671. ath5k_setcurmode(sc, AR5K_MODE_11B);
  672. /*
  673. * Allocate tx+rx descriptors and populate the lists.
  674. */
  675. ret = ath5k_desc_alloc(sc, pdev);
  676. if (ret) {
  677. ATH5K_ERR(sc, "can't allocate descriptors\n");
  678. goto err;
  679. }
  680. /*
  681. * Allocate hardware transmit queues: one queue for
  682. * beacon frames and one data queue for each QoS
  683. * priority. Note that hw functions handle reseting
  684. * these queues at the needed time.
  685. */
  686. ret = ath5k_beaconq_setup(ah);
  687. if (ret < 0) {
  688. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  689. goto err_desc;
  690. }
  691. sc->bhalq = ret;
  692. sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  693. if (IS_ERR(sc->txq)) {
  694. ATH5K_ERR(sc, "can't setup xmit queue\n");
  695. ret = PTR_ERR(sc->txq);
  696. goto err_bhal;
  697. }
  698. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  699. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  700. tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
  701. tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
  702. setup_timer(&sc->calib_tim, ath5k_calibrate, (unsigned long)sc);
  703. ret = ath5k_eeprom_read_mac(ah, mac);
  704. if (ret) {
  705. ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
  706. sc->pdev->device);
  707. goto err_queues;
  708. }
  709. SET_IEEE80211_PERM_ADDR(hw, mac);
  710. /* All MAC address bits matter for ACKs */
  711. memset(sc->bssidmask, 0xff, ETH_ALEN);
  712. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  713. ret = ieee80211_register_hw(hw);
  714. if (ret) {
  715. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  716. goto err_queues;
  717. }
  718. ath5k_init_leds(sc);
  719. return 0;
  720. err_queues:
  721. ath5k_txq_release(sc);
  722. err_bhal:
  723. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  724. err_desc:
  725. ath5k_desc_free(sc, pdev);
  726. err:
  727. return ret;
  728. }
  729. static void
  730. ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  731. {
  732. struct ath5k_softc *sc = hw->priv;
  733. /*
  734. * NB: the order of these is important:
  735. * o call the 802.11 layer before detaching ath5k_hw to
  736. * insure callbacks into the driver to delete global
  737. * key cache entries can be handled
  738. * o reclaim the tx queue data structures after calling
  739. * the 802.11 layer as we'll get called back to reclaim
  740. * node state and potentially want to use them
  741. * o to cleanup the tx queues the hal is called, so detach
  742. * it last
  743. * XXX: ??? detach ath5k_hw ???
  744. * Other than that, it's straightforward...
  745. */
  746. ieee80211_unregister_hw(hw);
  747. ath5k_desc_free(sc, pdev);
  748. ath5k_txq_release(sc);
  749. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  750. ath5k_unregister_leds(sc);
  751. /*
  752. * NB: can't reclaim these until after ieee80211_ifdetach
  753. * returns because we'll get called back to reclaim node
  754. * state and potentially want to use them.
  755. */
  756. }
  757. /********************\
  758. * Channel/mode setup *
  759. \********************/
  760. /*
  761. * Convert IEEE channel number to MHz frequency.
  762. */
  763. static inline short
  764. ath5k_ieee2mhz(short chan)
  765. {
  766. if (chan <= 14 || chan >= 27)
  767. return ieee80211chan2mhz(chan);
  768. else
  769. return 2212 + chan * 20;
  770. }
  771. static unsigned int
  772. ath5k_copy_channels(struct ath5k_hw *ah,
  773. struct ieee80211_channel *channels,
  774. unsigned int mode,
  775. unsigned int max)
  776. {
  777. unsigned int i, count, size, chfreq, freq, ch;
  778. if (!test_bit(mode, ah->ah_modes))
  779. return 0;
  780. switch (mode) {
  781. case AR5K_MODE_11A:
  782. case AR5K_MODE_11A_TURBO:
  783. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  784. size = 220 ;
  785. chfreq = CHANNEL_5GHZ;
  786. break;
  787. case AR5K_MODE_11B:
  788. case AR5K_MODE_11G:
  789. case AR5K_MODE_11G_TURBO:
  790. size = 26;
  791. chfreq = CHANNEL_2GHZ;
  792. break;
  793. default:
  794. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  795. return 0;
  796. }
  797. for (i = 0, count = 0; i < size && max > 0; i++) {
  798. ch = i + 1 ;
  799. freq = ath5k_ieee2mhz(ch);
  800. /* Check if channel is supported by the chipset */
  801. if (!ath5k_channel_ok(ah, freq, chfreq))
  802. continue;
  803. /* Write channel info and increment counter */
  804. channels[count].center_freq = freq;
  805. channels[count].band = (chfreq == CHANNEL_2GHZ) ?
  806. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  807. switch (mode) {
  808. case AR5K_MODE_11A:
  809. case AR5K_MODE_11G:
  810. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  811. break;
  812. case AR5K_MODE_11A_TURBO:
  813. case AR5K_MODE_11G_TURBO:
  814. channels[count].hw_value = chfreq |
  815. CHANNEL_OFDM | CHANNEL_TURBO;
  816. break;
  817. case AR5K_MODE_11B:
  818. channels[count].hw_value = CHANNEL_B;
  819. }
  820. count++;
  821. max--;
  822. }
  823. return count;
  824. }
  825. static void
  826. ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
  827. {
  828. u8 i;
  829. for (i = 0; i < AR5K_MAX_RATES; i++)
  830. sc->rate_idx[b->band][i] = -1;
  831. for (i = 0; i < b->n_bitrates; i++) {
  832. sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
  833. if (b->bitrates[i].hw_value_short)
  834. sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
  835. }
  836. }
  837. static int
  838. ath5k_setup_bands(struct ieee80211_hw *hw)
  839. {
  840. struct ath5k_softc *sc = hw->priv;
  841. struct ath5k_hw *ah = sc->ah;
  842. struct ieee80211_supported_band *sband;
  843. int max_c, count_c = 0;
  844. int i;
  845. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  846. max_c = ARRAY_SIZE(sc->channels);
  847. /* 2GHz band */
  848. sband = &sc->sbands[IEEE80211_BAND_2GHZ];
  849. sband->band = IEEE80211_BAND_2GHZ;
  850. sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
  851. if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  852. /* G mode */
  853. memcpy(sband->bitrates, &ath5k_rates[0],
  854. sizeof(struct ieee80211_rate) * 12);
  855. sband->n_bitrates = 12;
  856. sband->channels = sc->channels;
  857. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  858. AR5K_MODE_11G, max_c);
  859. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  860. count_c = sband->n_channels;
  861. max_c -= count_c;
  862. } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
  863. /* B mode */
  864. memcpy(sband->bitrates, &ath5k_rates[0],
  865. sizeof(struct ieee80211_rate) * 4);
  866. sband->n_bitrates = 4;
  867. /* 5211 only supports B rates and uses 4bit rate codes
  868. * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
  869. * fix them up here:
  870. */
  871. if (ah->ah_version == AR5K_AR5211) {
  872. for (i = 0; i < 4; i++) {
  873. sband->bitrates[i].hw_value =
  874. sband->bitrates[i].hw_value & 0xF;
  875. sband->bitrates[i].hw_value_short =
  876. sband->bitrates[i].hw_value_short & 0xF;
  877. }
  878. }
  879. sband->channels = sc->channels;
  880. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  881. AR5K_MODE_11B, max_c);
  882. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  883. count_c = sband->n_channels;
  884. max_c -= count_c;
  885. }
  886. ath5k_setup_rate_idx(sc, sband);
  887. /* 5GHz band, A mode */
  888. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  889. sband = &sc->sbands[IEEE80211_BAND_5GHZ];
  890. sband->band = IEEE80211_BAND_5GHZ;
  891. sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
  892. memcpy(sband->bitrates, &ath5k_rates[4],
  893. sizeof(struct ieee80211_rate) * 8);
  894. sband->n_bitrates = 8;
  895. sband->channels = &sc->channels[count_c];
  896. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  897. AR5K_MODE_11A, max_c);
  898. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  899. }
  900. ath5k_setup_rate_idx(sc, sband);
  901. ath5k_debug_dump_bands(sc);
  902. return 0;
  903. }
  904. /*
  905. * Set/change channels. If the channel is really being changed,
  906. * it's done by reseting the chip. To accomplish this we must
  907. * first cleanup any pending DMA, then restart stuff after a la
  908. * ath5k_init.
  909. *
  910. * Called with sc->lock.
  911. */
  912. static int
  913. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  914. {
  915. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
  916. sc->curchan->center_freq, chan->center_freq);
  917. if (chan->center_freq != sc->curchan->center_freq ||
  918. chan->hw_value != sc->curchan->hw_value) {
  919. sc->curchan = chan;
  920. sc->curband = &sc->sbands[chan->band];
  921. /*
  922. * To switch channels clear any pending DMA operations;
  923. * wait long enough for the RX fifo to drain, reset the
  924. * hardware at the new frequency, and then re-enable
  925. * the relevant bits of the h/w.
  926. */
  927. return ath5k_reset(sc, true, true);
  928. }
  929. return 0;
  930. }
  931. static void
  932. ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
  933. {
  934. sc->curmode = mode;
  935. if (mode == AR5K_MODE_11A) {
  936. sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
  937. } else {
  938. sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
  939. }
  940. }
  941. static void
  942. ath5k_mode_setup(struct ath5k_softc *sc)
  943. {
  944. struct ath5k_hw *ah = sc->ah;
  945. u32 rfilt;
  946. /* configure rx filter */
  947. rfilt = sc->filter_flags;
  948. ath5k_hw_set_rx_filter(ah, rfilt);
  949. if (ath5k_hw_hasbssidmask(ah))
  950. ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
  951. /* configure operational mode */
  952. ath5k_hw_set_opmode(ah);
  953. ath5k_hw_set_mcast_filter(ah, 0, 0);
  954. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  955. }
  956. static inline int
  957. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
  958. {
  959. WARN_ON(hw_rix < 0 || hw_rix > AR5K_MAX_RATES);
  960. return sc->rate_idx[sc->curband->band][hw_rix];
  961. }
  962. /***************\
  963. * Buffers setup *
  964. \***************/
  965. static
  966. struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
  967. {
  968. struct sk_buff *skb;
  969. unsigned int off;
  970. /*
  971. * Allocate buffer with headroom_needed space for the
  972. * fake physical layer header at the start.
  973. */
  974. skb = dev_alloc_skb(sc->rxbufsize + sc->cachelsz - 1);
  975. if (!skb) {
  976. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  977. sc->rxbufsize + sc->cachelsz - 1);
  978. return NULL;
  979. }
  980. /*
  981. * Cache-line-align. This is important (for the
  982. * 5210 at least) as not doing so causes bogus data
  983. * in rx'd frames.
  984. */
  985. off = ((unsigned long)skb->data) % sc->cachelsz;
  986. if (off != 0)
  987. skb_reserve(skb, sc->cachelsz - off);
  988. *skb_addr = pci_map_single(sc->pdev,
  989. skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
  990. if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
  991. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  992. dev_kfree_skb(skb);
  993. return NULL;
  994. }
  995. return skb;
  996. }
  997. static int
  998. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  999. {
  1000. struct ath5k_hw *ah = sc->ah;
  1001. struct sk_buff *skb = bf->skb;
  1002. struct ath5k_desc *ds;
  1003. if (!skb) {
  1004. skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
  1005. if (!skb)
  1006. return -ENOMEM;
  1007. bf->skb = skb;
  1008. }
  1009. /*
  1010. * Setup descriptors. For receive we always terminate
  1011. * the descriptor list with a self-linked entry so we'll
  1012. * not get overrun under high load (as can happen with a
  1013. * 5212 when ANI processing enables PHY error frames).
  1014. *
  1015. * To insure the last descriptor is self-linked we create
  1016. * each descriptor as self-linked and add it to the end. As
  1017. * each additional descriptor is added the previous self-linked
  1018. * entry is ``fixed'' naturally. This should be safe even
  1019. * if DMA is happening. When processing RX interrupts we
  1020. * never remove/process the last, self-linked, entry on the
  1021. * descriptor list. This insures the hardware always has
  1022. * someplace to write a new frame.
  1023. */
  1024. ds = bf->desc;
  1025. ds->ds_link = bf->daddr; /* link to self */
  1026. ds->ds_data = bf->skbaddr;
  1027. ah->ah_setup_rx_desc(ah, ds,
  1028. skb_tailroom(skb), /* buffer size */
  1029. 0);
  1030. if (sc->rxlink != NULL)
  1031. *sc->rxlink = bf->daddr;
  1032. sc->rxlink = &ds->ds_link;
  1033. return 0;
  1034. }
  1035. static int
  1036. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1037. {
  1038. struct ath5k_hw *ah = sc->ah;
  1039. struct ath5k_txq *txq = sc->txq;
  1040. struct ath5k_desc *ds = bf->desc;
  1041. struct sk_buff *skb = bf->skb;
  1042. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1043. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  1044. struct ieee80211_rate *rate;
  1045. unsigned int mrr_rate[3], mrr_tries[3];
  1046. int i, ret;
  1047. u16 hw_rate;
  1048. u16 cts_rate = 0;
  1049. u16 duration = 0;
  1050. u8 rc_flags;
  1051. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  1052. /* XXX endianness */
  1053. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1054. PCI_DMA_TODEVICE);
  1055. rate = ieee80211_get_tx_rate(sc->hw, info);
  1056. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  1057. flags |= AR5K_TXDESC_NOACK;
  1058. rc_flags = info->control.rates[0].flags;
  1059. hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
  1060. rate->hw_value_short : rate->hw_value;
  1061. pktlen = skb->len;
  1062. if (info->control.hw_key) {
  1063. keyidx = info->control.hw_key->hw_key_idx;
  1064. pktlen += info->control.hw_key->icv_len;
  1065. }
  1066. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  1067. flags |= AR5K_TXDESC_RTSENA;
  1068. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  1069. duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
  1070. sc->vif, pktlen, info));
  1071. }
  1072. if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  1073. flags |= AR5K_TXDESC_CTSENA;
  1074. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  1075. duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
  1076. sc->vif, pktlen, info));
  1077. }
  1078. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  1079. ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
  1080. (sc->power_level * 2),
  1081. hw_rate,
  1082. info->control.rates[0].count, keyidx, 0, flags,
  1083. cts_rate, duration);
  1084. if (ret)
  1085. goto err_unmap;
  1086. memset(mrr_rate, 0, sizeof(mrr_rate));
  1087. memset(mrr_tries, 0, sizeof(mrr_tries));
  1088. for (i = 0; i < 3; i++) {
  1089. rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
  1090. if (!rate)
  1091. break;
  1092. mrr_rate[i] = rate->hw_value;
  1093. mrr_tries[i] = info->control.rates[i + 1].count;
  1094. }
  1095. ah->ah_setup_mrr_tx_desc(ah, ds,
  1096. mrr_rate[0], mrr_tries[0],
  1097. mrr_rate[1], mrr_tries[1],
  1098. mrr_rate[2], mrr_tries[2]);
  1099. ds->ds_link = 0;
  1100. ds->ds_data = bf->skbaddr;
  1101. spin_lock_bh(&txq->lock);
  1102. list_add_tail(&bf->list, &txq->q);
  1103. sc->tx_stats[txq->qnum].len++;
  1104. if (txq->link == NULL) /* is this first packet? */
  1105. ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
  1106. else /* no, so only link it */
  1107. *txq->link = bf->daddr;
  1108. txq->link = &ds->ds_link;
  1109. ath5k_hw_start_tx_dma(ah, txq->qnum);
  1110. mmiowb();
  1111. spin_unlock_bh(&txq->lock);
  1112. return 0;
  1113. err_unmap:
  1114. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1115. return ret;
  1116. }
  1117. /*******************\
  1118. * Descriptors setup *
  1119. \*******************/
  1120. static int
  1121. ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
  1122. {
  1123. struct ath5k_desc *ds;
  1124. struct ath5k_buf *bf;
  1125. dma_addr_t da;
  1126. unsigned int i;
  1127. int ret;
  1128. /* allocate descriptors */
  1129. sc->desc_len = sizeof(struct ath5k_desc) *
  1130. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  1131. sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
  1132. if (sc->desc == NULL) {
  1133. ATH5K_ERR(sc, "can't allocate descriptors\n");
  1134. ret = -ENOMEM;
  1135. goto err;
  1136. }
  1137. ds = sc->desc;
  1138. da = sc->desc_daddr;
  1139. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  1140. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  1141. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  1142. sizeof(struct ath5k_buf), GFP_KERNEL);
  1143. if (bf == NULL) {
  1144. ATH5K_ERR(sc, "can't allocate bufptr\n");
  1145. ret = -ENOMEM;
  1146. goto err_free;
  1147. }
  1148. sc->bufptr = bf;
  1149. INIT_LIST_HEAD(&sc->rxbuf);
  1150. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  1151. bf->desc = ds;
  1152. bf->daddr = da;
  1153. list_add_tail(&bf->list, &sc->rxbuf);
  1154. }
  1155. INIT_LIST_HEAD(&sc->txbuf);
  1156. sc->txbuf_len = ATH_TXBUF;
  1157. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
  1158. da += sizeof(*ds)) {
  1159. bf->desc = ds;
  1160. bf->daddr = da;
  1161. list_add_tail(&bf->list, &sc->txbuf);
  1162. }
  1163. /* beacon buffer */
  1164. bf->desc = ds;
  1165. bf->daddr = da;
  1166. sc->bbuf = bf;
  1167. return 0;
  1168. err_free:
  1169. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1170. err:
  1171. sc->desc = NULL;
  1172. return ret;
  1173. }
  1174. static void
  1175. ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
  1176. {
  1177. struct ath5k_buf *bf;
  1178. ath5k_txbuf_free(sc, sc->bbuf);
  1179. list_for_each_entry(bf, &sc->txbuf, list)
  1180. ath5k_txbuf_free(sc, bf);
  1181. list_for_each_entry(bf, &sc->rxbuf, list)
  1182. ath5k_rxbuf_free(sc, bf);
  1183. /* Free memory associated with all descriptors */
  1184. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1185. kfree(sc->bufptr);
  1186. sc->bufptr = NULL;
  1187. }
  1188. /**************\
  1189. * Queues setup *
  1190. \**************/
  1191. static struct ath5k_txq *
  1192. ath5k_txq_setup(struct ath5k_softc *sc,
  1193. int qtype, int subtype)
  1194. {
  1195. struct ath5k_hw *ah = sc->ah;
  1196. struct ath5k_txq *txq;
  1197. struct ath5k_txq_info qi = {
  1198. .tqi_subtype = subtype,
  1199. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1200. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1201. .tqi_cw_max = AR5K_TXQ_USEDEFAULT
  1202. };
  1203. int qnum;
  1204. /*
  1205. * Enable interrupts only for EOL and DESC conditions.
  1206. * We mark tx descriptors to receive a DESC interrupt
  1207. * when a tx queue gets deep; otherwise waiting for the
  1208. * EOL to reap descriptors. Note that this is done to
  1209. * reduce interrupt load and this only defers reaping
  1210. * descriptors, never transmitting frames. Aside from
  1211. * reducing interrupts this also permits more concurrency.
  1212. * The only potential downside is if the tx queue backs
  1213. * up in which case the top half of the kernel may backup
  1214. * due to a lack of tx descriptors.
  1215. */
  1216. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  1217. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  1218. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  1219. if (qnum < 0) {
  1220. /*
  1221. * NB: don't print a message, this happens
  1222. * normally on parts with too few tx queues
  1223. */
  1224. return ERR_PTR(qnum);
  1225. }
  1226. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  1227. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  1228. qnum, ARRAY_SIZE(sc->txqs));
  1229. ath5k_hw_release_tx_queue(ah, qnum);
  1230. return ERR_PTR(-EINVAL);
  1231. }
  1232. txq = &sc->txqs[qnum];
  1233. if (!txq->setup) {
  1234. txq->qnum = qnum;
  1235. txq->link = NULL;
  1236. INIT_LIST_HEAD(&txq->q);
  1237. spin_lock_init(&txq->lock);
  1238. txq->setup = true;
  1239. }
  1240. return &sc->txqs[qnum];
  1241. }
  1242. static int
  1243. ath5k_beaconq_setup(struct ath5k_hw *ah)
  1244. {
  1245. struct ath5k_txq_info qi = {
  1246. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1247. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1248. .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
  1249. /* NB: for dynamic turbo, don't enable any other interrupts */
  1250. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  1251. };
  1252. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  1253. }
  1254. static int
  1255. ath5k_beaconq_config(struct ath5k_softc *sc)
  1256. {
  1257. struct ath5k_hw *ah = sc->ah;
  1258. struct ath5k_txq_info qi;
  1259. int ret;
  1260. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  1261. if (ret)
  1262. return ret;
  1263. if (sc->opmode == NL80211_IFTYPE_AP ||
  1264. sc->opmode == NL80211_IFTYPE_MESH_POINT) {
  1265. /*
  1266. * Always burst out beacon and CAB traffic
  1267. * (aifs = cwmin = cwmax = 0)
  1268. */
  1269. qi.tqi_aifs = 0;
  1270. qi.tqi_cw_min = 0;
  1271. qi.tqi_cw_max = 0;
  1272. } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1273. /*
  1274. * Adhoc mode; backoff between 0 and (2 * cw_min).
  1275. */
  1276. qi.tqi_aifs = 0;
  1277. qi.tqi_cw_min = 0;
  1278. qi.tqi_cw_max = 2 * ah->ah_cw_min;
  1279. }
  1280. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1281. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  1282. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  1283. ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
  1284. if (ret) {
  1285. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  1286. "hardware queue!\n", __func__);
  1287. return ret;
  1288. }
  1289. return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
  1290. }
  1291. static void
  1292. ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1293. {
  1294. struct ath5k_buf *bf, *bf0;
  1295. /*
  1296. * NB: this assumes output has been stopped and
  1297. * we do not need to block ath5k_tx_tasklet
  1298. */
  1299. spin_lock_bh(&txq->lock);
  1300. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1301. ath5k_debug_printtxbuf(sc, bf);
  1302. ath5k_txbuf_free(sc, bf);
  1303. spin_lock_bh(&sc->txbuflock);
  1304. sc->tx_stats[txq->qnum].len--;
  1305. list_move_tail(&bf->list, &sc->txbuf);
  1306. sc->txbuf_len++;
  1307. spin_unlock_bh(&sc->txbuflock);
  1308. }
  1309. txq->link = NULL;
  1310. spin_unlock_bh(&txq->lock);
  1311. }
  1312. /*
  1313. * Drain the transmit queues and reclaim resources.
  1314. */
  1315. static void
  1316. ath5k_txq_cleanup(struct ath5k_softc *sc)
  1317. {
  1318. struct ath5k_hw *ah = sc->ah;
  1319. unsigned int i;
  1320. /* XXX return value */
  1321. if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
  1322. /* don't touch the hardware if marked invalid */
  1323. ath5k_hw_stop_tx_dma(ah, sc->bhalq);
  1324. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
  1325. ath5k_hw_get_txdp(ah, sc->bhalq));
  1326. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1327. if (sc->txqs[i].setup) {
  1328. ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
  1329. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
  1330. "link %p\n",
  1331. sc->txqs[i].qnum,
  1332. ath5k_hw_get_txdp(ah,
  1333. sc->txqs[i].qnum),
  1334. sc->txqs[i].link);
  1335. }
  1336. }
  1337. ieee80211_wake_queues(sc->hw); /* XXX move to callers */
  1338. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1339. if (sc->txqs[i].setup)
  1340. ath5k_txq_drainq(sc, &sc->txqs[i]);
  1341. }
  1342. static void
  1343. ath5k_txq_release(struct ath5k_softc *sc)
  1344. {
  1345. struct ath5k_txq *txq = sc->txqs;
  1346. unsigned int i;
  1347. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  1348. if (txq->setup) {
  1349. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  1350. txq->setup = false;
  1351. }
  1352. }
  1353. /*************\
  1354. * RX Handling *
  1355. \*************/
  1356. /*
  1357. * Enable the receive h/w following a reset.
  1358. */
  1359. static int
  1360. ath5k_rx_start(struct ath5k_softc *sc)
  1361. {
  1362. struct ath5k_hw *ah = sc->ah;
  1363. struct ath5k_buf *bf;
  1364. int ret;
  1365. sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->cachelsz);
  1366. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
  1367. sc->cachelsz, sc->rxbufsize);
  1368. sc->rxlink = NULL;
  1369. spin_lock_bh(&sc->rxbuflock);
  1370. list_for_each_entry(bf, &sc->rxbuf, list) {
  1371. ret = ath5k_rxbuf_setup(sc, bf);
  1372. if (ret != 0) {
  1373. spin_unlock_bh(&sc->rxbuflock);
  1374. goto err;
  1375. }
  1376. }
  1377. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1378. spin_unlock_bh(&sc->rxbuflock);
  1379. ath5k_hw_set_rxdp(ah, bf->daddr);
  1380. ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
  1381. ath5k_mode_setup(sc); /* set filters, etc. */
  1382. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  1383. return 0;
  1384. err:
  1385. return ret;
  1386. }
  1387. /*
  1388. * Disable the receive h/w in preparation for a reset.
  1389. */
  1390. static void
  1391. ath5k_rx_stop(struct ath5k_softc *sc)
  1392. {
  1393. struct ath5k_hw *ah = sc->ah;
  1394. ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
  1395. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  1396. ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
  1397. ath5k_debug_printrxbuffs(sc, ah);
  1398. sc->rxlink = NULL; /* just in case */
  1399. }
  1400. static unsigned int
  1401. ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
  1402. struct sk_buff *skb, struct ath5k_rx_status *rs)
  1403. {
  1404. struct ieee80211_hdr *hdr = (void *)skb->data;
  1405. unsigned int keyix, hlen;
  1406. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1407. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  1408. return RX_FLAG_DECRYPTED;
  1409. /* Apparently when a default key is used to decrypt the packet
  1410. the hw does not set the index used to decrypt. In such cases
  1411. get the index from the packet. */
  1412. hlen = ieee80211_hdrlen(hdr->frame_control);
  1413. if (ieee80211_has_protected(hdr->frame_control) &&
  1414. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1415. skb->len >= hlen + 4) {
  1416. keyix = skb->data[hlen + 3] >> 6;
  1417. if (test_bit(keyix, sc->keymap))
  1418. return RX_FLAG_DECRYPTED;
  1419. }
  1420. return 0;
  1421. }
  1422. static void
  1423. ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
  1424. struct ieee80211_rx_status *rxs)
  1425. {
  1426. u64 tsf, bc_tstamp;
  1427. u32 hw_tu;
  1428. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1429. if (ieee80211_is_beacon(mgmt->frame_control) &&
  1430. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  1431. memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
  1432. /*
  1433. * Received an IBSS beacon with the same BSSID. Hardware *must*
  1434. * have updated the local TSF. We have to work around various
  1435. * hardware bugs, though...
  1436. */
  1437. tsf = ath5k_hw_get_tsf64(sc->ah);
  1438. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1439. hw_tu = TSF_TO_TU(tsf);
  1440. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1441. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1442. (unsigned long long)bc_tstamp,
  1443. (unsigned long long)rxs->mactime,
  1444. (unsigned long long)(rxs->mactime - bc_tstamp),
  1445. (unsigned long long)tsf);
  1446. /*
  1447. * Sometimes the HW will give us a wrong tstamp in the rx
  1448. * status, causing the timestamp extension to go wrong.
  1449. * (This seems to happen especially with beacon frames bigger
  1450. * than 78 byte (incl. FCS))
  1451. * But we know that the receive timestamp must be later than the
  1452. * timestamp of the beacon since HW must have synced to that.
  1453. *
  1454. * NOTE: here we assume mactime to be after the frame was
  1455. * received, not like mac80211 which defines it at the start.
  1456. */
  1457. if (bc_tstamp > rxs->mactime) {
  1458. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1459. "fixing mactime from %llx to %llx\n",
  1460. (unsigned long long)rxs->mactime,
  1461. (unsigned long long)tsf);
  1462. rxs->mactime = tsf;
  1463. }
  1464. /*
  1465. * Local TSF might have moved higher than our beacon timers,
  1466. * in that case we have to update them to continue sending
  1467. * beacons. This also takes care of synchronizing beacon sending
  1468. * times with other stations.
  1469. */
  1470. if (hw_tu >= sc->nexttbtt)
  1471. ath5k_beacon_update_timers(sc, bc_tstamp);
  1472. }
  1473. }
  1474. static void ath5k_tasklet_beacon(unsigned long data)
  1475. {
  1476. struct ath5k_softc *sc = (struct ath5k_softc *) data;
  1477. /*
  1478. * Software beacon alert--time to send a beacon.
  1479. *
  1480. * In IBSS mode we use this interrupt just to
  1481. * keep track of the next TBTT (target beacon
  1482. * transmission time) in order to detect wether
  1483. * automatic TSF updates happened.
  1484. */
  1485. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1486. /* XXX: only if VEOL suppported */
  1487. u64 tsf = ath5k_hw_get_tsf64(sc->ah);
  1488. sc->nexttbtt += sc->bintval;
  1489. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1490. "SWBA nexttbtt: %x hw_tu: %x "
  1491. "TSF: %llx\n",
  1492. sc->nexttbtt,
  1493. TSF_TO_TU(tsf),
  1494. (unsigned long long) tsf);
  1495. } else {
  1496. spin_lock(&sc->block);
  1497. ath5k_beacon_send(sc);
  1498. spin_unlock(&sc->block);
  1499. }
  1500. }
  1501. static void
  1502. ath5k_tasklet_rx(unsigned long data)
  1503. {
  1504. struct ieee80211_rx_status rxs = {};
  1505. struct ath5k_rx_status rs = {};
  1506. struct sk_buff *skb, *next_skb;
  1507. dma_addr_t next_skb_addr;
  1508. struct ath5k_softc *sc = (void *)data;
  1509. struct ath5k_buf *bf, *bf_last;
  1510. struct ath5k_desc *ds;
  1511. int ret;
  1512. int hdrlen;
  1513. int padsize;
  1514. spin_lock(&sc->rxbuflock);
  1515. if (list_empty(&sc->rxbuf)) {
  1516. ATH5K_WARN(sc, "empty rx buf pool\n");
  1517. goto unlock;
  1518. }
  1519. bf_last = list_entry(sc->rxbuf.prev, struct ath5k_buf, list);
  1520. do {
  1521. rxs.flag = 0;
  1522. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1523. BUG_ON(bf->skb == NULL);
  1524. skb = bf->skb;
  1525. ds = bf->desc;
  1526. /*
  1527. * last buffer must not be freed to ensure proper hardware
  1528. * function. When the hardware finishes also a packet next to
  1529. * it, we are sure, it doesn't use it anymore and we can go on.
  1530. */
  1531. if (bf_last == bf)
  1532. bf->flags |= 1;
  1533. if (bf->flags) {
  1534. struct ath5k_buf *bf_next = list_entry(bf->list.next,
  1535. struct ath5k_buf, list);
  1536. ret = sc->ah->ah_proc_rx_desc(sc->ah, bf_next->desc,
  1537. &rs);
  1538. if (ret)
  1539. break;
  1540. bf->flags &= ~1;
  1541. /* skip the overwritten one (even status is martian) */
  1542. goto next;
  1543. }
  1544. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
  1545. if (unlikely(ret == -EINPROGRESS))
  1546. break;
  1547. else if (unlikely(ret)) {
  1548. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1549. spin_unlock(&sc->rxbuflock);
  1550. return;
  1551. }
  1552. if (unlikely(rs.rs_more)) {
  1553. ATH5K_WARN(sc, "unsupported jumbo\n");
  1554. goto next;
  1555. }
  1556. if (unlikely(rs.rs_status)) {
  1557. if (rs.rs_status & AR5K_RXERR_PHY)
  1558. goto next;
  1559. if (rs.rs_status & AR5K_RXERR_DECRYPT) {
  1560. /*
  1561. * Decrypt error. If the error occurred
  1562. * because there was no hardware key, then
  1563. * let the frame through so the upper layers
  1564. * can process it. This is necessary for 5210
  1565. * parts which have no way to setup a ``clear''
  1566. * key cache entry.
  1567. *
  1568. * XXX do key cache faulting
  1569. */
  1570. if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
  1571. !(rs.rs_status & AR5K_RXERR_CRC))
  1572. goto accept;
  1573. }
  1574. if (rs.rs_status & AR5K_RXERR_MIC) {
  1575. rxs.flag |= RX_FLAG_MMIC_ERROR;
  1576. goto accept;
  1577. }
  1578. /* let crypto-error packets fall through in MNTR */
  1579. if ((rs.rs_status &
  1580. ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
  1581. sc->opmode != NL80211_IFTYPE_MONITOR)
  1582. goto next;
  1583. }
  1584. accept:
  1585. next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
  1586. /*
  1587. * If we can't replace bf->skb with a new skb under memory
  1588. * pressure, just skip this packet
  1589. */
  1590. if (!next_skb)
  1591. goto next;
  1592. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  1593. PCI_DMA_FROMDEVICE);
  1594. skb_put(skb, rs.rs_datalen);
  1595. /* The MAC header is padded to have 32-bit boundary if the
  1596. * packet payload is non-zero. The general calculation for
  1597. * padsize would take into account odd header lengths:
  1598. * padsize = (4 - hdrlen % 4) % 4; However, since only
  1599. * even-length headers are used, padding can only be 0 or 2
  1600. * bytes and we can optimize this a bit. In addition, we must
  1601. * not try to remove padding from short control frames that do
  1602. * not have payload. */
  1603. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  1604. padsize = ath5k_pad_size(hdrlen);
  1605. if (padsize) {
  1606. memmove(skb->data + padsize, skb->data, hdrlen);
  1607. skb_pull(skb, padsize);
  1608. }
  1609. /*
  1610. * always extend the mac timestamp, since this information is
  1611. * also needed for proper IBSS merging.
  1612. *
  1613. * XXX: it might be too late to do it here, since rs_tstamp is
  1614. * 15bit only. that means TSF extension has to be done within
  1615. * 32768usec (about 32ms). it might be necessary to move this to
  1616. * the interrupt handler, like it is done in madwifi.
  1617. *
  1618. * Unfortunately we don't know when the hardware takes the rx
  1619. * timestamp (beginning of phy frame, data frame, end of rx?).
  1620. * The only thing we know is that it is hardware specific...
  1621. * On AR5213 it seems the rx timestamp is at the end of the
  1622. * frame, but i'm not sure.
  1623. *
  1624. * NOTE: mac80211 defines mactime at the beginning of the first
  1625. * data symbol. Since we don't have any time references it's
  1626. * impossible to comply to that. This affects IBSS merge only
  1627. * right now, so it's not too bad...
  1628. */
  1629. rxs.mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
  1630. rxs.flag |= RX_FLAG_TSFT;
  1631. rxs.freq = sc->curchan->center_freq;
  1632. rxs.band = sc->curband->band;
  1633. rxs.noise = sc->ah->ah_noise_floor;
  1634. rxs.signal = rxs.noise + rs.rs_rssi;
  1635. /* An rssi of 35 indicates you should be able use
  1636. * 54 Mbps reliably. A more elaborate scheme can be used
  1637. * here but it requires a map of SNR/throughput for each
  1638. * possible mode used */
  1639. rxs.qual = rs.rs_rssi * 100 / 35;
  1640. /* rssi can be more than 35 though, anything above that
  1641. * should be considered at 100% */
  1642. if (rxs.qual > 100)
  1643. rxs.qual = 100;
  1644. rxs.antenna = rs.rs_antenna;
  1645. rxs.rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
  1646. rxs.flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
  1647. if (rxs.rate_idx >= 0 && rs.rs_rate ==
  1648. sc->curband->bitrates[rxs.rate_idx].hw_value_short)
  1649. rxs.flag |= RX_FLAG_SHORTPRE;
  1650. ath5k_debug_dump_skb(sc, skb, "RX ", 0);
  1651. /* check beacons in IBSS mode */
  1652. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  1653. ath5k_check_ibss_tsf(sc, skb, &rxs);
  1654. __ieee80211_rx(sc->hw, skb, &rxs);
  1655. bf->skb = next_skb;
  1656. bf->skbaddr = next_skb_addr;
  1657. next:
  1658. list_move_tail(&bf->list, &sc->rxbuf);
  1659. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1660. unlock:
  1661. spin_unlock(&sc->rxbuflock);
  1662. }
  1663. /*************\
  1664. * TX Handling *
  1665. \*************/
  1666. static void
  1667. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1668. {
  1669. struct ath5k_tx_status ts = {};
  1670. struct ath5k_buf *bf, *bf0;
  1671. struct ath5k_desc *ds;
  1672. struct sk_buff *skb;
  1673. struct ieee80211_tx_info *info;
  1674. int i, ret;
  1675. spin_lock(&txq->lock);
  1676. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1677. ds = bf->desc;
  1678. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
  1679. if (unlikely(ret == -EINPROGRESS))
  1680. break;
  1681. else if (unlikely(ret)) {
  1682. ATH5K_ERR(sc, "error %d while processing queue %u\n",
  1683. ret, txq->qnum);
  1684. break;
  1685. }
  1686. skb = bf->skb;
  1687. info = IEEE80211_SKB_CB(skb);
  1688. bf->skb = NULL;
  1689. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
  1690. PCI_DMA_TODEVICE);
  1691. ieee80211_tx_info_clear_status(info);
  1692. for (i = 0; i < 4; i++) {
  1693. struct ieee80211_tx_rate *r =
  1694. &info->status.rates[i];
  1695. if (ts.ts_rate[i]) {
  1696. r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
  1697. r->count = ts.ts_retry[i];
  1698. } else {
  1699. r->idx = -1;
  1700. r->count = 0;
  1701. }
  1702. }
  1703. /* count the successful attempt as well */
  1704. info->status.rates[ts.ts_final_idx].count++;
  1705. if (unlikely(ts.ts_status)) {
  1706. sc->ll_stats.dot11ACKFailureCount++;
  1707. if (ts.ts_status & AR5K_TXERR_FILT)
  1708. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1709. } else {
  1710. info->flags |= IEEE80211_TX_STAT_ACK;
  1711. info->status.ack_signal = ts.ts_rssi;
  1712. }
  1713. ieee80211_tx_status(sc->hw, skb);
  1714. sc->tx_stats[txq->qnum].count++;
  1715. spin_lock(&sc->txbuflock);
  1716. sc->tx_stats[txq->qnum].len--;
  1717. list_move_tail(&bf->list, &sc->txbuf);
  1718. sc->txbuf_len++;
  1719. spin_unlock(&sc->txbuflock);
  1720. }
  1721. if (likely(list_empty(&txq->q)))
  1722. txq->link = NULL;
  1723. spin_unlock(&txq->lock);
  1724. if (sc->txbuf_len > ATH_TXBUF / 5)
  1725. ieee80211_wake_queues(sc->hw);
  1726. }
  1727. static void
  1728. ath5k_tasklet_tx(unsigned long data)
  1729. {
  1730. struct ath5k_softc *sc = (void *)data;
  1731. ath5k_tx_processq(sc, sc->txq);
  1732. }
  1733. /*****************\
  1734. * Beacon handling *
  1735. \*****************/
  1736. /*
  1737. * Setup the beacon frame for transmit.
  1738. */
  1739. static int
  1740. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1741. {
  1742. struct sk_buff *skb = bf->skb;
  1743. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1744. struct ath5k_hw *ah = sc->ah;
  1745. struct ath5k_desc *ds;
  1746. int ret, antenna = 0;
  1747. u32 flags;
  1748. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1749. PCI_DMA_TODEVICE);
  1750. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1751. "skbaddr %llx\n", skb, skb->data, skb->len,
  1752. (unsigned long long)bf->skbaddr);
  1753. if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
  1754. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1755. return -EIO;
  1756. }
  1757. ds = bf->desc;
  1758. flags = AR5K_TXDESC_NOACK;
  1759. if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
  1760. ds->ds_link = bf->daddr; /* self-linked */
  1761. flags |= AR5K_TXDESC_VEOL;
  1762. /*
  1763. * Let hardware handle antenna switching if txantenna is not set
  1764. */
  1765. } else {
  1766. ds->ds_link = 0;
  1767. /*
  1768. * Switch antenna every 4 beacons if txantenna is not set
  1769. * XXX assumes two antennas
  1770. */
  1771. if (antenna == 0)
  1772. antenna = sc->bsent & 4 ? 2 : 1;
  1773. }
  1774. ds->ds_data = bf->skbaddr;
  1775. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1776. ieee80211_get_hdrlen_from_skb(skb),
  1777. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1778. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1779. 1, AR5K_TXKEYIX_INVALID,
  1780. antenna, flags, 0, 0);
  1781. if (ret)
  1782. goto err_unmap;
  1783. return 0;
  1784. err_unmap:
  1785. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1786. return ret;
  1787. }
  1788. /*
  1789. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1790. * frame contents are done as needed and the slot time is
  1791. * also adjusted based on current state.
  1792. *
  1793. * This is called from software irq context (beacontq or restq
  1794. * tasklets) or user context from ath5k_beacon_config.
  1795. */
  1796. static void
  1797. ath5k_beacon_send(struct ath5k_softc *sc)
  1798. {
  1799. struct ath5k_buf *bf = sc->bbuf;
  1800. struct ath5k_hw *ah = sc->ah;
  1801. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1802. if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
  1803. sc->opmode == NL80211_IFTYPE_MONITOR)) {
  1804. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1805. return;
  1806. }
  1807. /*
  1808. * Check if the previous beacon has gone out. If
  1809. * not don't don't try to post another, skip this
  1810. * period and wait for the next. Missed beacons
  1811. * indicate a problem and should not occur. If we
  1812. * miss too many consecutive beacons reset the device.
  1813. */
  1814. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1815. sc->bmisscount++;
  1816. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1817. "missed %u consecutive beacons\n", sc->bmisscount);
  1818. if (sc->bmisscount > 3) { /* NB: 3 is a guess */
  1819. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1820. "stuck beacon time (%u missed)\n",
  1821. sc->bmisscount);
  1822. tasklet_schedule(&sc->restq);
  1823. }
  1824. return;
  1825. }
  1826. if (unlikely(sc->bmisscount != 0)) {
  1827. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1828. "resume beacon xmit after %u misses\n",
  1829. sc->bmisscount);
  1830. sc->bmisscount = 0;
  1831. }
  1832. /*
  1833. * Stop any current dma and put the new frame on the queue.
  1834. * This should never fail since we check above that no frames
  1835. * are still pending on the queue.
  1836. */
  1837. if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
  1838. ATH5K_WARN(sc, "beacon queue %u didn't stop?\n", sc->bhalq);
  1839. /* NB: hw still stops DMA, so proceed */
  1840. }
  1841. ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
  1842. ath5k_hw_start_tx_dma(ah, sc->bhalq);
  1843. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1844. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1845. sc->bsent++;
  1846. }
  1847. /**
  1848. * ath5k_beacon_update_timers - update beacon timers
  1849. *
  1850. * @sc: struct ath5k_softc pointer we are operating on
  1851. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1852. * beacon timer update based on the current HW TSF.
  1853. *
  1854. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1855. * of a received beacon or the current local hardware TSF and write it to the
  1856. * beacon timer registers.
  1857. *
  1858. * This is called in a variety of situations, e.g. when a beacon is received,
  1859. * when a TSF update has been detected, but also when an new IBSS is created or
  1860. * when we otherwise know we have to update the timers, but we keep it in this
  1861. * function to have it all together in one place.
  1862. */
  1863. static void
  1864. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  1865. {
  1866. struct ath5k_hw *ah = sc->ah;
  1867. u32 nexttbtt, intval, hw_tu, bc_tu;
  1868. u64 hw_tsf;
  1869. intval = sc->bintval & AR5K_BEACON_PERIOD;
  1870. if (WARN_ON(!intval))
  1871. return;
  1872. /* beacon TSF converted to TU */
  1873. bc_tu = TSF_TO_TU(bc_tsf);
  1874. /* current TSF converted to TU */
  1875. hw_tsf = ath5k_hw_get_tsf64(ah);
  1876. hw_tu = TSF_TO_TU(hw_tsf);
  1877. #define FUDGE 3
  1878. /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
  1879. if (bc_tsf == -1) {
  1880. /*
  1881. * no beacons received, called internally.
  1882. * just need to refresh timers based on HW TSF.
  1883. */
  1884. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1885. } else if (bc_tsf == 0) {
  1886. /*
  1887. * no beacon received, probably called by ath5k_reset_tsf().
  1888. * reset TSF to start with 0.
  1889. */
  1890. nexttbtt = intval;
  1891. intval |= AR5K_BEACON_RESET_TSF;
  1892. } else if (bc_tsf > hw_tsf) {
  1893. /*
  1894. * beacon received, SW merge happend but HW TSF not yet updated.
  1895. * not possible to reconfigure timers yet, but next time we
  1896. * receive a beacon with the same BSSID, the hardware will
  1897. * automatically update the TSF and then we need to reconfigure
  1898. * the timers.
  1899. */
  1900. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1901. "need to wait for HW TSF sync\n");
  1902. return;
  1903. } else {
  1904. /*
  1905. * most important case for beacon synchronization between STA.
  1906. *
  1907. * beacon received and HW TSF has been already updated by HW.
  1908. * update next TBTT based on the TSF of the beacon, but make
  1909. * sure it is ahead of our local TSF timer.
  1910. */
  1911. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1912. }
  1913. #undef FUDGE
  1914. sc->nexttbtt = nexttbtt;
  1915. intval |= AR5K_BEACON_ENA;
  1916. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  1917. /*
  1918. * debugging output last in order to preserve the time critical aspect
  1919. * of this function
  1920. */
  1921. if (bc_tsf == -1)
  1922. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1923. "reconfigured timers based on HW TSF\n");
  1924. else if (bc_tsf == 0)
  1925. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1926. "reset HW TSF and timers\n");
  1927. else
  1928. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1929. "updated timers based on beacon TSF\n");
  1930. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1931. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1932. (unsigned long long) bc_tsf,
  1933. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1934. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1935. intval & AR5K_BEACON_PERIOD,
  1936. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1937. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1938. }
  1939. /**
  1940. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1941. *
  1942. * @sc: struct ath5k_softc pointer we are operating on
  1943. *
  1944. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1945. * interrupts to detect TSF updates only.
  1946. */
  1947. static void
  1948. ath5k_beacon_config(struct ath5k_softc *sc)
  1949. {
  1950. struct ath5k_hw *ah = sc->ah;
  1951. unsigned long flags;
  1952. ath5k_hw_set_imr(ah, 0);
  1953. sc->bmisscount = 0;
  1954. sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
  1955. if (sc->opmode == NL80211_IFTYPE_ADHOC ||
  1956. sc->opmode == NL80211_IFTYPE_MESH_POINT ||
  1957. sc->opmode == NL80211_IFTYPE_AP) {
  1958. /*
  1959. * In IBSS mode we use a self-linked tx descriptor and let the
  1960. * hardware send the beacons automatically. We have to load it
  1961. * only once here.
  1962. * We use the SWBA interrupt only to keep track of the beacon
  1963. * timers in order to detect automatic TSF updates.
  1964. */
  1965. ath5k_beaconq_config(sc);
  1966. sc->imask |= AR5K_INT_SWBA;
  1967. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1968. if (ath5k_hw_hasveol(ah)) {
  1969. spin_lock_irqsave(&sc->block, flags);
  1970. ath5k_beacon_send(sc);
  1971. spin_unlock_irqrestore(&sc->block, flags);
  1972. }
  1973. } else
  1974. ath5k_beacon_update_timers(sc, -1);
  1975. }
  1976. ath5k_hw_set_imr(ah, sc->imask);
  1977. }
  1978. /********************\
  1979. * Interrupt handling *
  1980. \********************/
  1981. static int
  1982. ath5k_init(struct ath5k_softc *sc)
  1983. {
  1984. struct ath5k_hw *ah = sc->ah;
  1985. int ret, i;
  1986. mutex_lock(&sc->lock);
  1987. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  1988. /*
  1989. * Stop anything previously setup. This is safe
  1990. * no matter this is the first time through or not.
  1991. */
  1992. ath5k_stop_locked(sc);
  1993. /*
  1994. * The basic interface to setting the hardware in a good
  1995. * state is ``reset''. On return the hardware is known to
  1996. * be powered up and with interrupts disabled. This must
  1997. * be followed by initialization of the appropriate bits
  1998. * and then setup of the interrupt mask.
  1999. */
  2000. sc->curchan = sc->hw->conf.channel;
  2001. sc->curband = &sc->sbands[sc->curchan->band];
  2002. sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
  2003. AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
  2004. AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_MIB;
  2005. ret = ath5k_reset(sc, false, false);
  2006. if (ret)
  2007. goto done;
  2008. /*
  2009. * Reset the key cache since some parts do not reset the
  2010. * contents on initial power up or resume from suspend.
  2011. */
  2012. for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
  2013. ath5k_hw_reset_key(ah, i);
  2014. /* Set ack to be sent at low bit-rates */
  2015. ath5k_hw_set_ack_bitrate_high(ah, false);
  2016. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  2017. msecs_to_jiffies(ath5k_calinterval * 1000)));
  2018. ret = 0;
  2019. done:
  2020. mmiowb();
  2021. mutex_unlock(&sc->lock);
  2022. return ret;
  2023. }
  2024. static int
  2025. ath5k_stop_locked(struct ath5k_softc *sc)
  2026. {
  2027. struct ath5k_hw *ah = sc->ah;
  2028. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  2029. test_bit(ATH_STAT_INVALID, sc->status));
  2030. /*
  2031. * Shutdown the hardware and driver:
  2032. * stop output from above
  2033. * disable interrupts
  2034. * turn off timers
  2035. * turn off the radio
  2036. * clear transmit machinery
  2037. * clear receive machinery
  2038. * drain and release tx queues
  2039. * reclaim beacon resources
  2040. * power down hardware
  2041. *
  2042. * Note that some of this work is not possible if the
  2043. * hardware is gone (invalid).
  2044. */
  2045. ieee80211_stop_queues(sc->hw);
  2046. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2047. ath5k_led_off(sc);
  2048. ath5k_hw_set_imr(ah, 0);
  2049. synchronize_irq(sc->pdev->irq);
  2050. }
  2051. ath5k_txq_cleanup(sc);
  2052. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2053. ath5k_rx_stop(sc);
  2054. ath5k_hw_phy_disable(ah);
  2055. } else
  2056. sc->rxlink = NULL;
  2057. return 0;
  2058. }
  2059. /*
  2060. * Stop the device, grabbing the top-level lock to protect
  2061. * against concurrent entry through ath5k_init (which can happen
  2062. * if another thread does a system call and the thread doing the
  2063. * stop is preempted).
  2064. */
  2065. static int
  2066. ath5k_stop_hw(struct ath5k_softc *sc)
  2067. {
  2068. int ret;
  2069. mutex_lock(&sc->lock);
  2070. ret = ath5k_stop_locked(sc);
  2071. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  2072. /*
  2073. * Set the chip in full sleep mode. Note that we are
  2074. * careful to do this only when bringing the interface
  2075. * completely to a stop. When the chip is in this state
  2076. * it must be carefully woken up or references to
  2077. * registers in the PCI clock domain may freeze the bus
  2078. * (and system). This varies by chip and is mostly an
  2079. * issue with newer parts that go to sleep more quickly.
  2080. */
  2081. if (sc->ah->ah_mac_srev >= 0x78) {
  2082. /*
  2083. * XXX
  2084. * don't put newer MAC revisions > 7.8 to sleep because
  2085. * of the above mentioned problems
  2086. */
  2087. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mac version > 7.8, "
  2088. "not putting device to sleep\n");
  2089. } else {
  2090. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2091. "putting device to full sleep\n");
  2092. ath5k_hw_set_power(sc->ah, AR5K_PM_FULL_SLEEP, true, 0);
  2093. }
  2094. }
  2095. ath5k_txbuf_free(sc, sc->bbuf);
  2096. mmiowb();
  2097. mutex_unlock(&sc->lock);
  2098. del_timer_sync(&sc->calib_tim);
  2099. tasklet_kill(&sc->rxtq);
  2100. tasklet_kill(&sc->txtq);
  2101. tasklet_kill(&sc->restq);
  2102. tasklet_kill(&sc->beacontq);
  2103. return ret;
  2104. }
  2105. static irqreturn_t
  2106. ath5k_intr(int irq, void *dev_id)
  2107. {
  2108. struct ath5k_softc *sc = dev_id;
  2109. struct ath5k_hw *ah = sc->ah;
  2110. enum ath5k_int status;
  2111. unsigned int counter = 1000;
  2112. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  2113. !ath5k_hw_is_intr_pending(ah)))
  2114. return IRQ_NONE;
  2115. do {
  2116. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  2117. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  2118. status, sc->imask);
  2119. if (unlikely(status & AR5K_INT_FATAL)) {
  2120. /*
  2121. * Fatal errors are unrecoverable.
  2122. * Typically these are caused by DMA errors.
  2123. */
  2124. tasklet_schedule(&sc->restq);
  2125. } else if (unlikely(status & AR5K_INT_RXORN)) {
  2126. tasklet_schedule(&sc->restq);
  2127. } else {
  2128. if (status & AR5K_INT_SWBA) {
  2129. tasklet_schedule(&sc->beacontq);
  2130. }
  2131. if (status & AR5K_INT_RXEOL) {
  2132. /*
  2133. * NB: the hardware should re-read the link when
  2134. * RXE bit is written, but it doesn't work at
  2135. * least on older hardware revs.
  2136. */
  2137. sc->rxlink = NULL;
  2138. }
  2139. if (status & AR5K_INT_TXURN) {
  2140. /* bump tx trigger level */
  2141. ath5k_hw_update_tx_triglevel(ah, true);
  2142. }
  2143. if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
  2144. tasklet_schedule(&sc->rxtq);
  2145. if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
  2146. | AR5K_INT_TXERR | AR5K_INT_TXEOL))
  2147. tasklet_schedule(&sc->txtq);
  2148. if (status & AR5K_INT_BMISS) {
  2149. /* TODO */
  2150. }
  2151. if (status & AR5K_INT_MIB) {
  2152. /*
  2153. * These stats are also used for ANI i think
  2154. * so how about updating them more often ?
  2155. */
  2156. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2157. }
  2158. }
  2159. } while (ath5k_hw_is_intr_pending(ah) && counter-- > 0);
  2160. if (unlikely(!counter))
  2161. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  2162. return IRQ_HANDLED;
  2163. }
  2164. static void
  2165. ath5k_tasklet_reset(unsigned long data)
  2166. {
  2167. struct ath5k_softc *sc = (void *)data;
  2168. ath5k_reset_wake(sc);
  2169. }
  2170. /*
  2171. * Periodically recalibrate the PHY to account
  2172. * for temperature/environment changes.
  2173. */
  2174. static void
  2175. ath5k_calibrate(unsigned long data)
  2176. {
  2177. struct ath5k_softc *sc = (void *)data;
  2178. struct ath5k_hw *ah = sc->ah;
  2179. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  2180. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  2181. sc->curchan->hw_value);
  2182. if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  2183. /*
  2184. * Rfgain is out of bounds, reset the chip
  2185. * to load new gain values.
  2186. */
  2187. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  2188. ath5k_reset_wake(sc);
  2189. }
  2190. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  2191. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  2192. ieee80211_frequency_to_channel(
  2193. sc->curchan->center_freq));
  2194. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  2195. msecs_to_jiffies(ath5k_calinterval * 1000)));
  2196. }
  2197. /***************\
  2198. * LED functions *
  2199. \***************/
  2200. static void
  2201. ath5k_led_enable(struct ath5k_softc *sc)
  2202. {
  2203. if (test_bit(ATH_STAT_LEDSOFT, sc->status)) {
  2204. ath5k_hw_set_gpio_output(sc->ah, sc->led_pin);
  2205. ath5k_led_off(sc);
  2206. }
  2207. }
  2208. static void
  2209. ath5k_led_on(struct ath5k_softc *sc)
  2210. {
  2211. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2212. return;
  2213. ath5k_hw_set_gpio(sc->ah, sc->led_pin, sc->led_on);
  2214. }
  2215. static void
  2216. ath5k_led_off(struct ath5k_softc *sc)
  2217. {
  2218. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2219. return;
  2220. ath5k_hw_set_gpio(sc->ah, sc->led_pin, !sc->led_on);
  2221. }
  2222. static void
  2223. ath5k_led_brightness_set(struct led_classdev *led_dev,
  2224. enum led_brightness brightness)
  2225. {
  2226. struct ath5k_led *led = container_of(led_dev, struct ath5k_led,
  2227. led_dev);
  2228. if (brightness == LED_OFF)
  2229. ath5k_led_off(led->sc);
  2230. else
  2231. ath5k_led_on(led->sc);
  2232. }
  2233. static int
  2234. ath5k_register_led(struct ath5k_softc *sc, struct ath5k_led *led,
  2235. const char *name, char *trigger)
  2236. {
  2237. int err;
  2238. led->sc = sc;
  2239. strncpy(led->name, name, sizeof(led->name));
  2240. led->led_dev.name = led->name;
  2241. led->led_dev.default_trigger = trigger;
  2242. led->led_dev.brightness_set = ath5k_led_brightness_set;
  2243. err = led_classdev_register(&sc->pdev->dev, &led->led_dev);
  2244. if (err) {
  2245. ATH5K_WARN(sc, "could not register LED %s\n", name);
  2246. led->sc = NULL;
  2247. }
  2248. return err;
  2249. }
  2250. static void
  2251. ath5k_unregister_led(struct ath5k_led *led)
  2252. {
  2253. if (!led->sc)
  2254. return;
  2255. led_classdev_unregister(&led->led_dev);
  2256. ath5k_led_off(led->sc);
  2257. led->sc = NULL;
  2258. }
  2259. static void
  2260. ath5k_unregister_leds(struct ath5k_softc *sc)
  2261. {
  2262. ath5k_unregister_led(&sc->rx_led);
  2263. ath5k_unregister_led(&sc->tx_led);
  2264. }
  2265. static int
  2266. ath5k_init_leds(struct ath5k_softc *sc)
  2267. {
  2268. int ret = 0;
  2269. struct ieee80211_hw *hw = sc->hw;
  2270. struct pci_dev *pdev = sc->pdev;
  2271. char name[ATH5K_LED_MAX_NAME_LEN + 1];
  2272. /*
  2273. * Auto-enable soft led processing for IBM cards and for
  2274. * 5211 minipci cards.
  2275. */
  2276. if (pdev->device == PCI_DEVICE_ID_ATHEROS_AR5212_IBM ||
  2277. pdev->device == PCI_DEVICE_ID_ATHEROS_AR5211) {
  2278. __set_bit(ATH_STAT_LEDSOFT, sc->status);
  2279. sc->led_pin = 0;
  2280. sc->led_on = 0; /* active low */
  2281. }
  2282. /* Enable softled on PIN1 on HP Compaq nc6xx, nc4000 & nx5000 laptops */
  2283. if (pdev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ) {
  2284. __set_bit(ATH_STAT_LEDSOFT, sc->status);
  2285. sc->led_pin = 1;
  2286. sc->led_on = 1; /* active high */
  2287. }
  2288. /*
  2289. * Pin 3 on Foxconn chips used in Acer Aspire One (0x105b:e008) and
  2290. * in emachines notebooks with AMBIT subsystem.
  2291. */
  2292. if (pdev->subsystem_vendor == PCI_VENDOR_ID_FOXCONN ||
  2293. pdev->subsystem_vendor == PCI_VENDOR_ID_AMBIT) {
  2294. __set_bit(ATH_STAT_LEDSOFT, sc->status);
  2295. sc->led_pin = 3;
  2296. sc->led_on = 0; /* active low */
  2297. }
  2298. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2299. goto out;
  2300. ath5k_led_enable(sc);
  2301. snprintf(name, sizeof(name), "ath5k-%s::rx", wiphy_name(hw->wiphy));
  2302. ret = ath5k_register_led(sc, &sc->rx_led, name,
  2303. ieee80211_get_rx_led_name(hw));
  2304. if (ret)
  2305. goto out;
  2306. snprintf(name, sizeof(name), "ath5k-%s::tx", wiphy_name(hw->wiphy));
  2307. ret = ath5k_register_led(sc, &sc->tx_led, name,
  2308. ieee80211_get_tx_led_name(hw));
  2309. out:
  2310. return ret;
  2311. }
  2312. /********************\
  2313. * Mac80211 functions *
  2314. \********************/
  2315. static int
  2316. ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2317. {
  2318. struct ath5k_softc *sc = hw->priv;
  2319. struct ath5k_buf *bf;
  2320. unsigned long flags;
  2321. int hdrlen;
  2322. int padsize;
  2323. ath5k_debug_dump_skb(sc, skb, "TX ", 1);
  2324. if (sc->opmode == NL80211_IFTYPE_MONITOR)
  2325. ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
  2326. /*
  2327. * the hardware expects the header padded to 4 byte boundaries
  2328. * if this is not the case we add the padding after the header
  2329. */
  2330. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  2331. padsize = ath5k_pad_size(hdrlen);
  2332. if (padsize) {
  2333. if (skb_headroom(skb) < padsize) {
  2334. ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
  2335. " headroom to pad %d\n", hdrlen, padsize);
  2336. return NETDEV_TX_BUSY;
  2337. }
  2338. skb_push(skb, padsize);
  2339. memmove(skb->data, skb->data+padsize, hdrlen);
  2340. }
  2341. spin_lock_irqsave(&sc->txbuflock, flags);
  2342. if (list_empty(&sc->txbuf)) {
  2343. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  2344. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2345. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  2346. return NETDEV_TX_BUSY;
  2347. }
  2348. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  2349. list_del(&bf->list);
  2350. sc->txbuf_len--;
  2351. if (list_empty(&sc->txbuf))
  2352. ieee80211_stop_queues(hw);
  2353. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2354. bf->skb = skb;
  2355. if (ath5k_txbuf_setup(sc, bf)) {
  2356. bf->skb = NULL;
  2357. spin_lock_irqsave(&sc->txbuflock, flags);
  2358. list_add_tail(&bf->list, &sc->txbuf);
  2359. sc->txbuf_len++;
  2360. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2361. dev_kfree_skb_any(skb);
  2362. return NETDEV_TX_OK;
  2363. }
  2364. return NETDEV_TX_OK;
  2365. }
  2366. static int
  2367. ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel)
  2368. {
  2369. struct ath5k_hw *ah = sc->ah;
  2370. int ret;
  2371. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2372. if (stop) {
  2373. ath5k_hw_set_imr(ah, 0);
  2374. ath5k_txq_cleanup(sc);
  2375. ath5k_rx_stop(sc);
  2376. }
  2377. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
  2378. if (ret) {
  2379. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2380. goto err;
  2381. }
  2382. /*
  2383. * This is needed only to setup initial state
  2384. * but it's best done after a reset.
  2385. */
  2386. ath5k_hw_set_txpower_limit(sc->ah, 0);
  2387. ret = ath5k_rx_start(sc);
  2388. if (ret) {
  2389. ATH5K_ERR(sc, "can't start recv logic\n");
  2390. goto err;
  2391. }
  2392. /*
  2393. * Change channels and update the h/w rate map if we're switching;
  2394. * e.g. 11a to 11b/g.
  2395. *
  2396. * We may be doing a reset in response to an ioctl that changes the
  2397. * channel so update any state that might change as a result.
  2398. *
  2399. * XXX needed?
  2400. */
  2401. /* ath5k_chan_change(sc, c); */
  2402. ath5k_beacon_config(sc);
  2403. /* intrs are enabled by ath5k_beacon_config */
  2404. return 0;
  2405. err:
  2406. return ret;
  2407. }
  2408. static int
  2409. ath5k_reset_wake(struct ath5k_softc *sc)
  2410. {
  2411. int ret;
  2412. ret = ath5k_reset(sc, true, true);
  2413. if (!ret)
  2414. ieee80211_wake_queues(sc->hw);
  2415. return ret;
  2416. }
  2417. static int ath5k_start(struct ieee80211_hw *hw)
  2418. {
  2419. return ath5k_init(hw->priv);
  2420. }
  2421. static void ath5k_stop(struct ieee80211_hw *hw)
  2422. {
  2423. ath5k_stop_hw(hw->priv);
  2424. }
  2425. static int ath5k_add_interface(struct ieee80211_hw *hw,
  2426. struct ieee80211_if_init_conf *conf)
  2427. {
  2428. struct ath5k_softc *sc = hw->priv;
  2429. int ret;
  2430. mutex_lock(&sc->lock);
  2431. if (sc->vif) {
  2432. ret = 0;
  2433. goto end;
  2434. }
  2435. sc->vif = conf->vif;
  2436. switch (conf->type) {
  2437. case NL80211_IFTYPE_AP:
  2438. case NL80211_IFTYPE_STATION:
  2439. case NL80211_IFTYPE_ADHOC:
  2440. case NL80211_IFTYPE_MESH_POINT:
  2441. case NL80211_IFTYPE_MONITOR:
  2442. sc->opmode = conf->type;
  2443. break;
  2444. default:
  2445. ret = -EOPNOTSUPP;
  2446. goto end;
  2447. }
  2448. /* Set to a reasonable value. Note that this will
  2449. * be set to mac80211's value at ath5k_config(). */
  2450. sc->bintval = 1000;
  2451. ath5k_hw_set_lladdr(sc->ah, conf->mac_addr);
  2452. ret = 0;
  2453. end:
  2454. mutex_unlock(&sc->lock);
  2455. return ret;
  2456. }
  2457. static void
  2458. ath5k_remove_interface(struct ieee80211_hw *hw,
  2459. struct ieee80211_if_init_conf *conf)
  2460. {
  2461. struct ath5k_softc *sc = hw->priv;
  2462. u8 mac[ETH_ALEN] = {};
  2463. mutex_lock(&sc->lock);
  2464. if (sc->vif != conf->vif)
  2465. goto end;
  2466. ath5k_hw_set_lladdr(sc->ah, mac);
  2467. sc->vif = NULL;
  2468. end:
  2469. mutex_unlock(&sc->lock);
  2470. }
  2471. /*
  2472. * TODO: Phy disable/diversity etc
  2473. */
  2474. static int
  2475. ath5k_config(struct ieee80211_hw *hw, u32 changed)
  2476. {
  2477. struct ath5k_softc *sc = hw->priv;
  2478. struct ieee80211_conf *conf = &hw->conf;
  2479. int ret;
  2480. mutex_lock(&sc->lock);
  2481. sc->bintval = conf->beacon_int;
  2482. sc->power_level = conf->power_level;
  2483. ret = ath5k_chan_set(sc, conf->channel);
  2484. mutex_unlock(&sc->lock);
  2485. return ret;
  2486. }
  2487. static int
  2488. ath5k_config_interface(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  2489. struct ieee80211_if_conf *conf)
  2490. {
  2491. struct ath5k_softc *sc = hw->priv;
  2492. struct ath5k_hw *ah = sc->ah;
  2493. int ret = 0;
  2494. mutex_lock(&sc->lock);
  2495. if (sc->vif != vif) {
  2496. ret = -EIO;
  2497. goto unlock;
  2498. }
  2499. if (conf->changed & IEEE80211_IFCC_BSSID && conf->bssid) {
  2500. /* Cache for later use during resets */
  2501. memcpy(ah->ah_bssid, conf->bssid, ETH_ALEN);
  2502. /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
  2503. * a clean way of letting us retrieve this yet. */
  2504. ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
  2505. mmiowb();
  2506. }
  2507. if (conf->changed & IEEE80211_IFCC_BEACON &&
  2508. (vif->type == NL80211_IFTYPE_ADHOC ||
  2509. vif->type == NL80211_IFTYPE_MESH_POINT ||
  2510. vif->type == NL80211_IFTYPE_AP)) {
  2511. struct sk_buff *beacon = ieee80211_beacon_get(hw, vif);
  2512. if (!beacon) {
  2513. ret = -ENOMEM;
  2514. goto unlock;
  2515. }
  2516. ath5k_beacon_update(sc, beacon);
  2517. }
  2518. unlock:
  2519. mutex_unlock(&sc->lock);
  2520. return ret;
  2521. }
  2522. #define SUPPORTED_FIF_FLAGS \
  2523. FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
  2524. FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
  2525. FIF_BCN_PRBRESP_PROMISC
  2526. /*
  2527. * o always accept unicast, broadcast, and multicast traffic
  2528. * o multicast traffic for all BSSIDs will be enabled if mac80211
  2529. * says it should be
  2530. * o maintain current state of phy ofdm or phy cck error reception.
  2531. * If the hardware detects any of these type of errors then
  2532. * ath5k_hw_get_rx_filter() will pass to us the respective
  2533. * hardware filters to be able to receive these type of frames.
  2534. * o probe request frames are accepted only when operating in
  2535. * hostap, adhoc, or monitor modes
  2536. * o enable promiscuous mode according to the interface state
  2537. * o accept beacons:
  2538. * - when operating in adhoc mode so the 802.11 layer creates
  2539. * node table entries for peers,
  2540. * - when operating in station mode for collecting rssi data when
  2541. * the station is otherwise quiet, or
  2542. * - when scanning
  2543. */
  2544. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  2545. unsigned int changed_flags,
  2546. unsigned int *new_flags,
  2547. int mc_count, struct dev_mc_list *mclist)
  2548. {
  2549. struct ath5k_softc *sc = hw->priv;
  2550. struct ath5k_hw *ah = sc->ah;
  2551. u32 mfilt[2], val, rfilt;
  2552. u8 pos;
  2553. int i;
  2554. mfilt[0] = 0;
  2555. mfilt[1] = 0;
  2556. /* Only deal with supported flags */
  2557. changed_flags &= SUPPORTED_FIF_FLAGS;
  2558. *new_flags &= SUPPORTED_FIF_FLAGS;
  2559. /* If HW detects any phy or radar errors, leave those filters on.
  2560. * Also, always enable Unicast, Broadcasts and Multicast
  2561. * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
  2562. rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
  2563. (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
  2564. AR5K_RX_FILTER_MCAST);
  2565. if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
  2566. if (*new_flags & FIF_PROMISC_IN_BSS) {
  2567. rfilt |= AR5K_RX_FILTER_PROM;
  2568. __set_bit(ATH_STAT_PROMISC, sc->status);
  2569. } else {
  2570. __clear_bit(ATH_STAT_PROMISC, sc->status);
  2571. }
  2572. }
  2573. /* Note, AR5K_RX_FILTER_MCAST is already enabled */
  2574. if (*new_flags & FIF_ALLMULTI) {
  2575. mfilt[0] = ~0;
  2576. mfilt[1] = ~0;
  2577. } else {
  2578. for (i = 0; i < mc_count; i++) {
  2579. if (!mclist)
  2580. break;
  2581. /* calculate XOR of eight 6-bit values */
  2582. val = get_unaligned_le32(mclist->dmi_addr + 0);
  2583. pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2584. val = get_unaligned_le32(mclist->dmi_addr + 3);
  2585. pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2586. pos &= 0x3f;
  2587. mfilt[pos / 32] |= (1 << (pos % 32));
  2588. /* XXX: we might be able to just do this instead,
  2589. * but not sure, needs testing, if we do use this we'd
  2590. * neet to inform below to not reset the mcast */
  2591. /* ath5k_hw_set_mcast_filterindex(ah,
  2592. * mclist->dmi_addr[5]); */
  2593. mclist = mclist->next;
  2594. }
  2595. }
  2596. /* This is the best we can do */
  2597. if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
  2598. rfilt |= AR5K_RX_FILTER_PHYERR;
  2599. /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
  2600. * and probes for any BSSID, this needs testing */
  2601. if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
  2602. rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
  2603. /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
  2604. * set we should only pass on control frames for this
  2605. * station. This needs testing. I believe right now this
  2606. * enables *all* control frames, which is OK.. but
  2607. * but we should see if we can improve on granularity */
  2608. if (*new_flags & FIF_CONTROL)
  2609. rfilt |= AR5K_RX_FILTER_CONTROL;
  2610. /* Additional settings per mode -- this is per ath5k */
  2611. /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
  2612. if (sc->opmode == NL80211_IFTYPE_MONITOR)
  2613. rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
  2614. AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
  2615. if (sc->opmode != NL80211_IFTYPE_STATION)
  2616. rfilt |= AR5K_RX_FILTER_PROBEREQ;
  2617. if (sc->opmode != NL80211_IFTYPE_AP &&
  2618. sc->opmode != NL80211_IFTYPE_MESH_POINT &&
  2619. test_bit(ATH_STAT_PROMISC, sc->status))
  2620. rfilt |= AR5K_RX_FILTER_PROM;
  2621. if ((sc->opmode == NL80211_IFTYPE_STATION && sc->assoc) ||
  2622. sc->opmode == NL80211_IFTYPE_ADHOC ||
  2623. sc->opmode == NL80211_IFTYPE_AP)
  2624. rfilt |= AR5K_RX_FILTER_BEACON;
  2625. if (sc->opmode == NL80211_IFTYPE_MESH_POINT)
  2626. rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
  2627. AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
  2628. /* Set filters */
  2629. ath5k_hw_set_rx_filter(ah, rfilt);
  2630. /* Set multicast bits */
  2631. ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
  2632. /* Set the cached hw filter flags, this will alter actually
  2633. * be set in HW */
  2634. sc->filter_flags = rfilt;
  2635. }
  2636. static int
  2637. ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2638. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  2639. struct ieee80211_key_conf *key)
  2640. {
  2641. struct ath5k_softc *sc = hw->priv;
  2642. int ret = 0;
  2643. if (modparam_nohwcrypt)
  2644. return -EOPNOTSUPP;
  2645. switch (key->alg) {
  2646. case ALG_WEP:
  2647. case ALG_TKIP:
  2648. break;
  2649. case ALG_CCMP:
  2650. return -EOPNOTSUPP;
  2651. default:
  2652. WARN_ON(1);
  2653. return -EINVAL;
  2654. }
  2655. mutex_lock(&sc->lock);
  2656. switch (cmd) {
  2657. case SET_KEY:
  2658. ret = ath5k_hw_set_key(sc->ah, key->keyidx, key,
  2659. sta ? sta->addr : NULL);
  2660. if (ret) {
  2661. ATH5K_ERR(sc, "can't set the key\n");
  2662. goto unlock;
  2663. }
  2664. __set_bit(key->keyidx, sc->keymap);
  2665. key->hw_key_idx = key->keyidx;
  2666. key->flags |= (IEEE80211_KEY_FLAG_GENERATE_IV |
  2667. IEEE80211_KEY_FLAG_GENERATE_MMIC);
  2668. break;
  2669. case DISABLE_KEY:
  2670. ath5k_hw_reset_key(sc->ah, key->keyidx);
  2671. __clear_bit(key->keyidx, sc->keymap);
  2672. break;
  2673. default:
  2674. ret = -EINVAL;
  2675. goto unlock;
  2676. }
  2677. unlock:
  2678. mmiowb();
  2679. mutex_unlock(&sc->lock);
  2680. return ret;
  2681. }
  2682. static int
  2683. ath5k_get_stats(struct ieee80211_hw *hw,
  2684. struct ieee80211_low_level_stats *stats)
  2685. {
  2686. struct ath5k_softc *sc = hw->priv;
  2687. struct ath5k_hw *ah = sc->ah;
  2688. /* Force update */
  2689. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2690. memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
  2691. return 0;
  2692. }
  2693. static int
  2694. ath5k_get_tx_stats(struct ieee80211_hw *hw,
  2695. struct ieee80211_tx_queue_stats *stats)
  2696. {
  2697. struct ath5k_softc *sc = hw->priv;
  2698. memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
  2699. return 0;
  2700. }
  2701. static u64
  2702. ath5k_get_tsf(struct ieee80211_hw *hw)
  2703. {
  2704. struct ath5k_softc *sc = hw->priv;
  2705. return ath5k_hw_get_tsf64(sc->ah);
  2706. }
  2707. static void
  2708. ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
  2709. {
  2710. struct ath5k_softc *sc = hw->priv;
  2711. ath5k_hw_set_tsf64(sc->ah, tsf);
  2712. }
  2713. static void
  2714. ath5k_reset_tsf(struct ieee80211_hw *hw)
  2715. {
  2716. struct ath5k_softc *sc = hw->priv;
  2717. /*
  2718. * in IBSS mode we need to update the beacon timers too.
  2719. * this will also reset the TSF if we call it with 0
  2720. */
  2721. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  2722. ath5k_beacon_update_timers(sc, 0);
  2723. else
  2724. ath5k_hw_reset_tsf(sc->ah);
  2725. }
  2726. static int
  2727. ath5k_beacon_update(struct ath5k_softc *sc, struct sk_buff *skb)
  2728. {
  2729. unsigned long flags;
  2730. int ret;
  2731. ath5k_debug_dump_skb(sc, skb, "BC ", 1);
  2732. spin_lock_irqsave(&sc->block, flags);
  2733. ath5k_txbuf_free(sc, sc->bbuf);
  2734. sc->bbuf->skb = skb;
  2735. ret = ath5k_beacon_setup(sc, sc->bbuf);
  2736. if (ret)
  2737. sc->bbuf->skb = NULL;
  2738. spin_unlock_irqrestore(&sc->block, flags);
  2739. if (!ret) {
  2740. ath5k_beacon_config(sc);
  2741. mmiowb();
  2742. }
  2743. return ret;
  2744. }
  2745. static void
  2746. set_beacon_filter(struct ieee80211_hw *hw, bool enable)
  2747. {
  2748. struct ath5k_softc *sc = hw->priv;
  2749. struct ath5k_hw *ah = sc->ah;
  2750. u32 rfilt;
  2751. rfilt = ath5k_hw_get_rx_filter(ah);
  2752. if (enable)
  2753. rfilt |= AR5K_RX_FILTER_BEACON;
  2754. else
  2755. rfilt &= ~AR5K_RX_FILTER_BEACON;
  2756. ath5k_hw_set_rx_filter(ah, rfilt);
  2757. sc->filter_flags = rfilt;
  2758. }
  2759. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  2760. struct ieee80211_vif *vif,
  2761. struct ieee80211_bss_conf *bss_conf,
  2762. u32 changes)
  2763. {
  2764. struct ath5k_softc *sc = hw->priv;
  2765. if (changes & BSS_CHANGED_ASSOC) {
  2766. mutex_lock(&sc->lock);
  2767. sc->assoc = bss_conf->assoc;
  2768. if (sc->opmode == NL80211_IFTYPE_STATION)
  2769. set_beacon_filter(hw, sc->assoc);
  2770. mutex_unlock(&sc->lock);
  2771. }
  2772. }