net_driver.h 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003
  1. /****************************************************************************
  2. * Driver for Solarflare Solarstorm network controllers and boards
  3. * Copyright 2005-2006 Fen Systems Ltd.
  4. * Copyright 2005-2008 Solarflare Communications Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation, incorporated herein by reference.
  9. */
  10. /* Common definitions for all Efx net driver code */
  11. #ifndef EFX_NET_DRIVER_H
  12. #define EFX_NET_DRIVER_H
  13. #include <linux/version.h>
  14. #include <linux/netdevice.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/ethtool.h>
  17. #include <linux/if_vlan.h>
  18. #include <linux/timer.h>
  19. #include <linux/mii.h>
  20. #include <linux/list.h>
  21. #include <linux/pci.h>
  22. #include <linux/device.h>
  23. #include <linux/highmem.h>
  24. #include <linux/workqueue.h>
  25. #include <linux/i2c.h>
  26. #include "enum.h"
  27. #include "bitfield.h"
  28. /**************************************************************************
  29. *
  30. * Build definitions
  31. *
  32. **************************************************************************/
  33. #ifndef EFX_DRIVER_NAME
  34. #define EFX_DRIVER_NAME "sfc"
  35. #endif
  36. #define EFX_DRIVER_VERSION "2.3"
  37. #ifdef EFX_ENABLE_DEBUG
  38. #define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
  39. #define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
  40. #else
  41. #define EFX_BUG_ON_PARANOID(x) do {} while (0)
  42. #define EFX_WARN_ON_PARANOID(x) do {} while (0)
  43. #endif
  44. /* Un-rate-limited logging */
  45. #define EFX_ERR(efx, fmt, args...) \
  46. dev_err(&((efx)->pci_dev->dev), "ERR: %s " fmt, efx_dev_name(efx), ##args)
  47. #define EFX_INFO(efx, fmt, args...) \
  48. dev_info(&((efx)->pci_dev->dev), "INFO: %s " fmt, efx_dev_name(efx), ##args)
  49. #ifdef EFX_ENABLE_DEBUG
  50. #define EFX_LOG(efx, fmt, args...) \
  51. dev_info(&((efx)->pci_dev->dev), "DBG: %s " fmt, efx_dev_name(efx), ##args)
  52. #else
  53. #define EFX_LOG(efx, fmt, args...) \
  54. dev_dbg(&((efx)->pci_dev->dev), "DBG: %s " fmt, efx_dev_name(efx), ##args)
  55. #endif
  56. #define EFX_TRACE(efx, fmt, args...) do {} while (0)
  57. #define EFX_REGDUMP(efx, fmt, args...) do {} while (0)
  58. /* Rate-limited logging */
  59. #define EFX_ERR_RL(efx, fmt, args...) \
  60. do {if (net_ratelimit()) EFX_ERR(efx, fmt, ##args); } while (0)
  61. #define EFX_INFO_RL(efx, fmt, args...) \
  62. do {if (net_ratelimit()) EFX_INFO(efx, fmt, ##args); } while (0)
  63. #define EFX_LOG_RL(efx, fmt, args...) \
  64. do {if (net_ratelimit()) EFX_LOG(efx, fmt, ##args); } while (0)
  65. /**************************************************************************
  66. *
  67. * Efx data structures
  68. *
  69. **************************************************************************/
  70. #define EFX_MAX_CHANNELS 32
  71. #define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
  72. #define EFX_TX_QUEUE_OFFLOAD_CSUM 0
  73. #define EFX_TX_QUEUE_NO_CSUM 1
  74. #define EFX_TX_QUEUE_COUNT 2
  75. /**
  76. * struct efx_special_buffer - An Efx special buffer
  77. * @addr: CPU base address of the buffer
  78. * @dma_addr: DMA base address of the buffer
  79. * @len: Buffer length, in bytes
  80. * @index: Buffer index within controller;s buffer table
  81. * @entries: Number of buffer table entries
  82. *
  83. * Special buffers are used for the event queues and the TX and RX
  84. * descriptor queues for each channel. They are *not* used for the
  85. * actual transmit and receive buffers.
  86. *
  87. * Note that for Falcon, TX and RX descriptor queues live in host memory.
  88. * Allocation and freeing procedures must take this into account.
  89. */
  90. struct efx_special_buffer {
  91. void *addr;
  92. dma_addr_t dma_addr;
  93. unsigned int len;
  94. int index;
  95. int entries;
  96. };
  97. /**
  98. * struct efx_tx_buffer - An Efx TX buffer
  99. * @skb: The associated socket buffer.
  100. * Set only on the final fragment of a packet; %NULL for all other
  101. * fragments. When this fragment completes, then we can free this
  102. * skb.
  103. * @tsoh: The associated TSO header structure, or %NULL if this
  104. * buffer is not a TSO header.
  105. * @dma_addr: DMA address of the fragment.
  106. * @len: Length of this fragment.
  107. * This field is zero when the queue slot is empty.
  108. * @continuation: True if this fragment is not the end of a packet.
  109. * @unmap_single: True if pci_unmap_single should be used.
  110. * @unmap_len: Length of this fragment to unmap
  111. */
  112. struct efx_tx_buffer {
  113. const struct sk_buff *skb;
  114. struct efx_tso_header *tsoh;
  115. dma_addr_t dma_addr;
  116. unsigned short len;
  117. bool continuation;
  118. bool unmap_single;
  119. unsigned short unmap_len;
  120. };
  121. /**
  122. * struct efx_tx_queue - An Efx TX queue
  123. *
  124. * This is a ring buffer of TX fragments.
  125. * Since the TX completion path always executes on the same
  126. * CPU and the xmit path can operate on different CPUs,
  127. * performance is increased by ensuring that the completion
  128. * path and the xmit path operate on different cache lines.
  129. * This is particularly important if the xmit path is always
  130. * executing on one CPU which is different from the completion
  131. * path. There is also a cache line for members which are
  132. * read but not written on the fast path.
  133. *
  134. * @efx: The associated Efx NIC
  135. * @queue: DMA queue number
  136. * @channel: The associated channel
  137. * @buffer: The software buffer ring
  138. * @txd: The hardware descriptor ring
  139. * @flushed: Used when handling queue flushing
  140. * @read_count: Current read pointer.
  141. * This is the number of buffers that have been removed from both rings.
  142. * @stopped: Stopped count.
  143. * Set if this TX queue is currently stopping its port.
  144. * @insert_count: Current insert pointer
  145. * This is the number of buffers that have been added to the
  146. * software ring.
  147. * @write_count: Current write pointer
  148. * This is the number of buffers that have been added to the
  149. * hardware ring.
  150. * @old_read_count: The value of read_count when last checked.
  151. * This is here for performance reasons. The xmit path will
  152. * only get the up-to-date value of read_count if this
  153. * variable indicates that the queue is full. This is to
  154. * avoid cache-line ping-pong between the xmit path and the
  155. * completion path.
  156. * @tso_headers_free: A list of TSO headers allocated for this TX queue
  157. * that are not in use, and so available for new TSO sends. The list
  158. * is protected by the TX queue lock.
  159. * @tso_bursts: Number of times TSO xmit invoked by kernel
  160. * @tso_long_headers: Number of packets with headers too long for standard
  161. * blocks
  162. * @tso_packets: Number of packets via the TSO xmit path
  163. */
  164. struct efx_tx_queue {
  165. /* Members which don't change on the fast path */
  166. struct efx_nic *efx ____cacheline_aligned_in_smp;
  167. int queue;
  168. struct efx_channel *channel;
  169. struct efx_nic *nic;
  170. struct efx_tx_buffer *buffer;
  171. struct efx_special_buffer txd;
  172. bool flushed;
  173. /* Members used mainly on the completion path */
  174. unsigned int read_count ____cacheline_aligned_in_smp;
  175. int stopped;
  176. /* Members used only on the xmit path */
  177. unsigned int insert_count ____cacheline_aligned_in_smp;
  178. unsigned int write_count;
  179. unsigned int old_read_count;
  180. struct efx_tso_header *tso_headers_free;
  181. unsigned int tso_bursts;
  182. unsigned int tso_long_headers;
  183. unsigned int tso_packets;
  184. };
  185. /**
  186. * struct efx_rx_buffer - An Efx RX data buffer
  187. * @dma_addr: DMA base address of the buffer
  188. * @skb: The associated socket buffer, if any.
  189. * If both this and page are %NULL, the buffer slot is currently free.
  190. * @page: The associated page buffer, if any.
  191. * If both this and skb are %NULL, the buffer slot is currently free.
  192. * @data: Pointer to ethernet header
  193. * @len: Buffer length, in bytes.
  194. * @unmap_addr: DMA address to unmap
  195. */
  196. struct efx_rx_buffer {
  197. dma_addr_t dma_addr;
  198. struct sk_buff *skb;
  199. struct page *page;
  200. char *data;
  201. unsigned int len;
  202. dma_addr_t unmap_addr;
  203. };
  204. /**
  205. * struct efx_rx_queue - An Efx RX queue
  206. * @efx: The associated Efx NIC
  207. * @queue: DMA queue number
  208. * @channel: The associated channel
  209. * @buffer: The software buffer ring
  210. * @rxd: The hardware descriptor ring
  211. * @added_count: Number of buffers added to the receive queue.
  212. * @notified_count: Number of buffers given to NIC (<= @added_count).
  213. * @removed_count: Number of buffers removed from the receive queue.
  214. * @add_lock: Receive queue descriptor add spin lock.
  215. * This lock must be held in order to add buffers to the RX
  216. * descriptor ring (rxd and buffer) and to update added_count (but
  217. * not removed_count).
  218. * @max_fill: RX descriptor maximum fill level (<= ring size)
  219. * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
  220. * (<= @max_fill)
  221. * @fast_fill_limit: The level to which a fast fill will fill
  222. * (@fast_fill_trigger <= @fast_fill_limit <= @max_fill)
  223. * @min_fill: RX descriptor minimum non-zero fill level.
  224. * This records the minimum fill level observed when a ring
  225. * refill was triggered.
  226. * @min_overfill: RX descriptor minimum overflow fill level.
  227. * This records the minimum fill level at which RX queue
  228. * overflow was observed. It should never be set.
  229. * @alloc_page_count: RX allocation strategy counter.
  230. * @alloc_skb_count: RX allocation strategy counter.
  231. * @work: Descriptor push work thread
  232. * @buf_page: Page for next RX buffer.
  233. * We can use a single page for multiple RX buffers. This tracks
  234. * the remaining space in the allocation.
  235. * @buf_dma_addr: Page's DMA address.
  236. * @buf_data: Page's host address.
  237. * @flushed: Use when handling queue flushing
  238. */
  239. struct efx_rx_queue {
  240. struct efx_nic *efx;
  241. int queue;
  242. struct efx_channel *channel;
  243. struct efx_rx_buffer *buffer;
  244. struct efx_special_buffer rxd;
  245. int added_count;
  246. int notified_count;
  247. int removed_count;
  248. spinlock_t add_lock;
  249. unsigned int max_fill;
  250. unsigned int fast_fill_trigger;
  251. unsigned int fast_fill_limit;
  252. unsigned int min_fill;
  253. unsigned int min_overfill;
  254. unsigned int alloc_page_count;
  255. unsigned int alloc_skb_count;
  256. struct delayed_work work;
  257. unsigned int slow_fill_count;
  258. struct page *buf_page;
  259. dma_addr_t buf_dma_addr;
  260. char *buf_data;
  261. bool flushed;
  262. };
  263. /**
  264. * struct efx_buffer - An Efx general-purpose buffer
  265. * @addr: host base address of the buffer
  266. * @dma_addr: DMA base address of the buffer
  267. * @len: Buffer length, in bytes
  268. *
  269. * Falcon uses these buffers for its interrupt status registers and
  270. * MAC stats dumps.
  271. */
  272. struct efx_buffer {
  273. void *addr;
  274. dma_addr_t dma_addr;
  275. unsigned int len;
  276. };
  277. /* Flags for channel->used_flags */
  278. #define EFX_USED_BY_RX 1
  279. #define EFX_USED_BY_TX 2
  280. #define EFX_USED_BY_RX_TX (EFX_USED_BY_RX | EFX_USED_BY_TX)
  281. enum efx_rx_alloc_method {
  282. RX_ALLOC_METHOD_AUTO = 0,
  283. RX_ALLOC_METHOD_SKB = 1,
  284. RX_ALLOC_METHOD_PAGE = 2,
  285. };
  286. /**
  287. * struct efx_channel - An Efx channel
  288. *
  289. * A channel comprises an event queue, at least one TX queue, at least
  290. * one RX queue, and an associated tasklet for processing the event
  291. * queue.
  292. *
  293. * @efx: Associated Efx NIC
  294. * @channel: Channel instance number
  295. * @name: Name for channel and IRQ
  296. * @used_flags: Channel is used by net driver
  297. * @enabled: Channel enabled indicator
  298. * @irq: IRQ number (MSI and MSI-X only)
  299. * @irq_moderation: IRQ moderation value (in us)
  300. * @napi_dev: Net device used with NAPI
  301. * @napi_str: NAPI control structure
  302. * @reset_work: Scheduled reset work thread
  303. * @work_pending: Is work pending via NAPI?
  304. * @eventq: Event queue buffer
  305. * @eventq_read_ptr: Event queue read pointer
  306. * @last_eventq_read_ptr: Last event queue read pointer value.
  307. * @eventq_magic: Event queue magic value for driver-generated test events
  308. * @rx_alloc_level: Watermark based heuristic counter for pushing descriptors
  309. * and diagnostic counters
  310. * @rx_alloc_push_pages: RX allocation method currently in use for pushing
  311. * descriptors
  312. * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
  313. * @n_rx_ip_frag_err: Count of RX IP fragment errors
  314. * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
  315. * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
  316. * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
  317. * @n_rx_overlength: Count of RX_OVERLENGTH errors
  318. * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
  319. */
  320. struct efx_channel {
  321. struct efx_nic *efx;
  322. int channel;
  323. char name[IFNAMSIZ + 6];
  324. int used_flags;
  325. bool enabled;
  326. int irq;
  327. unsigned int irq_moderation;
  328. struct net_device *napi_dev;
  329. struct napi_struct napi_str;
  330. bool work_pending;
  331. struct efx_special_buffer eventq;
  332. unsigned int eventq_read_ptr;
  333. unsigned int last_eventq_read_ptr;
  334. unsigned int eventq_magic;
  335. int rx_alloc_level;
  336. int rx_alloc_push_pages;
  337. unsigned n_rx_tobe_disc;
  338. unsigned n_rx_ip_frag_err;
  339. unsigned n_rx_ip_hdr_chksum_err;
  340. unsigned n_rx_tcp_udp_chksum_err;
  341. unsigned n_rx_frm_trunc;
  342. unsigned n_rx_overlength;
  343. unsigned n_skbuff_leaks;
  344. /* Used to pipeline received packets in order to optimise memory
  345. * access with prefetches.
  346. */
  347. struct efx_rx_buffer *rx_pkt;
  348. bool rx_pkt_csummed;
  349. };
  350. /**
  351. * struct efx_blinker - S/W LED blinking context
  352. * @state: Current state - on or off
  353. * @resubmit: Timer resubmission flag
  354. * @timer: Control timer for blinking
  355. */
  356. struct efx_blinker {
  357. bool state;
  358. bool resubmit;
  359. struct timer_list timer;
  360. };
  361. /**
  362. * struct efx_board - board information
  363. * @type: Board model type
  364. * @major: Major rev. ('A', 'B' ...)
  365. * @minor: Minor rev. (0, 1, ...)
  366. * @init: Initialisation function
  367. * @init_leds: Sets up board LEDs. May be called repeatedly.
  368. * @set_id_led: Turns the identification LED on or off
  369. * @blink: Starts/stops blinking
  370. * @monitor: Board-specific health check function
  371. * @fini: Cleanup function
  372. * @blinker: used to blink LEDs in software
  373. * @hwmon_client: I2C client for hardware monitor
  374. * @ioexp_client: I2C client for power/port control
  375. */
  376. struct efx_board {
  377. int type;
  378. int major;
  379. int minor;
  380. int (*init) (struct efx_nic *nic);
  381. /* As the LEDs are typically attached to the PHY, LEDs
  382. * have a separate init callback that happens later than
  383. * board init. */
  384. void (*init_leds)(struct efx_nic *efx);
  385. void (*set_id_led) (struct efx_nic *efx, bool state);
  386. int (*monitor) (struct efx_nic *nic);
  387. void (*blink) (struct efx_nic *efx, bool start);
  388. void (*fini) (struct efx_nic *nic);
  389. struct efx_blinker blinker;
  390. struct i2c_client *hwmon_client, *ioexp_client;
  391. };
  392. #define STRING_TABLE_LOOKUP(val, member) \
  393. member ## _names[val]
  394. enum efx_int_mode {
  395. /* Be careful if altering to correct macro below */
  396. EFX_INT_MODE_MSIX = 0,
  397. EFX_INT_MODE_MSI = 1,
  398. EFX_INT_MODE_LEGACY = 2,
  399. EFX_INT_MODE_MAX /* Insert any new items before this */
  400. };
  401. #define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
  402. enum phy_type {
  403. PHY_TYPE_NONE = 0,
  404. PHY_TYPE_TXC43128 = 1,
  405. PHY_TYPE_88E1111 = 2,
  406. PHY_TYPE_SFX7101 = 3,
  407. PHY_TYPE_QT2022C2 = 4,
  408. PHY_TYPE_PM8358 = 6,
  409. PHY_TYPE_SFT9001A = 8,
  410. PHY_TYPE_QT2025C = 9,
  411. PHY_TYPE_SFT9001B = 10,
  412. PHY_TYPE_MAX /* Insert any new items before this */
  413. };
  414. #define PHY_ADDR_INVALID 0xff
  415. #define EFX_IS10G(efx) ((efx)->link_speed == 10000)
  416. enum nic_state {
  417. STATE_INIT = 0,
  418. STATE_RUNNING = 1,
  419. STATE_FINI = 2,
  420. STATE_DISABLED = 3,
  421. STATE_MAX,
  422. };
  423. /*
  424. * Alignment of page-allocated RX buffers
  425. *
  426. * Controls the number of bytes inserted at the start of an RX buffer.
  427. * This is the equivalent of NET_IP_ALIGN [which controls the alignment
  428. * of the skb->head for hardware DMA].
  429. */
  430. #ifdef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  431. #define EFX_PAGE_IP_ALIGN 0
  432. #else
  433. #define EFX_PAGE_IP_ALIGN NET_IP_ALIGN
  434. #endif
  435. /*
  436. * Alignment of the skb->head which wraps a page-allocated RX buffer
  437. *
  438. * The skb allocated to wrap an rx_buffer can have this alignment. Since
  439. * the data is memcpy'd from the rx_buf, it does not need to be equal to
  440. * EFX_PAGE_IP_ALIGN.
  441. */
  442. #define EFX_PAGE_SKB_ALIGN 2
  443. /* Forward declaration */
  444. struct efx_nic;
  445. /* Pseudo bit-mask flow control field */
  446. enum efx_fc_type {
  447. EFX_FC_RX = 1,
  448. EFX_FC_TX = 2,
  449. EFX_FC_AUTO = 4,
  450. };
  451. /* Supported MAC bit-mask */
  452. enum efx_mac_type {
  453. EFX_GMAC = 1,
  454. EFX_XMAC = 2,
  455. };
  456. static inline unsigned int efx_fc_advertise(enum efx_fc_type wanted_fc)
  457. {
  458. unsigned int adv = 0;
  459. if (wanted_fc & EFX_FC_RX)
  460. adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  461. if (wanted_fc & EFX_FC_TX)
  462. adv ^= ADVERTISE_PAUSE_ASYM;
  463. return adv;
  464. }
  465. static inline enum efx_fc_type efx_fc_resolve(enum efx_fc_type wanted_fc,
  466. unsigned int lpa)
  467. {
  468. unsigned int adv = efx_fc_advertise(wanted_fc);
  469. if (!(wanted_fc & EFX_FC_AUTO))
  470. return wanted_fc;
  471. if (adv & lpa & ADVERTISE_PAUSE_CAP)
  472. return EFX_FC_RX | EFX_FC_TX;
  473. if (adv & lpa & ADVERTISE_PAUSE_ASYM) {
  474. if (adv & ADVERTISE_PAUSE_CAP)
  475. return EFX_FC_RX;
  476. if (lpa & ADVERTISE_PAUSE_CAP)
  477. return EFX_FC_TX;
  478. }
  479. return 0;
  480. }
  481. /**
  482. * struct efx_mac_operations - Efx MAC operations table
  483. * @reconfigure: Reconfigure MAC. Serialised by the mac_lock
  484. * @update_stats: Update statistics
  485. * @irq: Hardware MAC event callback. Serialised by the mac_lock
  486. * @poll: Poll for hardware state. Serialised by the mac_lock
  487. */
  488. struct efx_mac_operations {
  489. void (*reconfigure) (struct efx_nic *efx);
  490. void (*update_stats) (struct efx_nic *efx);
  491. void (*irq) (struct efx_nic *efx);
  492. void (*poll) (struct efx_nic *efx);
  493. };
  494. /**
  495. * struct efx_phy_operations - Efx PHY operations table
  496. * @init: Initialise PHY
  497. * @fini: Shut down PHY
  498. * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
  499. * @clear_interrupt: Clear down interrupt
  500. * @blink: Blink LEDs
  501. * @poll: Poll for hardware state. Serialised by the mac_lock.
  502. * @get_settings: Get ethtool settings. Serialised by the mac_lock.
  503. * @set_settings: Set ethtool settings. Serialised by the mac_lock.
  504. * @set_npage_adv: Set abilities advertised in (Extended) Next Page
  505. * (only needed where AN bit is set in mmds)
  506. * @num_tests: Number of PHY-specific tests/results
  507. * @test_names: Names of the tests/results
  508. * @run_tests: Run tests and record results as appropriate.
  509. * Flags are the ethtool tests flags.
  510. * @mmds: MMD presence mask
  511. * @loopbacks: Supported loopback modes mask
  512. */
  513. struct efx_phy_operations {
  514. enum efx_mac_type macs;
  515. int (*init) (struct efx_nic *efx);
  516. void (*fini) (struct efx_nic *efx);
  517. void (*reconfigure) (struct efx_nic *efx);
  518. void (*clear_interrupt) (struct efx_nic *efx);
  519. void (*poll) (struct efx_nic *efx);
  520. void (*get_settings) (struct efx_nic *efx,
  521. struct ethtool_cmd *ecmd);
  522. int (*set_settings) (struct efx_nic *efx,
  523. struct ethtool_cmd *ecmd);
  524. void (*set_npage_adv) (struct efx_nic *efx, u32);
  525. u32 num_tests;
  526. const char *const *test_names;
  527. int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
  528. int mmds;
  529. unsigned loopbacks;
  530. };
  531. /**
  532. * @enum efx_phy_mode - PHY operating mode flags
  533. * @PHY_MODE_NORMAL: on and should pass traffic
  534. * @PHY_MODE_TX_DISABLED: on with TX disabled
  535. * @PHY_MODE_LOW_POWER: set to low power through MDIO
  536. * @PHY_MODE_OFF: switched off through external control
  537. * @PHY_MODE_SPECIAL: on but will not pass traffic
  538. */
  539. enum efx_phy_mode {
  540. PHY_MODE_NORMAL = 0,
  541. PHY_MODE_TX_DISABLED = 1,
  542. PHY_MODE_LOW_POWER = 2,
  543. PHY_MODE_OFF = 4,
  544. PHY_MODE_SPECIAL = 8,
  545. };
  546. static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
  547. {
  548. return !!(mode & ~PHY_MODE_TX_DISABLED);
  549. }
  550. /*
  551. * Efx extended statistics
  552. *
  553. * Not all statistics are provided by all supported MACs. The purpose
  554. * is this structure is to contain the raw statistics provided by each
  555. * MAC.
  556. */
  557. struct efx_mac_stats {
  558. u64 tx_bytes;
  559. u64 tx_good_bytes;
  560. u64 tx_bad_bytes;
  561. unsigned long tx_packets;
  562. unsigned long tx_bad;
  563. unsigned long tx_pause;
  564. unsigned long tx_control;
  565. unsigned long tx_unicast;
  566. unsigned long tx_multicast;
  567. unsigned long tx_broadcast;
  568. unsigned long tx_lt64;
  569. unsigned long tx_64;
  570. unsigned long tx_65_to_127;
  571. unsigned long tx_128_to_255;
  572. unsigned long tx_256_to_511;
  573. unsigned long tx_512_to_1023;
  574. unsigned long tx_1024_to_15xx;
  575. unsigned long tx_15xx_to_jumbo;
  576. unsigned long tx_gtjumbo;
  577. unsigned long tx_collision;
  578. unsigned long tx_single_collision;
  579. unsigned long tx_multiple_collision;
  580. unsigned long tx_excessive_collision;
  581. unsigned long tx_deferred;
  582. unsigned long tx_late_collision;
  583. unsigned long tx_excessive_deferred;
  584. unsigned long tx_non_tcpudp;
  585. unsigned long tx_mac_src_error;
  586. unsigned long tx_ip_src_error;
  587. u64 rx_bytes;
  588. u64 rx_good_bytes;
  589. u64 rx_bad_bytes;
  590. unsigned long rx_packets;
  591. unsigned long rx_good;
  592. unsigned long rx_bad;
  593. unsigned long rx_pause;
  594. unsigned long rx_control;
  595. unsigned long rx_unicast;
  596. unsigned long rx_multicast;
  597. unsigned long rx_broadcast;
  598. unsigned long rx_lt64;
  599. unsigned long rx_64;
  600. unsigned long rx_65_to_127;
  601. unsigned long rx_128_to_255;
  602. unsigned long rx_256_to_511;
  603. unsigned long rx_512_to_1023;
  604. unsigned long rx_1024_to_15xx;
  605. unsigned long rx_15xx_to_jumbo;
  606. unsigned long rx_gtjumbo;
  607. unsigned long rx_bad_lt64;
  608. unsigned long rx_bad_64_to_15xx;
  609. unsigned long rx_bad_15xx_to_jumbo;
  610. unsigned long rx_bad_gtjumbo;
  611. unsigned long rx_overflow;
  612. unsigned long rx_missed;
  613. unsigned long rx_false_carrier;
  614. unsigned long rx_symbol_error;
  615. unsigned long rx_align_error;
  616. unsigned long rx_length_error;
  617. unsigned long rx_internal_error;
  618. unsigned long rx_good_lt64;
  619. };
  620. /* Number of bits used in a multicast filter hash address */
  621. #define EFX_MCAST_HASH_BITS 8
  622. /* Number of (single-bit) entries in a multicast filter hash */
  623. #define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
  624. /* An Efx multicast filter hash */
  625. union efx_multicast_hash {
  626. u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
  627. efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
  628. };
  629. /**
  630. * struct efx_nic - an Efx NIC
  631. * @name: Device name (net device name or bus id before net device registered)
  632. * @pci_dev: The PCI device
  633. * @type: Controller type attributes
  634. * @legacy_irq: IRQ number
  635. * @workqueue: Workqueue for port reconfigures and the HW monitor.
  636. * Work items do not hold and must not acquire RTNL.
  637. * @workqueue_name: Name of workqueue
  638. * @reset_work: Scheduled reset workitem
  639. * @monitor_work: Hardware monitor workitem
  640. * @membase_phys: Memory BAR value as physical address
  641. * @membase: Memory BAR value
  642. * @biu_lock: BIU (bus interface unit) lock
  643. * @interrupt_mode: Interrupt mode
  644. * @i2c_adap: I2C adapter
  645. * @board_info: Board-level information
  646. * @state: Device state flag. Serialised by the rtnl_lock.
  647. * @reset_pending: Pending reset method (normally RESET_TYPE_NONE)
  648. * @tx_queue: TX DMA queues
  649. * @rx_queue: RX DMA queues
  650. * @channel: Channels
  651. * @n_rx_queues: Number of RX queues
  652. * @n_channels: Number of channels in use
  653. * @rx_buffer_len: RX buffer length
  654. * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
  655. * @irq_status: Interrupt status buffer
  656. * @last_irq_cpu: Last CPU to handle interrupt.
  657. * This register is written with the SMP processor ID whenever an
  658. * interrupt is handled. It is used by falcon_test_interrupt()
  659. * to verify that an interrupt has occurred.
  660. * @spi_flash: SPI flash device
  661. * This field will be %NULL if no flash device is present.
  662. * @spi_eeprom: SPI EEPROM device
  663. * This field will be %NULL if no EEPROM device is present.
  664. * @spi_lock: SPI bus lock
  665. * @n_rx_nodesc_drop_cnt: RX no descriptor drop count
  666. * @nic_data: Hardware dependant state
  667. * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
  668. * @port_inhibited, efx_monitor() and efx_reconfigure_port()
  669. * @port_enabled: Port enabled indicator.
  670. * Serialises efx_stop_all(), efx_start_all(), efx_monitor(),
  671. * efx_phy_work(), and efx_mac_work() with kernel interfaces. Safe to read
  672. * under any one of the rtnl_lock, mac_lock, or netif_tx_lock, but all
  673. * three must be held to modify it.
  674. * @port_inhibited: If set, the netif_carrier is always off. Hold the mac_lock
  675. * @port_initialized: Port initialized?
  676. * @net_dev: Operating system network device. Consider holding the rtnl lock
  677. * @rx_checksum_enabled: RX checksumming enabled
  678. * @netif_stop_count: Port stop count
  679. * @netif_stop_lock: Port stop lock
  680. * @mac_stats: MAC statistics. These include all statistics the MACs
  681. * can provide. Generic code converts these into a standard
  682. * &struct net_device_stats.
  683. * @stats_buffer: DMA buffer for statistics
  684. * @stats_lock: Statistics update lock. Serialises statistics fetches
  685. * @stats_disable_count: Nest count for disabling statistics fetches
  686. * @mac_op: MAC interface
  687. * @mac_address: Permanent MAC address
  688. * @phy_type: PHY type
  689. * @phy_lock: PHY access lock
  690. * @phy_op: PHY interface
  691. * @phy_data: PHY private data (including PHY-specific stats)
  692. * @mii: PHY interface
  693. * @phy_mode: PHY operating mode. Serialised by @mac_lock.
  694. * @mac_up: MAC link state
  695. * @link_up: Link status
  696. * @link_fd: Link is full duplex
  697. * @link_fc: Actualy flow control flags
  698. * @link_speed: Link speed (Mbps)
  699. * @n_link_state_changes: Number of times the link has changed state
  700. * @promiscuous: Promiscuous flag. Protected by netif_tx_lock.
  701. * @multicast_hash: Multicast hash table
  702. * @wanted_fc: Wanted flow control flags
  703. * @phy_work: work item for dealing with PHY events
  704. * @mac_work: work item for dealing with MAC events
  705. * @loopback_mode: Loopback status
  706. * @loopback_modes: Supported loopback mode bitmask
  707. * @loopback_selftest: Offline self-test private state
  708. *
  709. * The @priv field of the corresponding &struct net_device points to
  710. * this.
  711. */
  712. struct efx_nic {
  713. char name[IFNAMSIZ];
  714. struct pci_dev *pci_dev;
  715. const struct efx_nic_type *type;
  716. int legacy_irq;
  717. struct workqueue_struct *workqueue;
  718. char workqueue_name[16];
  719. struct work_struct reset_work;
  720. struct delayed_work monitor_work;
  721. resource_size_t membase_phys;
  722. void __iomem *membase;
  723. spinlock_t biu_lock;
  724. enum efx_int_mode interrupt_mode;
  725. struct i2c_adapter i2c_adap;
  726. struct efx_board board_info;
  727. enum nic_state state;
  728. enum reset_type reset_pending;
  729. struct efx_tx_queue tx_queue[EFX_TX_QUEUE_COUNT];
  730. struct efx_rx_queue rx_queue[EFX_MAX_RX_QUEUES];
  731. struct efx_channel channel[EFX_MAX_CHANNELS];
  732. int n_rx_queues;
  733. int n_channels;
  734. unsigned int rx_buffer_len;
  735. unsigned int rx_buffer_order;
  736. struct efx_buffer irq_status;
  737. volatile signed int last_irq_cpu;
  738. struct efx_spi_device *spi_flash;
  739. struct efx_spi_device *spi_eeprom;
  740. struct mutex spi_lock;
  741. unsigned n_rx_nodesc_drop_cnt;
  742. struct falcon_nic_data *nic_data;
  743. struct mutex mac_lock;
  744. struct work_struct mac_work;
  745. bool port_enabled;
  746. bool port_inhibited;
  747. bool port_initialized;
  748. struct net_device *net_dev;
  749. bool rx_checksum_enabled;
  750. atomic_t netif_stop_count;
  751. spinlock_t netif_stop_lock;
  752. struct efx_mac_stats mac_stats;
  753. struct efx_buffer stats_buffer;
  754. spinlock_t stats_lock;
  755. unsigned int stats_disable_count;
  756. struct efx_mac_operations *mac_op;
  757. unsigned char mac_address[ETH_ALEN];
  758. enum phy_type phy_type;
  759. spinlock_t phy_lock;
  760. struct work_struct phy_work;
  761. struct efx_phy_operations *phy_op;
  762. void *phy_data;
  763. struct mii_if_info mii;
  764. enum efx_phy_mode phy_mode;
  765. bool mac_up;
  766. bool link_up;
  767. bool link_fd;
  768. enum efx_fc_type link_fc;
  769. unsigned int link_speed;
  770. unsigned int n_link_state_changes;
  771. bool promiscuous;
  772. union efx_multicast_hash multicast_hash;
  773. enum efx_fc_type wanted_fc;
  774. atomic_t rx_reset;
  775. enum efx_loopback_mode loopback_mode;
  776. unsigned int loopback_modes;
  777. void *loopback_selftest;
  778. };
  779. static inline int efx_dev_registered(struct efx_nic *efx)
  780. {
  781. return efx->net_dev->reg_state == NETREG_REGISTERED;
  782. }
  783. /* Net device name, for inclusion in log messages if it has been registered.
  784. * Use efx->name not efx->net_dev->name so that races with (un)registration
  785. * are harmless.
  786. */
  787. static inline const char *efx_dev_name(struct efx_nic *efx)
  788. {
  789. return efx_dev_registered(efx) ? efx->name : "";
  790. }
  791. /**
  792. * struct efx_nic_type - Efx device type definition
  793. * @mem_bar: Memory BAR number
  794. * @mem_map_size: Memory BAR mapped size
  795. * @txd_ptr_tbl_base: TX descriptor ring base address
  796. * @rxd_ptr_tbl_base: RX descriptor ring base address
  797. * @buf_tbl_base: Buffer table base address
  798. * @evq_ptr_tbl_base: Event queue pointer table base address
  799. * @evq_rptr_tbl_base: Event queue read-pointer table base address
  800. * @txd_ring_mask: TX descriptor ring size - 1 (must be a power of two - 1)
  801. * @rxd_ring_mask: RX descriptor ring size - 1 (must be a power of two - 1)
  802. * @evq_size: Event queue size (must be a power of two)
  803. * @max_dma_mask: Maximum possible DMA mask
  804. * @tx_dma_mask: TX DMA mask
  805. * @bug5391_mask: Address mask for bug 5391 workaround
  806. * @rx_xoff_thresh: RX FIFO XOFF watermark (bytes)
  807. * @rx_xon_thresh: RX FIFO XON watermark (bytes)
  808. * @rx_buffer_padding: Padding added to each RX buffer
  809. * @max_interrupt_mode: Highest capability interrupt mode supported
  810. * from &enum efx_init_mode.
  811. * @phys_addr_channels: Number of channels with physically addressed
  812. * descriptors
  813. */
  814. struct efx_nic_type {
  815. unsigned int mem_bar;
  816. unsigned int mem_map_size;
  817. unsigned int txd_ptr_tbl_base;
  818. unsigned int rxd_ptr_tbl_base;
  819. unsigned int buf_tbl_base;
  820. unsigned int evq_ptr_tbl_base;
  821. unsigned int evq_rptr_tbl_base;
  822. unsigned int txd_ring_mask;
  823. unsigned int rxd_ring_mask;
  824. unsigned int evq_size;
  825. u64 max_dma_mask;
  826. unsigned int tx_dma_mask;
  827. unsigned bug5391_mask;
  828. int rx_xoff_thresh;
  829. int rx_xon_thresh;
  830. unsigned int rx_buffer_padding;
  831. unsigned int max_interrupt_mode;
  832. unsigned int phys_addr_channels;
  833. };
  834. /**************************************************************************
  835. *
  836. * Prototypes and inline functions
  837. *
  838. *************************************************************************/
  839. /* Iterate over all used channels */
  840. #define efx_for_each_channel(_channel, _efx) \
  841. for (_channel = &_efx->channel[0]; \
  842. _channel < &_efx->channel[EFX_MAX_CHANNELS]; \
  843. _channel++) \
  844. if (!_channel->used_flags) \
  845. continue; \
  846. else
  847. /* Iterate over all used TX queues */
  848. #define efx_for_each_tx_queue(_tx_queue, _efx) \
  849. for (_tx_queue = &_efx->tx_queue[0]; \
  850. _tx_queue < &_efx->tx_queue[EFX_TX_QUEUE_COUNT]; \
  851. _tx_queue++)
  852. /* Iterate over all TX queues belonging to a channel */
  853. #define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
  854. for (_tx_queue = &_channel->efx->tx_queue[0]; \
  855. _tx_queue < &_channel->efx->tx_queue[EFX_TX_QUEUE_COUNT]; \
  856. _tx_queue++) \
  857. if (_tx_queue->channel != _channel) \
  858. continue; \
  859. else
  860. /* Iterate over all used RX queues */
  861. #define efx_for_each_rx_queue(_rx_queue, _efx) \
  862. for (_rx_queue = &_efx->rx_queue[0]; \
  863. _rx_queue < &_efx->rx_queue[_efx->n_rx_queues]; \
  864. _rx_queue++)
  865. /* Iterate over all RX queues belonging to a channel */
  866. #define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
  867. for (_rx_queue = &_channel->efx->rx_queue[_channel->channel]; \
  868. _rx_queue; \
  869. _rx_queue = NULL) \
  870. if (_rx_queue->channel != _channel) \
  871. continue; \
  872. else
  873. /* Returns a pointer to the specified receive buffer in the RX
  874. * descriptor queue.
  875. */
  876. static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
  877. unsigned int index)
  878. {
  879. return (&rx_queue->buffer[index]);
  880. }
  881. /* Set bit in a little-endian bitfield */
  882. static inline void set_bit_le(unsigned nr, unsigned char *addr)
  883. {
  884. addr[nr / 8] |= (1 << (nr % 8));
  885. }
  886. /* Clear bit in a little-endian bitfield */
  887. static inline void clear_bit_le(unsigned nr, unsigned char *addr)
  888. {
  889. addr[nr / 8] &= ~(1 << (nr % 8));
  890. }
  891. /**
  892. * EFX_MAX_FRAME_LEN - calculate maximum frame length
  893. *
  894. * This calculates the maximum frame length that will be used for a
  895. * given MTU. The frame length will be equal to the MTU plus a
  896. * constant amount of header space and padding. This is the quantity
  897. * that the net driver will program into the MAC as the maximum frame
  898. * length.
  899. *
  900. * The 10G MAC used in Falcon requires 8-byte alignment on the frame
  901. * length, so we round up to the nearest 8.
  902. */
  903. #define EFX_MAX_FRAME_LEN(mtu) \
  904. ((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */) + 7) & ~7)
  905. #endif /* EFX_NET_DRIVER_H */