r8169.c 98 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990
  1. /*
  2. * r8169.c: RealTek 8169/8168/8101 ethernet driver.
  3. *
  4. * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
  5. * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
  6. * Copyright (c) a lot of people too. Please respect their work.
  7. *
  8. * See MAINTAINERS file for support contact information.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/moduleparam.h>
  12. #include <linux/pci.h>
  13. #include <linux/netdevice.h>
  14. #include <linux/etherdevice.h>
  15. #include <linux/delay.h>
  16. #include <linux/ethtool.h>
  17. #include <linux/mii.h>
  18. #include <linux/if_vlan.h>
  19. #include <linux/crc32.h>
  20. #include <linux/in.h>
  21. #include <linux/ip.h>
  22. #include <linux/tcp.h>
  23. #include <linux/init.h>
  24. #include <linux/dma-mapping.h>
  25. #include <asm/system.h>
  26. #include <asm/io.h>
  27. #include <asm/irq.h>
  28. #define RTL8169_VERSION "2.3LK-NAPI"
  29. #define MODULENAME "r8169"
  30. #define PFX MODULENAME ": "
  31. #ifdef RTL8169_DEBUG
  32. #define assert(expr) \
  33. if (!(expr)) { \
  34. printk( "Assertion failed! %s,%s,%s,line=%d\n", \
  35. #expr,__FILE__,__func__,__LINE__); \
  36. }
  37. #define dprintk(fmt, args...) \
  38. do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
  39. #else
  40. #define assert(expr) do {} while (0)
  41. #define dprintk(fmt, args...) do {} while (0)
  42. #endif /* RTL8169_DEBUG */
  43. #define R8169_MSG_DEFAULT \
  44. (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
  45. #define TX_BUFFS_AVAIL(tp) \
  46. (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx - 1)
  47. /* Maximum events (Rx packets, etc.) to handle at each interrupt. */
  48. static const int max_interrupt_work = 20;
  49. /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
  50. The RTL chips use a 64 element hash table based on the Ethernet CRC. */
  51. static const int multicast_filter_limit = 32;
  52. /* MAC address length */
  53. #define MAC_ADDR_LEN 6
  54. #define MAX_READ_REQUEST_SHIFT 12
  55. #define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */
  56. #define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  57. #define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  58. #define EarlyTxThld 0x3F /* 0x3F means NO early transmit */
  59. #define RxPacketMaxSize 0x3FE8 /* 16K - 1 - ETH_HLEN - VLAN - CRC... */
  60. #define SafeMtu 0x1c20 /* ... actually life sucks beyond ~7k */
  61. #define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
  62. #define R8169_REGS_SIZE 256
  63. #define R8169_NAPI_WEIGHT 64
  64. #define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
  65. #define NUM_RX_DESC 256 /* Number of Rx descriptor registers */
  66. #define RX_BUF_SIZE 1536 /* Rx Buffer size */
  67. #define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
  68. #define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
  69. #define RTL8169_TX_TIMEOUT (6*HZ)
  70. #define RTL8169_PHY_TIMEOUT (10*HZ)
  71. #define RTL_EEPROM_SIG 0x8129
  72. #define RTL_EEPROM_SIG_ADDR 0x0000
  73. #define RTL_EEPROM_MAC_ADDR 0x0007
  74. /* write/read MMIO register */
  75. #define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
  76. #define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
  77. #define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
  78. #define RTL_R8(reg) readb (ioaddr + (reg))
  79. #define RTL_R16(reg) readw (ioaddr + (reg))
  80. #define RTL_R32(reg) ((unsigned long) readl (ioaddr + (reg)))
  81. enum mac_version {
  82. RTL_GIGA_MAC_VER_01 = 0x01, // 8169
  83. RTL_GIGA_MAC_VER_02 = 0x02, // 8169S
  84. RTL_GIGA_MAC_VER_03 = 0x03, // 8110S
  85. RTL_GIGA_MAC_VER_04 = 0x04, // 8169SB
  86. RTL_GIGA_MAC_VER_05 = 0x05, // 8110SCd
  87. RTL_GIGA_MAC_VER_06 = 0x06, // 8110SCe
  88. RTL_GIGA_MAC_VER_07 = 0x07, // 8102e
  89. RTL_GIGA_MAC_VER_08 = 0x08, // 8102e
  90. RTL_GIGA_MAC_VER_09 = 0x09, // 8102e
  91. RTL_GIGA_MAC_VER_10 = 0x0a, // 8101e
  92. RTL_GIGA_MAC_VER_11 = 0x0b, // 8168Bb
  93. RTL_GIGA_MAC_VER_12 = 0x0c, // 8168Be
  94. RTL_GIGA_MAC_VER_13 = 0x0d, // 8101Eb
  95. RTL_GIGA_MAC_VER_14 = 0x0e, // 8101 ?
  96. RTL_GIGA_MAC_VER_15 = 0x0f, // 8101 ?
  97. RTL_GIGA_MAC_VER_16 = 0x11, // 8101Ec
  98. RTL_GIGA_MAC_VER_17 = 0x10, // 8168Bf
  99. RTL_GIGA_MAC_VER_18 = 0x12, // 8168CP
  100. RTL_GIGA_MAC_VER_19 = 0x13, // 8168C
  101. RTL_GIGA_MAC_VER_20 = 0x14, // 8168C
  102. RTL_GIGA_MAC_VER_21 = 0x15, // 8168C
  103. RTL_GIGA_MAC_VER_22 = 0x16, // 8168C
  104. RTL_GIGA_MAC_VER_23 = 0x17, // 8168CP
  105. RTL_GIGA_MAC_VER_24 = 0x18, // 8168CP
  106. RTL_GIGA_MAC_VER_25 = 0x19 // 8168D
  107. };
  108. #define _R(NAME,MAC,MASK) \
  109. { .name = NAME, .mac_version = MAC, .RxConfigMask = MASK }
  110. static const struct {
  111. const char *name;
  112. u8 mac_version;
  113. u32 RxConfigMask; /* Clears the bits supported by this chip */
  114. } rtl_chip_info[] = {
  115. _R("RTL8169", RTL_GIGA_MAC_VER_01, 0xff7e1880), // 8169
  116. _R("RTL8169s", RTL_GIGA_MAC_VER_02, 0xff7e1880), // 8169S
  117. _R("RTL8110s", RTL_GIGA_MAC_VER_03, 0xff7e1880), // 8110S
  118. _R("RTL8169sb/8110sb", RTL_GIGA_MAC_VER_04, 0xff7e1880), // 8169SB
  119. _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_05, 0xff7e1880), // 8110SCd
  120. _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_06, 0xff7e1880), // 8110SCe
  121. _R("RTL8102e", RTL_GIGA_MAC_VER_07, 0xff7e1880), // PCI-E
  122. _R("RTL8102e", RTL_GIGA_MAC_VER_08, 0xff7e1880), // PCI-E
  123. _R("RTL8102e", RTL_GIGA_MAC_VER_09, 0xff7e1880), // PCI-E
  124. _R("RTL8101e", RTL_GIGA_MAC_VER_10, 0xff7e1880), // PCI-E
  125. _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_11, 0xff7e1880), // PCI-E
  126. _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_12, 0xff7e1880), // PCI-E
  127. _R("RTL8101e", RTL_GIGA_MAC_VER_13, 0xff7e1880), // PCI-E 8139
  128. _R("RTL8100e", RTL_GIGA_MAC_VER_14, 0xff7e1880), // PCI-E 8139
  129. _R("RTL8100e", RTL_GIGA_MAC_VER_15, 0xff7e1880), // PCI-E 8139
  130. _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_17, 0xff7e1880), // PCI-E
  131. _R("RTL8101e", RTL_GIGA_MAC_VER_16, 0xff7e1880), // PCI-E
  132. _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_18, 0xff7e1880), // PCI-E
  133. _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_19, 0xff7e1880), // PCI-E
  134. _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_20, 0xff7e1880), // PCI-E
  135. _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_21, 0xff7e1880), // PCI-E
  136. _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_22, 0xff7e1880), // PCI-E
  137. _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_23, 0xff7e1880), // PCI-E
  138. _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_24, 0xff7e1880), // PCI-E
  139. _R("RTL8168d/8111d", RTL_GIGA_MAC_VER_25, 0xff7e1880) // PCI-E
  140. };
  141. #undef _R
  142. enum cfg_version {
  143. RTL_CFG_0 = 0x00,
  144. RTL_CFG_1,
  145. RTL_CFG_2
  146. };
  147. static void rtl_hw_start_8169(struct net_device *);
  148. static void rtl_hw_start_8168(struct net_device *);
  149. static void rtl_hw_start_8101(struct net_device *);
  150. static struct pci_device_id rtl8169_pci_tbl[] = {
  151. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
  152. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
  153. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
  154. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
  155. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
  156. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
  157. { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
  158. { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
  159. { PCI_VENDOR_ID_LINKSYS, 0x1032,
  160. PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
  161. { 0x0001, 0x8168,
  162. PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
  163. {0,},
  164. };
  165. MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
  166. static int rx_copybreak = 200;
  167. static int use_dac;
  168. static struct {
  169. u32 msg_enable;
  170. } debug = { -1 };
  171. enum rtl_registers {
  172. MAC0 = 0, /* Ethernet hardware address. */
  173. MAC4 = 4,
  174. MAR0 = 8, /* Multicast filter. */
  175. CounterAddrLow = 0x10,
  176. CounterAddrHigh = 0x14,
  177. TxDescStartAddrLow = 0x20,
  178. TxDescStartAddrHigh = 0x24,
  179. TxHDescStartAddrLow = 0x28,
  180. TxHDescStartAddrHigh = 0x2c,
  181. FLASH = 0x30,
  182. ERSR = 0x36,
  183. ChipCmd = 0x37,
  184. TxPoll = 0x38,
  185. IntrMask = 0x3c,
  186. IntrStatus = 0x3e,
  187. TxConfig = 0x40,
  188. RxConfig = 0x44,
  189. RxMissed = 0x4c,
  190. Cfg9346 = 0x50,
  191. Config0 = 0x51,
  192. Config1 = 0x52,
  193. Config2 = 0x53,
  194. Config3 = 0x54,
  195. Config4 = 0x55,
  196. Config5 = 0x56,
  197. MultiIntr = 0x5c,
  198. PHYAR = 0x60,
  199. PHYstatus = 0x6c,
  200. RxMaxSize = 0xda,
  201. CPlusCmd = 0xe0,
  202. IntrMitigate = 0xe2,
  203. RxDescAddrLow = 0xe4,
  204. RxDescAddrHigh = 0xe8,
  205. EarlyTxThres = 0xec,
  206. FuncEvent = 0xf0,
  207. FuncEventMask = 0xf4,
  208. FuncPresetState = 0xf8,
  209. FuncForceEvent = 0xfc,
  210. };
  211. enum rtl8110_registers {
  212. TBICSR = 0x64,
  213. TBI_ANAR = 0x68,
  214. TBI_LPAR = 0x6a,
  215. };
  216. enum rtl8168_8101_registers {
  217. CSIDR = 0x64,
  218. CSIAR = 0x68,
  219. #define CSIAR_FLAG 0x80000000
  220. #define CSIAR_WRITE_CMD 0x80000000
  221. #define CSIAR_BYTE_ENABLE 0x0f
  222. #define CSIAR_BYTE_ENABLE_SHIFT 12
  223. #define CSIAR_ADDR_MASK 0x0fff
  224. EPHYAR = 0x80,
  225. #define EPHYAR_FLAG 0x80000000
  226. #define EPHYAR_WRITE_CMD 0x80000000
  227. #define EPHYAR_REG_MASK 0x1f
  228. #define EPHYAR_REG_SHIFT 16
  229. #define EPHYAR_DATA_MASK 0xffff
  230. DBG_REG = 0xd1,
  231. #define FIX_NAK_1 (1 << 4)
  232. #define FIX_NAK_2 (1 << 3)
  233. };
  234. enum rtl_register_content {
  235. /* InterruptStatusBits */
  236. SYSErr = 0x8000,
  237. PCSTimeout = 0x4000,
  238. SWInt = 0x0100,
  239. TxDescUnavail = 0x0080,
  240. RxFIFOOver = 0x0040,
  241. LinkChg = 0x0020,
  242. RxOverflow = 0x0010,
  243. TxErr = 0x0008,
  244. TxOK = 0x0004,
  245. RxErr = 0x0002,
  246. RxOK = 0x0001,
  247. /* RxStatusDesc */
  248. RxFOVF = (1 << 23),
  249. RxRWT = (1 << 22),
  250. RxRES = (1 << 21),
  251. RxRUNT = (1 << 20),
  252. RxCRC = (1 << 19),
  253. /* ChipCmdBits */
  254. CmdReset = 0x10,
  255. CmdRxEnb = 0x08,
  256. CmdTxEnb = 0x04,
  257. RxBufEmpty = 0x01,
  258. /* TXPoll register p.5 */
  259. HPQ = 0x80, /* Poll cmd on the high prio queue */
  260. NPQ = 0x40, /* Poll cmd on the low prio queue */
  261. FSWInt = 0x01, /* Forced software interrupt */
  262. /* Cfg9346Bits */
  263. Cfg9346_Lock = 0x00,
  264. Cfg9346_Unlock = 0xc0,
  265. Cfg9346_Program = 0x80, /* Programming mode */
  266. Cfg9346_EECS = 0x08, /* Chip select */
  267. Cfg9346_EESK = 0x04, /* Serial data clock */
  268. Cfg9346_EEDI = 0x02, /* Data input */
  269. Cfg9346_EEDO = 0x01, /* Data output */
  270. /* rx_mode_bits */
  271. AcceptErr = 0x20,
  272. AcceptRunt = 0x10,
  273. AcceptBroadcast = 0x08,
  274. AcceptMulticast = 0x04,
  275. AcceptMyPhys = 0x02,
  276. AcceptAllPhys = 0x01,
  277. /* RxConfigBits */
  278. RxCfgFIFOShift = 13,
  279. RxCfgDMAShift = 8,
  280. RxCfg9356SEL = 6, /* EEPROM type: 0 = 9346, 1 = 9356 */
  281. /* TxConfigBits */
  282. TxInterFrameGapShift = 24,
  283. TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
  284. /* Config1 register p.24 */
  285. LEDS1 = (1 << 7),
  286. LEDS0 = (1 << 6),
  287. MSIEnable = (1 << 5), /* Enable Message Signaled Interrupt */
  288. Speed_down = (1 << 4),
  289. MEMMAP = (1 << 3),
  290. IOMAP = (1 << 2),
  291. VPD = (1 << 1),
  292. PMEnable = (1 << 0), /* Power Management Enable */
  293. /* Config2 register p. 25 */
  294. PCI_Clock_66MHz = 0x01,
  295. PCI_Clock_33MHz = 0x00,
  296. /* Config3 register p.25 */
  297. MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
  298. LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
  299. Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
  300. /* Config5 register p.27 */
  301. BWF = (1 << 6), /* Accept Broadcast wakeup frame */
  302. MWF = (1 << 5), /* Accept Multicast wakeup frame */
  303. UWF = (1 << 4), /* Accept Unicast wakeup frame */
  304. LanWake = (1 << 1), /* LanWake enable/disable */
  305. PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
  306. /* TBICSR p.28 */
  307. TBIReset = 0x80000000,
  308. TBILoopback = 0x40000000,
  309. TBINwEnable = 0x20000000,
  310. TBINwRestart = 0x10000000,
  311. TBILinkOk = 0x02000000,
  312. TBINwComplete = 0x01000000,
  313. /* CPlusCmd p.31 */
  314. EnableBist = (1 << 15), // 8168 8101
  315. Mac_dbgo_oe = (1 << 14), // 8168 8101
  316. Normal_mode = (1 << 13), // unused
  317. Force_half_dup = (1 << 12), // 8168 8101
  318. Force_rxflow_en = (1 << 11), // 8168 8101
  319. Force_txflow_en = (1 << 10), // 8168 8101
  320. Cxpl_dbg_sel = (1 << 9), // 8168 8101
  321. ASF = (1 << 8), // 8168 8101
  322. PktCntrDisable = (1 << 7), // 8168 8101
  323. Mac_dbgo_sel = 0x001c, // 8168
  324. RxVlan = (1 << 6),
  325. RxChkSum = (1 << 5),
  326. PCIDAC = (1 << 4),
  327. PCIMulRW = (1 << 3),
  328. INTT_0 = 0x0000, // 8168
  329. INTT_1 = 0x0001, // 8168
  330. INTT_2 = 0x0002, // 8168
  331. INTT_3 = 0x0003, // 8168
  332. /* rtl8169_PHYstatus */
  333. TBI_Enable = 0x80,
  334. TxFlowCtrl = 0x40,
  335. RxFlowCtrl = 0x20,
  336. _1000bpsF = 0x10,
  337. _100bps = 0x08,
  338. _10bps = 0x04,
  339. LinkStatus = 0x02,
  340. FullDup = 0x01,
  341. /* _TBICSRBit */
  342. TBILinkOK = 0x02000000,
  343. /* DumpCounterCommand */
  344. CounterDump = 0x8,
  345. };
  346. enum desc_status_bit {
  347. DescOwn = (1 << 31), /* Descriptor is owned by NIC */
  348. RingEnd = (1 << 30), /* End of descriptor ring */
  349. FirstFrag = (1 << 29), /* First segment of a packet */
  350. LastFrag = (1 << 28), /* Final segment of a packet */
  351. /* Tx private */
  352. LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
  353. MSSShift = 16, /* MSS value position */
  354. MSSMask = 0xfff, /* MSS value + LargeSend bit: 12 bits */
  355. IPCS = (1 << 18), /* Calculate IP checksum */
  356. UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
  357. TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
  358. TxVlanTag = (1 << 17), /* Add VLAN tag */
  359. /* Rx private */
  360. PID1 = (1 << 18), /* Protocol ID bit 1/2 */
  361. PID0 = (1 << 17), /* Protocol ID bit 2/2 */
  362. #define RxProtoUDP (PID1)
  363. #define RxProtoTCP (PID0)
  364. #define RxProtoIP (PID1 | PID0)
  365. #define RxProtoMask RxProtoIP
  366. IPFail = (1 << 16), /* IP checksum failed */
  367. UDPFail = (1 << 15), /* UDP/IP checksum failed */
  368. TCPFail = (1 << 14), /* TCP/IP checksum failed */
  369. RxVlanTag = (1 << 16), /* VLAN tag available */
  370. };
  371. #define RsvdMask 0x3fffc000
  372. struct TxDesc {
  373. __le32 opts1;
  374. __le32 opts2;
  375. __le64 addr;
  376. };
  377. struct RxDesc {
  378. __le32 opts1;
  379. __le32 opts2;
  380. __le64 addr;
  381. };
  382. struct ring_info {
  383. struct sk_buff *skb;
  384. u32 len;
  385. u8 __pad[sizeof(void *) - sizeof(u32)];
  386. };
  387. enum features {
  388. RTL_FEATURE_WOL = (1 << 0),
  389. RTL_FEATURE_MSI = (1 << 1),
  390. RTL_FEATURE_GMII = (1 << 2),
  391. };
  392. struct rtl8169_counters {
  393. __le64 tx_packets;
  394. __le64 rx_packets;
  395. __le64 tx_errors;
  396. __le32 rx_errors;
  397. __le16 rx_missed;
  398. __le16 align_errors;
  399. __le32 tx_one_collision;
  400. __le32 tx_multi_collision;
  401. __le64 rx_unicast;
  402. __le64 rx_broadcast;
  403. __le32 rx_multicast;
  404. __le16 tx_aborted;
  405. __le16 tx_underun;
  406. };
  407. struct rtl8169_private {
  408. void __iomem *mmio_addr; /* memory map physical address */
  409. struct pci_dev *pci_dev; /* Index of PCI device */
  410. struct net_device *dev;
  411. struct napi_struct napi;
  412. spinlock_t lock; /* spin lock flag */
  413. u32 msg_enable;
  414. int chipset;
  415. int mac_version;
  416. u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
  417. u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
  418. u32 dirty_rx;
  419. u32 dirty_tx;
  420. struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
  421. struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
  422. dma_addr_t TxPhyAddr;
  423. dma_addr_t RxPhyAddr;
  424. struct sk_buff *Rx_skbuff[NUM_RX_DESC]; /* Rx data buffers */
  425. struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
  426. unsigned align;
  427. unsigned rx_buf_sz;
  428. struct timer_list timer;
  429. u16 cp_cmd;
  430. u16 intr_event;
  431. u16 napi_event;
  432. u16 intr_mask;
  433. int phy_auto_nego_reg;
  434. int phy_1000_ctrl_reg;
  435. #ifdef CONFIG_R8169_VLAN
  436. struct vlan_group *vlgrp;
  437. #endif
  438. int (*set_speed)(struct net_device *, u8 autoneg, u16 speed, u8 duplex);
  439. int (*get_settings)(struct net_device *, struct ethtool_cmd *);
  440. void (*phy_reset_enable)(void __iomem *);
  441. void (*hw_start)(struct net_device *);
  442. unsigned int (*phy_reset_pending)(void __iomem *);
  443. unsigned int (*link_ok)(void __iomem *);
  444. int (*do_ioctl)(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd);
  445. int pcie_cap;
  446. struct delayed_work task;
  447. unsigned features;
  448. struct mii_if_info mii;
  449. struct rtl8169_counters counters;
  450. };
  451. MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
  452. MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
  453. module_param(rx_copybreak, int, 0);
  454. MODULE_PARM_DESC(rx_copybreak, "Copy breakpoint for copy-only-tiny-frames");
  455. module_param(use_dac, int, 0);
  456. MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
  457. module_param_named(debug, debug.msg_enable, int, 0);
  458. MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
  459. MODULE_LICENSE("GPL");
  460. MODULE_VERSION(RTL8169_VERSION);
  461. static int rtl8169_open(struct net_device *dev);
  462. static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev);
  463. static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance);
  464. static int rtl8169_init_ring(struct net_device *dev);
  465. static void rtl_hw_start(struct net_device *dev);
  466. static int rtl8169_close(struct net_device *dev);
  467. static void rtl_set_rx_mode(struct net_device *dev);
  468. static void rtl8169_tx_timeout(struct net_device *dev);
  469. static struct net_device_stats *rtl8169_get_stats(struct net_device *dev);
  470. static int rtl8169_rx_interrupt(struct net_device *, struct rtl8169_private *,
  471. void __iomem *, u32 budget);
  472. static int rtl8169_change_mtu(struct net_device *dev, int new_mtu);
  473. static void rtl8169_down(struct net_device *dev);
  474. static void rtl8169_rx_clear(struct rtl8169_private *tp);
  475. static int rtl8169_poll(struct napi_struct *napi, int budget);
  476. static const unsigned int rtl8169_rx_config =
  477. (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift);
  478. static void mdio_write(void __iomem *ioaddr, int reg_addr, int value)
  479. {
  480. int i;
  481. RTL_W32(PHYAR, 0x80000000 | (reg_addr & 0x1f) << 16 | (value & 0xffff));
  482. for (i = 20; i > 0; i--) {
  483. /*
  484. * Check if the RTL8169 has completed writing to the specified
  485. * MII register.
  486. */
  487. if (!(RTL_R32(PHYAR) & 0x80000000))
  488. break;
  489. udelay(25);
  490. }
  491. }
  492. static int mdio_read(void __iomem *ioaddr, int reg_addr)
  493. {
  494. int i, value = -1;
  495. RTL_W32(PHYAR, 0x0 | (reg_addr & 0x1f) << 16);
  496. for (i = 20; i > 0; i--) {
  497. /*
  498. * Check if the RTL8169 has completed retrieving data from
  499. * the specified MII register.
  500. */
  501. if (RTL_R32(PHYAR) & 0x80000000) {
  502. value = RTL_R32(PHYAR) & 0xffff;
  503. break;
  504. }
  505. udelay(25);
  506. }
  507. return value;
  508. }
  509. static void mdio_patch(void __iomem *ioaddr, int reg_addr, int value)
  510. {
  511. mdio_write(ioaddr, reg_addr, mdio_read(ioaddr, reg_addr) | value);
  512. }
  513. static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
  514. int val)
  515. {
  516. struct rtl8169_private *tp = netdev_priv(dev);
  517. void __iomem *ioaddr = tp->mmio_addr;
  518. mdio_write(ioaddr, location, val);
  519. }
  520. static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
  521. {
  522. struct rtl8169_private *tp = netdev_priv(dev);
  523. void __iomem *ioaddr = tp->mmio_addr;
  524. return mdio_read(ioaddr, location);
  525. }
  526. static void rtl_ephy_write(void __iomem *ioaddr, int reg_addr, int value)
  527. {
  528. unsigned int i;
  529. RTL_W32(EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
  530. (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
  531. for (i = 0; i < 100; i++) {
  532. if (!(RTL_R32(EPHYAR) & EPHYAR_FLAG))
  533. break;
  534. udelay(10);
  535. }
  536. }
  537. static u16 rtl_ephy_read(void __iomem *ioaddr, int reg_addr)
  538. {
  539. u16 value = 0xffff;
  540. unsigned int i;
  541. RTL_W32(EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
  542. for (i = 0; i < 100; i++) {
  543. if (RTL_R32(EPHYAR) & EPHYAR_FLAG) {
  544. value = RTL_R32(EPHYAR) & EPHYAR_DATA_MASK;
  545. break;
  546. }
  547. udelay(10);
  548. }
  549. return value;
  550. }
  551. static void rtl_csi_write(void __iomem *ioaddr, int addr, int value)
  552. {
  553. unsigned int i;
  554. RTL_W32(CSIDR, value);
  555. RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
  556. CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
  557. for (i = 0; i < 100; i++) {
  558. if (!(RTL_R32(CSIAR) & CSIAR_FLAG))
  559. break;
  560. udelay(10);
  561. }
  562. }
  563. static u32 rtl_csi_read(void __iomem *ioaddr, int addr)
  564. {
  565. u32 value = ~0x00;
  566. unsigned int i;
  567. RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) |
  568. CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
  569. for (i = 0; i < 100; i++) {
  570. if (RTL_R32(CSIAR) & CSIAR_FLAG) {
  571. value = RTL_R32(CSIDR);
  572. break;
  573. }
  574. udelay(10);
  575. }
  576. return value;
  577. }
  578. static void rtl8169_irq_mask_and_ack(void __iomem *ioaddr)
  579. {
  580. RTL_W16(IntrMask, 0x0000);
  581. RTL_W16(IntrStatus, 0xffff);
  582. }
  583. static void rtl8169_asic_down(void __iomem *ioaddr)
  584. {
  585. RTL_W8(ChipCmd, 0x00);
  586. rtl8169_irq_mask_and_ack(ioaddr);
  587. RTL_R16(CPlusCmd);
  588. }
  589. static unsigned int rtl8169_tbi_reset_pending(void __iomem *ioaddr)
  590. {
  591. return RTL_R32(TBICSR) & TBIReset;
  592. }
  593. static unsigned int rtl8169_xmii_reset_pending(void __iomem *ioaddr)
  594. {
  595. return mdio_read(ioaddr, MII_BMCR) & BMCR_RESET;
  596. }
  597. static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
  598. {
  599. return RTL_R32(TBICSR) & TBILinkOk;
  600. }
  601. static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
  602. {
  603. return RTL_R8(PHYstatus) & LinkStatus;
  604. }
  605. static void rtl8169_tbi_reset_enable(void __iomem *ioaddr)
  606. {
  607. RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
  608. }
  609. static void rtl8169_xmii_reset_enable(void __iomem *ioaddr)
  610. {
  611. unsigned int val;
  612. val = mdio_read(ioaddr, MII_BMCR) | BMCR_RESET;
  613. mdio_write(ioaddr, MII_BMCR, val & 0xffff);
  614. }
  615. static void rtl8169_check_link_status(struct net_device *dev,
  616. struct rtl8169_private *tp,
  617. void __iomem *ioaddr)
  618. {
  619. unsigned long flags;
  620. spin_lock_irqsave(&tp->lock, flags);
  621. if (tp->link_ok(ioaddr)) {
  622. netif_carrier_on(dev);
  623. if (netif_msg_ifup(tp))
  624. printk(KERN_INFO PFX "%s: link up\n", dev->name);
  625. } else {
  626. if (netif_msg_ifdown(tp))
  627. printk(KERN_INFO PFX "%s: link down\n", dev->name);
  628. netif_carrier_off(dev);
  629. }
  630. spin_unlock_irqrestore(&tp->lock, flags);
  631. }
  632. static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  633. {
  634. struct rtl8169_private *tp = netdev_priv(dev);
  635. void __iomem *ioaddr = tp->mmio_addr;
  636. u8 options;
  637. wol->wolopts = 0;
  638. #define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
  639. wol->supported = WAKE_ANY;
  640. spin_lock_irq(&tp->lock);
  641. options = RTL_R8(Config1);
  642. if (!(options & PMEnable))
  643. goto out_unlock;
  644. options = RTL_R8(Config3);
  645. if (options & LinkUp)
  646. wol->wolopts |= WAKE_PHY;
  647. if (options & MagicPacket)
  648. wol->wolopts |= WAKE_MAGIC;
  649. options = RTL_R8(Config5);
  650. if (options & UWF)
  651. wol->wolopts |= WAKE_UCAST;
  652. if (options & BWF)
  653. wol->wolopts |= WAKE_BCAST;
  654. if (options & MWF)
  655. wol->wolopts |= WAKE_MCAST;
  656. out_unlock:
  657. spin_unlock_irq(&tp->lock);
  658. }
  659. static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  660. {
  661. struct rtl8169_private *tp = netdev_priv(dev);
  662. void __iomem *ioaddr = tp->mmio_addr;
  663. unsigned int i;
  664. static struct {
  665. u32 opt;
  666. u16 reg;
  667. u8 mask;
  668. } cfg[] = {
  669. { WAKE_ANY, Config1, PMEnable },
  670. { WAKE_PHY, Config3, LinkUp },
  671. { WAKE_MAGIC, Config3, MagicPacket },
  672. { WAKE_UCAST, Config5, UWF },
  673. { WAKE_BCAST, Config5, BWF },
  674. { WAKE_MCAST, Config5, MWF },
  675. { WAKE_ANY, Config5, LanWake }
  676. };
  677. spin_lock_irq(&tp->lock);
  678. RTL_W8(Cfg9346, Cfg9346_Unlock);
  679. for (i = 0; i < ARRAY_SIZE(cfg); i++) {
  680. u8 options = RTL_R8(cfg[i].reg) & ~cfg[i].mask;
  681. if (wol->wolopts & cfg[i].opt)
  682. options |= cfg[i].mask;
  683. RTL_W8(cfg[i].reg, options);
  684. }
  685. RTL_W8(Cfg9346, Cfg9346_Lock);
  686. if (wol->wolopts)
  687. tp->features |= RTL_FEATURE_WOL;
  688. else
  689. tp->features &= ~RTL_FEATURE_WOL;
  690. device_set_wakeup_enable(&tp->pci_dev->dev, wol->wolopts);
  691. spin_unlock_irq(&tp->lock);
  692. return 0;
  693. }
  694. static void rtl8169_get_drvinfo(struct net_device *dev,
  695. struct ethtool_drvinfo *info)
  696. {
  697. struct rtl8169_private *tp = netdev_priv(dev);
  698. strcpy(info->driver, MODULENAME);
  699. strcpy(info->version, RTL8169_VERSION);
  700. strcpy(info->bus_info, pci_name(tp->pci_dev));
  701. }
  702. static int rtl8169_get_regs_len(struct net_device *dev)
  703. {
  704. return R8169_REGS_SIZE;
  705. }
  706. static int rtl8169_set_speed_tbi(struct net_device *dev,
  707. u8 autoneg, u16 speed, u8 duplex)
  708. {
  709. struct rtl8169_private *tp = netdev_priv(dev);
  710. void __iomem *ioaddr = tp->mmio_addr;
  711. int ret = 0;
  712. u32 reg;
  713. reg = RTL_R32(TBICSR);
  714. if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
  715. (duplex == DUPLEX_FULL)) {
  716. RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
  717. } else if (autoneg == AUTONEG_ENABLE)
  718. RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
  719. else {
  720. if (netif_msg_link(tp)) {
  721. printk(KERN_WARNING "%s: "
  722. "incorrect speed setting refused in TBI mode\n",
  723. dev->name);
  724. }
  725. ret = -EOPNOTSUPP;
  726. }
  727. return ret;
  728. }
  729. static int rtl8169_set_speed_xmii(struct net_device *dev,
  730. u8 autoneg, u16 speed, u8 duplex)
  731. {
  732. struct rtl8169_private *tp = netdev_priv(dev);
  733. void __iomem *ioaddr = tp->mmio_addr;
  734. int auto_nego, giga_ctrl;
  735. auto_nego = mdio_read(ioaddr, MII_ADVERTISE);
  736. auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
  737. ADVERTISE_100HALF | ADVERTISE_100FULL);
  738. giga_ctrl = mdio_read(ioaddr, MII_CTRL1000);
  739. giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
  740. if (autoneg == AUTONEG_ENABLE) {
  741. auto_nego |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
  742. ADVERTISE_100HALF | ADVERTISE_100FULL);
  743. giga_ctrl |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
  744. } else {
  745. if (speed == SPEED_10)
  746. auto_nego |= ADVERTISE_10HALF | ADVERTISE_10FULL;
  747. else if (speed == SPEED_100)
  748. auto_nego |= ADVERTISE_100HALF | ADVERTISE_100FULL;
  749. else if (speed == SPEED_1000)
  750. giga_ctrl |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
  751. if (duplex == DUPLEX_HALF)
  752. auto_nego &= ~(ADVERTISE_10FULL | ADVERTISE_100FULL);
  753. if (duplex == DUPLEX_FULL)
  754. auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_100HALF);
  755. /* This tweak comes straight from Realtek's driver. */
  756. if ((speed == SPEED_100) && (duplex == DUPLEX_HALF) &&
  757. ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
  758. (tp->mac_version == RTL_GIGA_MAC_VER_16))) {
  759. auto_nego = ADVERTISE_100HALF | ADVERTISE_CSMA;
  760. }
  761. }
  762. /* The 8100e/8101e/8102e do Fast Ethernet only. */
  763. if ((tp->mac_version == RTL_GIGA_MAC_VER_07) ||
  764. (tp->mac_version == RTL_GIGA_MAC_VER_08) ||
  765. (tp->mac_version == RTL_GIGA_MAC_VER_09) ||
  766. (tp->mac_version == RTL_GIGA_MAC_VER_10) ||
  767. (tp->mac_version == RTL_GIGA_MAC_VER_13) ||
  768. (tp->mac_version == RTL_GIGA_MAC_VER_14) ||
  769. (tp->mac_version == RTL_GIGA_MAC_VER_15) ||
  770. (tp->mac_version == RTL_GIGA_MAC_VER_16)) {
  771. if ((giga_ctrl & (ADVERTISE_1000FULL | ADVERTISE_1000HALF)) &&
  772. netif_msg_link(tp)) {
  773. printk(KERN_INFO "%s: PHY does not support 1000Mbps.\n",
  774. dev->name);
  775. }
  776. giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
  777. }
  778. auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  779. if ((tp->mac_version == RTL_GIGA_MAC_VER_11) ||
  780. (tp->mac_version == RTL_GIGA_MAC_VER_12) ||
  781. (tp->mac_version >= RTL_GIGA_MAC_VER_17)) {
  782. /*
  783. * Wake up the PHY.
  784. * Vendor specific (0x1f) and reserved (0x0e) MII registers.
  785. */
  786. mdio_write(ioaddr, 0x1f, 0x0000);
  787. mdio_write(ioaddr, 0x0e, 0x0000);
  788. }
  789. tp->phy_auto_nego_reg = auto_nego;
  790. tp->phy_1000_ctrl_reg = giga_ctrl;
  791. mdio_write(ioaddr, MII_ADVERTISE, auto_nego);
  792. mdio_write(ioaddr, MII_CTRL1000, giga_ctrl);
  793. mdio_write(ioaddr, MII_BMCR, BMCR_ANENABLE | BMCR_ANRESTART);
  794. return 0;
  795. }
  796. static int rtl8169_set_speed(struct net_device *dev,
  797. u8 autoneg, u16 speed, u8 duplex)
  798. {
  799. struct rtl8169_private *tp = netdev_priv(dev);
  800. int ret;
  801. ret = tp->set_speed(dev, autoneg, speed, duplex);
  802. if (netif_running(dev) && (tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
  803. mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
  804. return ret;
  805. }
  806. static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  807. {
  808. struct rtl8169_private *tp = netdev_priv(dev);
  809. unsigned long flags;
  810. int ret;
  811. spin_lock_irqsave(&tp->lock, flags);
  812. ret = rtl8169_set_speed(dev, cmd->autoneg, cmd->speed, cmd->duplex);
  813. spin_unlock_irqrestore(&tp->lock, flags);
  814. return ret;
  815. }
  816. static u32 rtl8169_get_rx_csum(struct net_device *dev)
  817. {
  818. struct rtl8169_private *tp = netdev_priv(dev);
  819. return tp->cp_cmd & RxChkSum;
  820. }
  821. static int rtl8169_set_rx_csum(struct net_device *dev, u32 data)
  822. {
  823. struct rtl8169_private *tp = netdev_priv(dev);
  824. void __iomem *ioaddr = tp->mmio_addr;
  825. unsigned long flags;
  826. spin_lock_irqsave(&tp->lock, flags);
  827. if (data)
  828. tp->cp_cmd |= RxChkSum;
  829. else
  830. tp->cp_cmd &= ~RxChkSum;
  831. RTL_W16(CPlusCmd, tp->cp_cmd);
  832. RTL_R16(CPlusCmd);
  833. spin_unlock_irqrestore(&tp->lock, flags);
  834. return 0;
  835. }
  836. #ifdef CONFIG_R8169_VLAN
  837. static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
  838. struct sk_buff *skb)
  839. {
  840. return (tp->vlgrp && vlan_tx_tag_present(skb)) ?
  841. TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
  842. }
  843. static void rtl8169_vlan_rx_register(struct net_device *dev,
  844. struct vlan_group *grp)
  845. {
  846. struct rtl8169_private *tp = netdev_priv(dev);
  847. void __iomem *ioaddr = tp->mmio_addr;
  848. unsigned long flags;
  849. spin_lock_irqsave(&tp->lock, flags);
  850. tp->vlgrp = grp;
  851. if (tp->vlgrp)
  852. tp->cp_cmd |= RxVlan;
  853. else
  854. tp->cp_cmd &= ~RxVlan;
  855. RTL_W16(CPlusCmd, tp->cp_cmd);
  856. RTL_R16(CPlusCmd);
  857. spin_unlock_irqrestore(&tp->lock, flags);
  858. }
  859. static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
  860. struct sk_buff *skb)
  861. {
  862. u32 opts2 = le32_to_cpu(desc->opts2);
  863. struct vlan_group *vlgrp = tp->vlgrp;
  864. int ret;
  865. if (vlgrp && (opts2 & RxVlanTag)) {
  866. vlan_hwaccel_receive_skb(skb, vlgrp, swab16(opts2 & 0xffff));
  867. ret = 0;
  868. } else
  869. ret = -1;
  870. desc->opts2 = 0;
  871. return ret;
  872. }
  873. #else /* !CONFIG_R8169_VLAN */
  874. static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
  875. struct sk_buff *skb)
  876. {
  877. return 0;
  878. }
  879. static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
  880. struct sk_buff *skb)
  881. {
  882. return -1;
  883. }
  884. #endif
  885. static int rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
  886. {
  887. struct rtl8169_private *tp = netdev_priv(dev);
  888. void __iomem *ioaddr = tp->mmio_addr;
  889. u32 status;
  890. cmd->supported =
  891. SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
  892. cmd->port = PORT_FIBRE;
  893. cmd->transceiver = XCVR_INTERNAL;
  894. status = RTL_R32(TBICSR);
  895. cmd->advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
  896. cmd->autoneg = !!(status & TBINwEnable);
  897. cmd->speed = SPEED_1000;
  898. cmd->duplex = DUPLEX_FULL; /* Always set */
  899. return 0;
  900. }
  901. static int rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
  902. {
  903. struct rtl8169_private *tp = netdev_priv(dev);
  904. return mii_ethtool_gset(&tp->mii, cmd);
  905. }
  906. static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  907. {
  908. struct rtl8169_private *tp = netdev_priv(dev);
  909. unsigned long flags;
  910. int rc;
  911. spin_lock_irqsave(&tp->lock, flags);
  912. rc = tp->get_settings(dev, cmd);
  913. spin_unlock_irqrestore(&tp->lock, flags);
  914. return rc;
  915. }
  916. static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  917. void *p)
  918. {
  919. struct rtl8169_private *tp = netdev_priv(dev);
  920. unsigned long flags;
  921. if (regs->len > R8169_REGS_SIZE)
  922. regs->len = R8169_REGS_SIZE;
  923. spin_lock_irqsave(&tp->lock, flags);
  924. memcpy_fromio(p, tp->mmio_addr, regs->len);
  925. spin_unlock_irqrestore(&tp->lock, flags);
  926. }
  927. static u32 rtl8169_get_msglevel(struct net_device *dev)
  928. {
  929. struct rtl8169_private *tp = netdev_priv(dev);
  930. return tp->msg_enable;
  931. }
  932. static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
  933. {
  934. struct rtl8169_private *tp = netdev_priv(dev);
  935. tp->msg_enable = value;
  936. }
  937. static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
  938. "tx_packets",
  939. "rx_packets",
  940. "tx_errors",
  941. "rx_errors",
  942. "rx_missed",
  943. "align_errors",
  944. "tx_single_collisions",
  945. "tx_multi_collisions",
  946. "unicast",
  947. "broadcast",
  948. "multicast",
  949. "tx_aborted",
  950. "tx_underrun",
  951. };
  952. static int rtl8169_get_sset_count(struct net_device *dev, int sset)
  953. {
  954. switch (sset) {
  955. case ETH_SS_STATS:
  956. return ARRAY_SIZE(rtl8169_gstrings);
  957. default:
  958. return -EOPNOTSUPP;
  959. }
  960. }
  961. static void rtl8169_update_counters(struct net_device *dev)
  962. {
  963. struct rtl8169_private *tp = netdev_priv(dev);
  964. void __iomem *ioaddr = tp->mmio_addr;
  965. struct rtl8169_counters *counters;
  966. dma_addr_t paddr;
  967. u32 cmd;
  968. int wait = 1000;
  969. /*
  970. * Some chips are unable to dump tally counters when the receiver
  971. * is disabled.
  972. */
  973. if ((RTL_R8(ChipCmd) & CmdRxEnb) == 0)
  974. return;
  975. counters = pci_alloc_consistent(tp->pci_dev, sizeof(*counters), &paddr);
  976. if (!counters)
  977. return;
  978. RTL_W32(CounterAddrHigh, (u64)paddr >> 32);
  979. cmd = (u64)paddr & DMA_32BIT_MASK;
  980. RTL_W32(CounterAddrLow, cmd);
  981. RTL_W32(CounterAddrLow, cmd | CounterDump);
  982. while (wait--) {
  983. if ((RTL_R32(CounterAddrLow) & CounterDump) == 0) {
  984. /* copy updated counters */
  985. memcpy(&tp->counters, counters, sizeof(*counters));
  986. break;
  987. }
  988. udelay(10);
  989. }
  990. RTL_W32(CounterAddrLow, 0);
  991. RTL_W32(CounterAddrHigh, 0);
  992. pci_free_consistent(tp->pci_dev, sizeof(*counters), counters, paddr);
  993. }
  994. static void rtl8169_get_ethtool_stats(struct net_device *dev,
  995. struct ethtool_stats *stats, u64 *data)
  996. {
  997. struct rtl8169_private *tp = netdev_priv(dev);
  998. ASSERT_RTNL();
  999. rtl8169_update_counters(dev);
  1000. data[0] = le64_to_cpu(tp->counters.tx_packets);
  1001. data[1] = le64_to_cpu(tp->counters.rx_packets);
  1002. data[2] = le64_to_cpu(tp->counters.tx_errors);
  1003. data[3] = le32_to_cpu(tp->counters.rx_errors);
  1004. data[4] = le16_to_cpu(tp->counters.rx_missed);
  1005. data[5] = le16_to_cpu(tp->counters.align_errors);
  1006. data[6] = le32_to_cpu(tp->counters.tx_one_collision);
  1007. data[7] = le32_to_cpu(tp->counters.tx_multi_collision);
  1008. data[8] = le64_to_cpu(tp->counters.rx_unicast);
  1009. data[9] = le64_to_cpu(tp->counters.rx_broadcast);
  1010. data[10] = le32_to_cpu(tp->counters.rx_multicast);
  1011. data[11] = le16_to_cpu(tp->counters.tx_aborted);
  1012. data[12] = le16_to_cpu(tp->counters.tx_underun);
  1013. }
  1014. static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  1015. {
  1016. switch(stringset) {
  1017. case ETH_SS_STATS:
  1018. memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
  1019. break;
  1020. }
  1021. }
  1022. static const struct ethtool_ops rtl8169_ethtool_ops = {
  1023. .get_drvinfo = rtl8169_get_drvinfo,
  1024. .get_regs_len = rtl8169_get_regs_len,
  1025. .get_link = ethtool_op_get_link,
  1026. .get_settings = rtl8169_get_settings,
  1027. .set_settings = rtl8169_set_settings,
  1028. .get_msglevel = rtl8169_get_msglevel,
  1029. .set_msglevel = rtl8169_set_msglevel,
  1030. .get_rx_csum = rtl8169_get_rx_csum,
  1031. .set_rx_csum = rtl8169_set_rx_csum,
  1032. .set_tx_csum = ethtool_op_set_tx_csum,
  1033. .set_sg = ethtool_op_set_sg,
  1034. .set_tso = ethtool_op_set_tso,
  1035. .get_regs = rtl8169_get_regs,
  1036. .get_wol = rtl8169_get_wol,
  1037. .set_wol = rtl8169_set_wol,
  1038. .get_strings = rtl8169_get_strings,
  1039. .get_sset_count = rtl8169_get_sset_count,
  1040. .get_ethtool_stats = rtl8169_get_ethtool_stats,
  1041. };
  1042. static void rtl8169_write_gmii_reg_bit(void __iomem *ioaddr, int reg,
  1043. int bitnum, int bitval)
  1044. {
  1045. int val;
  1046. val = mdio_read(ioaddr, reg);
  1047. val = (bitval == 1) ?
  1048. val | (bitval << bitnum) : val & ~(0x0001 << bitnum);
  1049. mdio_write(ioaddr, reg, val & 0xffff);
  1050. }
  1051. static void rtl8169_get_mac_version(struct rtl8169_private *tp,
  1052. void __iomem *ioaddr)
  1053. {
  1054. /*
  1055. * The driver currently handles the 8168Bf and the 8168Be identically
  1056. * but they can be identified more specifically through the test below
  1057. * if needed:
  1058. *
  1059. * (RTL_R32(TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
  1060. *
  1061. * Same thing for the 8101Eb and the 8101Ec:
  1062. *
  1063. * (RTL_R32(TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
  1064. */
  1065. const struct {
  1066. u32 mask;
  1067. u32 val;
  1068. int mac_version;
  1069. } mac_info[] = {
  1070. /* 8168D family. */
  1071. { 0x7c800000, 0x28000000, RTL_GIGA_MAC_VER_25 },
  1072. /* 8168C family. */
  1073. { 0x7cf00000, 0x3ca00000, RTL_GIGA_MAC_VER_24 },
  1074. { 0x7cf00000, 0x3c900000, RTL_GIGA_MAC_VER_23 },
  1075. { 0x7cf00000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
  1076. { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_24 },
  1077. { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
  1078. { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
  1079. { 0x7cf00000, 0x3c300000, RTL_GIGA_MAC_VER_21 },
  1080. { 0x7cf00000, 0x3c400000, RTL_GIGA_MAC_VER_22 },
  1081. { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_22 },
  1082. /* 8168B family. */
  1083. { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
  1084. { 0x7cf00000, 0x38500000, RTL_GIGA_MAC_VER_17 },
  1085. { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
  1086. { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
  1087. /* 8101 family. */
  1088. { 0x7cf00000, 0x34a00000, RTL_GIGA_MAC_VER_09 },
  1089. { 0x7cf00000, 0x24a00000, RTL_GIGA_MAC_VER_09 },
  1090. { 0x7cf00000, 0x34900000, RTL_GIGA_MAC_VER_08 },
  1091. { 0x7cf00000, 0x24900000, RTL_GIGA_MAC_VER_08 },
  1092. { 0x7cf00000, 0x34800000, RTL_GIGA_MAC_VER_07 },
  1093. { 0x7cf00000, 0x24800000, RTL_GIGA_MAC_VER_07 },
  1094. { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
  1095. { 0x7cf00000, 0x34300000, RTL_GIGA_MAC_VER_10 },
  1096. { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
  1097. { 0x7c800000, 0x34800000, RTL_GIGA_MAC_VER_09 },
  1098. { 0x7c800000, 0x24800000, RTL_GIGA_MAC_VER_09 },
  1099. { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
  1100. /* FIXME: where did these entries come from ? -- FR */
  1101. { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
  1102. { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
  1103. /* 8110 family. */
  1104. { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
  1105. { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
  1106. { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
  1107. { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
  1108. { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
  1109. { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
  1110. { 0x00000000, 0x00000000, RTL_GIGA_MAC_VER_01 } /* Catch-all */
  1111. }, *p = mac_info;
  1112. u32 reg;
  1113. reg = RTL_R32(TxConfig);
  1114. while ((reg & p->mask) != p->val)
  1115. p++;
  1116. tp->mac_version = p->mac_version;
  1117. if (p->mask == 0x00000000) {
  1118. struct pci_dev *pdev = tp->pci_dev;
  1119. dev_info(&pdev->dev, "unknown MAC (%08x)\n", reg);
  1120. }
  1121. }
  1122. static void rtl8169_print_mac_version(struct rtl8169_private *tp)
  1123. {
  1124. dprintk("mac_version = 0x%02x\n", tp->mac_version);
  1125. }
  1126. struct phy_reg {
  1127. u16 reg;
  1128. u16 val;
  1129. };
  1130. static void rtl_phy_write(void __iomem *ioaddr, struct phy_reg *regs, int len)
  1131. {
  1132. while (len-- > 0) {
  1133. mdio_write(ioaddr, regs->reg, regs->val);
  1134. regs++;
  1135. }
  1136. }
  1137. static void rtl8169s_hw_phy_config(void __iomem *ioaddr)
  1138. {
  1139. struct {
  1140. u16 regs[5]; /* Beware of bit-sign propagation */
  1141. } phy_magic[5] = { {
  1142. { 0x0000, //w 4 15 12 0
  1143. 0x00a1, //w 3 15 0 00a1
  1144. 0x0008, //w 2 15 0 0008
  1145. 0x1020, //w 1 15 0 1020
  1146. 0x1000 } },{ //w 0 15 0 1000
  1147. { 0x7000, //w 4 15 12 7
  1148. 0xff41, //w 3 15 0 ff41
  1149. 0xde60, //w 2 15 0 de60
  1150. 0x0140, //w 1 15 0 0140
  1151. 0x0077 } },{ //w 0 15 0 0077
  1152. { 0xa000, //w 4 15 12 a
  1153. 0xdf01, //w 3 15 0 df01
  1154. 0xdf20, //w 2 15 0 df20
  1155. 0xff95, //w 1 15 0 ff95
  1156. 0xfa00 } },{ //w 0 15 0 fa00
  1157. { 0xb000, //w 4 15 12 b
  1158. 0xff41, //w 3 15 0 ff41
  1159. 0xde20, //w 2 15 0 de20
  1160. 0x0140, //w 1 15 0 0140
  1161. 0x00bb } },{ //w 0 15 0 00bb
  1162. { 0xf000, //w 4 15 12 f
  1163. 0xdf01, //w 3 15 0 df01
  1164. 0xdf20, //w 2 15 0 df20
  1165. 0xff95, //w 1 15 0 ff95
  1166. 0xbf00 } //w 0 15 0 bf00
  1167. }
  1168. }, *p = phy_magic;
  1169. unsigned int i;
  1170. mdio_write(ioaddr, 0x1f, 0x0001); //w 31 2 0 1
  1171. mdio_write(ioaddr, 0x15, 0x1000); //w 21 15 0 1000
  1172. mdio_write(ioaddr, 0x18, 0x65c7); //w 24 15 0 65c7
  1173. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
  1174. for (i = 0; i < ARRAY_SIZE(phy_magic); i++, p++) {
  1175. int val, pos = 4;
  1176. val = (mdio_read(ioaddr, pos) & 0x0fff) | (p->regs[0] & 0xffff);
  1177. mdio_write(ioaddr, pos, val);
  1178. while (--pos >= 0)
  1179. mdio_write(ioaddr, pos, p->regs[4 - pos] & 0xffff);
  1180. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 1); //w 4 11 11 1
  1181. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
  1182. }
  1183. mdio_write(ioaddr, 0x1f, 0x0000); //w 31 2 0 0
  1184. }
  1185. static void rtl8169sb_hw_phy_config(void __iomem *ioaddr)
  1186. {
  1187. struct phy_reg phy_reg_init[] = {
  1188. { 0x1f, 0x0002 },
  1189. { 0x01, 0x90d0 },
  1190. { 0x1f, 0x0000 }
  1191. };
  1192. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1193. }
  1194. static void rtl8168bb_hw_phy_config(void __iomem *ioaddr)
  1195. {
  1196. struct phy_reg phy_reg_init[] = {
  1197. { 0x10, 0xf41b },
  1198. { 0x1f, 0x0000 }
  1199. };
  1200. mdio_write(ioaddr, 0x1f, 0x0001);
  1201. mdio_patch(ioaddr, 0x16, 1 << 0);
  1202. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1203. }
  1204. static void rtl8168bef_hw_phy_config(void __iomem *ioaddr)
  1205. {
  1206. struct phy_reg phy_reg_init[] = {
  1207. { 0x1f, 0x0001 },
  1208. { 0x10, 0xf41b },
  1209. { 0x1f, 0x0000 }
  1210. };
  1211. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1212. }
  1213. static void rtl8168cp_1_hw_phy_config(void __iomem *ioaddr)
  1214. {
  1215. struct phy_reg phy_reg_init[] = {
  1216. { 0x1f, 0x0000 },
  1217. { 0x1d, 0x0f00 },
  1218. { 0x1f, 0x0002 },
  1219. { 0x0c, 0x1ec8 },
  1220. { 0x1f, 0x0000 }
  1221. };
  1222. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1223. }
  1224. static void rtl8168cp_2_hw_phy_config(void __iomem *ioaddr)
  1225. {
  1226. struct phy_reg phy_reg_init[] = {
  1227. { 0x1f, 0x0001 },
  1228. { 0x1d, 0x3d98 },
  1229. { 0x1f, 0x0000 }
  1230. };
  1231. mdio_write(ioaddr, 0x1f, 0x0000);
  1232. mdio_patch(ioaddr, 0x14, 1 << 5);
  1233. mdio_patch(ioaddr, 0x0d, 1 << 5);
  1234. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1235. }
  1236. static void rtl8168c_1_hw_phy_config(void __iomem *ioaddr)
  1237. {
  1238. struct phy_reg phy_reg_init[] = {
  1239. { 0x1f, 0x0001 },
  1240. { 0x12, 0x2300 },
  1241. { 0x1f, 0x0002 },
  1242. { 0x00, 0x88d4 },
  1243. { 0x01, 0x82b1 },
  1244. { 0x03, 0x7002 },
  1245. { 0x08, 0x9e30 },
  1246. { 0x09, 0x01f0 },
  1247. { 0x0a, 0x5500 },
  1248. { 0x0c, 0x00c8 },
  1249. { 0x1f, 0x0003 },
  1250. { 0x12, 0xc096 },
  1251. { 0x16, 0x000a },
  1252. { 0x1f, 0x0000 },
  1253. { 0x1f, 0x0000 },
  1254. { 0x09, 0x2000 },
  1255. { 0x09, 0x0000 }
  1256. };
  1257. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1258. mdio_patch(ioaddr, 0x14, 1 << 5);
  1259. mdio_patch(ioaddr, 0x0d, 1 << 5);
  1260. mdio_write(ioaddr, 0x1f, 0x0000);
  1261. }
  1262. static void rtl8168c_2_hw_phy_config(void __iomem *ioaddr)
  1263. {
  1264. struct phy_reg phy_reg_init[] = {
  1265. { 0x1f, 0x0001 },
  1266. { 0x12, 0x2300 },
  1267. { 0x03, 0x802f },
  1268. { 0x02, 0x4f02 },
  1269. { 0x01, 0x0409 },
  1270. { 0x00, 0xf099 },
  1271. { 0x04, 0x9800 },
  1272. { 0x04, 0x9000 },
  1273. { 0x1d, 0x3d98 },
  1274. { 0x1f, 0x0002 },
  1275. { 0x0c, 0x7eb8 },
  1276. { 0x06, 0x0761 },
  1277. { 0x1f, 0x0003 },
  1278. { 0x16, 0x0f0a },
  1279. { 0x1f, 0x0000 }
  1280. };
  1281. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1282. mdio_patch(ioaddr, 0x16, 1 << 0);
  1283. mdio_patch(ioaddr, 0x14, 1 << 5);
  1284. mdio_patch(ioaddr, 0x0d, 1 << 5);
  1285. mdio_write(ioaddr, 0x1f, 0x0000);
  1286. }
  1287. static void rtl8168c_3_hw_phy_config(void __iomem *ioaddr)
  1288. {
  1289. struct phy_reg phy_reg_init[] = {
  1290. { 0x1f, 0x0001 },
  1291. { 0x12, 0x2300 },
  1292. { 0x1d, 0x3d98 },
  1293. { 0x1f, 0x0002 },
  1294. { 0x0c, 0x7eb8 },
  1295. { 0x06, 0x5461 },
  1296. { 0x1f, 0x0003 },
  1297. { 0x16, 0x0f0a },
  1298. { 0x1f, 0x0000 }
  1299. };
  1300. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1301. mdio_patch(ioaddr, 0x16, 1 << 0);
  1302. mdio_patch(ioaddr, 0x14, 1 << 5);
  1303. mdio_patch(ioaddr, 0x0d, 1 << 5);
  1304. mdio_write(ioaddr, 0x1f, 0x0000);
  1305. }
  1306. static void rtl8168c_4_hw_phy_config(void __iomem *ioaddr)
  1307. {
  1308. rtl8168c_3_hw_phy_config(ioaddr);
  1309. }
  1310. static void rtl8168d_hw_phy_config(void __iomem *ioaddr)
  1311. {
  1312. struct phy_reg phy_reg_init_0[] = {
  1313. { 0x1f, 0x0001 },
  1314. { 0x09, 0x2770 },
  1315. { 0x08, 0x04d0 },
  1316. { 0x0b, 0xad15 },
  1317. { 0x0c, 0x5bf0 },
  1318. { 0x1c, 0xf101 },
  1319. { 0x1f, 0x0003 },
  1320. { 0x14, 0x94d7 },
  1321. { 0x12, 0xf4d6 },
  1322. { 0x09, 0xca0f },
  1323. { 0x1f, 0x0002 },
  1324. { 0x0b, 0x0b10 },
  1325. { 0x0c, 0xd1f7 },
  1326. { 0x1f, 0x0002 },
  1327. { 0x06, 0x5461 },
  1328. { 0x1f, 0x0002 },
  1329. { 0x05, 0x6662 },
  1330. { 0x1f, 0x0000 },
  1331. { 0x14, 0x0060 },
  1332. { 0x1f, 0x0000 },
  1333. { 0x0d, 0xf8a0 },
  1334. { 0x1f, 0x0005 },
  1335. { 0x05, 0xffc2 }
  1336. };
  1337. rtl_phy_write(ioaddr, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
  1338. if (mdio_read(ioaddr, 0x06) == 0xc400) {
  1339. struct phy_reg phy_reg_init_1[] = {
  1340. { 0x1f, 0x0005 },
  1341. { 0x01, 0x0300 },
  1342. { 0x1f, 0x0000 },
  1343. { 0x11, 0x401c },
  1344. { 0x16, 0x4100 },
  1345. { 0x1f, 0x0005 },
  1346. { 0x07, 0x0010 },
  1347. { 0x05, 0x83dc },
  1348. { 0x06, 0x087d },
  1349. { 0x05, 0x8300 },
  1350. { 0x06, 0x0101 },
  1351. { 0x06, 0x05f8 },
  1352. { 0x06, 0xf9fa },
  1353. { 0x06, 0xfbef },
  1354. { 0x06, 0x79e2 },
  1355. { 0x06, 0x835f },
  1356. { 0x06, 0xe0f8 },
  1357. { 0x06, 0x9ae1 },
  1358. { 0x06, 0xf89b },
  1359. { 0x06, 0xef31 },
  1360. { 0x06, 0x3b65 },
  1361. { 0x06, 0xaa07 },
  1362. { 0x06, 0x81e4 },
  1363. { 0x06, 0xf89a },
  1364. { 0x06, 0xe5f8 },
  1365. { 0x06, 0x9baf },
  1366. { 0x06, 0x06ae },
  1367. { 0x05, 0x83dc },
  1368. { 0x06, 0x8300 },
  1369. };
  1370. rtl_phy_write(ioaddr, phy_reg_init_1,
  1371. ARRAY_SIZE(phy_reg_init_1));
  1372. }
  1373. mdio_write(ioaddr, 0x1f, 0x0000);
  1374. }
  1375. static void rtl8102e_hw_phy_config(void __iomem *ioaddr)
  1376. {
  1377. struct phy_reg phy_reg_init[] = {
  1378. { 0x1f, 0x0003 },
  1379. { 0x08, 0x441d },
  1380. { 0x01, 0x9100 },
  1381. { 0x1f, 0x0000 }
  1382. };
  1383. mdio_write(ioaddr, 0x1f, 0x0000);
  1384. mdio_patch(ioaddr, 0x11, 1 << 12);
  1385. mdio_patch(ioaddr, 0x19, 1 << 13);
  1386. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1387. }
  1388. static void rtl_hw_phy_config(struct net_device *dev)
  1389. {
  1390. struct rtl8169_private *tp = netdev_priv(dev);
  1391. void __iomem *ioaddr = tp->mmio_addr;
  1392. rtl8169_print_mac_version(tp);
  1393. switch (tp->mac_version) {
  1394. case RTL_GIGA_MAC_VER_01:
  1395. break;
  1396. case RTL_GIGA_MAC_VER_02:
  1397. case RTL_GIGA_MAC_VER_03:
  1398. rtl8169s_hw_phy_config(ioaddr);
  1399. break;
  1400. case RTL_GIGA_MAC_VER_04:
  1401. rtl8169sb_hw_phy_config(ioaddr);
  1402. break;
  1403. case RTL_GIGA_MAC_VER_07:
  1404. case RTL_GIGA_MAC_VER_08:
  1405. case RTL_GIGA_MAC_VER_09:
  1406. rtl8102e_hw_phy_config(ioaddr);
  1407. break;
  1408. case RTL_GIGA_MAC_VER_11:
  1409. rtl8168bb_hw_phy_config(ioaddr);
  1410. break;
  1411. case RTL_GIGA_MAC_VER_12:
  1412. rtl8168bef_hw_phy_config(ioaddr);
  1413. break;
  1414. case RTL_GIGA_MAC_VER_17:
  1415. rtl8168bef_hw_phy_config(ioaddr);
  1416. break;
  1417. case RTL_GIGA_MAC_VER_18:
  1418. rtl8168cp_1_hw_phy_config(ioaddr);
  1419. break;
  1420. case RTL_GIGA_MAC_VER_19:
  1421. rtl8168c_1_hw_phy_config(ioaddr);
  1422. break;
  1423. case RTL_GIGA_MAC_VER_20:
  1424. rtl8168c_2_hw_phy_config(ioaddr);
  1425. break;
  1426. case RTL_GIGA_MAC_VER_21:
  1427. rtl8168c_3_hw_phy_config(ioaddr);
  1428. break;
  1429. case RTL_GIGA_MAC_VER_22:
  1430. rtl8168c_4_hw_phy_config(ioaddr);
  1431. break;
  1432. case RTL_GIGA_MAC_VER_23:
  1433. case RTL_GIGA_MAC_VER_24:
  1434. rtl8168cp_2_hw_phy_config(ioaddr);
  1435. break;
  1436. case RTL_GIGA_MAC_VER_25:
  1437. rtl8168d_hw_phy_config(ioaddr);
  1438. break;
  1439. default:
  1440. break;
  1441. }
  1442. }
  1443. static void rtl8169_phy_timer(unsigned long __opaque)
  1444. {
  1445. struct net_device *dev = (struct net_device *)__opaque;
  1446. struct rtl8169_private *tp = netdev_priv(dev);
  1447. struct timer_list *timer = &tp->timer;
  1448. void __iomem *ioaddr = tp->mmio_addr;
  1449. unsigned long timeout = RTL8169_PHY_TIMEOUT;
  1450. assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
  1451. if (!(tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
  1452. return;
  1453. spin_lock_irq(&tp->lock);
  1454. if (tp->phy_reset_pending(ioaddr)) {
  1455. /*
  1456. * A busy loop could burn quite a few cycles on nowadays CPU.
  1457. * Let's delay the execution of the timer for a few ticks.
  1458. */
  1459. timeout = HZ/10;
  1460. goto out_mod_timer;
  1461. }
  1462. if (tp->link_ok(ioaddr))
  1463. goto out_unlock;
  1464. if (netif_msg_link(tp))
  1465. printk(KERN_WARNING "%s: PHY reset until link up\n", dev->name);
  1466. tp->phy_reset_enable(ioaddr);
  1467. out_mod_timer:
  1468. mod_timer(timer, jiffies + timeout);
  1469. out_unlock:
  1470. spin_unlock_irq(&tp->lock);
  1471. }
  1472. static inline void rtl8169_delete_timer(struct net_device *dev)
  1473. {
  1474. struct rtl8169_private *tp = netdev_priv(dev);
  1475. struct timer_list *timer = &tp->timer;
  1476. if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
  1477. return;
  1478. del_timer_sync(timer);
  1479. }
  1480. static inline void rtl8169_request_timer(struct net_device *dev)
  1481. {
  1482. struct rtl8169_private *tp = netdev_priv(dev);
  1483. struct timer_list *timer = &tp->timer;
  1484. if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
  1485. return;
  1486. mod_timer(timer, jiffies + RTL8169_PHY_TIMEOUT);
  1487. }
  1488. #ifdef CONFIG_NET_POLL_CONTROLLER
  1489. /*
  1490. * Polling 'interrupt' - used by things like netconsole to send skbs
  1491. * without having to re-enable interrupts. It's not called while
  1492. * the interrupt routine is executing.
  1493. */
  1494. static void rtl8169_netpoll(struct net_device *dev)
  1495. {
  1496. struct rtl8169_private *tp = netdev_priv(dev);
  1497. struct pci_dev *pdev = tp->pci_dev;
  1498. disable_irq(pdev->irq);
  1499. rtl8169_interrupt(pdev->irq, dev);
  1500. enable_irq(pdev->irq);
  1501. }
  1502. #endif
  1503. static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
  1504. void __iomem *ioaddr)
  1505. {
  1506. iounmap(ioaddr);
  1507. pci_release_regions(pdev);
  1508. pci_disable_device(pdev);
  1509. free_netdev(dev);
  1510. }
  1511. static void rtl8169_phy_reset(struct net_device *dev,
  1512. struct rtl8169_private *tp)
  1513. {
  1514. void __iomem *ioaddr = tp->mmio_addr;
  1515. unsigned int i;
  1516. tp->phy_reset_enable(ioaddr);
  1517. for (i = 0; i < 100; i++) {
  1518. if (!tp->phy_reset_pending(ioaddr))
  1519. return;
  1520. msleep(1);
  1521. }
  1522. if (netif_msg_link(tp))
  1523. printk(KERN_ERR "%s: PHY reset failed.\n", dev->name);
  1524. }
  1525. static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
  1526. {
  1527. void __iomem *ioaddr = tp->mmio_addr;
  1528. rtl_hw_phy_config(dev);
  1529. if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
  1530. dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
  1531. RTL_W8(0x82, 0x01);
  1532. }
  1533. pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
  1534. if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
  1535. pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
  1536. if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
  1537. dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
  1538. RTL_W8(0x82, 0x01);
  1539. dprintk("Set PHY Reg 0x0bh = 0x00h\n");
  1540. mdio_write(ioaddr, 0x0b, 0x0000); //w 0x0b 15 0 0
  1541. }
  1542. rtl8169_phy_reset(dev, tp);
  1543. /*
  1544. * rtl8169_set_speed_xmii takes good care of the Fast Ethernet
  1545. * only 8101. Don't panic.
  1546. */
  1547. rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL);
  1548. if ((RTL_R8(PHYstatus) & TBI_Enable) && netif_msg_link(tp))
  1549. printk(KERN_INFO PFX "%s: TBI auto-negotiating\n", dev->name);
  1550. }
  1551. static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
  1552. {
  1553. void __iomem *ioaddr = tp->mmio_addr;
  1554. u32 high;
  1555. u32 low;
  1556. low = addr[0] | (addr[1] << 8) | (addr[2] << 16) | (addr[3] << 24);
  1557. high = addr[4] | (addr[5] << 8);
  1558. spin_lock_irq(&tp->lock);
  1559. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1560. RTL_W32(MAC0, low);
  1561. RTL_W32(MAC4, high);
  1562. RTL_W8(Cfg9346, Cfg9346_Lock);
  1563. spin_unlock_irq(&tp->lock);
  1564. }
  1565. static int rtl_set_mac_address(struct net_device *dev, void *p)
  1566. {
  1567. struct rtl8169_private *tp = netdev_priv(dev);
  1568. struct sockaddr *addr = p;
  1569. if (!is_valid_ether_addr(addr->sa_data))
  1570. return -EADDRNOTAVAIL;
  1571. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  1572. rtl_rar_set(tp, dev->dev_addr);
  1573. return 0;
  1574. }
  1575. static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1576. {
  1577. struct rtl8169_private *tp = netdev_priv(dev);
  1578. struct mii_ioctl_data *data = if_mii(ifr);
  1579. return netif_running(dev) ? tp->do_ioctl(tp, data, cmd) : -ENODEV;
  1580. }
  1581. static int rtl_xmii_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
  1582. {
  1583. switch (cmd) {
  1584. case SIOCGMIIPHY:
  1585. data->phy_id = 32; /* Internal PHY */
  1586. return 0;
  1587. case SIOCGMIIREG:
  1588. data->val_out = mdio_read(tp->mmio_addr, data->reg_num & 0x1f);
  1589. return 0;
  1590. case SIOCSMIIREG:
  1591. if (!capable(CAP_NET_ADMIN))
  1592. return -EPERM;
  1593. mdio_write(tp->mmio_addr, data->reg_num & 0x1f, data->val_in);
  1594. return 0;
  1595. }
  1596. return -EOPNOTSUPP;
  1597. }
  1598. static int rtl_tbi_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
  1599. {
  1600. return -EOPNOTSUPP;
  1601. }
  1602. static const struct rtl_cfg_info {
  1603. void (*hw_start)(struct net_device *);
  1604. unsigned int region;
  1605. unsigned int align;
  1606. u16 intr_event;
  1607. u16 napi_event;
  1608. unsigned features;
  1609. } rtl_cfg_infos [] = {
  1610. [RTL_CFG_0] = {
  1611. .hw_start = rtl_hw_start_8169,
  1612. .region = 1,
  1613. .align = 0,
  1614. .intr_event = SYSErr | LinkChg | RxOverflow |
  1615. RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
  1616. .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
  1617. .features = RTL_FEATURE_GMII
  1618. },
  1619. [RTL_CFG_1] = {
  1620. .hw_start = rtl_hw_start_8168,
  1621. .region = 2,
  1622. .align = 8,
  1623. .intr_event = SYSErr | LinkChg | RxOverflow |
  1624. TxErr | TxOK | RxOK | RxErr,
  1625. .napi_event = TxErr | TxOK | RxOK | RxOverflow,
  1626. .features = RTL_FEATURE_GMII | RTL_FEATURE_MSI
  1627. },
  1628. [RTL_CFG_2] = {
  1629. .hw_start = rtl_hw_start_8101,
  1630. .region = 2,
  1631. .align = 8,
  1632. .intr_event = SYSErr | LinkChg | RxOverflow | PCSTimeout |
  1633. RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
  1634. .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
  1635. .features = RTL_FEATURE_MSI
  1636. }
  1637. };
  1638. /* Cfg9346_Unlock assumed. */
  1639. static unsigned rtl_try_msi(struct pci_dev *pdev, void __iomem *ioaddr,
  1640. const struct rtl_cfg_info *cfg)
  1641. {
  1642. unsigned msi = 0;
  1643. u8 cfg2;
  1644. cfg2 = RTL_R8(Config2) & ~MSIEnable;
  1645. if (cfg->features & RTL_FEATURE_MSI) {
  1646. if (pci_enable_msi(pdev)) {
  1647. dev_info(&pdev->dev, "no MSI. Back to INTx.\n");
  1648. } else {
  1649. cfg2 |= MSIEnable;
  1650. msi = RTL_FEATURE_MSI;
  1651. }
  1652. }
  1653. RTL_W8(Config2, cfg2);
  1654. return msi;
  1655. }
  1656. static void rtl_disable_msi(struct pci_dev *pdev, struct rtl8169_private *tp)
  1657. {
  1658. if (tp->features & RTL_FEATURE_MSI) {
  1659. pci_disable_msi(pdev);
  1660. tp->features &= ~RTL_FEATURE_MSI;
  1661. }
  1662. }
  1663. static const struct net_device_ops rtl8169_netdev_ops = {
  1664. .ndo_open = rtl8169_open,
  1665. .ndo_stop = rtl8169_close,
  1666. .ndo_get_stats = rtl8169_get_stats,
  1667. .ndo_start_xmit = rtl8169_start_xmit,
  1668. .ndo_tx_timeout = rtl8169_tx_timeout,
  1669. .ndo_validate_addr = eth_validate_addr,
  1670. .ndo_change_mtu = rtl8169_change_mtu,
  1671. .ndo_set_mac_address = rtl_set_mac_address,
  1672. .ndo_do_ioctl = rtl8169_ioctl,
  1673. .ndo_set_multicast_list = rtl_set_rx_mode,
  1674. #ifdef CONFIG_R8169_VLAN
  1675. .ndo_vlan_rx_register = rtl8169_vlan_rx_register,
  1676. #endif
  1677. #ifdef CONFIG_NET_POLL_CONTROLLER
  1678. .ndo_poll_controller = rtl8169_netpoll,
  1679. #endif
  1680. };
  1681. /* Delay between EEPROM clock transitions. Force out buffered PCI writes. */
  1682. #define RTL_EEPROM_DELAY() RTL_R8(Cfg9346)
  1683. #define RTL_EEPROM_READ_CMD 6
  1684. /* read 16bit word stored in EEPROM. EEPROM is addressed by words. */
  1685. static u16 rtl_eeprom_read(void __iomem *ioaddr, int addr)
  1686. {
  1687. u16 result = 0;
  1688. int cmd, cmd_len, i;
  1689. /* check for EEPROM address size (in bits) */
  1690. if (RTL_R32(RxConfig) & (1 << RxCfg9356SEL)) {
  1691. /* EEPROM is 93C56 */
  1692. cmd_len = 3 + 8; /* 3 bits for command id and 8 for address */
  1693. cmd = (RTL_EEPROM_READ_CMD << 8) | (addr & 0xff);
  1694. } else {
  1695. /* EEPROM is 93C46 */
  1696. cmd_len = 3 + 6; /* 3 bits for command id and 6 for address */
  1697. cmd = (RTL_EEPROM_READ_CMD << 6) | (addr & 0x3f);
  1698. }
  1699. /* enter programming mode */
  1700. RTL_W8(Cfg9346, Cfg9346_Program | Cfg9346_EECS);
  1701. RTL_EEPROM_DELAY();
  1702. /* write command and requested address */
  1703. while (cmd_len--) {
  1704. u8 x = Cfg9346_Program | Cfg9346_EECS;
  1705. x |= (cmd & (1 << cmd_len)) ? Cfg9346_EEDI : 0;
  1706. /* write a bit */
  1707. RTL_W8(Cfg9346, x);
  1708. RTL_EEPROM_DELAY();
  1709. /* raise clock */
  1710. RTL_W8(Cfg9346, x | Cfg9346_EESK);
  1711. RTL_EEPROM_DELAY();
  1712. }
  1713. /* lower clock */
  1714. RTL_W8(Cfg9346, Cfg9346_Program | Cfg9346_EECS);
  1715. RTL_EEPROM_DELAY();
  1716. /* read back 16bit value */
  1717. for (i = 16; i > 0; i--) {
  1718. /* raise clock */
  1719. RTL_W8(Cfg9346, Cfg9346_Program | Cfg9346_EECS | Cfg9346_EESK);
  1720. RTL_EEPROM_DELAY();
  1721. result <<= 1;
  1722. result |= (RTL_R8(Cfg9346) & Cfg9346_EEDO) ? 1 : 0;
  1723. /* lower clock */
  1724. RTL_W8(Cfg9346, Cfg9346_Program | Cfg9346_EECS);
  1725. RTL_EEPROM_DELAY();
  1726. }
  1727. RTL_W8(Cfg9346, Cfg9346_Program);
  1728. /* leave programming mode */
  1729. RTL_W8(Cfg9346, Cfg9346_Lock);
  1730. return result;
  1731. }
  1732. static void rtl_init_mac_address(struct rtl8169_private *tp,
  1733. void __iomem *ioaddr)
  1734. {
  1735. struct pci_dev *pdev = tp->pci_dev;
  1736. u16 x;
  1737. u8 mac[8];
  1738. /* read EEPROM signature */
  1739. x = rtl_eeprom_read(ioaddr, RTL_EEPROM_SIG_ADDR);
  1740. if (x != RTL_EEPROM_SIG) {
  1741. dev_info(&pdev->dev, "Missing EEPROM signature: %04x\n", x);
  1742. return;
  1743. }
  1744. /* read MAC address */
  1745. x = rtl_eeprom_read(ioaddr, RTL_EEPROM_MAC_ADDR);
  1746. mac[0] = x & 0xff;
  1747. mac[1] = x >> 8;
  1748. x = rtl_eeprom_read(ioaddr, RTL_EEPROM_MAC_ADDR + 1);
  1749. mac[2] = x & 0xff;
  1750. mac[3] = x >> 8;
  1751. x = rtl_eeprom_read(ioaddr, RTL_EEPROM_MAC_ADDR + 2);
  1752. mac[4] = x & 0xff;
  1753. mac[5] = x >> 8;
  1754. if (netif_msg_probe(tp)) {
  1755. DECLARE_MAC_BUF(buf);
  1756. dev_info(&pdev->dev, "MAC address found in EEPROM: %s\n",
  1757. print_mac(buf, mac));
  1758. }
  1759. if (is_valid_ether_addr(mac))
  1760. rtl_rar_set(tp, mac);
  1761. }
  1762. static int __devinit
  1763. rtl8169_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1764. {
  1765. const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
  1766. const unsigned int region = cfg->region;
  1767. struct rtl8169_private *tp;
  1768. struct mii_if_info *mii;
  1769. struct net_device *dev;
  1770. void __iomem *ioaddr;
  1771. unsigned int i;
  1772. int rc;
  1773. if (netif_msg_drv(&debug)) {
  1774. printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
  1775. MODULENAME, RTL8169_VERSION);
  1776. }
  1777. dev = alloc_etherdev(sizeof (*tp));
  1778. if (!dev) {
  1779. if (netif_msg_drv(&debug))
  1780. dev_err(&pdev->dev, "unable to alloc new ethernet\n");
  1781. rc = -ENOMEM;
  1782. goto out;
  1783. }
  1784. SET_NETDEV_DEV(dev, &pdev->dev);
  1785. dev->netdev_ops = &rtl8169_netdev_ops;
  1786. tp = netdev_priv(dev);
  1787. tp->dev = dev;
  1788. tp->pci_dev = pdev;
  1789. tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
  1790. mii = &tp->mii;
  1791. mii->dev = dev;
  1792. mii->mdio_read = rtl_mdio_read;
  1793. mii->mdio_write = rtl_mdio_write;
  1794. mii->phy_id_mask = 0x1f;
  1795. mii->reg_num_mask = 0x1f;
  1796. mii->supports_gmii = !!(cfg->features & RTL_FEATURE_GMII);
  1797. /* enable device (incl. PCI PM wakeup and hotplug setup) */
  1798. rc = pci_enable_device(pdev);
  1799. if (rc < 0) {
  1800. if (netif_msg_probe(tp))
  1801. dev_err(&pdev->dev, "enable failure\n");
  1802. goto err_out_free_dev_1;
  1803. }
  1804. rc = pci_set_mwi(pdev);
  1805. if (rc < 0)
  1806. goto err_out_disable_2;
  1807. /* make sure PCI base addr 1 is MMIO */
  1808. if (!(pci_resource_flags(pdev, region) & IORESOURCE_MEM)) {
  1809. if (netif_msg_probe(tp)) {
  1810. dev_err(&pdev->dev,
  1811. "region #%d not an MMIO resource, aborting\n",
  1812. region);
  1813. }
  1814. rc = -ENODEV;
  1815. goto err_out_mwi_3;
  1816. }
  1817. /* check for weird/broken PCI region reporting */
  1818. if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
  1819. if (netif_msg_probe(tp)) {
  1820. dev_err(&pdev->dev,
  1821. "Invalid PCI region size(s), aborting\n");
  1822. }
  1823. rc = -ENODEV;
  1824. goto err_out_mwi_3;
  1825. }
  1826. rc = pci_request_regions(pdev, MODULENAME);
  1827. if (rc < 0) {
  1828. if (netif_msg_probe(tp))
  1829. dev_err(&pdev->dev, "could not request regions.\n");
  1830. goto err_out_mwi_3;
  1831. }
  1832. tp->cp_cmd = PCIMulRW | RxChkSum;
  1833. if ((sizeof(dma_addr_t) > 4) &&
  1834. !pci_set_dma_mask(pdev, DMA_64BIT_MASK) && use_dac) {
  1835. tp->cp_cmd |= PCIDAC;
  1836. dev->features |= NETIF_F_HIGHDMA;
  1837. } else {
  1838. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1839. if (rc < 0) {
  1840. if (netif_msg_probe(tp)) {
  1841. dev_err(&pdev->dev,
  1842. "DMA configuration failed.\n");
  1843. }
  1844. goto err_out_free_res_4;
  1845. }
  1846. }
  1847. pci_set_master(pdev);
  1848. /* ioremap MMIO region */
  1849. ioaddr = ioremap(pci_resource_start(pdev, region), R8169_REGS_SIZE);
  1850. if (!ioaddr) {
  1851. if (netif_msg_probe(tp))
  1852. dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
  1853. rc = -EIO;
  1854. goto err_out_free_res_4;
  1855. }
  1856. tp->pcie_cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  1857. if (!tp->pcie_cap && netif_msg_probe(tp))
  1858. dev_info(&pdev->dev, "no PCI Express capability\n");
  1859. /* Unneeded ? Don't mess with Mrs. Murphy. */
  1860. rtl8169_irq_mask_and_ack(ioaddr);
  1861. /* Soft reset the chip. */
  1862. RTL_W8(ChipCmd, CmdReset);
  1863. /* Check that the chip has finished the reset. */
  1864. for (i = 0; i < 100; i++) {
  1865. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  1866. break;
  1867. msleep_interruptible(1);
  1868. }
  1869. /* Identify chip attached to board */
  1870. rtl8169_get_mac_version(tp, ioaddr);
  1871. rtl8169_print_mac_version(tp);
  1872. for (i = 0; i < ARRAY_SIZE(rtl_chip_info); i++) {
  1873. if (tp->mac_version == rtl_chip_info[i].mac_version)
  1874. break;
  1875. }
  1876. if (i == ARRAY_SIZE(rtl_chip_info)) {
  1877. /* Unknown chip: assume array element #0, original RTL-8169 */
  1878. if (netif_msg_probe(tp)) {
  1879. dev_printk(KERN_DEBUG, &pdev->dev,
  1880. "unknown chip version, assuming %s\n",
  1881. rtl_chip_info[0].name);
  1882. }
  1883. i = 0;
  1884. }
  1885. tp->chipset = i;
  1886. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1887. RTL_W8(Config1, RTL_R8(Config1) | PMEnable);
  1888. RTL_W8(Config5, RTL_R8(Config5) & PMEStatus);
  1889. if ((RTL_R8(Config3) & (LinkUp | MagicPacket)) != 0)
  1890. tp->features |= RTL_FEATURE_WOL;
  1891. if ((RTL_R8(Config5) & (UWF | BWF | MWF)) != 0)
  1892. tp->features |= RTL_FEATURE_WOL;
  1893. tp->features |= rtl_try_msi(pdev, ioaddr, cfg);
  1894. RTL_W8(Cfg9346, Cfg9346_Lock);
  1895. if ((tp->mac_version <= RTL_GIGA_MAC_VER_06) &&
  1896. (RTL_R8(PHYstatus) & TBI_Enable)) {
  1897. tp->set_speed = rtl8169_set_speed_tbi;
  1898. tp->get_settings = rtl8169_gset_tbi;
  1899. tp->phy_reset_enable = rtl8169_tbi_reset_enable;
  1900. tp->phy_reset_pending = rtl8169_tbi_reset_pending;
  1901. tp->link_ok = rtl8169_tbi_link_ok;
  1902. tp->do_ioctl = rtl_tbi_ioctl;
  1903. tp->phy_1000_ctrl_reg = ADVERTISE_1000FULL; /* Implied by TBI */
  1904. } else {
  1905. tp->set_speed = rtl8169_set_speed_xmii;
  1906. tp->get_settings = rtl8169_gset_xmii;
  1907. tp->phy_reset_enable = rtl8169_xmii_reset_enable;
  1908. tp->phy_reset_pending = rtl8169_xmii_reset_pending;
  1909. tp->link_ok = rtl8169_xmii_link_ok;
  1910. tp->do_ioctl = rtl_xmii_ioctl;
  1911. }
  1912. spin_lock_init(&tp->lock);
  1913. tp->mmio_addr = ioaddr;
  1914. rtl_init_mac_address(tp, ioaddr);
  1915. /* Get MAC address */
  1916. for (i = 0; i < MAC_ADDR_LEN; i++)
  1917. dev->dev_addr[i] = RTL_R8(MAC0 + i);
  1918. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  1919. SET_ETHTOOL_OPS(dev, &rtl8169_ethtool_ops);
  1920. dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
  1921. dev->irq = pdev->irq;
  1922. dev->base_addr = (unsigned long) ioaddr;
  1923. netif_napi_add(dev, &tp->napi, rtl8169_poll, R8169_NAPI_WEIGHT);
  1924. #ifdef CONFIG_R8169_VLAN
  1925. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  1926. #endif
  1927. tp->intr_mask = 0xffff;
  1928. tp->align = cfg->align;
  1929. tp->hw_start = cfg->hw_start;
  1930. tp->intr_event = cfg->intr_event;
  1931. tp->napi_event = cfg->napi_event;
  1932. init_timer(&tp->timer);
  1933. tp->timer.data = (unsigned long) dev;
  1934. tp->timer.function = rtl8169_phy_timer;
  1935. rc = register_netdev(dev);
  1936. if (rc < 0)
  1937. goto err_out_msi_5;
  1938. pci_set_drvdata(pdev, dev);
  1939. if (netif_msg_probe(tp)) {
  1940. u32 xid = RTL_R32(TxConfig) & 0x7cf0f8ff;
  1941. printk(KERN_INFO "%s: %s at 0x%lx, "
  1942. "%2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x, "
  1943. "XID %08x IRQ %d\n",
  1944. dev->name,
  1945. rtl_chip_info[tp->chipset].name,
  1946. dev->base_addr,
  1947. dev->dev_addr[0], dev->dev_addr[1],
  1948. dev->dev_addr[2], dev->dev_addr[3],
  1949. dev->dev_addr[4], dev->dev_addr[5], xid, dev->irq);
  1950. }
  1951. rtl8169_init_phy(dev, tp);
  1952. device_set_wakeup_enable(&pdev->dev, tp->features & RTL_FEATURE_WOL);
  1953. out:
  1954. return rc;
  1955. err_out_msi_5:
  1956. rtl_disable_msi(pdev, tp);
  1957. iounmap(ioaddr);
  1958. err_out_free_res_4:
  1959. pci_release_regions(pdev);
  1960. err_out_mwi_3:
  1961. pci_clear_mwi(pdev);
  1962. err_out_disable_2:
  1963. pci_disable_device(pdev);
  1964. err_out_free_dev_1:
  1965. free_netdev(dev);
  1966. goto out;
  1967. }
  1968. static void __devexit rtl8169_remove_one(struct pci_dev *pdev)
  1969. {
  1970. struct net_device *dev = pci_get_drvdata(pdev);
  1971. struct rtl8169_private *tp = netdev_priv(dev);
  1972. flush_scheduled_work();
  1973. unregister_netdev(dev);
  1974. rtl_disable_msi(pdev, tp);
  1975. rtl8169_release_board(pdev, dev, tp->mmio_addr);
  1976. pci_set_drvdata(pdev, NULL);
  1977. }
  1978. static void rtl8169_set_rxbufsize(struct rtl8169_private *tp,
  1979. struct net_device *dev)
  1980. {
  1981. unsigned int mtu = dev->mtu;
  1982. tp->rx_buf_sz = (mtu > RX_BUF_SIZE) ? mtu + ETH_HLEN + 8 : RX_BUF_SIZE;
  1983. }
  1984. static int rtl8169_open(struct net_device *dev)
  1985. {
  1986. struct rtl8169_private *tp = netdev_priv(dev);
  1987. struct pci_dev *pdev = tp->pci_dev;
  1988. int retval = -ENOMEM;
  1989. rtl8169_set_rxbufsize(tp, dev);
  1990. /*
  1991. * Rx and Tx desscriptors needs 256 bytes alignment.
  1992. * pci_alloc_consistent provides more.
  1993. */
  1994. tp->TxDescArray = pci_alloc_consistent(pdev, R8169_TX_RING_BYTES,
  1995. &tp->TxPhyAddr);
  1996. if (!tp->TxDescArray)
  1997. goto out;
  1998. tp->RxDescArray = pci_alloc_consistent(pdev, R8169_RX_RING_BYTES,
  1999. &tp->RxPhyAddr);
  2000. if (!tp->RxDescArray)
  2001. goto err_free_tx_0;
  2002. retval = rtl8169_init_ring(dev);
  2003. if (retval < 0)
  2004. goto err_free_rx_1;
  2005. INIT_DELAYED_WORK(&tp->task, NULL);
  2006. smp_mb();
  2007. retval = request_irq(dev->irq, rtl8169_interrupt,
  2008. (tp->features & RTL_FEATURE_MSI) ? 0 : IRQF_SHARED,
  2009. dev->name, dev);
  2010. if (retval < 0)
  2011. goto err_release_ring_2;
  2012. napi_enable(&tp->napi);
  2013. rtl_hw_start(dev);
  2014. rtl8169_request_timer(dev);
  2015. rtl8169_check_link_status(dev, tp, tp->mmio_addr);
  2016. out:
  2017. return retval;
  2018. err_release_ring_2:
  2019. rtl8169_rx_clear(tp);
  2020. err_free_rx_1:
  2021. pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
  2022. tp->RxPhyAddr);
  2023. err_free_tx_0:
  2024. pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
  2025. tp->TxPhyAddr);
  2026. goto out;
  2027. }
  2028. static void rtl8169_hw_reset(void __iomem *ioaddr)
  2029. {
  2030. /* Disable interrupts */
  2031. rtl8169_irq_mask_and_ack(ioaddr);
  2032. /* Reset the chipset */
  2033. RTL_W8(ChipCmd, CmdReset);
  2034. /* PCI commit */
  2035. RTL_R8(ChipCmd);
  2036. }
  2037. static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
  2038. {
  2039. void __iomem *ioaddr = tp->mmio_addr;
  2040. u32 cfg = rtl8169_rx_config;
  2041. cfg |= (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
  2042. RTL_W32(RxConfig, cfg);
  2043. /* Set DMA burst size and Interframe Gap Time */
  2044. RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
  2045. (InterFrameGap << TxInterFrameGapShift));
  2046. }
  2047. static void rtl_hw_start(struct net_device *dev)
  2048. {
  2049. struct rtl8169_private *tp = netdev_priv(dev);
  2050. void __iomem *ioaddr = tp->mmio_addr;
  2051. unsigned int i;
  2052. /* Soft reset the chip. */
  2053. RTL_W8(ChipCmd, CmdReset);
  2054. /* Check that the chip has finished the reset. */
  2055. for (i = 0; i < 100; i++) {
  2056. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  2057. break;
  2058. msleep_interruptible(1);
  2059. }
  2060. tp->hw_start(dev);
  2061. netif_start_queue(dev);
  2062. }
  2063. static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp,
  2064. void __iomem *ioaddr)
  2065. {
  2066. /*
  2067. * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
  2068. * register to be written before TxDescAddrLow to work.
  2069. * Switching from MMIO to I/O access fixes the issue as well.
  2070. */
  2071. RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
  2072. RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_32BIT_MASK);
  2073. RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
  2074. RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_32BIT_MASK);
  2075. }
  2076. static u16 rtl_rw_cpluscmd(void __iomem *ioaddr)
  2077. {
  2078. u16 cmd;
  2079. cmd = RTL_R16(CPlusCmd);
  2080. RTL_W16(CPlusCmd, cmd);
  2081. return cmd;
  2082. }
  2083. static void rtl_set_rx_max_size(void __iomem *ioaddr)
  2084. {
  2085. /* Low hurts. Let's disable the filtering. */
  2086. RTL_W16(RxMaxSize, 16383);
  2087. }
  2088. static void rtl8169_set_magic_reg(void __iomem *ioaddr, unsigned mac_version)
  2089. {
  2090. struct {
  2091. u32 mac_version;
  2092. u32 clk;
  2093. u32 val;
  2094. } cfg2_info [] = {
  2095. { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
  2096. { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
  2097. { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
  2098. { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
  2099. }, *p = cfg2_info;
  2100. unsigned int i;
  2101. u32 clk;
  2102. clk = RTL_R8(Config2) & PCI_Clock_66MHz;
  2103. for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
  2104. if ((p->mac_version == mac_version) && (p->clk == clk)) {
  2105. RTL_W32(0x7c, p->val);
  2106. break;
  2107. }
  2108. }
  2109. }
  2110. static void rtl_hw_start_8169(struct net_device *dev)
  2111. {
  2112. struct rtl8169_private *tp = netdev_priv(dev);
  2113. void __iomem *ioaddr = tp->mmio_addr;
  2114. struct pci_dev *pdev = tp->pci_dev;
  2115. if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
  2116. RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | PCIMulRW);
  2117. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x08);
  2118. }
  2119. RTL_W8(Cfg9346, Cfg9346_Unlock);
  2120. if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
  2121. (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
  2122. (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
  2123. (tp->mac_version == RTL_GIGA_MAC_VER_04))
  2124. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  2125. RTL_W8(EarlyTxThres, EarlyTxThld);
  2126. rtl_set_rx_max_size(ioaddr);
  2127. if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
  2128. (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
  2129. (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
  2130. (tp->mac_version == RTL_GIGA_MAC_VER_04))
  2131. rtl_set_rx_tx_config_registers(tp);
  2132. tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
  2133. if ((tp->mac_version == RTL_GIGA_MAC_VER_02) ||
  2134. (tp->mac_version == RTL_GIGA_MAC_VER_03)) {
  2135. dprintk("Set MAC Reg C+CR Offset 0xE0. "
  2136. "Bit-3 and bit-14 MUST be 1\n");
  2137. tp->cp_cmd |= (1 << 14);
  2138. }
  2139. RTL_W16(CPlusCmd, tp->cp_cmd);
  2140. rtl8169_set_magic_reg(ioaddr, tp->mac_version);
  2141. /*
  2142. * Undocumented corner. Supposedly:
  2143. * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
  2144. */
  2145. RTL_W16(IntrMitigate, 0x0000);
  2146. rtl_set_rx_tx_desc_registers(tp, ioaddr);
  2147. if ((tp->mac_version != RTL_GIGA_MAC_VER_01) &&
  2148. (tp->mac_version != RTL_GIGA_MAC_VER_02) &&
  2149. (tp->mac_version != RTL_GIGA_MAC_VER_03) &&
  2150. (tp->mac_version != RTL_GIGA_MAC_VER_04)) {
  2151. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  2152. rtl_set_rx_tx_config_registers(tp);
  2153. }
  2154. RTL_W8(Cfg9346, Cfg9346_Lock);
  2155. /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
  2156. RTL_R8(IntrMask);
  2157. RTL_W32(RxMissed, 0);
  2158. rtl_set_rx_mode(dev);
  2159. /* no early-rx interrupts */
  2160. RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
  2161. /* Enable all known interrupts by setting the interrupt mask. */
  2162. RTL_W16(IntrMask, tp->intr_event);
  2163. }
  2164. static void rtl_tx_performance_tweak(struct pci_dev *pdev, u16 force)
  2165. {
  2166. struct net_device *dev = pci_get_drvdata(pdev);
  2167. struct rtl8169_private *tp = netdev_priv(dev);
  2168. int cap = tp->pcie_cap;
  2169. if (cap) {
  2170. u16 ctl;
  2171. pci_read_config_word(pdev, cap + PCI_EXP_DEVCTL, &ctl);
  2172. ctl = (ctl & ~PCI_EXP_DEVCTL_READRQ) | force;
  2173. pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL, ctl);
  2174. }
  2175. }
  2176. static void rtl_csi_access_enable(void __iomem *ioaddr)
  2177. {
  2178. u32 csi;
  2179. csi = rtl_csi_read(ioaddr, 0x070c) & 0x00ffffff;
  2180. rtl_csi_write(ioaddr, 0x070c, csi | 0x27000000);
  2181. }
  2182. struct ephy_info {
  2183. unsigned int offset;
  2184. u16 mask;
  2185. u16 bits;
  2186. };
  2187. static void rtl_ephy_init(void __iomem *ioaddr, struct ephy_info *e, int len)
  2188. {
  2189. u16 w;
  2190. while (len-- > 0) {
  2191. w = (rtl_ephy_read(ioaddr, e->offset) & ~e->mask) | e->bits;
  2192. rtl_ephy_write(ioaddr, e->offset, w);
  2193. e++;
  2194. }
  2195. }
  2196. static void rtl_disable_clock_request(struct pci_dev *pdev)
  2197. {
  2198. struct net_device *dev = pci_get_drvdata(pdev);
  2199. struct rtl8169_private *tp = netdev_priv(dev);
  2200. int cap = tp->pcie_cap;
  2201. if (cap) {
  2202. u16 ctl;
  2203. pci_read_config_word(pdev, cap + PCI_EXP_LNKCTL, &ctl);
  2204. ctl &= ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2205. pci_write_config_word(pdev, cap + PCI_EXP_LNKCTL, ctl);
  2206. }
  2207. }
  2208. #define R8168_CPCMD_QUIRK_MASK (\
  2209. EnableBist | \
  2210. Mac_dbgo_oe | \
  2211. Force_half_dup | \
  2212. Force_rxflow_en | \
  2213. Force_txflow_en | \
  2214. Cxpl_dbg_sel | \
  2215. ASF | \
  2216. PktCntrDisable | \
  2217. Mac_dbgo_sel)
  2218. static void rtl_hw_start_8168bb(void __iomem *ioaddr, struct pci_dev *pdev)
  2219. {
  2220. RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
  2221. RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
  2222. rtl_tx_performance_tweak(pdev,
  2223. (0x5 << MAX_READ_REQUEST_SHIFT) | PCI_EXP_DEVCTL_NOSNOOP_EN);
  2224. }
  2225. static void rtl_hw_start_8168bef(void __iomem *ioaddr, struct pci_dev *pdev)
  2226. {
  2227. rtl_hw_start_8168bb(ioaddr, pdev);
  2228. RTL_W8(EarlyTxThres, EarlyTxThld);
  2229. RTL_W8(Config4, RTL_R8(Config4) & ~(1 << 0));
  2230. }
  2231. static void __rtl_hw_start_8168cp(void __iomem *ioaddr, struct pci_dev *pdev)
  2232. {
  2233. RTL_W8(Config1, RTL_R8(Config1) | Speed_down);
  2234. RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
  2235. rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
  2236. rtl_disable_clock_request(pdev);
  2237. RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
  2238. }
  2239. static void rtl_hw_start_8168cp_1(void __iomem *ioaddr, struct pci_dev *pdev)
  2240. {
  2241. static struct ephy_info e_info_8168cp[] = {
  2242. { 0x01, 0, 0x0001 },
  2243. { 0x02, 0x0800, 0x1000 },
  2244. { 0x03, 0, 0x0042 },
  2245. { 0x06, 0x0080, 0x0000 },
  2246. { 0x07, 0, 0x2000 }
  2247. };
  2248. rtl_csi_access_enable(ioaddr);
  2249. rtl_ephy_init(ioaddr, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
  2250. __rtl_hw_start_8168cp(ioaddr, pdev);
  2251. }
  2252. static void rtl_hw_start_8168cp_2(void __iomem *ioaddr, struct pci_dev *pdev)
  2253. {
  2254. rtl_csi_access_enable(ioaddr);
  2255. RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
  2256. rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
  2257. RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
  2258. }
  2259. static void rtl_hw_start_8168cp_3(void __iomem *ioaddr, struct pci_dev *pdev)
  2260. {
  2261. rtl_csi_access_enable(ioaddr);
  2262. RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
  2263. /* Magic. */
  2264. RTL_W8(DBG_REG, 0x20);
  2265. RTL_W8(EarlyTxThres, EarlyTxThld);
  2266. rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
  2267. RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
  2268. }
  2269. static void rtl_hw_start_8168c_1(void __iomem *ioaddr, struct pci_dev *pdev)
  2270. {
  2271. static struct ephy_info e_info_8168c_1[] = {
  2272. { 0x02, 0x0800, 0x1000 },
  2273. { 0x03, 0, 0x0002 },
  2274. { 0x06, 0x0080, 0x0000 }
  2275. };
  2276. rtl_csi_access_enable(ioaddr);
  2277. RTL_W8(DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
  2278. rtl_ephy_init(ioaddr, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
  2279. __rtl_hw_start_8168cp(ioaddr, pdev);
  2280. }
  2281. static void rtl_hw_start_8168c_2(void __iomem *ioaddr, struct pci_dev *pdev)
  2282. {
  2283. static struct ephy_info e_info_8168c_2[] = {
  2284. { 0x01, 0, 0x0001 },
  2285. { 0x03, 0x0400, 0x0220 }
  2286. };
  2287. rtl_csi_access_enable(ioaddr);
  2288. rtl_ephy_init(ioaddr, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
  2289. __rtl_hw_start_8168cp(ioaddr, pdev);
  2290. }
  2291. static void rtl_hw_start_8168c_3(void __iomem *ioaddr, struct pci_dev *pdev)
  2292. {
  2293. rtl_hw_start_8168c_2(ioaddr, pdev);
  2294. }
  2295. static void rtl_hw_start_8168c_4(void __iomem *ioaddr, struct pci_dev *pdev)
  2296. {
  2297. rtl_csi_access_enable(ioaddr);
  2298. __rtl_hw_start_8168cp(ioaddr, pdev);
  2299. }
  2300. static void rtl_hw_start_8168d(void __iomem *ioaddr, struct pci_dev *pdev)
  2301. {
  2302. rtl_csi_access_enable(ioaddr);
  2303. rtl_disable_clock_request(pdev);
  2304. RTL_W8(EarlyTxThres, EarlyTxThld);
  2305. rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
  2306. RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
  2307. }
  2308. static void rtl_hw_start_8168(struct net_device *dev)
  2309. {
  2310. struct rtl8169_private *tp = netdev_priv(dev);
  2311. void __iomem *ioaddr = tp->mmio_addr;
  2312. struct pci_dev *pdev = tp->pci_dev;
  2313. RTL_W8(Cfg9346, Cfg9346_Unlock);
  2314. RTL_W8(EarlyTxThres, EarlyTxThld);
  2315. rtl_set_rx_max_size(ioaddr);
  2316. tp->cp_cmd |= RTL_R16(CPlusCmd) | PktCntrDisable | INTT_1;
  2317. RTL_W16(CPlusCmd, tp->cp_cmd);
  2318. RTL_W16(IntrMitigate, 0x5151);
  2319. /* Work around for RxFIFO overflow. */
  2320. if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
  2321. tp->intr_event |= RxFIFOOver | PCSTimeout;
  2322. tp->intr_event &= ~RxOverflow;
  2323. }
  2324. rtl_set_rx_tx_desc_registers(tp, ioaddr);
  2325. rtl_set_rx_mode(dev);
  2326. RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
  2327. (InterFrameGap << TxInterFrameGapShift));
  2328. RTL_R8(IntrMask);
  2329. switch (tp->mac_version) {
  2330. case RTL_GIGA_MAC_VER_11:
  2331. rtl_hw_start_8168bb(ioaddr, pdev);
  2332. break;
  2333. case RTL_GIGA_MAC_VER_12:
  2334. case RTL_GIGA_MAC_VER_17:
  2335. rtl_hw_start_8168bef(ioaddr, pdev);
  2336. break;
  2337. case RTL_GIGA_MAC_VER_18:
  2338. rtl_hw_start_8168cp_1(ioaddr, pdev);
  2339. break;
  2340. case RTL_GIGA_MAC_VER_19:
  2341. rtl_hw_start_8168c_1(ioaddr, pdev);
  2342. break;
  2343. case RTL_GIGA_MAC_VER_20:
  2344. rtl_hw_start_8168c_2(ioaddr, pdev);
  2345. break;
  2346. case RTL_GIGA_MAC_VER_21:
  2347. rtl_hw_start_8168c_3(ioaddr, pdev);
  2348. break;
  2349. case RTL_GIGA_MAC_VER_22:
  2350. rtl_hw_start_8168c_4(ioaddr, pdev);
  2351. break;
  2352. case RTL_GIGA_MAC_VER_23:
  2353. rtl_hw_start_8168cp_2(ioaddr, pdev);
  2354. break;
  2355. case RTL_GIGA_MAC_VER_24:
  2356. rtl_hw_start_8168cp_3(ioaddr, pdev);
  2357. break;
  2358. case RTL_GIGA_MAC_VER_25:
  2359. rtl_hw_start_8168d(ioaddr, pdev);
  2360. break;
  2361. default:
  2362. printk(KERN_ERR PFX "%s: unknown chipset (mac_version = %d).\n",
  2363. dev->name, tp->mac_version);
  2364. break;
  2365. }
  2366. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  2367. RTL_W8(Cfg9346, Cfg9346_Lock);
  2368. RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
  2369. RTL_W16(IntrMask, tp->intr_event);
  2370. }
  2371. #define R810X_CPCMD_QUIRK_MASK (\
  2372. EnableBist | \
  2373. Mac_dbgo_oe | \
  2374. Force_half_dup | \
  2375. Force_half_dup | \
  2376. Force_txflow_en | \
  2377. Cxpl_dbg_sel | \
  2378. ASF | \
  2379. PktCntrDisable | \
  2380. PCIDAC | \
  2381. PCIMulRW)
  2382. static void rtl_hw_start_8102e_1(void __iomem *ioaddr, struct pci_dev *pdev)
  2383. {
  2384. static struct ephy_info e_info_8102e_1[] = {
  2385. { 0x01, 0, 0x6e65 },
  2386. { 0x02, 0, 0x091f },
  2387. { 0x03, 0, 0xc2f9 },
  2388. { 0x06, 0, 0xafb5 },
  2389. { 0x07, 0, 0x0e00 },
  2390. { 0x19, 0, 0xec80 },
  2391. { 0x01, 0, 0x2e65 },
  2392. { 0x01, 0, 0x6e65 }
  2393. };
  2394. u8 cfg1;
  2395. rtl_csi_access_enable(ioaddr);
  2396. RTL_W8(DBG_REG, FIX_NAK_1);
  2397. rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
  2398. RTL_W8(Config1,
  2399. LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
  2400. RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
  2401. cfg1 = RTL_R8(Config1);
  2402. if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
  2403. RTL_W8(Config1, cfg1 & ~LEDS0);
  2404. RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R810X_CPCMD_QUIRK_MASK);
  2405. rtl_ephy_init(ioaddr, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
  2406. }
  2407. static void rtl_hw_start_8102e_2(void __iomem *ioaddr, struct pci_dev *pdev)
  2408. {
  2409. rtl_csi_access_enable(ioaddr);
  2410. rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
  2411. RTL_W8(Config1, MEMMAP | IOMAP | VPD | PMEnable);
  2412. RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
  2413. RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R810X_CPCMD_QUIRK_MASK);
  2414. }
  2415. static void rtl_hw_start_8102e_3(void __iomem *ioaddr, struct pci_dev *pdev)
  2416. {
  2417. rtl_hw_start_8102e_2(ioaddr, pdev);
  2418. rtl_ephy_write(ioaddr, 0x03, 0xc2f9);
  2419. }
  2420. static void rtl_hw_start_8101(struct net_device *dev)
  2421. {
  2422. struct rtl8169_private *tp = netdev_priv(dev);
  2423. void __iomem *ioaddr = tp->mmio_addr;
  2424. struct pci_dev *pdev = tp->pci_dev;
  2425. if ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
  2426. (tp->mac_version == RTL_GIGA_MAC_VER_16)) {
  2427. int cap = tp->pcie_cap;
  2428. if (cap) {
  2429. pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL,
  2430. PCI_EXP_DEVCTL_NOSNOOP_EN);
  2431. }
  2432. }
  2433. switch (tp->mac_version) {
  2434. case RTL_GIGA_MAC_VER_07:
  2435. rtl_hw_start_8102e_1(ioaddr, pdev);
  2436. break;
  2437. case RTL_GIGA_MAC_VER_08:
  2438. rtl_hw_start_8102e_3(ioaddr, pdev);
  2439. break;
  2440. case RTL_GIGA_MAC_VER_09:
  2441. rtl_hw_start_8102e_2(ioaddr, pdev);
  2442. break;
  2443. }
  2444. RTL_W8(Cfg9346, Cfg9346_Unlock);
  2445. RTL_W8(EarlyTxThres, EarlyTxThld);
  2446. rtl_set_rx_max_size(ioaddr);
  2447. tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
  2448. RTL_W16(CPlusCmd, tp->cp_cmd);
  2449. RTL_W16(IntrMitigate, 0x0000);
  2450. rtl_set_rx_tx_desc_registers(tp, ioaddr);
  2451. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  2452. rtl_set_rx_tx_config_registers(tp);
  2453. RTL_W8(Cfg9346, Cfg9346_Lock);
  2454. RTL_R8(IntrMask);
  2455. rtl_set_rx_mode(dev);
  2456. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  2457. RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
  2458. RTL_W16(IntrMask, tp->intr_event);
  2459. }
  2460. static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
  2461. {
  2462. struct rtl8169_private *tp = netdev_priv(dev);
  2463. int ret = 0;
  2464. if (new_mtu < ETH_ZLEN || new_mtu > SafeMtu)
  2465. return -EINVAL;
  2466. dev->mtu = new_mtu;
  2467. if (!netif_running(dev))
  2468. goto out;
  2469. rtl8169_down(dev);
  2470. rtl8169_set_rxbufsize(tp, dev);
  2471. ret = rtl8169_init_ring(dev);
  2472. if (ret < 0)
  2473. goto out;
  2474. napi_enable(&tp->napi);
  2475. rtl_hw_start(dev);
  2476. rtl8169_request_timer(dev);
  2477. out:
  2478. return ret;
  2479. }
  2480. static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
  2481. {
  2482. desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
  2483. desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
  2484. }
  2485. static void rtl8169_free_rx_skb(struct rtl8169_private *tp,
  2486. struct sk_buff **sk_buff, struct RxDesc *desc)
  2487. {
  2488. struct pci_dev *pdev = tp->pci_dev;
  2489. pci_unmap_single(pdev, le64_to_cpu(desc->addr), tp->rx_buf_sz,
  2490. PCI_DMA_FROMDEVICE);
  2491. dev_kfree_skb(*sk_buff);
  2492. *sk_buff = NULL;
  2493. rtl8169_make_unusable_by_asic(desc);
  2494. }
  2495. static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
  2496. {
  2497. u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
  2498. desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
  2499. }
  2500. static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
  2501. u32 rx_buf_sz)
  2502. {
  2503. desc->addr = cpu_to_le64(mapping);
  2504. wmb();
  2505. rtl8169_mark_to_asic(desc, rx_buf_sz);
  2506. }
  2507. static struct sk_buff *rtl8169_alloc_rx_skb(struct pci_dev *pdev,
  2508. struct net_device *dev,
  2509. struct RxDesc *desc, int rx_buf_sz,
  2510. unsigned int align)
  2511. {
  2512. struct sk_buff *skb;
  2513. dma_addr_t mapping;
  2514. unsigned int pad;
  2515. pad = align ? align : NET_IP_ALIGN;
  2516. skb = netdev_alloc_skb(dev, rx_buf_sz + pad);
  2517. if (!skb)
  2518. goto err_out;
  2519. skb_reserve(skb, align ? ((pad - 1) & (unsigned long)skb->data) : pad);
  2520. mapping = pci_map_single(pdev, skb->data, rx_buf_sz,
  2521. PCI_DMA_FROMDEVICE);
  2522. rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
  2523. out:
  2524. return skb;
  2525. err_out:
  2526. rtl8169_make_unusable_by_asic(desc);
  2527. goto out;
  2528. }
  2529. static void rtl8169_rx_clear(struct rtl8169_private *tp)
  2530. {
  2531. unsigned int i;
  2532. for (i = 0; i < NUM_RX_DESC; i++) {
  2533. if (tp->Rx_skbuff[i]) {
  2534. rtl8169_free_rx_skb(tp, tp->Rx_skbuff + i,
  2535. tp->RxDescArray + i);
  2536. }
  2537. }
  2538. }
  2539. static u32 rtl8169_rx_fill(struct rtl8169_private *tp, struct net_device *dev,
  2540. u32 start, u32 end)
  2541. {
  2542. u32 cur;
  2543. for (cur = start; end - cur != 0; cur++) {
  2544. struct sk_buff *skb;
  2545. unsigned int i = cur % NUM_RX_DESC;
  2546. WARN_ON((s32)(end - cur) < 0);
  2547. if (tp->Rx_skbuff[i])
  2548. continue;
  2549. skb = rtl8169_alloc_rx_skb(tp->pci_dev, dev,
  2550. tp->RxDescArray + i,
  2551. tp->rx_buf_sz, tp->align);
  2552. if (!skb)
  2553. break;
  2554. tp->Rx_skbuff[i] = skb;
  2555. }
  2556. return cur - start;
  2557. }
  2558. static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
  2559. {
  2560. desc->opts1 |= cpu_to_le32(RingEnd);
  2561. }
  2562. static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
  2563. {
  2564. tp->dirty_tx = tp->dirty_rx = tp->cur_tx = tp->cur_rx = 0;
  2565. }
  2566. static int rtl8169_init_ring(struct net_device *dev)
  2567. {
  2568. struct rtl8169_private *tp = netdev_priv(dev);
  2569. rtl8169_init_ring_indexes(tp);
  2570. memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
  2571. memset(tp->Rx_skbuff, 0x0, NUM_RX_DESC * sizeof(struct sk_buff *));
  2572. if (rtl8169_rx_fill(tp, dev, 0, NUM_RX_DESC) != NUM_RX_DESC)
  2573. goto err_out;
  2574. rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
  2575. return 0;
  2576. err_out:
  2577. rtl8169_rx_clear(tp);
  2578. return -ENOMEM;
  2579. }
  2580. static void rtl8169_unmap_tx_skb(struct pci_dev *pdev, struct ring_info *tx_skb,
  2581. struct TxDesc *desc)
  2582. {
  2583. unsigned int len = tx_skb->len;
  2584. pci_unmap_single(pdev, le64_to_cpu(desc->addr), len, PCI_DMA_TODEVICE);
  2585. desc->opts1 = 0x00;
  2586. desc->opts2 = 0x00;
  2587. desc->addr = 0x00;
  2588. tx_skb->len = 0;
  2589. }
  2590. static void rtl8169_tx_clear(struct rtl8169_private *tp)
  2591. {
  2592. unsigned int i;
  2593. for (i = tp->dirty_tx; i < tp->dirty_tx + NUM_TX_DESC; i++) {
  2594. unsigned int entry = i % NUM_TX_DESC;
  2595. struct ring_info *tx_skb = tp->tx_skb + entry;
  2596. unsigned int len = tx_skb->len;
  2597. if (len) {
  2598. struct sk_buff *skb = tx_skb->skb;
  2599. rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb,
  2600. tp->TxDescArray + entry);
  2601. if (skb) {
  2602. dev_kfree_skb(skb);
  2603. tx_skb->skb = NULL;
  2604. }
  2605. tp->dev->stats.tx_dropped++;
  2606. }
  2607. }
  2608. tp->cur_tx = tp->dirty_tx = 0;
  2609. }
  2610. static void rtl8169_schedule_work(struct net_device *dev, work_func_t task)
  2611. {
  2612. struct rtl8169_private *tp = netdev_priv(dev);
  2613. PREPARE_DELAYED_WORK(&tp->task, task);
  2614. schedule_delayed_work(&tp->task, 4);
  2615. }
  2616. static void rtl8169_wait_for_quiescence(struct net_device *dev)
  2617. {
  2618. struct rtl8169_private *tp = netdev_priv(dev);
  2619. void __iomem *ioaddr = tp->mmio_addr;
  2620. synchronize_irq(dev->irq);
  2621. /* Wait for any pending NAPI task to complete */
  2622. napi_disable(&tp->napi);
  2623. rtl8169_irq_mask_and_ack(ioaddr);
  2624. tp->intr_mask = 0xffff;
  2625. RTL_W16(IntrMask, tp->intr_event);
  2626. napi_enable(&tp->napi);
  2627. }
  2628. static void rtl8169_reinit_task(struct work_struct *work)
  2629. {
  2630. struct rtl8169_private *tp =
  2631. container_of(work, struct rtl8169_private, task.work);
  2632. struct net_device *dev = tp->dev;
  2633. int ret;
  2634. rtnl_lock();
  2635. if (!netif_running(dev))
  2636. goto out_unlock;
  2637. rtl8169_wait_for_quiescence(dev);
  2638. rtl8169_close(dev);
  2639. ret = rtl8169_open(dev);
  2640. if (unlikely(ret < 0)) {
  2641. if (net_ratelimit() && netif_msg_drv(tp)) {
  2642. printk(KERN_ERR PFX "%s: reinit failure (status = %d)."
  2643. " Rescheduling.\n", dev->name, ret);
  2644. }
  2645. rtl8169_schedule_work(dev, rtl8169_reinit_task);
  2646. }
  2647. out_unlock:
  2648. rtnl_unlock();
  2649. }
  2650. static void rtl8169_reset_task(struct work_struct *work)
  2651. {
  2652. struct rtl8169_private *tp =
  2653. container_of(work, struct rtl8169_private, task.work);
  2654. struct net_device *dev = tp->dev;
  2655. rtnl_lock();
  2656. if (!netif_running(dev))
  2657. goto out_unlock;
  2658. rtl8169_wait_for_quiescence(dev);
  2659. rtl8169_rx_interrupt(dev, tp, tp->mmio_addr, ~(u32)0);
  2660. rtl8169_tx_clear(tp);
  2661. if (tp->dirty_rx == tp->cur_rx) {
  2662. rtl8169_init_ring_indexes(tp);
  2663. rtl_hw_start(dev);
  2664. netif_wake_queue(dev);
  2665. rtl8169_check_link_status(dev, tp, tp->mmio_addr);
  2666. } else {
  2667. if (net_ratelimit() && netif_msg_intr(tp)) {
  2668. printk(KERN_EMERG PFX "%s: Rx buffers shortage\n",
  2669. dev->name);
  2670. }
  2671. rtl8169_schedule_work(dev, rtl8169_reset_task);
  2672. }
  2673. out_unlock:
  2674. rtnl_unlock();
  2675. }
  2676. static void rtl8169_tx_timeout(struct net_device *dev)
  2677. {
  2678. struct rtl8169_private *tp = netdev_priv(dev);
  2679. rtl8169_hw_reset(tp->mmio_addr);
  2680. /* Let's wait a bit while any (async) irq lands on */
  2681. rtl8169_schedule_work(dev, rtl8169_reset_task);
  2682. }
  2683. static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
  2684. u32 opts1)
  2685. {
  2686. struct skb_shared_info *info = skb_shinfo(skb);
  2687. unsigned int cur_frag, entry;
  2688. struct TxDesc * uninitialized_var(txd);
  2689. entry = tp->cur_tx;
  2690. for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
  2691. skb_frag_t *frag = info->frags + cur_frag;
  2692. dma_addr_t mapping;
  2693. u32 status, len;
  2694. void *addr;
  2695. entry = (entry + 1) % NUM_TX_DESC;
  2696. txd = tp->TxDescArray + entry;
  2697. len = frag->size;
  2698. addr = ((void *) page_address(frag->page)) + frag->page_offset;
  2699. mapping = pci_map_single(tp->pci_dev, addr, len, PCI_DMA_TODEVICE);
  2700. /* anti gcc 2.95.3 bugware (sic) */
  2701. status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
  2702. txd->opts1 = cpu_to_le32(status);
  2703. txd->addr = cpu_to_le64(mapping);
  2704. tp->tx_skb[entry].len = len;
  2705. }
  2706. if (cur_frag) {
  2707. tp->tx_skb[entry].skb = skb;
  2708. txd->opts1 |= cpu_to_le32(LastFrag);
  2709. }
  2710. return cur_frag;
  2711. }
  2712. static inline u32 rtl8169_tso_csum(struct sk_buff *skb, struct net_device *dev)
  2713. {
  2714. if (dev->features & NETIF_F_TSO) {
  2715. u32 mss = skb_shinfo(skb)->gso_size;
  2716. if (mss)
  2717. return LargeSend | ((mss & MSSMask) << MSSShift);
  2718. }
  2719. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  2720. const struct iphdr *ip = ip_hdr(skb);
  2721. if (ip->protocol == IPPROTO_TCP)
  2722. return IPCS | TCPCS;
  2723. else if (ip->protocol == IPPROTO_UDP)
  2724. return IPCS | UDPCS;
  2725. WARN_ON(1); /* we need a WARN() */
  2726. }
  2727. return 0;
  2728. }
  2729. static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev)
  2730. {
  2731. struct rtl8169_private *tp = netdev_priv(dev);
  2732. unsigned int frags, entry = tp->cur_tx % NUM_TX_DESC;
  2733. struct TxDesc *txd = tp->TxDescArray + entry;
  2734. void __iomem *ioaddr = tp->mmio_addr;
  2735. dma_addr_t mapping;
  2736. u32 status, len;
  2737. u32 opts1;
  2738. int ret = NETDEV_TX_OK;
  2739. if (unlikely(TX_BUFFS_AVAIL(tp) < skb_shinfo(skb)->nr_frags)) {
  2740. if (netif_msg_drv(tp)) {
  2741. printk(KERN_ERR
  2742. "%s: BUG! Tx Ring full when queue awake!\n",
  2743. dev->name);
  2744. }
  2745. goto err_stop;
  2746. }
  2747. if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
  2748. goto err_stop;
  2749. opts1 = DescOwn | rtl8169_tso_csum(skb, dev);
  2750. frags = rtl8169_xmit_frags(tp, skb, opts1);
  2751. if (frags) {
  2752. len = skb_headlen(skb);
  2753. opts1 |= FirstFrag;
  2754. } else {
  2755. len = skb->len;
  2756. if (unlikely(len < ETH_ZLEN)) {
  2757. if (skb_padto(skb, ETH_ZLEN))
  2758. goto err_update_stats;
  2759. len = ETH_ZLEN;
  2760. }
  2761. opts1 |= FirstFrag | LastFrag;
  2762. tp->tx_skb[entry].skb = skb;
  2763. }
  2764. mapping = pci_map_single(tp->pci_dev, skb->data, len, PCI_DMA_TODEVICE);
  2765. tp->tx_skb[entry].len = len;
  2766. txd->addr = cpu_to_le64(mapping);
  2767. txd->opts2 = cpu_to_le32(rtl8169_tx_vlan_tag(tp, skb));
  2768. wmb();
  2769. /* anti gcc 2.95.3 bugware (sic) */
  2770. status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
  2771. txd->opts1 = cpu_to_le32(status);
  2772. dev->trans_start = jiffies;
  2773. tp->cur_tx += frags + 1;
  2774. smp_wmb();
  2775. RTL_W8(TxPoll, NPQ); /* set polling bit */
  2776. if (TX_BUFFS_AVAIL(tp) < MAX_SKB_FRAGS) {
  2777. netif_stop_queue(dev);
  2778. smp_rmb();
  2779. if (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)
  2780. netif_wake_queue(dev);
  2781. }
  2782. out:
  2783. return ret;
  2784. err_stop:
  2785. netif_stop_queue(dev);
  2786. ret = NETDEV_TX_BUSY;
  2787. err_update_stats:
  2788. dev->stats.tx_dropped++;
  2789. goto out;
  2790. }
  2791. static void rtl8169_pcierr_interrupt(struct net_device *dev)
  2792. {
  2793. struct rtl8169_private *tp = netdev_priv(dev);
  2794. struct pci_dev *pdev = tp->pci_dev;
  2795. void __iomem *ioaddr = tp->mmio_addr;
  2796. u16 pci_status, pci_cmd;
  2797. pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
  2798. pci_read_config_word(pdev, PCI_STATUS, &pci_status);
  2799. if (netif_msg_intr(tp)) {
  2800. printk(KERN_ERR
  2801. "%s: PCI error (cmd = 0x%04x, status = 0x%04x).\n",
  2802. dev->name, pci_cmd, pci_status);
  2803. }
  2804. /*
  2805. * The recovery sequence below admits a very elaborated explanation:
  2806. * - it seems to work;
  2807. * - I did not see what else could be done;
  2808. * - it makes iop3xx happy.
  2809. *
  2810. * Feel free to adjust to your needs.
  2811. */
  2812. if (pdev->broken_parity_status)
  2813. pci_cmd &= ~PCI_COMMAND_PARITY;
  2814. else
  2815. pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
  2816. pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
  2817. pci_write_config_word(pdev, PCI_STATUS,
  2818. pci_status & (PCI_STATUS_DETECTED_PARITY |
  2819. PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
  2820. PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
  2821. /* The infamous DAC f*ckup only happens at boot time */
  2822. if ((tp->cp_cmd & PCIDAC) && !tp->dirty_rx && !tp->cur_rx) {
  2823. if (netif_msg_intr(tp))
  2824. printk(KERN_INFO "%s: disabling PCI DAC.\n", dev->name);
  2825. tp->cp_cmd &= ~PCIDAC;
  2826. RTL_W16(CPlusCmd, tp->cp_cmd);
  2827. dev->features &= ~NETIF_F_HIGHDMA;
  2828. }
  2829. rtl8169_hw_reset(ioaddr);
  2830. rtl8169_schedule_work(dev, rtl8169_reinit_task);
  2831. }
  2832. static void rtl8169_tx_interrupt(struct net_device *dev,
  2833. struct rtl8169_private *tp,
  2834. void __iomem *ioaddr)
  2835. {
  2836. unsigned int dirty_tx, tx_left;
  2837. dirty_tx = tp->dirty_tx;
  2838. smp_rmb();
  2839. tx_left = tp->cur_tx - dirty_tx;
  2840. while (tx_left > 0) {
  2841. unsigned int entry = dirty_tx % NUM_TX_DESC;
  2842. struct ring_info *tx_skb = tp->tx_skb + entry;
  2843. u32 len = tx_skb->len;
  2844. u32 status;
  2845. rmb();
  2846. status = le32_to_cpu(tp->TxDescArray[entry].opts1);
  2847. if (status & DescOwn)
  2848. break;
  2849. dev->stats.tx_bytes += len;
  2850. dev->stats.tx_packets++;
  2851. rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb, tp->TxDescArray + entry);
  2852. if (status & LastFrag) {
  2853. dev_kfree_skb_irq(tx_skb->skb);
  2854. tx_skb->skb = NULL;
  2855. }
  2856. dirty_tx++;
  2857. tx_left--;
  2858. }
  2859. if (tp->dirty_tx != dirty_tx) {
  2860. tp->dirty_tx = dirty_tx;
  2861. smp_wmb();
  2862. if (netif_queue_stopped(dev) &&
  2863. (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)) {
  2864. netif_wake_queue(dev);
  2865. }
  2866. /*
  2867. * 8168 hack: TxPoll requests are lost when the Tx packets are
  2868. * too close. Let's kick an extra TxPoll request when a burst
  2869. * of start_xmit activity is detected (if it is not detected,
  2870. * it is slow enough). -- FR
  2871. */
  2872. smp_rmb();
  2873. if (tp->cur_tx != dirty_tx)
  2874. RTL_W8(TxPoll, NPQ);
  2875. }
  2876. }
  2877. static inline int rtl8169_fragmented_frame(u32 status)
  2878. {
  2879. return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
  2880. }
  2881. static inline void rtl8169_rx_csum(struct sk_buff *skb, struct RxDesc *desc)
  2882. {
  2883. u32 opts1 = le32_to_cpu(desc->opts1);
  2884. u32 status = opts1 & RxProtoMask;
  2885. if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
  2886. ((status == RxProtoUDP) && !(opts1 & UDPFail)) ||
  2887. ((status == RxProtoIP) && !(opts1 & IPFail)))
  2888. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2889. else
  2890. skb->ip_summed = CHECKSUM_NONE;
  2891. }
  2892. static inline bool rtl8169_try_rx_copy(struct sk_buff **sk_buff,
  2893. struct rtl8169_private *tp, int pkt_size,
  2894. dma_addr_t addr)
  2895. {
  2896. struct sk_buff *skb;
  2897. bool done = false;
  2898. if (pkt_size >= rx_copybreak)
  2899. goto out;
  2900. skb = netdev_alloc_skb(tp->dev, pkt_size + NET_IP_ALIGN);
  2901. if (!skb)
  2902. goto out;
  2903. pci_dma_sync_single_for_cpu(tp->pci_dev, addr, pkt_size,
  2904. PCI_DMA_FROMDEVICE);
  2905. skb_reserve(skb, NET_IP_ALIGN);
  2906. skb_copy_from_linear_data(*sk_buff, skb->data, pkt_size);
  2907. *sk_buff = skb;
  2908. done = true;
  2909. out:
  2910. return done;
  2911. }
  2912. static int rtl8169_rx_interrupt(struct net_device *dev,
  2913. struct rtl8169_private *tp,
  2914. void __iomem *ioaddr, u32 budget)
  2915. {
  2916. unsigned int cur_rx, rx_left;
  2917. unsigned int delta, count;
  2918. cur_rx = tp->cur_rx;
  2919. rx_left = NUM_RX_DESC + tp->dirty_rx - cur_rx;
  2920. rx_left = min(rx_left, budget);
  2921. for (; rx_left > 0; rx_left--, cur_rx++) {
  2922. unsigned int entry = cur_rx % NUM_RX_DESC;
  2923. struct RxDesc *desc = tp->RxDescArray + entry;
  2924. u32 status;
  2925. rmb();
  2926. status = le32_to_cpu(desc->opts1);
  2927. if (status & DescOwn)
  2928. break;
  2929. if (unlikely(status & RxRES)) {
  2930. if (netif_msg_rx_err(tp)) {
  2931. printk(KERN_INFO
  2932. "%s: Rx ERROR. status = %08x\n",
  2933. dev->name, status);
  2934. }
  2935. dev->stats.rx_errors++;
  2936. if (status & (RxRWT | RxRUNT))
  2937. dev->stats.rx_length_errors++;
  2938. if (status & RxCRC)
  2939. dev->stats.rx_crc_errors++;
  2940. if (status & RxFOVF) {
  2941. rtl8169_schedule_work(dev, rtl8169_reset_task);
  2942. dev->stats.rx_fifo_errors++;
  2943. }
  2944. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  2945. } else {
  2946. struct sk_buff *skb = tp->Rx_skbuff[entry];
  2947. dma_addr_t addr = le64_to_cpu(desc->addr);
  2948. int pkt_size = (status & 0x00001FFF) - 4;
  2949. struct pci_dev *pdev = tp->pci_dev;
  2950. /*
  2951. * The driver does not support incoming fragmented
  2952. * frames. They are seen as a symptom of over-mtu
  2953. * sized frames.
  2954. */
  2955. if (unlikely(rtl8169_fragmented_frame(status))) {
  2956. dev->stats.rx_dropped++;
  2957. dev->stats.rx_length_errors++;
  2958. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  2959. continue;
  2960. }
  2961. rtl8169_rx_csum(skb, desc);
  2962. if (rtl8169_try_rx_copy(&skb, tp, pkt_size, addr)) {
  2963. pci_dma_sync_single_for_device(pdev, addr,
  2964. pkt_size, PCI_DMA_FROMDEVICE);
  2965. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  2966. } else {
  2967. pci_unmap_single(pdev, addr, tp->rx_buf_sz,
  2968. PCI_DMA_FROMDEVICE);
  2969. tp->Rx_skbuff[entry] = NULL;
  2970. }
  2971. skb_put(skb, pkt_size);
  2972. skb->protocol = eth_type_trans(skb, dev);
  2973. if (rtl8169_rx_vlan_skb(tp, desc, skb) < 0)
  2974. netif_receive_skb(skb);
  2975. dev->stats.rx_bytes += pkt_size;
  2976. dev->stats.rx_packets++;
  2977. }
  2978. /* Work around for AMD plateform. */
  2979. if ((desc->opts2 & cpu_to_le32(0xfffe000)) &&
  2980. (tp->mac_version == RTL_GIGA_MAC_VER_05)) {
  2981. desc->opts2 = 0;
  2982. cur_rx++;
  2983. }
  2984. }
  2985. count = cur_rx - tp->cur_rx;
  2986. tp->cur_rx = cur_rx;
  2987. delta = rtl8169_rx_fill(tp, dev, tp->dirty_rx, tp->cur_rx);
  2988. if (!delta && count && netif_msg_intr(tp))
  2989. printk(KERN_INFO "%s: no Rx buffer allocated\n", dev->name);
  2990. tp->dirty_rx += delta;
  2991. /*
  2992. * FIXME: until there is periodic timer to try and refill the ring,
  2993. * a temporary shortage may definitely kill the Rx process.
  2994. * - disable the asic to try and avoid an overflow and kick it again
  2995. * after refill ?
  2996. * - how do others driver handle this condition (Uh oh...).
  2997. */
  2998. if ((tp->dirty_rx + NUM_RX_DESC == tp->cur_rx) && netif_msg_intr(tp))
  2999. printk(KERN_EMERG "%s: Rx buffers exhausted\n", dev->name);
  3000. return count;
  3001. }
  3002. static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
  3003. {
  3004. struct net_device *dev = dev_instance;
  3005. struct rtl8169_private *tp = netdev_priv(dev);
  3006. void __iomem *ioaddr = tp->mmio_addr;
  3007. int handled = 0;
  3008. int status;
  3009. status = RTL_R16(IntrStatus);
  3010. /* hotplug/major error/no more work/shared irq */
  3011. if ((status == 0xffff) || !status)
  3012. goto out;
  3013. handled = 1;
  3014. if (unlikely(!netif_running(dev))) {
  3015. rtl8169_asic_down(ioaddr);
  3016. goto out;
  3017. }
  3018. status &= tp->intr_mask;
  3019. RTL_W16(IntrStatus,
  3020. (status & RxFIFOOver) ? (status | RxOverflow) : status);
  3021. if (!(status & tp->intr_event))
  3022. goto out;
  3023. /* Work around for rx fifo overflow */
  3024. if (unlikely(status & RxFIFOOver) &&
  3025. (tp->mac_version == RTL_GIGA_MAC_VER_11)) {
  3026. netif_stop_queue(dev);
  3027. rtl8169_tx_timeout(dev);
  3028. goto out;
  3029. }
  3030. if (unlikely(status & SYSErr)) {
  3031. rtl8169_pcierr_interrupt(dev);
  3032. goto out;
  3033. }
  3034. if (status & LinkChg)
  3035. rtl8169_check_link_status(dev, tp, ioaddr);
  3036. if (status & tp->napi_event) {
  3037. RTL_W16(IntrMask, tp->intr_event & ~tp->napi_event);
  3038. tp->intr_mask = ~tp->napi_event;
  3039. if (likely(napi_schedule_prep(&tp->napi)))
  3040. __napi_schedule(&tp->napi);
  3041. else if (netif_msg_intr(tp)) {
  3042. printk(KERN_INFO "%s: interrupt %04x in poll\n",
  3043. dev->name, status);
  3044. }
  3045. }
  3046. out:
  3047. return IRQ_RETVAL(handled);
  3048. }
  3049. static int rtl8169_poll(struct napi_struct *napi, int budget)
  3050. {
  3051. struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
  3052. struct net_device *dev = tp->dev;
  3053. void __iomem *ioaddr = tp->mmio_addr;
  3054. int work_done;
  3055. work_done = rtl8169_rx_interrupt(dev, tp, ioaddr, (u32) budget);
  3056. rtl8169_tx_interrupt(dev, tp, ioaddr);
  3057. if (work_done < budget) {
  3058. napi_complete(napi);
  3059. tp->intr_mask = 0xffff;
  3060. /*
  3061. * 20040426: the barrier is not strictly required but the
  3062. * behavior of the irq handler could be less predictable
  3063. * without it. Btw, the lack of flush for the posted pci
  3064. * write is safe - FR
  3065. */
  3066. smp_wmb();
  3067. RTL_W16(IntrMask, tp->intr_event);
  3068. }
  3069. return work_done;
  3070. }
  3071. static void rtl8169_rx_missed(struct net_device *dev, void __iomem *ioaddr)
  3072. {
  3073. struct rtl8169_private *tp = netdev_priv(dev);
  3074. if (tp->mac_version > RTL_GIGA_MAC_VER_06)
  3075. return;
  3076. dev->stats.rx_missed_errors += (RTL_R32(RxMissed) & 0xffffff);
  3077. RTL_W32(RxMissed, 0);
  3078. }
  3079. static void rtl8169_down(struct net_device *dev)
  3080. {
  3081. struct rtl8169_private *tp = netdev_priv(dev);
  3082. void __iomem *ioaddr = tp->mmio_addr;
  3083. unsigned int intrmask;
  3084. rtl8169_delete_timer(dev);
  3085. netif_stop_queue(dev);
  3086. napi_disable(&tp->napi);
  3087. core_down:
  3088. spin_lock_irq(&tp->lock);
  3089. rtl8169_asic_down(ioaddr);
  3090. rtl8169_rx_missed(dev, ioaddr);
  3091. spin_unlock_irq(&tp->lock);
  3092. synchronize_irq(dev->irq);
  3093. /* Give a racing hard_start_xmit a few cycles to complete. */
  3094. synchronize_sched(); /* FIXME: should this be synchronize_irq()? */
  3095. /*
  3096. * And now for the 50k$ question: are IRQ disabled or not ?
  3097. *
  3098. * Two paths lead here:
  3099. * 1) dev->close
  3100. * -> netif_running() is available to sync the current code and the
  3101. * IRQ handler. See rtl8169_interrupt for details.
  3102. * 2) dev->change_mtu
  3103. * -> rtl8169_poll can not be issued again and re-enable the
  3104. * interruptions. Let's simply issue the IRQ down sequence again.
  3105. *
  3106. * No loop if hotpluged or major error (0xffff).
  3107. */
  3108. intrmask = RTL_R16(IntrMask);
  3109. if (intrmask && (intrmask != 0xffff))
  3110. goto core_down;
  3111. rtl8169_tx_clear(tp);
  3112. rtl8169_rx_clear(tp);
  3113. }
  3114. static int rtl8169_close(struct net_device *dev)
  3115. {
  3116. struct rtl8169_private *tp = netdev_priv(dev);
  3117. struct pci_dev *pdev = tp->pci_dev;
  3118. /* update counters before going down */
  3119. rtl8169_update_counters(dev);
  3120. rtl8169_down(dev);
  3121. free_irq(dev->irq, dev);
  3122. pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
  3123. tp->RxPhyAddr);
  3124. pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
  3125. tp->TxPhyAddr);
  3126. tp->TxDescArray = NULL;
  3127. tp->RxDescArray = NULL;
  3128. return 0;
  3129. }
  3130. static void rtl_set_rx_mode(struct net_device *dev)
  3131. {
  3132. struct rtl8169_private *tp = netdev_priv(dev);
  3133. void __iomem *ioaddr = tp->mmio_addr;
  3134. unsigned long flags;
  3135. u32 mc_filter[2]; /* Multicast hash filter */
  3136. int rx_mode;
  3137. u32 tmp = 0;
  3138. if (dev->flags & IFF_PROMISC) {
  3139. /* Unconditionally log net taps. */
  3140. if (netif_msg_link(tp)) {
  3141. printk(KERN_NOTICE "%s: Promiscuous mode enabled.\n",
  3142. dev->name);
  3143. }
  3144. rx_mode =
  3145. AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
  3146. AcceptAllPhys;
  3147. mc_filter[1] = mc_filter[0] = 0xffffffff;
  3148. } else if ((dev->mc_count > multicast_filter_limit)
  3149. || (dev->flags & IFF_ALLMULTI)) {
  3150. /* Too many to filter perfectly -- accept all multicasts. */
  3151. rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
  3152. mc_filter[1] = mc_filter[0] = 0xffffffff;
  3153. } else {
  3154. struct dev_mc_list *mclist;
  3155. unsigned int i;
  3156. rx_mode = AcceptBroadcast | AcceptMyPhys;
  3157. mc_filter[1] = mc_filter[0] = 0;
  3158. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  3159. i++, mclist = mclist->next) {
  3160. int bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) >> 26;
  3161. mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
  3162. rx_mode |= AcceptMulticast;
  3163. }
  3164. }
  3165. spin_lock_irqsave(&tp->lock, flags);
  3166. tmp = rtl8169_rx_config | rx_mode |
  3167. (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
  3168. if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
  3169. u32 data = mc_filter[0];
  3170. mc_filter[0] = swab32(mc_filter[1]);
  3171. mc_filter[1] = swab32(data);
  3172. }
  3173. RTL_W32(MAR0 + 0, mc_filter[0]);
  3174. RTL_W32(MAR0 + 4, mc_filter[1]);
  3175. RTL_W32(RxConfig, tmp);
  3176. spin_unlock_irqrestore(&tp->lock, flags);
  3177. }
  3178. /**
  3179. * rtl8169_get_stats - Get rtl8169 read/write statistics
  3180. * @dev: The Ethernet Device to get statistics for
  3181. *
  3182. * Get TX/RX statistics for rtl8169
  3183. */
  3184. static struct net_device_stats *rtl8169_get_stats(struct net_device *dev)
  3185. {
  3186. struct rtl8169_private *tp = netdev_priv(dev);
  3187. void __iomem *ioaddr = tp->mmio_addr;
  3188. unsigned long flags;
  3189. if (netif_running(dev)) {
  3190. spin_lock_irqsave(&tp->lock, flags);
  3191. rtl8169_rx_missed(dev, ioaddr);
  3192. spin_unlock_irqrestore(&tp->lock, flags);
  3193. }
  3194. return &dev->stats;
  3195. }
  3196. #ifdef CONFIG_PM
  3197. static int rtl8169_suspend(struct pci_dev *pdev, pm_message_t state)
  3198. {
  3199. struct net_device *dev = pci_get_drvdata(pdev);
  3200. struct rtl8169_private *tp = netdev_priv(dev);
  3201. void __iomem *ioaddr = tp->mmio_addr;
  3202. if (!netif_running(dev))
  3203. goto out_pci_suspend;
  3204. netif_device_detach(dev);
  3205. netif_stop_queue(dev);
  3206. spin_lock_irq(&tp->lock);
  3207. rtl8169_asic_down(ioaddr);
  3208. rtl8169_rx_missed(dev, ioaddr);
  3209. spin_unlock_irq(&tp->lock);
  3210. out_pci_suspend:
  3211. pci_save_state(pdev);
  3212. pci_enable_wake(pdev, pci_choose_state(pdev, state),
  3213. (tp->features & RTL_FEATURE_WOL) ? 1 : 0);
  3214. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3215. return 0;
  3216. }
  3217. static int rtl8169_resume(struct pci_dev *pdev)
  3218. {
  3219. struct net_device *dev = pci_get_drvdata(pdev);
  3220. pci_set_power_state(pdev, PCI_D0);
  3221. pci_restore_state(pdev);
  3222. pci_enable_wake(pdev, PCI_D0, 0);
  3223. if (!netif_running(dev))
  3224. goto out;
  3225. netif_device_attach(dev);
  3226. rtl8169_schedule_work(dev, rtl8169_reset_task);
  3227. out:
  3228. return 0;
  3229. }
  3230. static void rtl_shutdown(struct pci_dev *pdev)
  3231. {
  3232. rtl8169_suspend(pdev, PMSG_SUSPEND);
  3233. }
  3234. #endif /* CONFIG_PM */
  3235. static struct pci_driver rtl8169_pci_driver = {
  3236. .name = MODULENAME,
  3237. .id_table = rtl8169_pci_tbl,
  3238. .probe = rtl8169_init_one,
  3239. .remove = __devexit_p(rtl8169_remove_one),
  3240. #ifdef CONFIG_PM
  3241. .suspend = rtl8169_suspend,
  3242. .resume = rtl8169_resume,
  3243. .shutdown = rtl_shutdown,
  3244. #endif
  3245. };
  3246. static int __init rtl8169_init_module(void)
  3247. {
  3248. return pci_register_driver(&rtl8169_pci_driver);
  3249. }
  3250. static void __exit rtl8169_cleanup_module(void)
  3251. {
  3252. pci_unregister_driver(&rtl8169_pci_driver);
  3253. }
  3254. module_init(rtl8169_init_module);
  3255. module_exit(rtl8169_cleanup_module);