netxen_nic_hw.c 59 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311
  1. /*
  2. * Copyright (C) 2003 - 2009 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen Inc,
  26. * 18922 Forge Drive
  27. * Cupertino, CA 95014-0701
  28. *
  29. */
  30. #include "netxen_nic.h"
  31. #include "netxen_nic_hw.h"
  32. #include "netxen_nic_phan_reg.h"
  33. #include <linux/firmware.h>
  34. #include <net/ip.h>
  35. #define MASK(n) ((1ULL<<(n))-1)
  36. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
  37. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
  38. #define MS_WIN(addr) (addr & 0x0ffc0000)
  39. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  40. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  41. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  42. #define CRB_WINDOW_2M (0x130060)
  43. #define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
  44. #define CRB_INDIRECT_2M (0x1e0000UL)
  45. #define CRB_WIN_LOCK_TIMEOUT 100000000
  46. static crb_128M_2M_block_map_t crb_128M_2M_map[64] = {
  47. {{{0, 0, 0, 0} } }, /* 0: PCI */
  48. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  49. {1, 0x0110000, 0x0120000, 0x130000},
  50. {1, 0x0120000, 0x0122000, 0x124000},
  51. {1, 0x0130000, 0x0132000, 0x126000},
  52. {1, 0x0140000, 0x0142000, 0x128000},
  53. {1, 0x0150000, 0x0152000, 0x12a000},
  54. {1, 0x0160000, 0x0170000, 0x110000},
  55. {1, 0x0170000, 0x0172000, 0x12e000},
  56. {0, 0x0000000, 0x0000000, 0x000000},
  57. {0, 0x0000000, 0x0000000, 0x000000},
  58. {0, 0x0000000, 0x0000000, 0x000000},
  59. {0, 0x0000000, 0x0000000, 0x000000},
  60. {0, 0x0000000, 0x0000000, 0x000000},
  61. {0, 0x0000000, 0x0000000, 0x000000},
  62. {1, 0x01e0000, 0x01e0800, 0x122000},
  63. {0, 0x0000000, 0x0000000, 0x000000} } },
  64. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  65. {{{0, 0, 0, 0} } }, /* 3: */
  66. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  67. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  68. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  69. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  70. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  71. {0, 0x0000000, 0x0000000, 0x000000},
  72. {0, 0x0000000, 0x0000000, 0x000000},
  73. {0, 0x0000000, 0x0000000, 0x000000},
  74. {0, 0x0000000, 0x0000000, 0x000000},
  75. {0, 0x0000000, 0x0000000, 0x000000},
  76. {0, 0x0000000, 0x0000000, 0x000000},
  77. {0, 0x0000000, 0x0000000, 0x000000},
  78. {0, 0x0000000, 0x0000000, 0x000000},
  79. {0, 0x0000000, 0x0000000, 0x000000},
  80. {0, 0x0000000, 0x0000000, 0x000000},
  81. {0, 0x0000000, 0x0000000, 0x000000},
  82. {0, 0x0000000, 0x0000000, 0x000000},
  83. {0, 0x0000000, 0x0000000, 0x000000},
  84. {0, 0x0000000, 0x0000000, 0x000000},
  85. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  86. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  87. {0, 0x0000000, 0x0000000, 0x000000},
  88. {0, 0x0000000, 0x0000000, 0x000000},
  89. {0, 0x0000000, 0x0000000, 0x000000},
  90. {0, 0x0000000, 0x0000000, 0x000000},
  91. {0, 0x0000000, 0x0000000, 0x000000},
  92. {0, 0x0000000, 0x0000000, 0x000000},
  93. {0, 0x0000000, 0x0000000, 0x000000},
  94. {0, 0x0000000, 0x0000000, 0x000000},
  95. {0, 0x0000000, 0x0000000, 0x000000},
  96. {0, 0x0000000, 0x0000000, 0x000000},
  97. {0, 0x0000000, 0x0000000, 0x000000},
  98. {0, 0x0000000, 0x0000000, 0x000000},
  99. {0, 0x0000000, 0x0000000, 0x000000},
  100. {0, 0x0000000, 0x0000000, 0x000000},
  101. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  102. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  103. {0, 0x0000000, 0x0000000, 0x000000},
  104. {0, 0x0000000, 0x0000000, 0x000000},
  105. {0, 0x0000000, 0x0000000, 0x000000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {0, 0x0000000, 0x0000000, 0x000000},
  115. {0, 0x0000000, 0x0000000, 0x000000},
  116. {0, 0x0000000, 0x0000000, 0x000000},
  117. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  118. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  119. {0, 0x0000000, 0x0000000, 0x000000},
  120. {0, 0x0000000, 0x0000000, 0x000000},
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  134. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  135. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  136. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  137. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  138. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  139. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  140. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  141. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  142. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  143. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  144. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  145. {{{0, 0, 0, 0} } }, /* 23: */
  146. {{{0, 0, 0, 0} } }, /* 24: */
  147. {{{0, 0, 0, 0} } }, /* 25: */
  148. {{{0, 0, 0, 0} } }, /* 26: */
  149. {{{0, 0, 0, 0} } }, /* 27: */
  150. {{{0, 0, 0, 0} } }, /* 28: */
  151. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  152. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  153. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  154. {{{0} } }, /* 32: PCI */
  155. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  156. {1, 0x2110000, 0x2120000, 0x130000},
  157. {1, 0x2120000, 0x2122000, 0x124000},
  158. {1, 0x2130000, 0x2132000, 0x126000},
  159. {1, 0x2140000, 0x2142000, 0x128000},
  160. {1, 0x2150000, 0x2152000, 0x12a000},
  161. {1, 0x2160000, 0x2170000, 0x110000},
  162. {1, 0x2170000, 0x2172000, 0x12e000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {0, 0x0000000, 0x0000000, 0x000000},
  166. {0, 0x0000000, 0x0000000, 0x000000},
  167. {0, 0x0000000, 0x0000000, 0x000000},
  168. {0, 0x0000000, 0x0000000, 0x000000},
  169. {0, 0x0000000, 0x0000000, 0x000000},
  170. {0, 0x0000000, 0x0000000, 0x000000} } },
  171. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  172. {{{0} } }, /* 35: */
  173. {{{0} } }, /* 36: */
  174. {{{0} } }, /* 37: */
  175. {{{0} } }, /* 38: */
  176. {{{0} } }, /* 39: */
  177. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  178. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  179. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  180. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  181. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  182. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  183. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  184. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  185. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  186. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  187. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  188. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  189. {{{0} } }, /* 52: */
  190. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  191. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  192. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  193. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  194. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  195. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  196. {{{0} } }, /* 59: I2C0 */
  197. {{{0} } }, /* 60: I2C1 */
  198. {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
  199. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  200. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  201. };
  202. /*
  203. * top 12 bits of crb internal address (hub, agent)
  204. */
  205. static unsigned crb_hub_agt[64] =
  206. {
  207. 0,
  208. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  209. NETXEN_HW_CRB_HUB_AGT_ADR_MN,
  210. NETXEN_HW_CRB_HUB_AGT_ADR_MS,
  211. 0,
  212. NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
  213. NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
  214. NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
  215. NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
  216. NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
  217. NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
  218. NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
  219. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  220. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  221. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  222. NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
  223. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  224. NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
  225. NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
  226. NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
  227. NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
  228. NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
  229. NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
  230. NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
  231. NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
  232. NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
  233. NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
  234. 0,
  235. NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
  236. NETXEN_HW_CRB_HUB_AGT_ADR_SN,
  237. 0,
  238. NETXEN_HW_CRB_HUB_AGT_ADR_EG,
  239. 0,
  240. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  241. NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
  242. 0,
  243. 0,
  244. 0,
  245. 0,
  246. 0,
  247. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  248. 0,
  249. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
  250. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
  251. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
  252. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
  253. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
  254. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
  255. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
  256. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  257. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  258. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  259. 0,
  260. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
  261. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
  262. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
  263. NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
  264. 0,
  265. NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
  266. NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
  267. NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
  268. 0,
  269. NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
  270. 0,
  271. };
  272. /* PCI Windowing for DDR regions. */
  273. #define ADDR_IN_RANGE(addr, low, high) \
  274. (((addr) <= (high)) && ((addr) >= (low)))
  275. #define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
  276. #define NETXEN_NIC_ZERO_PAUSE_ADDR 0ULL
  277. #define NETXEN_NIC_UNIT_PAUSE_ADDR 0x200ULL
  278. #define NETXEN_NIC_EPG_PAUSE_ADDR1 0x2200010000c28001ULL
  279. #define NETXEN_NIC_EPG_PAUSE_ADDR2 0x0100088866554433ULL
  280. #define NETXEN_NIC_WINDOW_MARGIN 0x100000
  281. int netxen_nic_set_mac(struct net_device *netdev, void *p)
  282. {
  283. struct netxen_adapter *adapter = netdev_priv(netdev);
  284. struct sockaddr *addr = p;
  285. if (netif_running(netdev))
  286. return -EBUSY;
  287. if (!is_valid_ether_addr(addr->sa_data))
  288. return -EADDRNOTAVAIL;
  289. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  290. /* For P3, MAC addr is not set in NIU */
  291. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  292. if (adapter->macaddr_set)
  293. adapter->macaddr_set(adapter, addr->sa_data);
  294. return 0;
  295. }
  296. #define NETXEN_UNICAST_ADDR(port, index) \
  297. (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
  298. #define NETXEN_MCAST_ADDR(port, index) \
  299. (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
  300. #define MAC_HI(addr) \
  301. ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
  302. #define MAC_LO(addr) \
  303. ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
  304. static int
  305. netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
  306. {
  307. u32 val = 0;
  308. u16 port = adapter->physical_port;
  309. u8 *addr = adapter->netdev->dev_addr;
  310. if (adapter->mc_enabled)
  311. return 0;
  312. adapter->hw_read_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  313. val |= (1UL << (28+port));
  314. adapter->hw_write_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  315. /* add broadcast addr to filter */
  316. val = 0xffffff;
  317. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  318. netxen_crb_writelit_adapter(adapter,
  319. NETXEN_UNICAST_ADDR(port, 0)+4, val);
  320. /* add station addr to filter */
  321. val = MAC_HI(addr);
  322. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
  323. val = MAC_LO(addr);
  324. netxen_crb_writelit_adapter(adapter,
  325. NETXEN_UNICAST_ADDR(port, 1)+4, val);
  326. adapter->mc_enabled = 1;
  327. return 0;
  328. }
  329. static int
  330. netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
  331. {
  332. u32 val = 0;
  333. u16 port = adapter->physical_port;
  334. u8 *addr = adapter->netdev->dev_addr;
  335. if (!adapter->mc_enabled)
  336. return 0;
  337. adapter->hw_read_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  338. val &= ~(1UL << (28+port));
  339. adapter->hw_write_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  340. val = MAC_HI(addr);
  341. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  342. val = MAC_LO(addr);
  343. netxen_crb_writelit_adapter(adapter,
  344. NETXEN_UNICAST_ADDR(port, 0)+4, val);
  345. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
  346. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
  347. adapter->mc_enabled = 0;
  348. return 0;
  349. }
  350. static int
  351. netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
  352. int index, u8 *addr)
  353. {
  354. u32 hi = 0, lo = 0;
  355. u16 port = adapter->physical_port;
  356. lo = MAC_LO(addr);
  357. hi = MAC_HI(addr);
  358. netxen_crb_writelit_adapter(adapter,
  359. NETXEN_MCAST_ADDR(port, index), hi);
  360. netxen_crb_writelit_adapter(adapter,
  361. NETXEN_MCAST_ADDR(port, index)+4, lo);
  362. return 0;
  363. }
  364. void netxen_p2_nic_set_multi(struct net_device *netdev)
  365. {
  366. struct netxen_adapter *adapter = netdev_priv(netdev);
  367. struct dev_mc_list *mc_ptr;
  368. u8 null_addr[6];
  369. int index = 0;
  370. memset(null_addr, 0, 6);
  371. if (netdev->flags & IFF_PROMISC) {
  372. adapter->set_promisc(adapter,
  373. NETXEN_NIU_PROMISC_MODE);
  374. /* Full promiscuous mode */
  375. netxen_nic_disable_mcast_filter(adapter);
  376. return;
  377. }
  378. if (netdev->mc_count == 0) {
  379. adapter->set_promisc(adapter,
  380. NETXEN_NIU_NON_PROMISC_MODE);
  381. netxen_nic_disable_mcast_filter(adapter);
  382. return;
  383. }
  384. adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
  385. if (netdev->flags & IFF_ALLMULTI ||
  386. netdev->mc_count > adapter->max_mc_count) {
  387. netxen_nic_disable_mcast_filter(adapter);
  388. return;
  389. }
  390. netxen_nic_enable_mcast_filter(adapter);
  391. for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next, index++)
  392. netxen_nic_set_mcast_addr(adapter, index, mc_ptr->dmi_addr);
  393. if (index != netdev->mc_count)
  394. printk(KERN_WARNING "%s: %s multicast address count mismatch\n",
  395. netxen_nic_driver_name, netdev->name);
  396. /* Clear out remaining addresses */
  397. for (; index < adapter->max_mc_count; index++)
  398. netxen_nic_set_mcast_addr(adapter, index, null_addr);
  399. }
  400. static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
  401. u8 *addr, nx_mac_list_t **add_list, nx_mac_list_t **del_list)
  402. {
  403. nx_mac_list_t *cur, *prev;
  404. /* if in del_list, move it to adapter->mac_list */
  405. for (cur = *del_list, prev = NULL; cur;) {
  406. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
  407. if (prev == NULL)
  408. *del_list = cur->next;
  409. else
  410. prev->next = cur->next;
  411. cur->next = adapter->mac_list;
  412. adapter->mac_list = cur;
  413. return 0;
  414. }
  415. prev = cur;
  416. cur = cur->next;
  417. }
  418. /* make sure to add each mac address only once */
  419. for (cur = adapter->mac_list; cur; cur = cur->next) {
  420. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0)
  421. return 0;
  422. }
  423. /* not in del_list, create new entry and add to add_list */
  424. cur = kmalloc(sizeof(*cur), in_atomic()? GFP_ATOMIC : GFP_KERNEL);
  425. if (cur == NULL) {
  426. printk(KERN_ERR "%s: cannot allocate memory. MAC filtering may"
  427. "not work properly from now.\n", __func__);
  428. return -1;
  429. }
  430. memcpy(cur->mac_addr, addr, ETH_ALEN);
  431. cur->next = *add_list;
  432. *add_list = cur;
  433. return 0;
  434. }
  435. static int
  436. netxen_send_cmd_descs(struct netxen_adapter *adapter,
  437. struct cmd_desc_type0 *cmd_desc_arr, int nr_elements)
  438. {
  439. uint32_t i, producer;
  440. struct netxen_cmd_buffer *pbuf;
  441. struct cmd_desc_type0 *cmd_desc;
  442. if (nr_elements > MAX_PENDING_DESC_BLOCK_SIZE || nr_elements == 0) {
  443. printk(KERN_WARNING "%s: Too many command descriptors in a "
  444. "request\n", __func__);
  445. return -EINVAL;
  446. }
  447. i = 0;
  448. netif_tx_lock_bh(adapter->netdev);
  449. producer = adapter->cmd_producer;
  450. do {
  451. cmd_desc = &cmd_desc_arr[i];
  452. pbuf = &adapter->cmd_buf_arr[producer];
  453. pbuf->skb = NULL;
  454. pbuf->frag_count = 0;
  455. /* adapter->ahw.cmd_desc_head[producer] = *cmd_desc; */
  456. memcpy(&adapter->ahw.cmd_desc_head[producer],
  457. &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
  458. producer = get_next_index(producer,
  459. adapter->max_tx_desc_count);
  460. i++;
  461. } while (i != nr_elements);
  462. adapter->cmd_producer = producer;
  463. /* write producer index to start the xmit */
  464. netxen_nic_update_cmd_producer(adapter, adapter->cmd_producer);
  465. netif_tx_unlock_bh(adapter->netdev);
  466. return 0;
  467. }
  468. static int nx_p3_sre_macaddr_change(struct net_device *dev,
  469. u8 *addr, unsigned op)
  470. {
  471. struct netxen_adapter *adapter = netdev_priv(dev);
  472. nx_nic_req_t req;
  473. nx_mac_req_t *mac_req;
  474. u64 word;
  475. int rv;
  476. memset(&req, 0, sizeof(nx_nic_req_t));
  477. req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
  478. word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
  479. req.req_hdr = cpu_to_le64(word);
  480. mac_req = (nx_mac_req_t *)&req.words[0];
  481. mac_req->op = op;
  482. memcpy(mac_req->mac_addr, addr, 6);
  483. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  484. if (rv != 0) {
  485. printk(KERN_ERR "ERROR. Could not send mac update\n");
  486. return rv;
  487. }
  488. return 0;
  489. }
  490. void netxen_p3_nic_set_multi(struct net_device *netdev)
  491. {
  492. struct netxen_adapter *adapter = netdev_priv(netdev);
  493. nx_mac_list_t *cur, *next, *del_list, *add_list = NULL;
  494. struct dev_mc_list *mc_ptr;
  495. u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  496. u32 mode = VPORT_MISS_MODE_DROP;
  497. del_list = adapter->mac_list;
  498. adapter->mac_list = NULL;
  499. nx_p3_nic_add_mac(adapter, netdev->dev_addr, &add_list, &del_list);
  500. nx_p3_nic_add_mac(adapter, bcast_addr, &add_list, &del_list);
  501. if (netdev->flags & IFF_PROMISC) {
  502. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  503. goto send_fw_cmd;
  504. }
  505. if ((netdev->flags & IFF_ALLMULTI) ||
  506. (netdev->mc_count > adapter->max_mc_count)) {
  507. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  508. goto send_fw_cmd;
  509. }
  510. if (netdev->mc_count > 0) {
  511. for (mc_ptr = netdev->mc_list; mc_ptr;
  512. mc_ptr = mc_ptr->next) {
  513. nx_p3_nic_add_mac(adapter, mc_ptr->dmi_addr,
  514. &add_list, &del_list);
  515. }
  516. }
  517. send_fw_cmd:
  518. adapter->set_promisc(adapter, mode);
  519. for (cur = del_list; cur;) {
  520. nx_p3_sre_macaddr_change(netdev, cur->mac_addr, NETXEN_MAC_DEL);
  521. next = cur->next;
  522. kfree(cur);
  523. cur = next;
  524. }
  525. for (cur = add_list; cur;) {
  526. nx_p3_sre_macaddr_change(netdev, cur->mac_addr, NETXEN_MAC_ADD);
  527. next = cur->next;
  528. cur->next = adapter->mac_list;
  529. adapter->mac_list = cur;
  530. cur = next;
  531. }
  532. }
  533. int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
  534. {
  535. nx_nic_req_t req;
  536. u64 word;
  537. memset(&req, 0, sizeof(nx_nic_req_t));
  538. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  539. word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
  540. ((u64)adapter->portnum << 16);
  541. req.req_hdr = cpu_to_le64(word);
  542. req.words[0] = cpu_to_le64(mode);
  543. return netxen_send_cmd_descs(adapter,
  544. (struct cmd_desc_type0 *)&req, 1);
  545. }
  546. void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
  547. {
  548. nx_mac_list_t *cur, *next;
  549. cur = adapter->mac_list;
  550. while (cur) {
  551. next = cur->next;
  552. kfree(cur);
  553. cur = next;
  554. }
  555. }
  556. #define NETXEN_CONFIG_INTR_COALESCE 3
  557. /*
  558. * Send the interrupt coalescing parameter set by ethtool to the card.
  559. */
  560. int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
  561. {
  562. nx_nic_req_t req;
  563. u64 word;
  564. int rv;
  565. memset(&req, 0, sizeof(nx_nic_req_t));
  566. req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
  567. word = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
  568. req.req_hdr = cpu_to_le64(word);
  569. memcpy(&req.words[0], &adapter->coal, sizeof(adapter->coal));
  570. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  571. if (rv != 0) {
  572. printk(KERN_ERR "ERROR. Could not send "
  573. "interrupt coalescing parameters\n");
  574. }
  575. return rv;
  576. }
  577. /*
  578. * netxen_nic_change_mtu - Change the Maximum Transfer Unit
  579. * @returns 0 on success, negative on failure
  580. */
  581. #define MTU_FUDGE_FACTOR 100
  582. int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
  583. {
  584. struct netxen_adapter *adapter = netdev_priv(netdev);
  585. int max_mtu;
  586. int rc = 0;
  587. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  588. max_mtu = P3_MAX_MTU;
  589. else
  590. max_mtu = P2_MAX_MTU;
  591. if (mtu > max_mtu) {
  592. printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
  593. netdev->name, max_mtu);
  594. return -EINVAL;
  595. }
  596. if (adapter->set_mtu)
  597. rc = adapter->set_mtu(adapter, mtu);
  598. if (!rc)
  599. netdev->mtu = mtu;
  600. return rc;
  601. }
  602. int netxen_is_flash_supported(struct netxen_adapter *adapter)
  603. {
  604. const int locs[] = { 0, 0x4, 0x100, 0x4000, 0x4128 };
  605. int addr, val01, val02, i, j;
  606. /* if the flash size less than 4Mb, make huge war cry and die */
  607. for (j = 1; j < 4; j++) {
  608. addr = j * NETXEN_NIC_WINDOW_MARGIN;
  609. for (i = 0; i < ARRAY_SIZE(locs); i++) {
  610. if (netxen_rom_fast_read(adapter, locs[i], &val01) == 0
  611. && netxen_rom_fast_read(adapter, (addr + locs[i]),
  612. &val02) == 0) {
  613. if (val01 == val02)
  614. return -1;
  615. } else
  616. return -1;
  617. }
  618. }
  619. return 0;
  620. }
  621. static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
  622. int size, __le32 * buf)
  623. {
  624. int i, addr;
  625. __le32 *ptr32;
  626. u32 v;
  627. addr = base;
  628. ptr32 = buf;
  629. for (i = 0; i < size / sizeof(u32); i++) {
  630. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  631. return -1;
  632. *ptr32 = cpu_to_le32(v);
  633. ptr32++;
  634. addr += sizeof(u32);
  635. }
  636. if ((char *)buf + size > (char *)ptr32) {
  637. __le32 local;
  638. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  639. return -1;
  640. local = cpu_to_le32(v);
  641. memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
  642. }
  643. return 0;
  644. }
  645. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  646. {
  647. __le32 *pmac = (__le32 *) mac;
  648. u32 offset;
  649. offset = NETXEN_USER_START +
  650. offsetof(struct netxen_new_user_info, mac_addr) +
  651. adapter->portnum * sizeof(u64);
  652. if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
  653. return -1;
  654. if (*mac == cpu_to_le64(~0ULL)) {
  655. offset = NETXEN_USER_START_OLD +
  656. offsetof(struct netxen_user_old_info, mac_addr) +
  657. adapter->portnum * sizeof(u64);
  658. if (netxen_get_flash_block(adapter,
  659. offset, sizeof(u64), pmac) == -1)
  660. return -1;
  661. if (*mac == cpu_to_le64(~0ULL))
  662. return -1;
  663. }
  664. return 0;
  665. }
  666. int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  667. {
  668. uint32_t crbaddr, mac_hi, mac_lo;
  669. int pci_func = adapter->ahw.pci_func;
  670. crbaddr = CRB_MAC_BLOCK_START +
  671. (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
  672. adapter->hw_read_wx(adapter, crbaddr, &mac_lo, 4);
  673. adapter->hw_read_wx(adapter, crbaddr+4, &mac_hi, 4);
  674. if (pci_func & 1)
  675. *mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
  676. else
  677. *mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
  678. return 0;
  679. }
  680. #define CRB_WIN_LOCK_TIMEOUT 100000000
  681. static int crb_win_lock(struct netxen_adapter *adapter)
  682. {
  683. int done = 0, timeout = 0;
  684. while (!done) {
  685. /* acquire semaphore3 from PCI HW block */
  686. adapter->hw_read_wx(adapter,
  687. NETXEN_PCIE_REG(PCIE_SEM7_LOCK), &done, 4);
  688. if (done == 1)
  689. break;
  690. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  691. return -1;
  692. timeout++;
  693. udelay(1);
  694. }
  695. netxen_crb_writelit_adapter(adapter,
  696. NETXEN_CRB_WIN_LOCK_ID, adapter->portnum);
  697. return 0;
  698. }
  699. static void crb_win_unlock(struct netxen_adapter *adapter)
  700. {
  701. int val;
  702. adapter->hw_read_wx(adapter,
  703. NETXEN_PCIE_REG(PCIE_SEM7_UNLOCK), &val, 4);
  704. }
  705. /*
  706. * Changes the CRB window to the specified window.
  707. */
  708. void
  709. netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter, u32 wndw)
  710. {
  711. void __iomem *offset;
  712. u32 tmp;
  713. int count = 0;
  714. uint8_t func = adapter->ahw.pci_func;
  715. if (adapter->curr_window == wndw)
  716. return;
  717. /*
  718. * Move the CRB window.
  719. * We need to write to the "direct access" region of PCI
  720. * to avoid a race condition where the window register has
  721. * not been successfully written across CRB before the target
  722. * register address is received by PCI. The direct region bypasses
  723. * the CRB bus.
  724. */
  725. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  726. NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
  727. if (wndw & 0x1)
  728. wndw = NETXEN_WINDOW_ONE;
  729. writel(wndw, offset);
  730. /* MUST make sure window is set before we forge on... */
  731. while ((tmp = readl(offset)) != wndw) {
  732. printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
  733. "registered properly: 0x%08x.\n",
  734. netxen_nic_driver_name, __func__, tmp);
  735. mdelay(1);
  736. if (count >= 10)
  737. break;
  738. count++;
  739. }
  740. if (wndw == NETXEN_WINDOW_ONE)
  741. adapter->curr_window = 1;
  742. else
  743. adapter->curr_window = 0;
  744. }
  745. /*
  746. * Return -1 if off is not valid,
  747. * 1 if window access is needed. 'off' is set to offset from
  748. * CRB space in 128M pci map
  749. * 0 if no window access is needed. 'off' is set to 2M addr
  750. * In: 'off' is offset from base in 128M pci map
  751. */
  752. static int
  753. netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter,
  754. ulong *off, int len)
  755. {
  756. unsigned long end = *off + len;
  757. crb_128M_2M_sub_block_map_t *m;
  758. if (*off >= NETXEN_CRB_MAX)
  759. return -1;
  760. if (*off >= NETXEN_PCI_CAMQM && (end <= NETXEN_PCI_CAMQM_2M_END)) {
  761. *off = (*off - NETXEN_PCI_CAMQM) + NETXEN_PCI_CAMQM_2M_BASE +
  762. (ulong)adapter->ahw.pci_base0;
  763. return 0;
  764. }
  765. if (*off < NETXEN_PCI_CRBSPACE)
  766. return -1;
  767. *off -= NETXEN_PCI_CRBSPACE;
  768. end = *off + len;
  769. /*
  770. * Try direct map
  771. */
  772. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  773. if (m->valid && (m->start_128M <= *off) && (m->end_128M >= end)) {
  774. *off = *off + m->start_2M - m->start_128M +
  775. (ulong)adapter->ahw.pci_base0;
  776. return 0;
  777. }
  778. /*
  779. * Not in direct map, use crb window
  780. */
  781. return 1;
  782. }
  783. /*
  784. * In: 'off' is offset from CRB space in 128M pci map
  785. * Out: 'off' is 2M pci map addr
  786. * side effect: lock crb window
  787. */
  788. static void
  789. netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong *off)
  790. {
  791. u32 win_read;
  792. adapter->crb_win = CRB_HI(*off);
  793. writel(adapter->crb_win, (adapter->ahw.pci_base0 + CRB_WINDOW_2M));
  794. /*
  795. * Read back value to make sure write has gone through before trying
  796. * to use it.
  797. */
  798. win_read = readl(adapter->ahw.pci_base0 + CRB_WINDOW_2M);
  799. if (win_read != adapter->crb_win) {
  800. printk(KERN_ERR "%s: Written crbwin (0x%x) != "
  801. "Read crbwin (0x%x), off=0x%lx\n",
  802. __func__, adapter->crb_win, win_read, *off);
  803. }
  804. *off = (*off & MASK(16)) + CRB_INDIRECT_2M +
  805. (ulong)adapter->ahw.pci_base0;
  806. }
  807. static int
  808. netxen_do_load_firmware(struct netxen_adapter *adapter, const char *fwname,
  809. const struct firmware *fw)
  810. {
  811. u64 *ptr64;
  812. u32 i, flashaddr, size;
  813. struct pci_dev *pdev = adapter->pdev;
  814. if (fw)
  815. dev_info(&pdev->dev, "loading firmware from file %s\n", fwname);
  816. else
  817. dev_info(&pdev->dev, "loading firmware from flash\n");
  818. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  819. adapter->pci_write_normalize(adapter,
  820. NETXEN_ROMUSB_GLB_CAS_RST, 1);
  821. if (fw) {
  822. __le64 data;
  823. size = (NETXEN_IMAGE_START - NETXEN_BOOTLD_START) / 8;
  824. ptr64 = (u64 *)&fw->data[NETXEN_BOOTLD_START];
  825. flashaddr = NETXEN_BOOTLD_START;
  826. for (i = 0; i < size; i++) {
  827. data = cpu_to_le64(ptr64[i]);
  828. adapter->pci_mem_write(adapter, flashaddr, &data, 8);
  829. flashaddr += 8;
  830. }
  831. size = *(u32 *)&fw->data[NX_FW_SIZE_OFFSET];
  832. size = (__force u32)cpu_to_le32(size) / 8;
  833. ptr64 = (u64 *)&fw->data[NETXEN_IMAGE_START];
  834. flashaddr = NETXEN_IMAGE_START;
  835. for (i = 0; i < size; i++) {
  836. data = cpu_to_le64(ptr64[i]);
  837. if (adapter->pci_mem_write(adapter,
  838. flashaddr, &data, 8))
  839. return -EIO;
  840. flashaddr += 8;
  841. }
  842. } else {
  843. u32 data;
  844. size = (NETXEN_IMAGE_START - NETXEN_BOOTLD_START) / 4;
  845. flashaddr = NETXEN_BOOTLD_START;
  846. for (i = 0; i < size; i++) {
  847. if (netxen_rom_fast_read(adapter,
  848. flashaddr, (int *)&data) != 0)
  849. return -EIO;
  850. if (adapter->pci_mem_write(adapter,
  851. flashaddr, &data, 4))
  852. return -EIO;
  853. flashaddr += 4;
  854. }
  855. }
  856. msleep(1);
  857. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  858. adapter->pci_write_normalize(adapter,
  859. NETXEN_ROMUSB_GLB_SW_RESET, 0x80001d);
  860. else {
  861. adapter->pci_write_normalize(adapter,
  862. NETXEN_ROMUSB_GLB_CHIP_CLK_CTRL, 0x3fff);
  863. adapter->pci_write_normalize(adapter,
  864. NETXEN_ROMUSB_GLB_CAS_RST, 0);
  865. }
  866. return 0;
  867. }
  868. static int
  869. netxen_validate_firmware(struct netxen_adapter *adapter, const char *fwname,
  870. const struct firmware *fw)
  871. {
  872. __le32 val;
  873. u32 major, minor, build, ver, min_ver, bios;
  874. struct pci_dev *pdev = adapter->pdev;
  875. if (fw->size < NX_FW_MIN_SIZE)
  876. return -EINVAL;
  877. val = cpu_to_le32(*(u32 *)&fw->data[NX_FW_MAGIC_OFFSET]);
  878. if ((__force u32)val != NETXEN_BDINFO_MAGIC)
  879. return -EINVAL;
  880. val = cpu_to_le32(*(u32 *)&fw->data[NX_FW_VERSION_OFFSET]);
  881. major = (__force u32)val & 0xff;
  882. minor = ((__force u32)val >> 8) & 0xff;
  883. build = (__force u32)val >> 16;
  884. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  885. min_ver = NETXEN_VERSION_CODE(4, 0, 216);
  886. else
  887. min_ver = NETXEN_VERSION_CODE(3, 4, 216);
  888. ver = NETXEN_VERSION_CODE(major, minor, build);
  889. if ((major > _NETXEN_NIC_LINUX_MAJOR) || (ver < min_ver)) {
  890. dev_err(&pdev->dev,
  891. "%s: firmware version %d.%d.%d unsupported\n",
  892. fwname, major, minor, build);
  893. return -EINVAL;
  894. }
  895. val = cpu_to_le32(*(u32 *)&fw->data[NX_BIOS_VERSION_OFFSET]);
  896. netxen_rom_fast_read(adapter, NX_BIOS_VERSION_OFFSET, (int *)&bios);
  897. if ((__force u32)val != bios) {
  898. dev_err(&pdev->dev, "%s: firmware bios is incompatible\n",
  899. fwname);
  900. return -EINVAL;
  901. }
  902. netxen_nic_reg_write(adapter, NETXEN_CAM_RAM(0x1fc),
  903. NETXEN_BDINFO_MAGIC);
  904. return 0;
  905. }
  906. int netxen_load_firmware(struct netxen_adapter *adapter)
  907. {
  908. u32 capability, flashed_ver;
  909. const struct firmware *fw;
  910. char *fw_name = NULL;
  911. struct pci_dev *pdev = adapter->pdev;
  912. int rc = 0;
  913. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  914. fw_name = NX_P2_MN_ROMIMAGE;
  915. goto request_fw;
  916. }
  917. capability = 0;
  918. netxen_rom_fast_read(adapter,
  919. NX_FW_VERSION_OFFSET, (int *)&flashed_ver);
  920. if (flashed_ver >= NETXEN_VERSION_CODE(4, 0, 220)) {
  921. adapter->hw_read_wx(adapter,
  922. NX_PEG_TUNE_CAPABILITY, &capability, 4);
  923. if (capability & NX_PEG_TUNE_MN_PRESENT) {
  924. fw_name = NX_P3_MN_ROMIMAGE;
  925. goto request_fw;
  926. }
  927. }
  928. request_ct:
  929. fw_name = NX_P3_CT_ROMIMAGE;
  930. request_fw:
  931. rc = request_firmware(&fw, fw_name, &pdev->dev);
  932. if (rc != 0) {
  933. if (fw_name == NX_P3_MN_ROMIMAGE) {
  934. msleep(1);
  935. goto request_ct;
  936. }
  937. fw = NULL;
  938. goto load_fw;
  939. }
  940. rc = netxen_validate_firmware(adapter, fw_name, fw);
  941. if (rc != 0) {
  942. release_firmware(fw);
  943. if (fw_name == NX_P3_MN_ROMIMAGE) {
  944. msleep(1);
  945. goto request_ct;
  946. }
  947. fw = NULL;
  948. }
  949. load_fw:
  950. rc = netxen_do_load_firmware(adapter, fw_name, fw);
  951. if (fw)
  952. release_firmware(fw);
  953. return rc;
  954. }
  955. int
  956. netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter,
  957. ulong off, void *data, int len)
  958. {
  959. void __iomem *addr;
  960. BUG_ON(len != 4);
  961. if (ADDR_IN_WINDOW1(off)) {
  962. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  963. } else { /* Window 0 */
  964. addr = pci_base_offset(adapter, off);
  965. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  966. }
  967. if (!addr) {
  968. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  969. return 1;
  970. }
  971. writel(*(u32 *) data, addr);
  972. if (!ADDR_IN_WINDOW1(off))
  973. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  974. return 0;
  975. }
  976. int
  977. netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter,
  978. ulong off, void *data, int len)
  979. {
  980. void __iomem *addr;
  981. BUG_ON(len != 4);
  982. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  983. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  984. } else { /* Window 0 */
  985. addr = pci_base_offset(adapter, off);
  986. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  987. }
  988. if (!addr) {
  989. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  990. return 1;
  991. }
  992. *(u32 *)data = readl(addr);
  993. if (!ADDR_IN_WINDOW1(off))
  994. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  995. return 0;
  996. }
  997. int
  998. netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter,
  999. ulong off, void *data, int len)
  1000. {
  1001. unsigned long flags = 0;
  1002. int rv;
  1003. BUG_ON(len != 4);
  1004. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off, len);
  1005. if (rv == -1) {
  1006. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  1007. __func__, off);
  1008. dump_stack();
  1009. return -1;
  1010. }
  1011. if (rv == 1) {
  1012. write_lock_irqsave(&adapter->adapter_lock, flags);
  1013. crb_win_lock(adapter);
  1014. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  1015. writel(*(uint32_t *)data, (void __iomem *)off);
  1016. crb_win_unlock(adapter);
  1017. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1018. } else
  1019. writel(*(uint32_t *)data, (void __iomem *)off);
  1020. return 0;
  1021. }
  1022. int
  1023. netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter,
  1024. ulong off, void *data, int len)
  1025. {
  1026. unsigned long flags = 0;
  1027. int rv;
  1028. BUG_ON(len != 4);
  1029. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off, len);
  1030. if (rv == -1) {
  1031. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  1032. __func__, off);
  1033. dump_stack();
  1034. return -1;
  1035. }
  1036. if (rv == 1) {
  1037. write_lock_irqsave(&adapter->adapter_lock, flags);
  1038. crb_win_lock(adapter);
  1039. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  1040. *(uint32_t *)data = readl((void __iomem *)off);
  1041. crb_win_unlock(adapter);
  1042. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1043. } else
  1044. *(uint32_t *)data = readl((void __iomem *)off);
  1045. return 0;
  1046. }
  1047. void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val)
  1048. {
  1049. adapter->hw_write_wx(adapter, off, &val, 4);
  1050. }
  1051. int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off)
  1052. {
  1053. int val;
  1054. adapter->hw_read_wx(adapter, off, &val, 4);
  1055. return val;
  1056. }
  1057. /* Change the window to 0, write and change back to window 1. */
  1058. void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value)
  1059. {
  1060. adapter->hw_write_wx(adapter, index, &value, 4);
  1061. }
  1062. /* Change the window to 0, read and change back to window 1. */
  1063. void netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index, u32 *value)
  1064. {
  1065. adapter->hw_read_wx(adapter, index, value, 4);
  1066. }
  1067. void netxen_nic_write_w1(struct netxen_adapter *adapter, u32 index, u32 value)
  1068. {
  1069. adapter->hw_write_wx(adapter, index, &value, 4);
  1070. }
  1071. void netxen_nic_read_w1(struct netxen_adapter *adapter, u32 index, u32 *value)
  1072. {
  1073. adapter->hw_read_wx(adapter, index, value, 4);
  1074. }
  1075. /*
  1076. * check memory access boundary.
  1077. * used by test agent. support ddr access only for now
  1078. */
  1079. static unsigned long
  1080. netxen_nic_pci_mem_bound_check(struct netxen_adapter *adapter,
  1081. unsigned long long addr, int size)
  1082. {
  1083. if (!ADDR_IN_RANGE(addr,
  1084. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
  1085. !ADDR_IN_RANGE(addr+size-1,
  1086. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
  1087. ((size != 1) && (size != 2) && (size != 4) && (size != 8))) {
  1088. return 0;
  1089. }
  1090. return 1;
  1091. }
  1092. static int netxen_pci_set_window_warning_count;
  1093. unsigned long
  1094. netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
  1095. unsigned long long addr)
  1096. {
  1097. void __iomem *offset;
  1098. int window;
  1099. unsigned long long qdr_max;
  1100. uint8_t func = adapter->ahw.pci_func;
  1101. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  1102. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
  1103. } else {
  1104. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
  1105. }
  1106. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1107. /* DDR network side */
  1108. addr -= NETXEN_ADDR_DDR_NET;
  1109. window = (addr >> 25) & 0x3ff;
  1110. if (adapter->ahw.ddr_mn_window != window) {
  1111. adapter->ahw.ddr_mn_window = window;
  1112. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  1113. NETXEN_PCIX_PH_REG(PCIE_MN_WINDOW_REG(func)));
  1114. writel(window, offset);
  1115. /* MUST make sure window is set before we forge on... */
  1116. readl(offset);
  1117. }
  1118. addr -= (window * NETXEN_WINDOW_ONE);
  1119. addr += NETXEN_PCI_DDR_NET;
  1120. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1121. addr -= NETXEN_ADDR_OCM0;
  1122. addr += NETXEN_PCI_OCM0;
  1123. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1124. addr -= NETXEN_ADDR_OCM1;
  1125. addr += NETXEN_PCI_OCM1;
  1126. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
  1127. /* QDR network side */
  1128. addr -= NETXEN_ADDR_QDR_NET;
  1129. window = (addr >> 22) & 0x3f;
  1130. if (adapter->ahw.qdr_sn_window != window) {
  1131. adapter->ahw.qdr_sn_window = window;
  1132. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  1133. NETXEN_PCIX_PH_REG(PCIE_SN_WINDOW_REG(func)));
  1134. writel((window << 22), offset);
  1135. /* MUST make sure window is set before we forge on... */
  1136. readl(offset);
  1137. }
  1138. addr -= (window * 0x400000);
  1139. addr += NETXEN_PCI_QDR_NET;
  1140. } else {
  1141. /*
  1142. * peg gdb frequently accesses memory that doesn't exist,
  1143. * this limits the chit chat so debugging isn't slowed down.
  1144. */
  1145. if ((netxen_pci_set_window_warning_count++ < 8)
  1146. || (netxen_pci_set_window_warning_count % 64 == 0))
  1147. printk("%s: Warning:netxen_nic_pci_set_window()"
  1148. " Unknown address range!\n",
  1149. netxen_nic_driver_name);
  1150. addr = -1UL;
  1151. }
  1152. return addr;
  1153. }
  1154. /*
  1155. * Note : only 32-bit writes!
  1156. */
  1157. int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
  1158. u64 off, u32 data)
  1159. {
  1160. writel(data, (void __iomem *)(PCI_OFFSET_SECOND_RANGE(adapter, off)));
  1161. return 0;
  1162. }
  1163. u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off)
  1164. {
  1165. return readl((void __iomem *)(pci_base_offset(adapter, off)));
  1166. }
  1167. void netxen_nic_pci_write_normalize_128M(struct netxen_adapter *adapter,
  1168. u64 off, u32 data)
  1169. {
  1170. writel(data, NETXEN_CRB_NORMALIZE(adapter, off));
  1171. }
  1172. u32 netxen_nic_pci_read_normalize_128M(struct netxen_adapter *adapter, u64 off)
  1173. {
  1174. return readl(NETXEN_CRB_NORMALIZE(adapter, off));
  1175. }
  1176. unsigned long
  1177. netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
  1178. unsigned long long addr)
  1179. {
  1180. int window;
  1181. u32 win_read;
  1182. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1183. /* DDR network side */
  1184. window = MN_WIN(addr);
  1185. adapter->ahw.ddr_mn_window = window;
  1186. adapter->hw_write_wx(adapter,
  1187. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1188. &window, 4);
  1189. adapter->hw_read_wx(adapter,
  1190. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1191. &win_read, 4);
  1192. if ((win_read << 17) != window) {
  1193. printk(KERN_INFO "Written MNwin (0x%x) != "
  1194. "Read MNwin (0x%x)\n", window, win_read);
  1195. }
  1196. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_DDR_NET;
  1197. } else if (ADDR_IN_RANGE(addr,
  1198. NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1199. if ((addr & 0x00ff800) == 0xff800) {
  1200. printk("%s: QM access not handled.\n", __func__);
  1201. addr = -1UL;
  1202. }
  1203. window = OCM_WIN(addr);
  1204. adapter->ahw.ddr_mn_window = window;
  1205. adapter->hw_write_wx(adapter,
  1206. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1207. &window, 4);
  1208. adapter->hw_read_wx(adapter,
  1209. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1210. &win_read, 4);
  1211. if ((win_read >> 7) != window) {
  1212. printk(KERN_INFO "%s: Written OCMwin (0x%x) != "
  1213. "Read OCMwin (0x%x)\n",
  1214. __func__, window, win_read);
  1215. }
  1216. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_OCM0_2M;
  1217. } else if (ADDR_IN_RANGE(addr,
  1218. NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX_P3)) {
  1219. /* QDR network side */
  1220. window = MS_WIN(addr);
  1221. adapter->ahw.qdr_sn_window = window;
  1222. adapter->hw_write_wx(adapter,
  1223. adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE,
  1224. &window, 4);
  1225. adapter->hw_read_wx(adapter,
  1226. adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE,
  1227. &win_read, 4);
  1228. if (win_read != window) {
  1229. printk(KERN_INFO "%s: Written MSwin (0x%x) != "
  1230. "Read MSwin (0x%x)\n",
  1231. __func__, window, win_read);
  1232. }
  1233. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_QDR_NET;
  1234. } else {
  1235. /*
  1236. * peg gdb frequently accesses memory that doesn't exist,
  1237. * this limits the chit chat so debugging isn't slowed down.
  1238. */
  1239. if ((netxen_pci_set_window_warning_count++ < 8)
  1240. || (netxen_pci_set_window_warning_count%64 == 0)) {
  1241. printk("%s: Warning:%s Unknown address range!\n",
  1242. __func__, netxen_nic_driver_name);
  1243. }
  1244. addr = -1UL;
  1245. }
  1246. return addr;
  1247. }
  1248. static int netxen_nic_pci_is_same_window(struct netxen_adapter *adapter,
  1249. unsigned long long addr)
  1250. {
  1251. int window;
  1252. unsigned long long qdr_max;
  1253. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  1254. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
  1255. else
  1256. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
  1257. if (ADDR_IN_RANGE(addr,
  1258. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1259. /* DDR network side */
  1260. BUG(); /* MN access can not come here */
  1261. } else if (ADDR_IN_RANGE(addr,
  1262. NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1263. return 1;
  1264. } else if (ADDR_IN_RANGE(addr,
  1265. NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1266. return 1;
  1267. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
  1268. /* QDR network side */
  1269. window = ((addr - NETXEN_ADDR_QDR_NET) >> 22) & 0x3f;
  1270. if (adapter->ahw.qdr_sn_window == window)
  1271. return 1;
  1272. }
  1273. return 0;
  1274. }
  1275. static int netxen_nic_pci_mem_read_direct(struct netxen_adapter *adapter,
  1276. u64 off, void *data, int size)
  1277. {
  1278. unsigned long flags;
  1279. void __iomem *addr, *mem_ptr = NULL;
  1280. int ret = 0;
  1281. u64 start;
  1282. unsigned long mem_base;
  1283. unsigned long mem_page;
  1284. write_lock_irqsave(&adapter->adapter_lock, flags);
  1285. /*
  1286. * If attempting to access unknown address or straddle hw windows,
  1287. * do not access.
  1288. */
  1289. start = adapter->pci_set_window(adapter, off);
  1290. if ((start == -1UL) ||
  1291. (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
  1292. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1293. printk(KERN_ERR "%s out of bound pci memory access. "
  1294. "offset is 0x%llx\n", netxen_nic_driver_name,
  1295. (unsigned long long)off);
  1296. return -1;
  1297. }
  1298. addr = pci_base_offset(adapter, start);
  1299. if (!addr) {
  1300. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1301. mem_base = pci_resource_start(adapter->pdev, 0);
  1302. mem_page = start & PAGE_MASK;
  1303. /* Map two pages whenever user tries to access addresses in two
  1304. consecutive pages.
  1305. */
  1306. if (mem_page != ((start + size - 1) & PAGE_MASK))
  1307. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  1308. else
  1309. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  1310. if (mem_ptr == NULL) {
  1311. *(uint8_t *)data = 0;
  1312. return -1;
  1313. }
  1314. addr = mem_ptr;
  1315. addr += start & (PAGE_SIZE - 1);
  1316. write_lock_irqsave(&adapter->adapter_lock, flags);
  1317. }
  1318. switch (size) {
  1319. case 1:
  1320. *(uint8_t *)data = readb(addr);
  1321. break;
  1322. case 2:
  1323. *(uint16_t *)data = readw(addr);
  1324. break;
  1325. case 4:
  1326. *(uint32_t *)data = readl(addr);
  1327. break;
  1328. case 8:
  1329. *(uint64_t *)data = readq(addr);
  1330. break;
  1331. default:
  1332. ret = -1;
  1333. break;
  1334. }
  1335. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1336. if (mem_ptr)
  1337. iounmap(mem_ptr);
  1338. return ret;
  1339. }
  1340. static int
  1341. netxen_nic_pci_mem_write_direct(struct netxen_adapter *adapter, u64 off,
  1342. void *data, int size)
  1343. {
  1344. unsigned long flags;
  1345. void __iomem *addr, *mem_ptr = NULL;
  1346. int ret = 0;
  1347. u64 start;
  1348. unsigned long mem_base;
  1349. unsigned long mem_page;
  1350. write_lock_irqsave(&adapter->adapter_lock, flags);
  1351. /*
  1352. * If attempting to access unknown address or straddle hw windows,
  1353. * do not access.
  1354. */
  1355. start = adapter->pci_set_window(adapter, off);
  1356. if ((start == -1UL) ||
  1357. (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
  1358. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1359. printk(KERN_ERR "%s out of bound pci memory access. "
  1360. "offset is 0x%llx\n", netxen_nic_driver_name,
  1361. (unsigned long long)off);
  1362. return -1;
  1363. }
  1364. addr = pci_base_offset(adapter, start);
  1365. if (!addr) {
  1366. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1367. mem_base = pci_resource_start(adapter->pdev, 0);
  1368. mem_page = start & PAGE_MASK;
  1369. /* Map two pages whenever user tries to access addresses in two
  1370. * consecutive pages.
  1371. */
  1372. if (mem_page != ((start + size - 1) & PAGE_MASK))
  1373. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  1374. else
  1375. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  1376. if (mem_ptr == NULL)
  1377. return -1;
  1378. addr = mem_ptr;
  1379. addr += start & (PAGE_SIZE - 1);
  1380. write_lock_irqsave(&adapter->adapter_lock, flags);
  1381. }
  1382. switch (size) {
  1383. case 1:
  1384. writeb(*(uint8_t *)data, addr);
  1385. break;
  1386. case 2:
  1387. writew(*(uint16_t *)data, addr);
  1388. break;
  1389. case 4:
  1390. writel(*(uint32_t *)data, addr);
  1391. break;
  1392. case 8:
  1393. writeq(*(uint64_t *)data, addr);
  1394. break;
  1395. default:
  1396. ret = -1;
  1397. break;
  1398. }
  1399. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1400. if (mem_ptr)
  1401. iounmap(mem_ptr);
  1402. return ret;
  1403. }
  1404. #define MAX_CTL_CHECK 1000
  1405. int
  1406. netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
  1407. u64 off, void *data, int size)
  1408. {
  1409. unsigned long flags;
  1410. int i, j, ret = 0, loop, sz[2], off0;
  1411. uint32_t temp;
  1412. uint64_t off8, tmpw, word[2] = {0, 0};
  1413. void __iomem *mem_crb;
  1414. /*
  1415. * If not MN, go check for MS or invalid.
  1416. */
  1417. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1418. return netxen_nic_pci_mem_write_direct(adapter,
  1419. off, data, size);
  1420. off8 = off & 0xfffffff8;
  1421. off0 = off & 0x7;
  1422. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1423. sz[1] = size - sz[0];
  1424. loop = ((off0 + size - 1) >> 3) + 1;
  1425. mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1426. if ((size != 8) || (off0 != 0)) {
  1427. for (i = 0; i < loop; i++) {
  1428. if (adapter->pci_mem_read(adapter,
  1429. off8 + (i << 3), &word[i], 8))
  1430. return -1;
  1431. }
  1432. }
  1433. switch (size) {
  1434. case 1:
  1435. tmpw = *((uint8_t *)data);
  1436. break;
  1437. case 2:
  1438. tmpw = *((uint16_t *)data);
  1439. break;
  1440. case 4:
  1441. tmpw = *((uint32_t *)data);
  1442. break;
  1443. case 8:
  1444. default:
  1445. tmpw = *((uint64_t *)data);
  1446. break;
  1447. }
  1448. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1449. word[0] |= tmpw << (off0 * 8);
  1450. if (loop == 2) {
  1451. word[1] &= ~(~0ULL << (sz[1] * 8));
  1452. word[1] |= tmpw >> (sz[0] * 8);
  1453. }
  1454. write_lock_irqsave(&adapter->adapter_lock, flags);
  1455. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1456. for (i = 0; i < loop; i++) {
  1457. writel((uint32_t)(off8 + (i << 3)),
  1458. (mem_crb+MIU_TEST_AGT_ADDR_LO));
  1459. writel(0,
  1460. (mem_crb+MIU_TEST_AGT_ADDR_HI));
  1461. writel(word[i] & 0xffffffff,
  1462. (mem_crb+MIU_TEST_AGT_WRDATA_LO));
  1463. writel((word[i] >> 32) & 0xffffffff,
  1464. (mem_crb+MIU_TEST_AGT_WRDATA_HI));
  1465. writel(MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1466. (mem_crb+MIU_TEST_AGT_CTRL));
  1467. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1468. (mem_crb+MIU_TEST_AGT_CTRL));
  1469. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1470. temp = readl(
  1471. (mem_crb+MIU_TEST_AGT_CTRL));
  1472. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1473. break;
  1474. }
  1475. if (j >= MAX_CTL_CHECK) {
  1476. if (printk_ratelimit())
  1477. dev_err(&adapter->pdev->dev,
  1478. "failed to write through agent\n");
  1479. ret = -1;
  1480. break;
  1481. }
  1482. }
  1483. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1484. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1485. return ret;
  1486. }
  1487. int
  1488. netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
  1489. u64 off, void *data, int size)
  1490. {
  1491. unsigned long flags;
  1492. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1493. uint32_t temp;
  1494. uint64_t off8, val, word[2] = {0, 0};
  1495. void __iomem *mem_crb;
  1496. /*
  1497. * If not MN, go check for MS or invalid.
  1498. */
  1499. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1500. return netxen_nic_pci_mem_read_direct(adapter, off, data, size);
  1501. off8 = off & 0xfffffff8;
  1502. off0[0] = off & 0x7;
  1503. off0[1] = 0;
  1504. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1505. sz[1] = size - sz[0];
  1506. loop = ((off0[0] + size - 1) >> 3) + 1;
  1507. mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1508. write_lock_irqsave(&adapter->adapter_lock, flags);
  1509. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1510. for (i = 0; i < loop; i++) {
  1511. writel((uint32_t)(off8 + (i << 3)),
  1512. (mem_crb+MIU_TEST_AGT_ADDR_LO));
  1513. writel(0,
  1514. (mem_crb+MIU_TEST_AGT_ADDR_HI));
  1515. writel(MIU_TA_CTL_ENABLE,
  1516. (mem_crb+MIU_TEST_AGT_CTRL));
  1517. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE,
  1518. (mem_crb+MIU_TEST_AGT_CTRL));
  1519. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1520. temp = readl(
  1521. (mem_crb+MIU_TEST_AGT_CTRL));
  1522. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1523. break;
  1524. }
  1525. if (j >= MAX_CTL_CHECK) {
  1526. if (printk_ratelimit())
  1527. dev_err(&adapter->pdev->dev,
  1528. "failed to read through agent\n");
  1529. break;
  1530. }
  1531. start = off0[i] >> 2;
  1532. end = (off0[i] + sz[i] - 1) >> 2;
  1533. for (k = start; k <= end; k++) {
  1534. word[i] |= ((uint64_t) readl(
  1535. (mem_crb +
  1536. MIU_TEST_AGT_RDDATA(k))) << (32*k));
  1537. }
  1538. }
  1539. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1540. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1541. if (j >= MAX_CTL_CHECK)
  1542. return -1;
  1543. if (sz[0] == 8) {
  1544. val = word[0];
  1545. } else {
  1546. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1547. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1548. }
  1549. switch (size) {
  1550. case 1:
  1551. *(uint8_t *)data = val;
  1552. break;
  1553. case 2:
  1554. *(uint16_t *)data = val;
  1555. break;
  1556. case 4:
  1557. *(uint32_t *)data = val;
  1558. break;
  1559. case 8:
  1560. *(uint64_t *)data = val;
  1561. break;
  1562. }
  1563. return 0;
  1564. }
  1565. int
  1566. netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
  1567. u64 off, void *data, int size)
  1568. {
  1569. int i, j, ret = 0, loop, sz[2], off0;
  1570. uint32_t temp;
  1571. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1572. /*
  1573. * If not MN, go check for MS or invalid.
  1574. */
  1575. if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
  1576. mem_crb = NETXEN_CRB_QDR_NET;
  1577. else {
  1578. mem_crb = NETXEN_CRB_DDR_NET;
  1579. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1580. return netxen_nic_pci_mem_write_direct(adapter,
  1581. off, data, size);
  1582. }
  1583. off8 = off & 0xfffffff8;
  1584. off0 = off & 0x7;
  1585. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1586. sz[1] = size - sz[0];
  1587. loop = ((off0 + size - 1) >> 3) + 1;
  1588. if ((size != 8) || (off0 != 0)) {
  1589. for (i = 0; i < loop; i++) {
  1590. if (adapter->pci_mem_read(adapter, off8 + (i << 3),
  1591. &word[i], 8))
  1592. return -1;
  1593. }
  1594. }
  1595. switch (size) {
  1596. case 1:
  1597. tmpw = *((uint8_t *)data);
  1598. break;
  1599. case 2:
  1600. tmpw = *((uint16_t *)data);
  1601. break;
  1602. case 4:
  1603. tmpw = *((uint32_t *)data);
  1604. break;
  1605. case 8:
  1606. default:
  1607. tmpw = *((uint64_t *)data);
  1608. break;
  1609. }
  1610. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1611. word[0] |= tmpw << (off0 * 8);
  1612. if (loop == 2) {
  1613. word[1] &= ~(~0ULL << (sz[1] * 8));
  1614. word[1] |= tmpw >> (sz[0] * 8);
  1615. }
  1616. /*
  1617. * don't lock here - write_wx gets the lock if each time
  1618. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1619. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1620. */
  1621. for (i = 0; i < loop; i++) {
  1622. temp = off8 + (i << 3);
  1623. adapter->hw_write_wx(adapter,
  1624. mem_crb+MIU_TEST_AGT_ADDR_LO, &temp, 4);
  1625. temp = 0;
  1626. adapter->hw_write_wx(adapter,
  1627. mem_crb+MIU_TEST_AGT_ADDR_HI, &temp, 4);
  1628. temp = word[i] & 0xffffffff;
  1629. adapter->hw_write_wx(adapter,
  1630. mem_crb+MIU_TEST_AGT_WRDATA_LO, &temp, 4);
  1631. temp = (word[i] >> 32) & 0xffffffff;
  1632. adapter->hw_write_wx(adapter,
  1633. mem_crb+MIU_TEST_AGT_WRDATA_HI, &temp, 4);
  1634. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1635. adapter->hw_write_wx(adapter,
  1636. mem_crb+MIU_TEST_AGT_CTRL, &temp, 4);
  1637. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1638. adapter->hw_write_wx(adapter,
  1639. mem_crb+MIU_TEST_AGT_CTRL, &temp, 4);
  1640. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1641. adapter->hw_read_wx(adapter,
  1642. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1643. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1644. break;
  1645. }
  1646. if (j >= MAX_CTL_CHECK) {
  1647. if (printk_ratelimit())
  1648. dev_err(&adapter->pdev->dev,
  1649. "failed to write through agent\n");
  1650. ret = -1;
  1651. break;
  1652. }
  1653. }
  1654. /*
  1655. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1656. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1657. */
  1658. return ret;
  1659. }
  1660. int
  1661. netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
  1662. u64 off, void *data, int size)
  1663. {
  1664. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1665. uint32_t temp;
  1666. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1667. /*
  1668. * If not MN, go check for MS or invalid.
  1669. */
  1670. if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
  1671. mem_crb = NETXEN_CRB_QDR_NET;
  1672. else {
  1673. mem_crb = NETXEN_CRB_DDR_NET;
  1674. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1675. return netxen_nic_pci_mem_read_direct(adapter,
  1676. off, data, size);
  1677. }
  1678. off8 = off & 0xfffffff8;
  1679. off0[0] = off & 0x7;
  1680. off0[1] = 0;
  1681. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1682. sz[1] = size - sz[0];
  1683. loop = ((off0[0] + size - 1) >> 3) + 1;
  1684. /*
  1685. * don't lock here - write_wx gets the lock if each time
  1686. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1687. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1688. */
  1689. for (i = 0; i < loop; i++) {
  1690. temp = off8 + (i << 3);
  1691. adapter->hw_write_wx(adapter,
  1692. mem_crb + MIU_TEST_AGT_ADDR_LO, &temp, 4);
  1693. temp = 0;
  1694. adapter->hw_write_wx(adapter,
  1695. mem_crb + MIU_TEST_AGT_ADDR_HI, &temp, 4);
  1696. temp = MIU_TA_CTL_ENABLE;
  1697. adapter->hw_write_wx(adapter,
  1698. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1699. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1700. adapter->hw_write_wx(adapter,
  1701. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1702. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1703. adapter->hw_read_wx(adapter,
  1704. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1705. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1706. break;
  1707. }
  1708. if (j >= MAX_CTL_CHECK) {
  1709. if (printk_ratelimit())
  1710. dev_err(&adapter->pdev->dev,
  1711. "failed to read through agent\n");
  1712. break;
  1713. }
  1714. start = off0[i] >> 2;
  1715. end = (off0[i] + sz[i] - 1) >> 2;
  1716. for (k = start; k <= end; k++) {
  1717. adapter->hw_read_wx(adapter,
  1718. mem_crb + MIU_TEST_AGT_RDDATA(k), &temp, 4);
  1719. word[i] |= ((uint64_t)temp << (32 * k));
  1720. }
  1721. }
  1722. /*
  1723. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1724. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1725. */
  1726. if (j >= MAX_CTL_CHECK)
  1727. return -1;
  1728. if (sz[0] == 8) {
  1729. val = word[0];
  1730. } else {
  1731. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1732. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1733. }
  1734. switch (size) {
  1735. case 1:
  1736. *(uint8_t *)data = val;
  1737. break;
  1738. case 2:
  1739. *(uint16_t *)data = val;
  1740. break;
  1741. case 4:
  1742. *(uint32_t *)data = val;
  1743. break;
  1744. case 8:
  1745. *(uint64_t *)data = val;
  1746. break;
  1747. }
  1748. return 0;
  1749. }
  1750. /*
  1751. * Note : only 32-bit writes!
  1752. */
  1753. int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
  1754. u64 off, u32 data)
  1755. {
  1756. adapter->hw_write_wx(adapter, off, &data, 4);
  1757. return 0;
  1758. }
  1759. u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off)
  1760. {
  1761. u32 temp;
  1762. adapter->hw_read_wx(adapter, off, &temp, 4);
  1763. return temp;
  1764. }
  1765. void netxen_nic_pci_write_normalize_2M(struct netxen_adapter *adapter,
  1766. u64 off, u32 data)
  1767. {
  1768. adapter->hw_write_wx(adapter, off, &data, 4);
  1769. }
  1770. u32 netxen_nic_pci_read_normalize_2M(struct netxen_adapter *adapter, u64 off)
  1771. {
  1772. u32 temp;
  1773. adapter->hw_read_wx(adapter, off, &temp, 4);
  1774. return temp;
  1775. }
  1776. int netxen_nic_get_board_info(struct netxen_adapter *adapter)
  1777. {
  1778. int rv = 0;
  1779. int addr = NETXEN_BRDCFG_START;
  1780. struct netxen_board_info *boardinfo;
  1781. int index;
  1782. int *ptr32;
  1783. boardinfo = &adapter->ahw.boardcfg;
  1784. ptr32 = (int *) boardinfo;
  1785. for (index = 0; index < sizeof(struct netxen_board_info) / sizeof(u32);
  1786. index++) {
  1787. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1) {
  1788. return -EIO;
  1789. }
  1790. ptr32++;
  1791. addr += sizeof(u32);
  1792. }
  1793. if (boardinfo->magic != NETXEN_BDINFO_MAGIC) {
  1794. printk("%s: ERROR reading %s board config."
  1795. " Read %x, expected %x\n", netxen_nic_driver_name,
  1796. netxen_nic_driver_name,
  1797. boardinfo->magic, NETXEN_BDINFO_MAGIC);
  1798. rv = -1;
  1799. }
  1800. if (boardinfo->header_version != NETXEN_BDINFO_VERSION) {
  1801. printk("%s: Unknown board config version."
  1802. " Read %x, expected %x\n", netxen_nic_driver_name,
  1803. boardinfo->header_version, NETXEN_BDINFO_VERSION);
  1804. rv = -1;
  1805. }
  1806. if (boardinfo->board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
  1807. u32 gpio = netxen_nic_reg_read(adapter,
  1808. NETXEN_ROMUSB_GLB_PAD_GPIO_I);
  1809. if ((gpio & 0x8000) == 0)
  1810. boardinfo->board_type = NETXEN_BRDTYPE_P3_10G_TP;
  1811. }
  1812. switch ((netxen_brdtype_t) boardinfo->board_type) {
  1813. case NETXEN_BRDTYPE_P2_SB35_4G:
  1814. adapter->ahw.board_type = NETXEN_NIC_GBE;
  1815. break;
  1816. case NETXEN_BRDTYPE_P2_SB31_10G:
  1817. case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
  1818. case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
  1819. case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
  1820. case NETXEN_BRDTYPE_P3_HMEZ:
  1821. case NETXEN_BRDTYPE_P3_XG_LOM:
  1822. case NETXEN_BRDTYPE_P3_10G_CX4:
  1823. case NETXEN_BRDTYPE_P3_10G_CX4_LP:
  1824. case NETXEN_BRDTYPE_P3_IMEZ:
  1825. case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
  1826. case NETXEN_BRDTYPE_P3_10G_SFP_CT:
  1827. case NETXEN_BRDTYPE_P3_10G_SFP_QT:
  1828. case NETXEN_BRDTYPE_P3_10G_XFP:
  1829. case NETXEN_BRDTYPE_P3_10000_BASE_T:
  1830. adapter->ahw.board_type = NETXEN_NIC_XGBE;
  1831. break;
  1832. case NETXEN_BRDTYPE_P1_BD:
  1833. case NETXEN_BRDTYPE_P1_SB:
  1834. case NETXEN_BRDTYPE_P1_SMAX:
  1835. case NETXEN_BRDTYPE_P1_SOCK:
  1836. case NETXEN_BRDTYPE_P3_REF_QG:
  1837. case NETXEN_BRDTYPE_P3_4_GB:
  1838. case NETXEN_BRDTYPE_P3_4_GB_MM:
  1839. adapter->ahw.board_type = NETXEN_NIC_GBE;
  1840. break;
  1841. case NETXEN_BRDTYPE_P3_10G_TP:
  1842. adapter->ahw.board_type = (adapter->portnum < 2) ?
  1843. NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
  1844. break;
  1845. default:
  1846. printk("%s: Unknown(%x)\n", netxen_nic_driver_name,
  1847. boardinfo->board_type);
  1848. rv = -ENODEV;
  1849. break;
  1850. }
  1851. return rv;
  1852. }
  1853. /* NIU access sections */
  1854. int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
  1855. {
  1856. new_mtu += MTU_FUDGE_FACTOR;
  1857. netxen_nic_write_w0(adapter,
  1858. NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->physical_port),
  1859. new_mtu);
  1860. return 0;
  1861. }
  1862. int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
  1863. {
  1864. new_mtu += MTU_FUDGE_FACTOR;
  1865. if (adapter->physical_port == 0)
  1866. netxen_nic_write_w0(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE,
  1867. new_mtu);
  1868. else
  1869. netxen_nic_write_w0(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE,
  1870. new_mtu);
  1871. return 0;
  1872. }
  1873. void
  1874. netxen_crb_writelit_adapter(struct netxen_adapter *adapter,
  1875. unsigned long off, int data)
  1876. {
  1877. adapter->hw_write_wx(adapter, off, &data, 4);
  1878. }
  1879. void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
  1880. {
  1881. __u32 status;
  1882. __u32 autoneg;
  1883. __u32 port_mode;
  1884. if (!netif_carrier_ok(adapter->netdev)) {
  1885. adapter->link_speed = 0;
  1886. adapter->link_duplex = -1;
  1887. adapter->link_autoneg = AUTONEG_ENABLE;
  1888. return;
  1889. }
  1890. if (adapter->ahw.board_type == NETXEN_NIC_GBE) {
  1891. adapter->hw_read_wx(adapter,
  1892. NETXEN_PORT_MODE_ADDR, &port_mode, 4);
  1893. if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
  1894. adapter->link_speed = SPEED_1000;
  1895. adapter->link_duplex = DUPLEX_FULL;
  1896. adapter->link_autoneg = AUTONEG_DISABLE;
  1897. return;
  1898. }
  1899. if (adapter->phy_read
  1900. && adapter->phy_read(adapter,
  1901. NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
  1902. &status) == 0) {
  1903. if (netxen_get_phy_link(status)) {
  1904. switch (netxen_get_phy_speed(status)) {
  1905. case 0:
  1906. adapter->link_speed = SPEED_10;
  1907. break;
  1908. case 1:
  1909. adapter->link_speed = SPEED_100;
  1910. break;
  1911. case 2:
  1912. adapter->link_speed = SPEED_1000;
  1913. break;
  1914. default:
  1915. adapter->link_speed = 0;
  1916. break;
  1917. }
  1918. switch (netxen_get_phy_duplex(status)) {
  1919. case 0:
  1920. adapter->link_duplex = DUPLEX_HALF;
  1921. break;
  1922. case 1:
  1923. adapter->link_duplex = DUPLEX_FULL;
  1924. break;
  1925. default:
  1926. adapter->link_duplex = -1;
  1927. break;
  1928. }
  1929. if (adapter->phy_read
  1930. && adapter->phy_read(adapter,
  1931. NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
  1932. &autoneg) != 0)
  1933. adapter->link_autoneg = autoneg;
  1934. } else
  1935. goto link_down;
  1936. } else {
  1937. link_down:
  1938. adapter->link_speed = 0;
  1939. adapter->link_duplex = -1;
  1940. }
  1941. }
  1942. }
  1943. void netxen_nic_flash_print(struct netxen_adapter *adapter)
  1944. {
  1945. u32 fw_major = 0;
  1946. u32 fw_minor = 0;
  1947. u32 fw_build = 0;
  1948. char brd_name[NETXEN_MAX_SHORT_NAME];
  1949. char serial_num[32];
  1950. int i, addr;
  1951. int *ptr32;
  1952. struct netxen_board_info *board_info = &(adapter->ahw.boardcfg);
  1953. adapter->driver_mismatch = 0;
  1954. ptr32 = (int *)&serial_num;
  1955. addr = NETXEN_USER_START +
  1956. offsetof(struct netxen_new_user_info, serial_num);
  1957. for (i = 0; i < 8; i++) {
  1958. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1) {
  1959. printk("%s: ERROR reading %s board userarea.\n",
  1960. netxen_nic_driver_name,
  1961. netxen_nic_driver_name);
  1962. adapter->driver_mismatch = 1;
  1963. return;
  1964. }
  1965. ptr32++;
  1966. addr += sizeof(u32);
  1967. }
  1968. adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_MAJOR, &fw_major, 4);
  1969. adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_MINOR, &fw_minor, 4);
  1970. adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_SUB, &fw_build, 4);
  1971. adapter->fw_major = fw_major;
  1972. if (adapter->portnum == 0) {
  1973. get_brd_name_by_type(board_info->board_type, brd_name);
  1974. printk(KERN_INFO "NetXen %s Board S/N %s Chip rev 0x%x\n",
  1975. brd_name, serial_num, adapter->ahw.revision_id);
  1976. printk(KERN_INFO "NetXen Firmware version %d.%d.%d\n",
  1977. fw_major, fw_minor, fw_build);
  1978. }
  1979. if (NETXEN_VERSION_CODE(fw_major, fw_minor, fw_build) <
  1980. NETXEN_VERSION_CODE(3, 4, 216)) {
  1981. adapter->driver_mismatch = 1;
  1982. printk(KERN_ERR "%s: firmware version %d.%d.%d unsupported\n",
  1983. netxen_nic_driver_name,
  1984. fw_major, fw_minor, fw_build);
  1985. return;
  1986. }
  1987. }