at91sam9g45.c 10.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395
  1. /*
  2. * Chip-specific setup code for the AT91SAM9G45 family
  3. *
  4. * Copyright (C) 2009 Atmel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <linux/pm.h>
  14. #include <asm/irq.h>
  15. #include <asm/mach/arch.h>
  16. #include <asm/mach/map.h>
  17. #include <mach/at91sam9g45.h>
  18. #include <mach/at91_pmc.h>
  19. #include <mach/at91_rstc.h>
  20. #include <mach/at91_shdwc.h>
  21. #include <mach/cpu.h>
  22. #include "soc.h"
  23. #include "generic.h"
  24. #include "clock.h"
  25. static struct map_desc at91sam9g45_sram_desc[] __initdata = {
  26. {
  27. .virtual = AT91_IO_VIRT_BASE - AT91SAM9G45_SRAM_SIZE,
  28. .pfn = __phys_to_pfn(AT91SAM9G45_SRAM_BASE),
  29. .length = AT91SAM9G45_SRAM_SIZE,
  30. .type = MT_DEVICE,
  31. }
  32. };
  33. /* --------------------------------------------------------------------
  34. * Clocks
  35. * -------------------------------------------------------------------- */
  36. /*
  37. * The peripheral clocks.
  38. */
  39. static struct clk pioA_clk = {
  40. .name = "pioA_clk",
  41. .pmc_mask = 1 << AT91SAM9G45_ID_PIOA,
  42. .type = CLK_TYPE_PERIPHERAL,
  43. };
  44. static struct clk pioB_clk = {
  45. .name = "pioB_clk",
  46. .pmc_mask = 1 << AT91SAM9G45_ID_PIOB,
  47. .type = CLK_TYPE_PERIPHERAL,
  48. };
  49. static struct clk pioC_clk = {
  50. .name = "pioC_clk",
  51. .pmc_mask = 1 << AT91SAM9G45_ID_PIOC,
  52. .type = CLK_TYPE_PERIPHERAL,
  53. };
  54. static struct clk pioDE_clk = {
  55. .name = "pioDE_clk",
  56. .pmc_mask = 1 << AT91SAM9G45_ID_PIODE,
  57. .type = CLK_TYPE_PERIPHERAL,
  58. };
  59. static struct clk usart0_clk = {
  60. .name = "usart0_clk",
  61. .pmc_mask = 1 << AT91SAM9G45_ID_US0,
  62. .type = CLK_TYPE_PERIPHERAL,
  63. };
  64. static struct clk usart1_clk = {
  65. .name = "usart1_clk",
  66. .pmc_mask = 1 << AT91SAM9G45_ID_US1,
  67. .type = CLK_TYPE_PERIPHERAL,
  68. };
  69. static struct clk usart2_clk = {
  70. .name = "usart2_clk",
  71. .pmc_mask = 1 << AT91SAM9G45_ID_US2,
  72. .type = CLK_TYPE_PERIPHERAL,
  73. };
  74. static struct clk usart3_clk = {
  75. .name = "usart3_clk",
  76. .pmc_mask = 1 << AT91SAM9G45_ID_US3,
  77. .type = CLK_TYPE_PERIPHERAL,
  78. };
  79. static struct clk mmc0_clk = {
  80. .name = "mci0_clk",
  81. .pmc_mask = 1 << AT91SAM9G45_ID_MCI0,
  82. .type = CLK_TYPE_PERIPHERAL,
  83. };
  84. static struct clk twi0_clk = {
  85. .name = "twi0_clk",
  86. .pmc_mask = 1 << AT91SAM9G45_ID_TWI0,
  87. .type = CLK_TYPE_PERIPHERAL,
  88. };
  89. static struct clk twi1_clk = {
  90. .name = "twi1_clk",
  91. .pmc_mask = 1 << AT91SAM9G45_ID_TWI1,
  92. .type = CLK_TYPE_PERIPHERAL,
  93. };
  94. static struct clk spi0_clk = {
  95. .name = "spi0_clk",
  96. .pmc_mask = 1 << AT91SAM9G45_ID_SPI0,
  97. .type = CLK_TYPE_PERIPHERAL,
  98. };
  99. static struct clk spi1_clk = {
  100. .name = "spi1_clk",
  101. .pmc_mask = 1 << AT91SAM9G45_ID_SPI1,
  102. .type = CLK_TYPE_PERIPHERAL,
  103. };
  104. static struct clk ssc0_clk = {
  105. .name = "ssc0_clk",
  106. .pmc_mask = 1 << AT91SAM9G45_ID_SSC0,
  107. .type = CLK_TYPE_PERIPHERAL,
  108. };
  109. static struct clk ssc1_clk = {
  110. .name = "ssc1_clk",
  111. .pmc_mask = 1 << AT91SAM9G45_ID_SSC1,
  112. .type = CLK_TYPE_PERIPHERAL,
  113. };
  114. static struct clk tcb0_clk = {
  115. .name = "tcb0_clk",
  116. .pmc_mask = 1 << AT91SAM9G45_ID_TCB,
  117. .type = CLK_TYPE_PERIPHERAL,
  118. };
  119. static struct clk pwm_clk = {
  120. .name = "pwm_clk",
  121. .pmc_mask = 1 << AT91SAM9G45_ID_PWMC,
  122. .type = CLK_TYPE_PERIPHERAL,
  123. };
  124. static struct clk tsc_clk = {
  125. .name = "tsc_clk",
  126. .pmc_mask = 1 << AT91SAM9G45_ID_TSC,
  127. .type = CLK_TYPE_PERIPHERAL,
  128. };
  129. static struct clk dma_clk = {
  130. .name = "dma_clk",
  131. .pmc_mask = 1 << AT91SAM9G45_ID_DMA,
  132. .type = CLK_TYPE_PERIPHERAL,
  133. };
  134. static struct clk uhphs_clk = {
  135. .name = "uhphs_clk",
  136. .pmc_mask = 1 << AT91SAM9G45_ID_UHPHS,
  137. .type = CLK_TYPE_PERIPHERAL,
  138. };
  139. static struct clk lcdc_clk = {
  140. .name = "lcdc_clk",
  141. .pmc_mask = 1 << AT91SAM9G45_ID_LCDC,
  142. .type = CLK_TYPE_PERIPHERAL,
  143. };
  144. static struct clk ac97_clk = {
  145. .name = "ac97_clk",
  146. .pmc_mask = 1 << AT91SAM9G45_ID_AC97C,
  147. .type = CLK_TYPE_PERIPHERAL,
  148. };
  149. static struct clk macb_clk = {
  150. .name = "macb_clk",
  151. .pmc_mask = 1 << AT91SAM9G45_ID_EMAC,
  152. .type = CLK_TYPE_PERIPHERAL,
  153. };
  154. static struct clk isi_clk = {
  155. .name = "isi_clk",
  156. .pmc_mask = 1 << AT91SAM9G45_ID_ISI,
  157. .type = CLK_TYPE_PERIPHERAL,
  158. };
  159. static struct clk udphs_clk = {
  160. .name = "udphs_clk",
  161. .pmc_mask = 1 << AT91SAM9G45_ID_UDPHS,
  162. .type = CLK_TYPE_PERIPHERAL,
  163. };
  164. static struct clk mmc1_clk = {
  165. .name = "mci1_clk",
  166. .pmc_mask = 1 << AT91SAM9G45_ID_MCI1,
  167. .type = CLK_TYPE_PERIPHERAL,
  168. };
  169. /* Video decoder clock - Only for sam9m10/sam9m11 */
  170. static struct clk vdec_clk = {
  171. .name = "vdec_clk",
  172. .pmc_mask = 1 << AT91SAM9G45_ID_VDEC,
  173. .type = CLK_TYPE_PERIPHERAL,
  174. };
  175. static struct clk *periph_clocks[] __initdata = {
  176. &pioA_clk,
  177. &pioB_clk,
  178. &pioC_clk,
  179. &pioDE_clk,
  180. &usart0_clk,
  181. &usart1_clk,
  182. &usart2_clk,
  183. &usart3_clk,
  184. &mmc0_clk,
  185. &twi0_clk,
  186. &twi1_clk,
  187. &spi0_clk,
  188. &spi1_clk,
  189. &ssc0_clk,
  190. &ssc1_clk,
  191. &tcb0_clk,
  192. &pwm_clk,
  193. &tsc_clk,
  194. &dma_clk,
  195. &uhphs_clk,
  196. &lcdc_clk,
  197. &ac97_clk,
  198. &macb_clk,
  199. &isi_clk,
  200. &udphs_clk,
  201. &mmc1_clk,
  202. // irq0
  203. };
  204. static struct clk_lookup periph_clocks_lookups[] = {
  205. /* One additional fake clock for ohci */
  206. CLKDEV_CON_ID("ohci_clk", &uhphs_clk),
  207. CLKDEV_CON_DEV_ID("ehci_clk", "atmel-ehci", &uhphs_clk),
  208. CLKDEV_CON_DEV_ID("hclk", "atmel_usba_udc", &utmi_clk),
  209. CLKDEV_CON_DEV_ID("pclk", "atmel_usba_udc", &udphs_clk),
  210. CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.0", &mmc0_clk),
  211. CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.1", &mmc1_clk),
  212. CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
  213. CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
  214. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tcb0_clk),
  215. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tcb0_clk),
  216. CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc0_clk),
  217. CLKDEV_CON_DEV_ID("pclk", "ssc.1", &ssc1_clk),
  218. };
  219. static struct clk_lookup usart_clocks_lookups[] = {
  220. CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
  221. CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
  222. CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
  223. CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
  224. CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
  225. };
  226. /*
  227. * The two programmable clocks.
  228. * You must configure pin multiplexing to bring these signals out.
  229. */
  230. static struct clk pck0 = {
  231. .name = "pck0",
  232. .pmc_mask = AT91_PMC_PCK0,
  233. .type = CLK_TYPE_PROGRAMMABLE,
  234. .id = 0,
  235. };
  236. static struct clk pck1 = {
  237. .name = "pck1",
  238. .pmc_mask = AT91_PMC_PCK1,
  239. .type = CLK_TYPE_PROGRAMMABLE,
  240. .id = 1,
  241. };
  242. static void __init at91sam9g45_register_clocks(void)
  243. {
  244. int i;
  245. for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
  246. clk_register(periph_clocks[i]);
  247. clkdev_add_table(periph_clocks_lookups,
  248. ARRAY_SIZE(periph_clocks_lookups));
  249. clkdev_add_table(usart_clocks_lookups,
  250. ARRAY_SIZE(usart_clocks_lookups));
  251. if (cpu_is_at91sam9m10() || cpu_is_at91sam9m11())
  252. clk_register(&vdec_clk);
  253. clk_register(&pck0);
  254. clk_register(&pck1);
  255. }
  256. static struct clk_lookup console_clock_lookup;
  257. void __init at91sam9g45_set_console_clock(int id)
  258. {
  259. if (id >= ARRAY_SIZE(usart_clocks_lookups))
  260. return;
  261. console_clock_lookup.con_id = "usart";
  262. console_clock_lookup.clk = usart_clocks_lookups[id].clk;
  263. clkdev_add(&console_clock_lookup);
  264. }
  265. /* --------------------------------------------------------------------
  266. * GPIO
  267. * -------------------------------------------------------------------- */
  268. static struct at91_gpio_bank at91sam9g45_gpio[] = {
  269. {
  270. .id = AT91SAM9G45_ID_PIOA,
  271. .offset = AT91_PIOA,
  272. .clock = &pioA_clk,
  273. }, {
  274. .id = AT91SAM9G45_ID_PIOB,
  275. .offset = AT91_PIOB,
  276. .clock = &pioB_clk,
  277. }, {
  278. .id = AT91SAM9G45_ID_PIOC,
  279. .offset = AT91_PIOC,
  280. .clock = &pioC_clk,
  281. }, {
  282. .id = AT91SAM9G45_ID_PIODE,
  283. .offset = AT91_PIOD,
  284. .clock = &pioDE_clk,
  285. }, {
  286. .id = AT91SAM9G45_ID_PIODE,
  287. .offset = AT91_PIOE,
  288. .clock = &pioDE_clk,
  289. }
  290. };
  291. static void at91sam9g45_reset(void)
  292. {
  293. at91_sys_write(AT91_RSTC_CR, AT91_RSTC_KEY | AT91_RSTC_PROCRST | AT91_RSTC_PERRST);
  294. }
  295. static void at91sam9g45_poweroff(void)
  296. {
  297. at91_sys_write(AT91_SHDW_CR, AT91_SHDW_KEY | AT91_SHDW_SHDW);
  298. }
  299. /* --------------------------------------------------------------------
  300. * AT91SAM9G45 processor initialization
  301. * -------------------------------------------------------------------- */
  302. static void __init at91sam9g45_map_io(void)
  303. {
  304. iotable_init(at91sam9g45_sram_desc, ARRAY_SIZE(at91sam9g45_sram_desc));
  305. }
  306. static void __init at91sam9g45_initialize(unsigned long main_clock)
  307. {
  308. at91_arch_reset = at91sam9g45_reset;
  309. pm_power_off = at91sam9g45_poweroff;
  310. at91_extern_irq = (1 << AT91SAM9G45_ID_IRQ0);
  311. /* Init clock subsystem */
  312. at91_clock_init(main_clock);
  313. /* Register the processor-specific clocks */
  314. at91sam9g45_register_clocks();
  315. /* Register GPIO subsystem */
  316. at91_gpio_init(at91sam9g45_gpio, 5);
  317. }
  318. /* --------------------------------------------------------------------
  319. * Interrupt initialization
  320. * -------------------------------------------------------------------- */
  321. /*
  322. * The default interrupt priority levels (0 = lowest, 7 = highest).
  323. */
  324. static unsigned int at91sam9g45_default_irq_priority[NR_AIC_IRQS] __initdata = {
  325. 7, /* Advanced Interrupt Controller (FIQ) */
  326. 7, /* System Peripherals */
  327. 1, /* Parallel IO Controller A */
  328. 1, /* Parallel IO Controller B */
  329. 1, /* Parallel IO Controller C */
  330. 1, /* Parallel IO Controller D and E */
  331. 0,
  332. 5, /* USART 0 */
  333. 5, /* USART 1 */
  334. 5, /* USART 2 */
  335. 5, /* USART 3 */
  336. 0, /* Multimedia Card Interface 0 */
  337. 6, /* Two-Wire Interface 0 */
  338. 6, /* Two-Wire Interface 1 */
  339. 5, /* Serial Peripheral Interface 0 */
  340. 5, /* Serial Peripheral Interface 1 */
  341. 4, /* Serial Synchronous Controller 0 */
  342. 4, /* Serial Synchronous Controller 1 */
  343. 0, /* Timer Counter 0, 1, 2, 3, 4 and 5 */
  344. 0, /* Pulse Width Modulation Controller */
  345. 0, /* Touch Screen Controller */
  346. 0, /* DMA Controller */
  347. 2, /* USB Host High Speed port */
  348. 3, /* LDC Controller */
  349. 5, /* AC97 Controller */
  350. 3, /* Ethernet */
  351. 0, /* Image Sensor Interface */
  352. 2, /* USB Device High speed port */
  353. 0,
  354. 0, /* Multimedia Card Interface 1 */
  355. 0,
  356. 0, /* Advanced Interrupt Controller (IRQ0) */
  357. };
  358. struct at91_soc __initdata at91sam9g45_soc = {
  359. .map_io = at91sam9g45_map_io,
  360. .default_irq_priority = at91sam9g45_default_irq_priority,
  361. .init = at91sam9g45_initialize,
  362. };