at91rm9200.c 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386
  1. /*
  2. * arch/arm/mach-at91/at91rm9200.c
  3. *
  4. * Copyright (C) 2005 SAN People
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <asm/irq.h>
  14. #include <asm/mach/arch.h>
  15. #include <asm/mach/map.h>
  16. #include <mach/at91rm9200.h>
  17. #include <mach/at91_pmc.h>
  18. #include <mach/at91_st.h>
  19. #include <mach/cpu.h>
  20. #include "soc.h"
  21. #include "generic.h"
  22. #include "clock.h"
  23. static struct map_desc at91rm9200_io_desc[] __initdata = {
  24. {
  25. .virtual = AT91_VA_BASE_EMAC,
  26. .pfn = __phys_to_pfn(AT91RM9200_BASE_EMAC),
  27. .length = SZ_16K,
  28. .type = MT_DEVICE,
  29. }, {
  30. .virtual = AT91_IO_VIRT_BASE - AT91RM9200_SRAM_SIZE,
  31. .pfn = __phys_to_pfn(AT91RM9200_SRAM_BASE),
  32. .length = AT91RM9200_SRAM_SIZE,
  33. .type = MT_DEVICE,
  34. },
  35. };
  36. /* --------------------------------------------------------------------
  37. * Clocks
  38. * -------------------------------------------------------------------- */
  39. /*
  40. * The peripheral clocks.
  41. */
  42. static struct clk udc_clk = {
  43. .name = "udc_clk",
  44. .pmc_mask = 1 << AT91RM9200_ID_UDP,
  45. .type = CLK_TYPE_PERIPHERAL,
  46. };
  47. static struct clk ohci_clk = {
  48. .name = "ohci_clk",
  49. .pmc_mask = 1 << AT91RM9200_ID_UHP,
  50. .type = CLK_TYPE_PERIPHERAL,
  51. };
  52. static struct clk ether_clk = {
  53. .name = "ether_clk",
  54. .pmc_mask = 1 << AT91RM9200_ID_EMAC,
  55. .type = CLK_TYPE_PERIPHERAL,
  56. };
  57. static struct clk mmc_clk = {
  58. .name = "mci_clk",
  59. .pmc_mask = 1 << AT91RM9200_ID_MCI,
  60. .type = CLK_TYPE_PERIPHERAL,
  61. };
  62. static struct clk twi_clk = {
  63. .name = "twi_clk",
  64. .pmc_mask = 1 << AT91RM9200_ID_TWI,
  65. .type = CLK_TYPE_PERIPHERAL,
  66. };
  67. static struct clk usart0_clk = {
  68. .name = "usart0_clk",
  69. .pmc_mask = 1 << AT91RM9200_ID_US0,
  70. .type = CLK_TYPE_PERIPHERAL,
  71. };
  72. static struct clk usart1_clk = {
  73. .name = "usart1_clk",
  74. .pmc_mask = 1 << AT91RM9200_ID_US1,
  75. .type = CLK_TYPE_PERIPHERAL,
  76. };
  77. static struct clk usart2_clk = {
  78. .name = "usart2_clk",
  79. .pmc_mask = 1 << AT91RM9200_ID_US2,
  80. .type = CLK_TYPE_PERIPHERAL,
  81. };
  82. static struct clk usart3_clk = {
  83. .name = "usart3_clk",
  84. .pmc_mask = 1 << AT91RM9200_ID_US3,
  85. .type = CLK_TYPE_PERIPHERAL,
  86. };
  87. static struct clk spi_clk = {
  88. .name = "spi_clk",
  89. .pmc_mask = 1 << AT91RM9200_ID_SPI,
  90. .type = CLK_TYPE_PERIPHERAL,
  91. };
  92. static struct clk pioA_clk = {
  93. .name = "pioA_clk",
  94. .pmc_mask = 1 << AT91RM9200_ID_PIOA,
  95. .type = CLK_TYPE_PERIPHERAL,
  96. };
  97. static struct clk pioB_clk = {
  98. .name = "pioB_clk",
  99. .pmc_mask = 1 << AT91RM9200_ID_PIOB,
  100. .type = CLK_TYPE_PERIPHERAL,
  101. };
  102. static struct clk pioC_clk = {
  103. .name = "pioC_clk",
  104. .pmc_mask = 1 << AT91RM9200_ID_PIOC,
  105. .type = CLK_TYPE_PERIPHERAL,
  106. };
  107. static struct clk pioD_clk = {
  108. .name = "pioD_clk",
  109. .pmc_mask = 1 << AT91RM9200_ID_PIOD,
  110. .type = CLK_TYPE_PERIPHERAL,
  111. };
  112. static struct clk ssc0_clk = {
  113. .name = "ssc0_clk",
  114. .pmc_mask = 1 << AT91RM9200_ID_SSC0,
  115. .type = CLK_TYPE_PERIPHERAL,
  116. };
  117. static struct clk ssc1_clk = {
  118. .name = "ssc1_clk",
  119. .pmc_mask = 1 << AT91RM9200_ID_SSC1,
  120. .type = CLK_TYPE_PERIPHERAL,
  121. };
  122. static struct clk ssc2_clk = {
  123. .name = "ssc2_clk",
  124. .pmc_mask = 1 << AT91RM9200_ID_SSC2,
  125. .type = CLK_TYPE_PERIPHERAL,
  126. };
  127. static struct clk tc0_clk = {
  128. .name = "tc0_clk",
  129. .pmc_mask = 1 << AT91RM9200_ID_TC0,
  130. .type = CLK_TYPE_PERIPHERAL,
  131. };
  132. static struct clk tc1_clk = {
  133. .name = "tc1_clk",
  134. .pmc_mask = 1 << AT91RM9200_ID_TC1,
  135. .type = CLK_TYPE_PERIPHERAL,
  136. };
  137. static struct clk tc2_clk = {
  138. .name = "tc2_clk",
  139. .pmc_mask = 1 << AT91RM9200_ID_TC2,
  140. .type = CLK_TYPE_PERIPHERAL,
  141. };
  142. static struct clk tc3_clk = {
  143. .name = "tc3_clk",
  144. .pmc_mask = 1 << AT91RM9200_ID_TC3,
  145. .type = CLK_TYPE_PERIPHERAL,
  146. };
  147. static struct clk tc4_clk = {
  148. .name = "tc4_clk",
  149. .pmc_mask = 1 << AT91RM9200_ID_TC4,
  150. .type = CLK_TYPE_PERIPHERAL,
  151. };
  152. static struct clk tc5_clk = {
  153. .name = "tc5_clk",
  154. .pmc_mask = 1 << AT91RM9200_ID_TC5,
  155. .type = CLK_TYPE_PERIPHERAL,
  156. };
  157. static struct clk *periph_clocks[] __initdata = {
  158. &pioA_clk,
  159. &pioB_clk,
  160. &pioC_clk,
  161. &pioD_clk,
  162. &usart0_clk,
  163. &usart1_clk,
  164. &usart2_clk,
  165. &usart3_clk,
  166. &mmc_clk,
  167. &udc_clk,
  168. &twi_clk,
  169. &spi_clk,
  170. &ssc0_clk,
  171. &ssc1_clk,
  172. &ssc2_clk,
  173. &tc0_clk,
  174. &tc1_clk,
  175. &tc2_clk,
  176. &tc3_clk,
  177. &tc4_clk,
  178. &tc5_clk,
  179. &ohci_clk,
  180. &ether_clk,
  181. // irq0 .. irq6
  182. };
  183. static struct clk_lookup periph_clocks_lookups[] = {
  184. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
  185. CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
  186. CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
  187. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tc3_clk),
  188. CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.1", &tc4_clk),
  189. CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.1", &tc5_clk),
  190. CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc0_clk),
  191. CLKDEV_CON_DEV_ID("pclk", "ssc.1", &ssc1_clk),
  192. CLKDEV_CON_DEV_ID("pclk", "ssc.2", &ssc2_clk),
  193. };
  194. static struct clk_lookup usart_clocks_lookups[] = {
  195. CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
  196. CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
  197. CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
  198. CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
  199. CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
  200. };
  201. /*
  202. * The four programmable clocks.
  203. * You must configure pin multiplexing to bring these signals out.
  204. */
  205. static struct clk pck0 = {
  206. .name = "pck0",
  207. .pmc_mask = AT91_PMC_PCK0,
  208. .type = CLK_TYPE_PROGRAMMABLE,
  209. .id = 0,
  210. };
  211. static struct clk pck1 = {
  212. .name = "pck1",
  213. .pmc_mask = AT91_PMC_PCK1,
  214. .type = CLK_TYPE_PROGRAMMABLE,
  215. .id = 1,
  216. };
  217. static struct clk pck2 = {
  218. .name = "pck2",
  219. .pmc_mask = AT91_PMC_PCK2,
  220. .type = CLK_TYPE_PROGRAMMABLE,
  221. .id = 2,
  222. };
  223. static struct clk pck3 = {
  224. .name = "pck3",
  225. .pmc_mask = AT91_PMC_PCK3,
  226. .type = CLK_TYPE_PROGRAMMABLE,
  227. .id = 3,
  228. };
  229. static void __init at91rm9200_register_clocks(void)
  230. {
  231. int i;
  232. for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
  233. clk_register(periph_clocks[i]);
  234. clkdev_add_table(periph_clocks_lookups,
  235. ARRAY_SIZE(periph_clocks_lookups));
  236. clkdev_add_table(usart_clocks_lookups,
  237. ARRAY_SIZE(usart_clocks_lookups));
  238. clk_register(&pck0);
  239. clk_register(&pck1);
  240. clk_register(&pck2);
  241. clk_register(&pck3);
  242. }
  243. static struct clk_lookup console_clock_lookup;
  244. void __init at91rm9200_set_console_clock(int id)
  245. {
  246. if (id >= ARRAY_SIZE(usart_clocks_lookups))
  247. return;
  248. console_clock_lookup.con_id = "usart";
  249. console_clock_lookup.clk = usart_clocks_lookups[id].clk;
  250. clkdev_add(&console_clock_lookup);
  251. }
  252. /* --------------------------------------------------------------------
  253. * GPIO
  254. * -------------------------------------------------------------------- */
  255. static struct at91_gpio_bank at91rm9200_gpio[] = {
  256. {
  257. .id = AT91RM9200_ID_PIOA,
  258. .offset = AT91_PIOA,
  259. .clock = &pioA_clk,
  260. }, {
  261. .id = AT91RM9200_ID_PIOB,
  262. .offset = AT91_PIOB,
  263. .clock = &pioB_clk,
  264. }, {
  265. .id = AT91RM9200_ID_PIOC,
  266. .offset = AT91_PIOC,
  267. .clock = &pioC_clk,
  268. }, {
  269. .id = AT91RM9200_ID_PIOD,
  270. .offset = AT91_PIOD,
  271. .clock = &pioD_clk,
  272. }
  273. };
  274. static void at91rm9200_reset(void)
  275. {
  276. /*
  277. * Perform a hardware reset with the use of the Watchdog timer.
  278. */
  279. at91_sys_write(AT91_ST_WDMR, AT91_ST_RSTEN | AT91_ST_EXTEN | 1);
  280. at91_sys_write(AT91_ST_CR, AT91_ST_WDRST);
  281. }
  282. int rm9200_type;
  283. EXPORT_SYMBOL(rm9200_type);
  284. void __init at91rm9200_set_type(int type)
  285. {
  286. rm9200_type = type;
  287. }
  288. /* --------------------------------------------------------------------
  289. * AT91RM9200 processor initialization
  290. * -------------------------------------------------------------------- */
  291. static void __init at91rm9200_map_io(void)
  292. {
  293. /* Map peripherals */
  294. iotable_init(at91rm9200_io_desc, ARRAY_SIZE(at91rm9200_io_desc));
  295. }
  296. static void __init at91rm9200_initialize(unsigned long main_clock)
  297. {
  298. at91_arch_reset = at91rm9200_reset;
  299. at91_extern_irq = (1 << AT91RM9200_ID_IRQ0) | (1 << AT91RM9200_ID_IRQ1)
  300. | (1 << AT91RM9200_ID_IRQ2) | (1 << AT91RM9200_ID_IRQ3)
  301. | (1 << AT91RM9200_ID_IRQ4) | (1 << AT91RM9200_ID_IRQ5)
  302. | (1 << AT91RM9200_ID_IRQ6);
  303. /* Init clock subsystem */
  304. at91_clock_init(main_clock);
  305. /* Register the processor-specific clocks */
  306. at91rm9200_register_clocks();
  307. /* Initialize GPIO subsystem */
  308. at91_gpio_init(at91rm9200_gpio,
  309. cpu_is_at91rm9200_bga() ? AT91RM9200_BGA : AT91RM9200_PQFP);
  310. }
  311. /* --------------------------------------------------------------------
  312. * Interrupt initialization
  313. * -------------------------------------------------------------------- */
  314. /*
  315. * The default interrupt priority levels (0 = lowest, 7 = highest).
  316. */
  317. static unsigned int at91rm9200_default_irq_priority[NR_AIC_IRQS] __initdata = {
  318. 7, /* Advanced Interrupt Controller (FIQ) */
  319. 7, /* System Peripherals */
  320. 1, /* Parallel IO Controller A */
  321. 1, /* Parallel IO Controller B */
  322. 1, /* Parallel IO Controller C */
  323. 1, /* Parallel IO Controller D */
  324. 5, /* USART 0 */
  325. 5, /* USART 1 */
  326. 5, /* USART 2 */
  327. 5, /* USART 3 */
  328. 0, /* Multimedia Card Interface */
  329. 2, /* USB Device Port */
  330. 6, /* Two-Wire Interface */
  331. 5, /* Serial Peripheral Interface */
  332. 4, /* Serial Synchronous Controller 0 */
  333. 4, /* Serial Synchronous Controller 1 */
  334. 4, /* Serial Synchronous Controller 2 */
  335. 0, /* Timer Counter 0 */
  336. 0, /* Timer Counter 1 */
  337. 0, /* Timer Counter 2 */
  338. 0, /* Timer Counter 3 */
  339. 0, /* Timer Counter 4 */
  340. 0, /* Timer Counter 5 */
  341. 2, /* USB Host port */
  342. 3, /* Ethernet MAC */
  343. 0, /* Advanced Interrupt Controller (IRQ0) */
  344. 0, /* Advanced Interrupt Controller (IRQ1) */
  345. 0, /* Advanced Interrupt Controller (IRQ2) */
  346. 0, /* Advanced Interrupt Controller (IRQ3) */
  347. 0, /* Advanced Interrupt Controller (IRQ4) */
  348. 0, /* Advanced Interrupt Controller (IRQ5) */
  349. 0 /* Advanced Interrupt Controller (IRQ6) */
  350. };
  351. struct at91_soc __initdata at91rm9200_soc = {
  352. .map_io = at91rm9200_map_io,
  353. .default_irq_priority = at91rm9200_default_irq_priority,
  354. .init = at91rm9200_initialize,
  355. };