apic_64.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864
  1. /*
  2. * Local APIC handling, local APIC timers
  3. *
  4. * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
  5. *
  6. * Fixes
  7. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  8. * thanks to Eric Gilmore
  9. * and Rolf G. Tews
  10. * for testing these extensively.
  11. * Maciej W. Rozycki : Various updates and fixes.
  12. * Mikael Pettersson : Power Management for UP-APIC.
  13. * Pavel Machek and
  14. * Mikael Pettersson : PM converted to driver model.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/mm.h>
  18. #include <linux/delay.h>
  19. #include <linux/bootmem.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/mc146818rtc.h>
  22. #include <linux/kernel_stat.h>
  23. #include <linux/sysdev.h>
  24. #include <linux/ioport.h>
  25. #include <linux/clockchips.h>
  26. #include <linux/acpi_pmtmr.h>
  27. #include <linux/module.h>
  28. #include <linux/dmar.h>
  29. #include <asm/atomic.h>
  30. #include <asm/smp.h>
  31. #include <asm/mtrr.h>
  32. #include <asm/mpspec.h>
  33. #include <asm/desc.h>
  34. #include <asm/hpet.h>
  35. #include <asm/pgalloc.h>
  36. #include <asm/nmi.h>
  37. #include <asm/idle.h>
  38. #include <asm/proto.h>
  39. #include <asm/timex.h>
  40. #include <asm/apic.h>
  41. #include <asm/i8259.h>
  42. #include <mach_ipi.h>
  43. #include <mach_apic.h>
  44. /* Disable local APIC timer from the kernel commandline or via dmi quirk */
  45. static int disable_apic_timer __cpuinitdata;
  46. static int apic_calibrate_pmtmr __initdata;
  47. int disable_apic;
  48. int disable_x2apic;
  49. int x2apic;
  50. /* x2apic enabled before OS handover */
  51. int x2apic_preenabled;
  52. /* Local APIC timer works in C2 */
  53. int local_apic_timer_c2_ok;
  54. EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
  55. int first_system_vector = 0xfe;
  56. char system_vectors[NR_VECTORS] = { [0 ... NR_VECTORS-1] = SYS_VECTOR_FREE};
  57. /*
  58. * Debug level, exported for io_apic.c
  59. */
  60. unsigned int apic_verbosity;
  61. /* Have we found an MP table */
  62. int smp_found_config;
  63. static struct resource lapic_resource = {
  64. .name = "Local APIC",
  65. .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
  66. };
  67. static unsigned int calibration_result;
  68. static int lapic_next_event(unsigned long delta,
  69. struct clock_event_device *evt);
  70. static void lapic_timer_setup(enum clock_event_mode mode,
  71. struct clock_event_device *evt);
  72. static void lapic_timer_broadcast(cpumask_t mask);
  73. static void apic_pm_activate(void);
  74. /*
  75. * The local apic timer can be used for any function which is CPU local.
  76. */
  77. static struct clock_event_device lapic_clockevent = {
  78. .name = "lapic",
  79. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
  80. | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
  81. .shift = 32,
  82. .set_mode = lapic_timer_setup,
  83. .set_next_event = lapic_next_event,
  84. .broadcast = lapic_timer_broadcast,
  85. .rating = 100,
  86. .irq = -1,
  87. };
  88. static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
  89. static unsigned long apic_phys;
  90. unsigned long mp_lapic_addr;
  91. /*
  92. * Get the LAPIC version
  93. */
  94. static inline int lapic_get_version(void)
  95. {
  96. return GET_APIC_VERSION(apic_read(APIC_LVR));
  97. }
  98. /*
  99. * Check, if the APIC is integrated or a separate chip
  100. */
  101. static inline int lapic_is_integrated(void)
  102. {
  103. #ifdef CONFIG_X86_64
  104. return 1;
  105. #else
  106. return APIC_INTEGRATED(lapic_get_version());
  107. #endif
  108. }
  109. /*
  110. * Check, whether this is a modern or a first generation APIC
  111. */
  112. static int modern_apic(void)
  113. {
  114. /* AMD systems use old APIC versions, so check the CPU */
  115. if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
  116. boot_cpu_data.x86 >= 0xf)
  117. return 1;
  118. return lapic_get_version() >= 0x14;
  119. }
  120. /*
  121. * Paravirt kernels also might be using these below ops. So we still
  122. * use generic apic_read()/apic_write(), which might be pointing to different
  123. * ops in PARAVIRT case.
  124. */
  125. void xapic_wait_icr_idle(void)
  126. {
  127. while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
  128. cpu_relax();
  129. }
  130. u32 safe_xapic_wait_icr_idle(void)
  131. {
  132. u32 send_status;
  133. int timeout;
  134. timeout = 0;
  135. do {
  136. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  137. if (!send_status)
  138. break;
  139. udelay(100);
  140. } while (timeout++ < 1000);
  141. return send_status;
  142. }
  143. void xapic_icr_write(u32 low, u32 id)
  144. {
  145. apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
  146. apic_write(APIC_ICR, low);
  147. }
  148. u64 xapic_icr_read(void)
  149. {
  150. u32 icr1, icr2;
  151. icr2 = apic_read(APIC_ICR2);
  152. icr1 = apic_read(APIC_ICR);
  153. return icr1 | ((u64)icr2 << 32);
  154. }
  155. static struct apic_ops xapic_ops = {
  156. .read = native_apic_mem_read,
  157. .write = native_apic_mem_write,
  158. .icr_read = xapic_icr_read,
  159. .icr_write = xapic_icr_write,
  160. .wait_icr_idle = xapic_wait_icr_idle,
  161. .safe_wait_icr_idle = safe_xapic_wait_icr_idle,
  162. };
  163. struct apic_ops __read_mostly *apic_ops = &xapic_ops;
  164. EXPORT_SYMBOL_GPL(apic_ops);
  165. static void x2apic_wait_icr_idle(void)
  166. {
  167. /* no need to wait for icr idle in x2apic */
  168. return;
  169. }
  170. static u32 safe_x2apic_wait_icr_idle(void)
  171. {
  172. /* no need to wait for icr idle in x2apic */
  173. return 0;
  174. }
  175. void x2apic_icr_write(u32 low, u32 id)
  176. {
  177. wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
  178. }
  179. u64 x2apic_icr_read(void)
  180. {
  181. unsigned long val;
  182. rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
  183. return val;
  184. }
  185. static struct apic_ops x2apic_ops = {
  186. .read = native_apic_msr_read,
  187. .write = native_apic_msr_write,
  188. .icr_read = x2apic_icr_read,
  189. .icr_write = x2apic_icr_write,
  190. .wait_icr_idle = x2apic_wait_icr_idle,
  191. .safe_wait_icr_idle = safe_x2apic_wait_icr_idle,
  192. };
  193. /**
  194. * enable_NMI_through_LVT0 - enable NMI through local vector table 0
  195. */
  196. void __cpuinit enable_NMI_through_LVT0(void)
  197. {
  198. unsigned int v;
  199. /* unmask and set to NMI */
  200. v = APIC_DM_NMI;
  201. /* Level triggered for 82489DX (32bit mode) */
  202. if (!lapic_is_integrated())
  203. v |= APIC_LVT_LEVEL_TRIGGER;
  204. apic_write(APIC_LVT0, v);
  205. }
  206. #ifdef CONFIG_X86_32
  207. /**
  208. * get_physical_broadcast - Get number of physical broadcast IDs
  209. */
  210. int get_physical_broadcast(void)
  211. {
  212. return modern_apic() ? 0xff : 0xf;
  213. }
  214. #endif
  215. /**
  216. * lapic_get_maxlvt - get the maximum number of local vector table entries
  217. */
  218. int lapic_get_maxlvt(void)
  219. {
  220. unsigned int v;
  221. v = apic_read(APIC_LVR);
  222. /*
  223. * - we always have APIC integrated on 64bit mode
  224. * - 82489DXs do not report # of LVT entries
  225. */
  226. return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
  227. }
  228. /*
  229. * Local APIC timer
  230. */
  231. /* Clock divisor */
  232. #ifdef CONFG_X86_64
  233. #define APIC_DIVISOR 1
  234. #else
  235. #define APIC_DIVISOR 16
  236. #endif
  237. /*
  238. * This function sets up the local APIC timer, with a timeout of
  239. * 'clocks' APIC bus clock. During calibration we actually call
  240. * this function twice on the boot CPU, once with a bogus timeout
  241. * value, second time for real. The other (noncalibrating) CPUs
  242. * call this function only once, with the real, calibrated value.
  243. *
  244. * We do reads before writes even if unnecessary, to get around the
  245. * P5 APIC double write bug.
  246. */
  247. static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
  248. {
  249. unsigned int lvtt_value, tmp_value;
  250. lvtt_value = LOCAL_TIMER_VECTOR;
  251. if (!oneshot)
  252. lvtt_value |= APIC_LVT_TIMER_PERIODIC;
  253. if (!lapic_is_integrated())
  254. lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
  255. if (!irqen)
  256. lvtt_value |= APIC_LVT_MASKED;
  257. apic_write(APIC_LVTT, lvtt_value);
  258. /*
  259. * Divide PICLK by 16
  260. */
  261. tmp_value = apic_read(APIC_TDCR);
  262. apic_write(APIC_TDCR,
  263. (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
  264. APIC_TDR_DIV_16);
  265. if (!oneshot)
  266. apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
  267. }
  268. /*
  269. * Setup extended LVT, AMD specific (K8, family 10h)
  270. *
  271. * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
  272. * MCE interrupts are supported. Thus MCE offset must be set to 0.
  273. *
  274. * If mask=1, the LVT entry does not generate interrupts while mask=0
  275. * enables the vector. See also the BKDGs.
  276. */
  277. #define APIC_EILVT_LVTOFF_MCE 0
  278. #define APIC_EILVT_LVTOFF_IBS 1
  279. static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
  280. {
  281. unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
  282. unsigned int v = (mask << 16) | (msg_type << 8) | vector;
  283. apic_write(reg, v);
  284. }
  285. u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
  286. {
  287. setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
  288. return APIC_EILVT_LVTOFF_MCE;
  289. }
  290. u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
  291. {
  292. setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
  293. return APIC_EILVT_LVTOFF_IBS;
  294. }
  295. EXPORT_SYMBOL_GPL(setup_APIC_eilvt_ibs);
  296. /*
  297. * Program the next event, relative to now
  298. */
  299. static int lapic_next_event(unsigned long delta,
  300. struct clock_event_device *evt)
  301. {
  302. apic_write(APIC_TMICT, delta);
  303. return 0;
  304. }
  305. /*
  306. * Setup the lapic timer in periodic or oneshot mode
  307. */
  308. static void lapic_timer_setup(enum clock_event_mode mode,
  309. struct clock_event_device *evt)
  310. {
  311. unsigned long flags;
  312. unsigned int v;
  313. /* Lapic used as dummy for broadcast ? */
  314. if (evt->features & CLOCK_EVT_FEAT_DUMMY)
  315. return;
  316. local_irq_save(flags);
  317. switch (mode) {
  318. case CLOCK_EVT_MODE_PERIODIC:
  319. case CLOCK_EVT_MODE_ONESHOT:
  320. __setup_APIC_LVTT(calibration_result,
  321. mode != CLOCK_EVT_MODE_PERIODIC, 1);
  322. break;
  323. case CLOCK_EVT_MODE_UNUSED:
  324. case CLOCK_EVT_MODE_SHUTDOWN:
  325. v = apic_read(APIC_LVTT);
  326. v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  327. apic_write(APIC_LVTT, v);
  328. break;
  329. case CLOCK_EVT_MODE_RESUME:
  330. /* Nothing to do here */
  331. break;
  332. }
  333. local_irq_restore(flags);
  334. }
  335. /*
  336. * Local APIC timer broadcast function
  337. */
  338. static void lapic_timer_broadcast(cpumask_t mask)
  339. {
  340. #ifdef CONFIG_SMP
  341. send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
  342. #endif
  343. }
  344. /*
  345. * Setup the local APIC timer for this CPU. Copy the initilized values
  346. * of the boot CPU and register the clock event in the framework.
  347. */
  348. static void __cpuinit setup_APIC_timer(void)
  349. {
  350. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  351. memcpy(levt, &lapic_clockevent, sizeof(*levt));
  352. levt->cpumask = cpumask_of_cpu(smp_processor_id());
  353. clockevents_register_device(levt);
  354. }
  355. /*
  356. * In this function we calibrate APIC bus clocks to the external
  357. * timer. Unfortunately we cannot use jiffies and the timer irq
  358. * to calibrate, since some later bootup code depends on getting
  359. * the first irq? Ugh.
  360. *
  361. * We want to do the calibration only once since we
  362. * want to have local timer irqs syncron. CPUs connected
  363. * by the same APIC bus have the very same bus frequency.
  364. * And we want to have irqs off anyways, no accidental
  365. * APIC irq that way.
  366. */
  367. #define TICK_COUNT 100000000
  368. static int __init calibrate_APIC_clock(void)
  369. {
  370. unsigned apic, apic_start;
  371. unsigned long tsc, tsc_start;
  372. int result;
  373. local_irq_disable();
  374. /*
  375. * Put whatever arbitrary (but long enough) timeout
  376. * value into the APIC clock, we just want to get the
  377. * counter running for calibration.
  378. *
  379. * No interrupt enable !
  380. */
  381. __setup_APIC_LVTT(250000000, 0, 0);
  382. apic_start = apic_read(APIC_TMCCT);
  383. #ifdef CONFIG_X86_PM_TIMER
  384. if (apic_calibrate_pmtmr && pmtmr_ioport) {
  385. pmtimer_wait(5000); /* 5ms wait */
  386. apic = apic_read(APIC_TMCCT);
  387. result = (apic_start - apic) * 1000L / 5;
  388. } else
  389. #endif
  390. {
  391. rdtscll(tsc_start);
  392. do {
  393. apic = apic_read(APIC_TMCCT);
  394. rdtscll(tsc);
  395. } while ((tsc - tsc_start) < TICK_COUNT &&
  396. (apic_start - apic) < TICK_COUNT);
  397. result = (apic_start - apic) * 1000L * tsc_khz /
  398. (tsc - tsc_start);
  399. }
  400. local_irq_enable();
  401. printk(KERN_DEBUG "APIC timer calibration result %d\n", result);
  402. printk(KERN_INFO "Detected %d.%03d MHz APIC timer.\n",
  403. result / 1000 / 1000, result / 1000 % 1000);
  404. /* Calculate the scaled math multiplication factor */
  405. lapic_clockevent.mult = div_sc(result, NSEC_PER_SEC,
  406. lapic_clockevent.shift);
  407. lapic_clockevent.max_delta_ns =
  408. clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
  409. lapic_clockevent.min_delta_ns =
  410. clockevent_delta2ns(0xF, &lapic_clockevent);
  411. calibration_result = (result * APIC_DIVISOR) / HZ;
  412. /*
  413. * Do a sanity check on the APIC calibration result
  414. */
  415. if (calibration_result < (1000000 / HZ)) {
  416. printk(KERN_WARNING
  417. "APIC frequency too slow, disabling apic timer\n");
  418. return -1;
  419. }
  420. return 0;
  421. }
  422. /*
  423. * Setup the boot APIC
  424. *
  425. * Calibrate and verify the result.
  426. */
  427. void __init setup_boot_APIC_clock(void)
  428. {
  429. /*
  430. * The local apic timer can be disabled via the kernel
  431. * commandline or from the CPU detection code. Register the lapic
  432. * timer as a dummy clock event source on SMP systems, so the
  433. * broadcast mechanism is used. On UP systems simply ignore it.
  434. */
  435. if (disable_apic_timer) {
  436. printk(KERN_INFO "Disabling APIC timer\n");
  437. /* No broadcast on UP ! */
  438. if (num_possible_cpus() > 1) {
  439. lapic_clockevent.mult = 1;
  440. setup_APIC_timer();
  441. }
  442. return;
  443. }
  444. apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
  445. "calibrating APIC timer ...\n");
  446. if (calibrate_APIC_clock()) {
  447. /* No broadcast on UP ! */
  448. if (num_possible_cpus() > 1)
  449. setup_APIC_timer();
  450. return;
  451. }
  452. /*
  453. * If nmi_watchdog is set to IO_APIC, we need the
  454. * PIT/HPET going. Otherwise register lapic as a dummy
  455. * device.
  456. */
  457. if (nmi_watchdog != NMI_IO_APIC)
  458. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
  459. else
  460. printk(KERN_WARNING "APIC timer registered as dummy,"
  461. " due to nmi_watchdog=%d!\n", nmi_watchdog);
  462. /* Setup the lapic or request the broadcast */
  463. setup_APIC_timer();
  464. }
  465. void __cpuinit setup_secondary_APIC_clock(void)
  466. {
  467. setup_APIC_timer();
  468. }
  469. /*
  470. * The guts of the apic timer interrupt
  471. */
  472. static void local_apic_timer_interrupt(void)
  473. {
  474. int cpu = smp_processor_id();
  475. struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
  476. /*
  477. * Normally we should not be here till LAPIC has been initialized but
  478. * in some cases like kdump, its possible that there is a pending LAPIC
  479. * timer interrupt from previous kernel's context and is delivered in
  480. * new kernel the moment interrupts are enabled.
  481. *
  482. * Interrupts are enabled early and LAPIC is setup much later, hence
  483. * its possible that when we get here evt->event_handler is NULL.
  484. * Check for event_handler being NULL and discard the interrupt as
  485. * spurious.
  486. */
  487. if (!evt->event_handler) {
  488. printk(KERN_WARNING
  489. "Spurious LAPIC timer interrupt on cpu %d\n", cpu);
  490. /* Switch it off */
  491. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
  492. return;
  493. }
  494. /*
  495. * the NMI deadlock-detector uses this.
  496. */
  497. #ifdef CONFIG_X86_64
  498. add_pda(apic_timer_irqs, 1);
  499. #else
  500. per_cpu(irq_stat, cpu).apic_timer_irqs++;
  501. #endif
  502. evt->event_handler(evt);
  503. }
  504. /*
  505. * Local APIC timer interrupt. This is the most natural way for doing
  506. * local interrupts, but local timer interrupts can be emulated by
  507. * broadcast interrupts too. [in case the hw doesn't support APIC timers]
  508. *
  509. * [ if a single-CPU system runs an SMP kernel then we call the local
  510. * interrupt as well. Thus we cannot inline the local irq ... ]
  511. */
  512. void smp_apic_timer_interrupt(struct pt_regs *regs)
  513. {
  514. struct pt_regs *old_regs = set_irq_regs(regs);
  515. /*
  516. * NOTE! We'd better ACK the irq immediately,
  517. * because timer handling can be slow.
  518. */
  519. ack_APIC_irq();
  520. /*
  521. * update_process_times() expects us to have done irq_enter().
  522. * Besides, if we don't timer interrupts ignore the global
  523. * interrupt lock, which is the WrongThing (tm) to do.
  524. */
  525. exit_idle();
  526. irq_enter();
  527. local_apic_timer_interrupt();
  528. irq_exit();
  529. set_irq_regs(old_regs);
  530. }
  531. int setup_profiling_timer(unsigned int multiplier)
  532. {
  533. return -EINVAL;
  534. }
  535. /*
  536. * Local APIC start and shutdown
  537. */
  538. /**
  539. * clear_local_APIC - shutdown the local APIC
  540. *
  541. * This is called, when a CPU is disabled and before rebooting, so the state of
  542. * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
  543. * leftovers during boot.
  544. */
  545. void clear_local_APIC(void)
  546. {
  547. int maxlvt;
  548. u32 v;
  549. /* APIC hasn't been mapped yet */
  550. if (!apic_phys)
  551. return;
  552. maxlvt = lapic_get_maxlvt();
  553. /*
  554. * Masking an LVT entry can trigger a local APIC error
  555. * if the vector is zero. Mask LVTERR first to prevent this.
  556. */
  557. if (maxlvt >= 3) {
  558. v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
  559. apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
  560. }
  561. /*
  562. * Careful: we have to set masks only first to deassert
  563. * any level-triggered sources.
  564. */
  565. v = apic_read(APIC_LVTT);
  566. apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
  567. v = apic_read(APIC_LVT0);
  568. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  569. v = apic_read(APIC_LVT1);
  570. apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
  571. if (maxlvt >= 4) {
  572. v = apic_read(APIC_LVTPC);
  573. apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
  574. }
  575. /* lets not touch this if we didn't frob it */
  576. #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(X86_MCE_INTEL)
  577. if (maxlvt >= 5) {
  578. v = apic_read(APIC_LVTTHMR);
  579. apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
  580. }
  581. #endif
  582. /*
  583. * Clean APIC state for other OSs:
  584. */
  585. apic_write(APIC_LVTT, APIC_LVT_MASKED);
  586. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  587. apic_write(APIC_LVT1, APIC_LVT_MASKED);
  588. if (maxlvt >= 3)
  589. apic_write(APIC_LVTERR, APIC_LVT_MASKED);
  590. if (maxlvt >= 4)
  591. apic_write(APIC_LVTPC, APIC_LVT_MASKED);
  592. /* Integrated APIC (!82489DX) ? */
  593. if (lapic_is_integrated()) {
  594. if (maxlvt > 3)
  595. /* Clear ESR due to Pentium errata 3AP and 11AP */
  596. apic_write(APIC_ESR, 0);
  597. apic_read(APIC_ESR);
  598. }
  599. }
  600. /**
  601. * disable_local_APIC - clear and disable the local APIC
  602. */
  603. void disable_local_APIC(void)
  604. {
  605. unsigned int value;
  606. clear_local_APIC();
  607. /*
  608. * Disable APIC (implies clearing of registers
  609. * for 82489DX!).
  610. */
  611. value = apic_read(APIC_SPIV);
  612. value &= ~APIC_SPIV_APIC_ENABLED;
  613. apic_write(APIC_SPIV, value);
  614. #ifdef CONFIG_X86_32
  615. /*
  616. * When LAPIC was disabled by the BIOS and enabled by the kernel,
  617. * restore the disabled state.
  618. */
  619. if (enabled_via_apicbase) {
  620. unsigned int l, h;
  621. rdmsr(MSR_IA32_APICBASE, l, h);
  622. l &= ~MSR_IA32_APICBASE_ENABLE;
  623. wrmsr(MSR_IA32_APICBASE, l, h);
  624. }
  625. #endif
  626. }
  627. /*
  628. * If Linux enabled the LAPIC against the BIOS default disable it down before
  629. * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
  630. * not power-off. Additionally clear all LVT entries before disable_local_APIC
  631. * for the case where Linux didn't enable the LAPIC.
  632. */
  633. void lapic_shutdown(void)
  634. {
  635. unsigned long flags;
  636. if (!cpu_has_apic)
  637. return;
  638. local_irq_save(flags);
  639. #ifdef CONFIG_X86_32
  640. if (!enabled_via_apicbase)
  641. clear_local_APIC();
  642. else
  643. #endif
  644. disable_local_APIC();
  645. local_irq_restore(flags);
  646. }
  647. /*
  648. * This is to verify that we're looking at a real local APIC.
  649. * Check these against your board if the CPUs aren't getting
  650. * started for no apparent reason.
  651. */
  652. int __init verify_local_APIC(void)
  653. {
  654. unsigned int reg0, reg1;
  655. /*
  656. * The version register is read-only in a real APIC.
  657. */
  658. reg0 = apic_read(APIC_LVR);
  659. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
  660. apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
  661. reg1 = apic_read(APIC_LVR);
  662. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
  663. /*
  664. * The two version reads above should print the same
  665. * numbers. If the second one is different, then we
  666. * poke at a non-APIC.
  667. */
  668. if (reg1 != reg0)
  669. return 0;
  670. /*
  671. * Check if the version looks reasonably.
  672. */
  673. reg1 = GET_APIC_VERSION(reg0);
  674. if (reg1 == 0x00 || reg1 == 0xff)
  675. return 0;
  676. reg1 = lapic_get_maxlvt();
  677. if (reg1 < 0x02 || reg1 == 0xff)
  678. return 0;
  679. /*
  680. * The ID register is read/write in a real APIC.
  681. */
  682. reg0 = apic_read(APIC_ID);
  683. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
  684. apic_write(APIC_ID, reg0 ^ APIC_ID_MASK);
  685. reg1 = apic_read(APIC_ID);
  686. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
  687. apic_write(APIC_ID, reg0);
  688. if (reg1 != (reg0 ^ APIC_ID_MASK))
  689. return 0;
  690. /*
  691. * The next two are just to see if we have sane values.
  692. * They're only really relevant if we're in Virtual Wire
  693. * compatibility mode, but most boxes are anymore.
  694. */
  695. reg0 = apic_read(APIC_LVT0);
  696. apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
  697. reg1 = apic_read(APIC_LVT1);
  698. apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
  699. return 1;
  700. }
  701. /**
  702. * sync_Arb_IDs - synchronize APIC bus arbitration IDs
  703. */
  704. void __init sync_Arb_IDs(void)
  705. {
  706. /*
  707. * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
  708. * needed on AMD.
  709. */
  710. if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
  711. return;
  712. /*
  713. * Wait for idle.
  714. */
  715. apic_wait_icr_idle();
  716. apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
  717. apic_write(APIC_ICR, APIC_DEST_ALLINC |
  718. APIC_INT_LEVELTRIG | APIC_DM_INIT);
  719. }
  720. /*
  721. * An initial setup of the virtual wire mode.
  722. */
  723. void __init init_bsp_APIC(void)
  724. {
  725. unsigned int value;
  726. /*
  727. * Don't do the setup now if we have a SMP BIOS as the
  728. * through-I/O-APIC virtual wire mode might be active.
  729. */
  730. if (smp_found_config || !cpu_has_apic)
  731. return;
  732. /*
  733. * Do not trust the local APIC being empty at bootup.
  734. */
  735. clear_local_APIC();
  736. /*
  737. * Enable APIC.
  738. */
  739. value = apic_read(APIC_SPIV);
  740. value &= ~APIC_VECTOR_MASK;
  741. value |= APIC_SPIV_APIC_ENABLED;
  742. #ifdef CONFIG_X86_32
  743. /* This bit is reserved on P4/Xeon and should be cleared */
  744. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  745. (boot_cpu_data.x86 == 15))
  746. value &= ~APIC_SPIV_FOCUS_DISABLED;
  747. else
  748. #endif
  749. value |= APIC_SPIV_FOCUS_DISABLED;
  750. value |= SPURIOUS_APIC_VECTOR;
  751. apic_write(APIC_SPIV, value);
  752. /*
  753. * Set up the virtual wire mode.
  754. */
  755. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  756. value = APIC_DM_NMI;
  757. if (!lapic_is_integrated()) /* 82489DX */
  758. value |= APIC_LVT_LEVEL_TRIGGER;
  759. apic_write(APIC_LVT1, value);
  760. }
  761. static void __cpuinit lapic_setup_esr(void)
  762. {
  763. unsigned long oldvalue, value, maxlvt;
  764. if (lapic_is_integrated() && !esr_disable) {
  765. if (esr_disable) {
  766. /*
  767. * Something untraceable is creating bad interrupts on
  768. * secondary quads ... for the moment, just leave the
  769. * ESR disabled - we can't do anything useful with the
  770. * errors anyway - mbligh
  771. */
  772. printk(KERN_INFO "Leaving ESR disabled.\n");
  773. return;
  774. }
  775. /* !82489DX */
  776. maxlvt = lapic_get_maxlvt();
  777. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  778. apic_write(APIC_ESR, 0);
  779. oldvalue = apic_read(APIC_ESR);
  780. /* enables sending errors */
  781. value = ERROR_APIC_VECTOR;
  782. apic_write(APIC_LVTERR, value);
  783. /*
  784. * spec says clear errors after enabling vector.
  785. */
  786. if (maxlvt > 3)
  787. apic_write(APIC_ESR, 0);
  788. value = apic_read(APIC_ESR);
  789. if (value != oldvalue)
  790. apic_printk(APIC_VERBOSE, "ESR value before enabling "
  791. "vector: 0x%08lx after: 0x%08lx\n",
  792. oldvalue, value);
  793. } else {
  794. printk(KERN_INFO "No ESR for 82489DX.\n");
  795. }
  796. }
  797. /**
  798. * setup_local_APIC - setup the local APIC
  799. */
  800. void __cpuinit setup_local_APIC(void)
  801. {
  802. unsigned int value;
  803. int i, j;
  804. preempt_disable();
  805. value = apic_read(APIC_LVR);
  806. BUILD_BUG_ON((SPURIOUS_APIC_VECTOR & 0x0f) != 0x0f);
  807. /*
  808. * Double-check whether this APIC is really registered.
  809. * This is meaningless in clustered apic mode, so we skip it.
  810. */
  811. if (!apic_id_registered())
  812. BUG();
  813. /*
  814. * Intel recommends to set DFR, LDR and TPR before enabling
  815. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  816. * document number 292116). So here it goes...
  817. */
  818. init_apic_ldr();
  819. /*
  820. * Set Task Priority to 'accept all'. We never change this
  821. * later on.
  822. */
  823. value = apic_read(APIC_TASKPRI);
  824. value &= ~APIC_TPRI_MASK;
  825. apic_write(APIC_TASKPRI, value);
  826. /*
  827. * After a crash, we no longer service the interrupts and a pending
  828. * interrupt from previous kernel might still have ISR bit set.
  829. *
  830. * Most probably by now CPU has serviced that pending interrupt and
  831. * it might not have done the ack_APIC_irq() because it thought,
  832. * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
  833. * does not clear the ISR bit and cpu thinks it has already serivced
  834. * the interrupt. Hence a vector might get locked. It was noticed
  835. * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
  836. */
  837. for (i = APIC_ISR_NR - 1; i >= 0; i--) {
  838. value = apic_read(APIC_ISR + i*0x10);
  839. for (j = 31; j >= 0; j--) {
  840. if (value & (1<<j))
  841. ack_APIC_irq();
  842. }
  843. }
  844. /*
  845. * Now that we are all set up, enable the APIC
  846. */
  847. value = apic_read(APIC_SPIV);
  848. value &= ~APIC_VECTOR_MASK;
  849. /*
  850. * Enable APIC
  851. */
  852. value |= APIC_SPIV_APIC_ENABLED;
  853. /* We always use processor focus */
  854. /*
  855. * Set spurious IRQ vector
  856. */
  857. value |= SPURIOUS_APIC_VECTOR;
  858. apic_write(APIC_SPIV, value);
  859. /*
  860. * Set up LVT0, LVT1:
  861. *
  862. * set up through-local-APIC on the BP's LINT0. This is not
  863. * strictly necessary in pure symmetric-IO mode, but sometimes
  864. * we delegate interrupts to the 8259A.
  865. */
  866. /*
  867. * TODO: set up through-local-APIC from through-I/O-APIC? --macro
  868. */
  869. value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
  870. if (!smp_processor_id() && !value) {
  871. value = APIC_DM_EXTINT;
  872. apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
  873. smp_processor_id());
  874. } else {
  875. value = APIC_DM_EXTINT | APIC_LVT_MASKED;
  876. apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
  877. smp_processor_id());
  878. }
  879. apic_write(APIC_LVT0, value);
  880. /*
  881. * only the BP should see the LINT1 NMI signal, obviously.
  882. */
  883. if (!smp_processor_id())
  884. value = APIC_DM_NMI;
  885. else
  886. value = APIC_DM_NMI | APIC_LVT_MASKED;
  887. apic_write(APIC_LVT1, value);
  888. preempt_enable();
  889. }
  890. void __cpuinit end_local_APIC_setup(void)
  891. {
  892. lapic_setup_esr();
  893. #ifdef CONFIG_X86_32
  894. {
  895. unsigned int value;
  896. /* Disable the local apic timer */
  897. value = apic_read(APIC_LVTT);
  898. value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  899. apic_write(APIC_LVTT, value);
  900. }
  901. #endif
  902. setup_apic_nmi_watchdog(NULL);
  903. apic_pm_activate();
  904. }
  905. void check_x2apic(void)
  906. {
  907. int msr, msr2;
  908. rdmsr(MSR_IA32_APICBASE, msr, msr2);
  909. if (msr & X2APIC_ENABLE) {
  910. printk("x2apic enabled by BIOS, switching to x2apic ops\n");
  911. x2apic_preenabled = x2apic = 1;
  912. apic_ops = &x2apic_ops;
  913. }
  914. }
  915. void enable_x2apic(void)
  916. {
  917. int msr, msr2;
  918. rdmsr(MSR_IA32_APICBASE, msr, msr2);
  919. if (!(msr & X2APIC_ENABLE)) {
  920. printk("Enabling x2apic\n");
  921. wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
  922. }
  923. }
  924. void enable_IR_x2apic(void)
  925. {
  926. #ifdef CONFIG_INTR_REMAP
  927. int ret;
  928. unsigned long flags;
  929. if (!cpu_has_x2apic)
  930. return;
  931. if (!x2apic_preenabled && disable_x2apic) {
  932. printk(KERN_INFO
  933. "Skipped enabling x2apic and Interrupt-remapping "
  934. "because of nox2apic\n");
  935. return;
  936. }
  937. if (x2apic_preenabled && disable_x2apic)
  938. panic("Bios already enabled x2apic, can't enforce nox2apic");
  939. if (!x2apic_preenabled && skip_ioapic_setup) {
  940. printk(KERN_INFO
  941. "Skipped enabling x2apic and Interrupt-remapping "
  942. "because of skipping io-apic setup\n");
  943. return;
  944. }
  945. ret = dmar_table_init();
  946. if (ret) {
  947. printk(KERN_INFO
  948. "dmar_table_init() failed with %d:\n", ret);
  949. if (x2apic_preenabled)
  950. panic("x2apic enabled by bios. But IR enabling failed");
  951. else
  952. printk(KERN_INFO
  953. "Not enabling x2apic,Intr-remapping\n");
  954. return;
  955. }
  956. local_irq_save(flags);
  957. mask_8259A();
  958. save_mask_IO_APIC_setup();
  959. ret = enable_intr_remapping(1);
  960. if (ret && x2apic_preenabled) {
  961. local_irq_restore(flags);
  962. panic("x2apic enabled by bios. But IR enabling failed");
  963. }
  964. if (ret)
  965. goto end;
  966. if (!x2apic) {
  967. x2apic = 1;
  968. apic_ops = &x2apic_ops;
  969. enable_x2apic();
  970. }
  971. end:
  972. if (ret)
  973. /*
  974. * IR enabling failed
  975. */
  976. restore_IO_APIC_setup();
  977. else
  978. reinit_intr_remapped_IO_APIC(x2apic_preenabled);
  979. unmask_8259A();
  980. local_irq_restore(flags);
  981. if (!ret) {
  982. if (!x2apic_preenabled)
  983. printk(KERN_INFO
  984. "Enabled x2apic and interrupt-remapping\n");
  985. else
  986. printk(KERN_INFO
  987. "Enabled Interrupt-remapping\n");
  988. } else
  989. printk(KERN_ERR
  990. "Failed to enable Interrupt-remapping and x2apic\n");
  991. #else
  992. if (!cpu_has_x2apic)
  993. return;
  994. if (x2apic_preenabled)
  995. panic("x2apic enabled prior OS handover,"
  996. " enable CONFIG_INTR_REMAP");
  997. printk(KERN_INFO "Enable CONFIG_INTR_REMAP for enabling intr-remapping "
  998. " and x2apic\n");
  999. #endif
  1000. return;
  1001. }
  1002. /*
  1003. * Detect and enable local APICs on non-SMP boards.
  1004. * Original code written by Keir Fraser.
  1005. * On AMD64 we trust the BIOS - if it says no APIC it is likely
  1006. * not correctly set up (usually the APIC timer won't work etc.)
  1007. */
  1008. static int __init detect_init_APIC(void)
  1009. {
  1010. if (!cpu_has_apic) {
  1011. printk(KERN_INFO "No local APIC present\n");
  1012. return -1;
  1013. }
  1014. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  1015. boot_cpu_physical_apicid = 0;
  1016. return 0;
  1017. }
  1018. void __init early_init_lapic_mapping(void)
  1019. {
  1020. unsigned long phys_addr;
  1021. /*
  1022. * If no local APIC can be found then go out
  1023. * : it means there is no mpatable and MADT
  1024. */
  1025. if (!smp_found_config)
  1026. return;
  1027. phys_addr = mp_lapic_addr;
  1028. set_fixmap_nocache(FIX_APIC_BASE, phys_addr);
  1029. apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
  1030. APIC_BASE, phys_addr);
  1031. /*
  1032. * Fetch the APIC ID of the BSP in case we have a
  1033. * default configuration (or the MP table is broken).
  1034. */
  1035. boot_cpu_physical_apicid = read_apic_id();
  1036. }
  1037. /**
  1038. * init_apic_mappings - initialize APIC mappings
  1039. */
  1040. void __init init_apic_mappings(void)
  1041. {
  1042. if (x2apic) {
  1043. boot_cpu_physical_apicid = read_apic_id();
  1044. return;
  1045. }
  1046. /*
  1047. * If no local APIC can be found then set up a fake all
  1048. * zeroes page to simulate the local APIC and another
  1049. * one for the IO-APIC.
  1050. */
  1051. if (!smp_found_config && detect_init_APIC()) {
  1052. apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
  1053. apic_phys = __pa(apic_phys);
  1054. } else
  1055. apic_phys = mp_lapic_addr;
  1056. set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
  1057. apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
  1058. APIC_BASE, apic_phys);
  1059. /*
  1060. * Fetch the APIC ID of the BSP in case we have a
  1061. * default configuration (or the MP table is broken).
  1062. */
  1063. boot_cpu_physical_apicid = read_apic_id();
  1064. }
  1065. /*
  1066. * This initializes the IO-APIC and APIC hardware if this is
  1067. * a UP kernel.
  1068. */
  1069. int apic_version[MAX_APICS];
  1070. int __init APIC_init_uniprocessor(void)
  1071. {
  1072. if (disable_apic) {
  1073. printk(KERN_INFO "Apic disabled\n");
  1074. return -1;
  1075. }
  1076. if (!cpu_has_apic) {
  1077. disable_apic = 1;
  1078. printk(KERN_INFO "Apic disabled by BIOS\n");
  1079. return -1;
  1080. }
  1081. enable_IR_x2apic();
  1082. setup_apic_routing();
  1083. verify_local_APIC();
  1084. connect_bsp_APIC();
  1085. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  1086. apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
  1087. setup_local_APIC();
  1088. /*
  1089. * Now enable IO-APICs, actually call clear_IO_APIC
  1090. * We need clear_IO_APIC before enabling vector on BP
  1091. */
  1092. if (!skip_ioapic_setup && nr_ioapics)
  1093. enable_IO_APIC();
  1094. if (!smp_found_config || skip_ioapic_setup || !nr_ioapics)
  1095. localise_nmi_watchdog();
  1096. end_local_APIC_setup();
  1097. if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
  1098. setup_IO_APIC();
  1099. else
  1100. nr_ioapics = 0;
  1101. setup_boot_APIC_clock();
  1102. check_nmi_watchdog();
  1103. return 0;
  1104. }
  1105. /*
  1106. * Local APIC interrupts
  1107. */
  1108. /*
  1109. * This interrupt should _never_ happen with our APIC/SMP architecture
  1110. */
  1111. asmlinkage void smp_spurious_interrupt(void)
  1112. {
  1113. unsigned int v;
  1114. exit_idle();
  1115. irq_enter();
  1116. /*
  1117. * Check if this really is a spurious interrupt and ACK it
  1118. * if it is a vectored one. Just in case...
  1119. * Spurious interrupts should not be ACKed.
  1120. */
  1121. v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
  1122. if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
  1123. ack_APIC_irq();
  1124. add_pda(irq_spurious_count, 1);
  1125. irq_exit();
  1126. }
  1127. /*
  1128. * This interrupt should never happen with our APIC/SMP architecture
  1129. */
  1130. asmlinkage void smp_error_interrupt(void)
  1131. {
  1132. unsigned int v, v1;
  1133. exit_idle();
  1134. irq_enter();
  1135. /* First tickle the hardware, only then report what went on. -- REW */
  1136. v = apic_read(APIC_ESR);
  1137. apic_write(APIC_ESR, 0);
  1138. v1 = apic_read(APIC_ESR);
  1139. ack_APIC_irq();
  1140. atomic_inc(&irq_err_count);
  1141. /* Here is what the APIC error bits mean:
  1142. 0: Send CS error
  1143. 1: Receive CS error
  1144. 2: Send accept error
  1145. 3: Receive accept error
  1146. 4: Reserved
  1147. 5: Send illegal vector
  1148. 6: Received illegal vector
  1149. 7: Illegal register address
  1150. */
  1151. printk(KERN_DEBUG "APIC error on CPU%d: %02x(%02x)\n",
  1152. smp_processor_id(), v , v1);
  1153. irq_exit();
  1154. }
  1155. /**
  1156. * connect_bsp_APIC - attach the APIC to the interrupt system
  1157. */
  1158. void __init connect_bsp_APIC(void)
  1159. {
  1160. #ifdef CONFIG_X86_32
  1161. if (pic_mode) {
  1162. /*
  1163. * Do not trust the local APIC being empty at bootup.
  1164. */
  1165. clear_local_APIC();
  1166. /*
  1167. * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
  1168. * local APIC to INT and NMI lines.
  1169. */
  1170. apic_printk(APIC_VERBOSE, "leaving PIC mode, "
  1171. "enabling APIC mode.\n");
  1172. outb(0x70, 0x22);
  1173. outb(0x01, 0x23);
  1174. }
  1175. #endif
  1176. enable_apic_mode();
  1177. }
  1178. /**
  1179. * disconnect_bsp_APIC - detach the APIC from the interrupt system
  1180. * @virt_wire_setup: indicates, whether virtual wire mode is selected
  1181. *
  1182. * Virtual wire mode is necessary to deliver legacy interrupts even when the
  1183. * APIC is disabled.
  1184. */
  1185. void disconnect_bsp_APIC(int virt_wire_setup)
  1186. {
  1187. unsigned int value;
  1188. #ifdef CONFIG_X86_32
  1189. if (pic_mode) {
  1190. /*
  1191. * Put the board back into PIC mode (has an effect only on
  1192. * certain older boards). Note that APIC interrupts, including
  1193. * IPIs, won't work beyond this point! The only exception are
  1194. * INIT IPIs.
  1195. */
  1196. apic_printk(APIC_VERBOSE, "disabling APIC mode, "
  1197. "entering PIC mode.\n");
  1198. outb(0x70, 0x22);
  1199. outb(0x00, 0x23);
  1200. return;
  1201. }
  1202. #endif
  1203. /* Go back to Virtual Wire compatibility mode */
  1204. /* For the spurious interrupt use vector F, and enable it */
  1205. value = apic_read(APIC_SPIV);
  1206. value &= ~APIC_VECTOR_MASK;
  1207. value |= APIC_SPIV_APIC_ENABLED;
  1208. value |= 0xf;
  1209. apic_write(APIC_SPIV, value);
  1210. if (!virt_wire_setup) {
  1211. /*
  1212. * For LVT0 make it edge triggered, active high,
  1213. * external and enabled
  1214. */
  1215. value = apic_read(APIC_LVT0);
  1216. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1217. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1218. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1219. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1220. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
  1221. apic_write(APIC_LVT0, value);
  1222. } else {
  1223. /* Disable LVT0 */
  1224. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  1225. }
  1226. /*
  1227. * For LVT1 make it edge triggered, active high,
  1228. * nmi and enabled
  1229. */
  1230. value = apic_read(APIC_LVT1);
  1231. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1232. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1233. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1234. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1235. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
  1236. apic_write(APIC_LVT1, value);
  1237. }
  1238. void __cpuinit generic_processor_info(int apicid, int version)
  1239. {
  1240. int cpu;
  1241. cpumask_t tmp_map;
  1242. /*
  1243. * Validate version
  1244. */
  1245. if (version == 0x0) {
  1246. printk(KERN_WARNING "BIOS bug, APIC version is 0 for CPU#%d! "
  1247. "fixing up to 0x10. (tell your hw vendor)\n",
  1248. version);
  1249. version = 0x10;
  1250. }
  1251. apic_version[apicid] = version;
  1252. if (num_processors >= NR_CPUS) {
  1253. printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
  1254. " Processor ignored.\n", NR_CPUS);
  1255. return;
  1256. }
  1257. num_processors++;
  1258. cpus_complement(tmp_map, cpu_present_map);
  1259. cpu = first_cpu(tmp_map);
  1260. physid_set(apicid, phys_cpu_present_map);
  1261. if (apicid == boot_cpu_physical_apicid) {
  1262. /*
  1263. * x86_bios_cpu_apicid is required to have processors listed
  1264. * in same order as logical cpu numbers. Hence the first
  1265. * entry is BSP, and so on.
  1266. */
  1267. cpu = 0;
  1268. }
  1269. if (apicid > max_physical_apicid)
  1270. max_physical_apicid = apicid;
  1271. #ifdef CONFIG_X86_32
  1272. /*
  1273. * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
  1274. * but we need to work other dependencies like SMP_SUSPEND etc
  1275. * before this can be done without some confusion.
  1276. * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
  1277. * - Ashok Raj <ashok.raj@intel.com>
  1278. */
  1279. if (max_physical_apicid >= 8) {
  1280. switch (boot_cpu_data.x86_vendor) {
  1281. case X86_VENDOR_INTEL:
  1282. if (!APIC_XAPIC(version)) {
  1283. def_to_bigsmp = 0;
  1284. break;
  1285. }
  1286. /* If P4 and above fall through */
  1287. case X86_VENDOR_AMD:
  1288. def_to_bigsmp = 1;
  1289. }
  1290. }
  1291. #endif
  1292. #if defined(CONFIG_X86_SMP) || defined(CONFIG_X86_64)
  1293. /* are we being called early in kernel startup? */
  1294. if (early_per_cpu_ptr(x86_cpu_to_apicid)) {
  1295. u16 *cpu_to_apicid = early_per_cpu_ptr(x86_cpu_to_apicid);
  1296. u16 *bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
  1297. cpu_to_apicid[cpu] = apicid;
  1298. bios_cpu_apicid[cpu] = apicid;
  1299. } else {
  1300. per_cpu(x86_cpu_to_apicid, cpu) = apicid;
  1301. per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
  1302. }
  1303. #endif
  1304. cpu_set(cpu, cpu_possible_map);
  1305. cpu_set(cpu, cpu_present_map);
  1306. }
  1307. int hard_smp_processor_id(void)
  1308. {
  1309. return read_apic_id();
  1310. }
  1311. /*
  1312. * Power management
  1313. */
  1314. #ifdef CONFIG_PM
  1315. static struct {
  1316. /*
  1317. * 'active' is true if the local APIC was enabled by us and
  1318. * not the BIOS; this signifies that we are also responsible
  1319. * for disabling it before entering apm/acpi suspend
  1320. */
  1321. int active;
  1322. /* r/w apic fields */
  1323. unsigned int apic_id;
  1324. unsigned int apic_taskpri;
  1325. unsigned int apic_ldr;
  1326. unsigned int apic_dfr;
  1327. unsigned int apic_spiv;
  1328. unsigned int apic_lvtt;
  1329. unsigned int apic_lvtpc;
  1330. unsigned int apic_lvt0;
  1331. unsigned int apic_lvt1;
  1332. unsigned int apic_lvterr;
  1333. unsigned int apic_tmict;
  1334. unsigned int apic_tdcr;
  1335. unsigned int apic_thmr;
  1336. } apic_pm_state;
  1337. static int lapic_suspend(struct sys_device *dev, pm_message_t state)
  1338. {
  1339. unsigned long flags;
  1340. int maxlvt;
  1341. if (!apic_pm_state.active)
  1342. return 0;
  1343. maxlvt = lapic_get_maxlvt();
  1344. apic_pm_state.apic_id = apic_read(APIC_ID);
  1345. apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
  1346. apic_pm_state.apic_ldr = apic_read(APIC_LDR);
  1347. apic_pm_state.apic_dfr = apic_read(APIC_DFR);
  1348. apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
  1349. apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
  1350. if (maxlvt >= 4)
  1351. apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
  1352. apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
  1353. apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
  1354. apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
  1355. apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
  1356. apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
  1357. #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
  1358. if (maxlvt >= 5)
  1359. apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
  1360. #endif
  1361. local_irq_save(flags);
  1362. disable_local_APIC();
  1363. local_irq_restore(flags);
  1364. return 0;
  1365. }
  1366. static int lapic_resume(struct sys_device *dev)
  1367. {
  1368. unsigned int l, h;
  1369. unsigned long flags;
  1370. int maxlvt;
  1371. if (!apic_pm_state.active)
  1372. return 0;
  1373. maxlvt = lapic_get_maxlvt();
  1374. local_irq_save(flags);
  1375. #ifdef CONFIG_X86_64
  1376. if (x2apic)
  1377. enable_x2apic();
  1378. else
  1379. #endif
  1380. {
  1381. /*
  1382. * Make sure the APICBASE points to the right address
  1383. *
  1384. * FIXME! This will be wrong if we ever support suspend on
  1385. * SMP! We'll need to do this as part of the CPU restore!
  1386. */
  1387. rdmsr(MSR_IA32_APICBASE, l, h);
  1388. l &= ~MSR_IA32_APICBASE_BASE;
  1389. l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
  1390. wrmsr(MSR_IA32_APICBASE, l, h);
  1391. }
  1392. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
  1393. apic_write(APIC_ID, apic_pm_state.apic_id);
  1394. apic_write(APIC_DFR, apic_pm_state.apic_dfr);
  1395. apic_write(APIC_LDR, apic_pm_state.apic_ldr);
  1396. apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
  1397. apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
  1398. apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
  1399. apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
  1400. #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
  1401. if (maxlvt >= 5)
  1402. apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
  1403. #endif
  1404. if (maxlvt >= 4)
  1405. apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
  1406. apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
  1407. apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
  1408. apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
  1409. apic_write(APIC_ESR, 0);
  1410. apic_read(APIC_ESR);
  1411. apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
  1412. apic_write(APIC_ESR, 0);
  1413. apic_read(APIC_ESR);
  1414. local_irq_restore(flags);
  1415. return 0;
  1416. }
  1417. /*
  1418. * This device has no shutdown method - fully functioning local APICs
  1419. * are needed on every CPU up until machine_halt/restart/poweroff.
  1420. */
  1421. static struct sysdev_class lapic_sysclass = {
  1422. .name = "lapic",
  1423. .resume = lapic_resume,
  1424. .suspend = lapic_suspend,
  1425. };
  1426. static struct sys_device device_lapic = {
  1427. .id = 0,
  1428. .cls = &lapic_sysclass,
  1429. };
  1430. static void __cpuinit apic_pm_activate(void)
  1431. {
  1432. apic_pm_state.active = 1;
  1433. }
  1434. static int __init init_lapic_sysfs(void)
  1435. {
  1436. int error;
  1437. if (!cpu_has_apic)
  1438. return 0;
  1439. /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
  1440. error = sysdev_class_register(&lapic_sysclass);
  1441. if (!error)
  1442. error = sysdev_register(&device_lapic);
  1443. return error;
  1444. }
  1445. device_initcall(init_lapic_sysfs);
  1446. #else /* CONFIG_PM */
  1447. static void apic_pm_activate(void) { }
  1448. #endif /* CONFIG_PM */
  1449. /*
  1450. * apic_is_clustered_box() -- Check if we can expect good TSC
  1451. *
  1452. * Thus far, the major user of this is IBM's Summit2 series:
  1453. *
  1454. * Clustered boxes may have unsynced TSC problems if they are
  1455. * multi-chassis. Use available data to take a good guess.
  1456. * If in doubt, go HPET.
  1457. */
  1458. __cpuinit int apic_is_clustered_box(void)
  1459. {
  1460. int i, clusters, zeros;
  1461. unsigned id;
  1462. u16 *bios_cpu_apicid;
  1463. DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
  1464. /*
  1465. * there is not this kind of box with AMD CPU yet.
  1466. * Some AMD box with quadcore cpu and 8 sockets apicid
  1467. * will be [4, 0x23] or [8, 0x27] could be thought to
  1468. * vsmp box still need checking...
  1469. */
  1470. if ((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) && !is_vsmp_box())
  1471. return 0;
  1472. bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
  1473. bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
  1474. for (i = 0; i < NR_CPUS; i++) {
  1475. /* are we being called early in kernel startup? */
  1476. if (bios_cpu_apicid) {
  1477. id = bios_cpu_apicid[i];
  1478. }
  1479. else if (i < nr_cpu_ids) {
  1480. if (cpu_present(i))
  1481. id = per_cpu(x86_bios_cpu_apicid, i);
  1482. else
  1483. continue;
  1484. }
  1485. else
  1486. break;
  1487. if (id != BAD_APICID)
  1488. __set_bit(APIC_CLUSTERID(id), clustermap);
  1489. }
  1490. /* Problem: Partially populated chassis may not have CPUs in some of
  1491. * the APIC clusters they have been allocated. Only present CPUs have
  1492. * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
  1493. * Since clusters are allocated sequentially, count zeros only if
  1494. * they are bounded by ones.
  1495. */
  1496. clusters = 0;
  1497. zeros = 0;
  1498. for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
  1499. if (test_bit(i, clustermap)) {
  1500. clusters += 1 + zeros;
  1501. zeros = 0;
  1502. } else
  1503. ++zeros;
  1504. }
  1505. /* ScaleMP vSMPowered boxes have one cluster per board and TSCs are
  1506. * not guaranteed to be synced between boards
  1507. */
  1508. if (is_vsmp_box() && clusters > 1)
  1509. return 1;
  1510. /*
  1511. * If clusters > 2, then should be multi-chassis.
  1512. * May have to revisit this when multi-core + hyperthreaded CPUs come
  1513. * out, but AFAIK this will work even for them.
  1514. */
  1515. return (clusters > 2);
  1516. }
  1517. static __init int setup_nox2apic(char *str)
  1518. {
  1519. disable_x2apic = 1;
  1520. clear_cpu_cap(&boot_cpu_data, X86_FEATURE_X2APIC);
  1521. return 0;
  1522. }
  1523. early_param("nox2apic", setup_nox2apic);
  1524. /*
  1525. * APIC command line parameters
  1526. */
  1527. static int __init setup_disableapic(char *arg)
  1528. {
  1529. disable_apic = 1;
  1530. setup_clear_cpu_cap(X86_FEATURE_APIC);
  1531. return 0;
  1532. }
  1533. early_param("disableapic", setup_disableapic);
  1534. /* same as disableapic, for compatibility */
  1535. static int __init setup_nolapic(char *arg)
  1536. {
  1537. return setup_disableapic(arg);
  1538. }
  1539. early_param("nolapic", setup_nolapic);
  1540. static int __init parse_lapic_timer_c2_ok(char *arg)
  1541. {
  1542. local_apic_timer_c2_ok = 1;
  1543. return 0;
  1544. }
  1545. early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
  1546. static int __init parse_disable_apic_timer(char *arg)
  1547. {
  1548. disable_apic_timer = 1;
  1549. return 0;
  1550. }
  1551. early_param("noapictimer", parse_disable_apic_timer);
  1552. static int __init parse_nolapic_timer(char *arg)
  1553. {
  1554. disable_apic_timer = 1;
  1555. return 0;
  1556. }
  1557. early_param("nolapic_timer", parse_nolapic_timer);
  1558. #ifdef CONFIG_X86_64
  1559. static __init int setup_apicpmtimer(char *s)
  1560. {
  1561. apic_calibrate_pmtmr = 1;
  1562. notsc_setup(NULL);
  1563. return 0;
  1564. }
  1565. __setup("apicpmtimer", setup_apicpmtimer);
  1566. #endif
  1567. static int __init apic_set_verbosity(char *arg)
  1568. {
  1569. if (!arg) {
  1570. #ifdef CONFIG_X86_64
  1571. skip_ioapic_setup = 0;
  1572. return 0;
  1573. #endif
  1574. return -EINVAL;
  1575. }
  1576. if (strcmp("debug", arg) == 0)
  1577. apic_verbosity = APIC_DEBUG;
  1578. else if (strcmp("verbose", arg) == 0)
  1579. apic_verbosity = APIC_VERBOSE;
  1580. else {
  1581. printk(KERN_WARNING "APIC Verbosity level %s not recognised"
  1582. " use apic=verbose or apic=debug\n", arg);
  1583. return -EINVAL;
  1584. }
  1585. return 0;
  1586. }
  1587. early_param("apic", apic_set_verbosity);
  1588. static int __init lapic_insert_resource(void)
  1589. {
  1590. if (!apic_phys)
  1591. return -1;
  1592. /* Put local APIC into the resource map. */
  1593. lapic_resource.start = apic_phys;
  1594. lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
  1595. insert_resource(&iomem_resource, &lapic_resource);
  1596. return 0;
  1597. }
  1598. /*
  1599. * need call insert after e820_reserve_resources()
  1600. * that is using request_resource
  1601. */
  1602. late_initcall(lapic_insert_resource);