intel_ringbuffer.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. static u32 i915_gem_get_seqno(struct drm_device *dev)
  36. {
  37. drm_i915_private_t *dev_priv = dev->dev_private;
  38. u32 seqno;
  39. seqno = dev_priv->next_seqno;
  40. /* reserve 0 for non-seqno */
  41. if (++dev_priv->next_seqno == 0)
  42. dev_priv->next_seqno = 1;
  43. return seqno;
  44. }
  45. static void
  46. render_ring_flush(struct intel_ring_buffer *ring,
  47. u32 invalidate_domains,
  48. u32 flush_domains)
  49. {
  50. struct drm_device *dev = ring->dev;
  51. drm_i915_private_t *dev_priv = dev->dev_private;
  52. u32 cmd;
  53. #if WATCH_EXEC
  54. DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
  55. invalidate_domains, flush_domains);
  56. #endif
  57. trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
  58. invalidate_domains, flush_domains);
  59. if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
  60. /*
  61. * read/write caches:
  62. *
  63. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  64. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  65. * also flushed at 2d versus 3d pipeline switches.
  66. *
  67. * read-only caches:
  68. *
  69. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  70. * MI_READ_FLUSH is set, and is always flushed on 965.
  71. *
  72. * I915_GEM_DOMAIN_COMMAND may not exist?
  73. *
  74. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  75. * invalidated when MI_EXE_FLUSH is set.
  76. *
  77. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  78. * invalidated with every MI_FLUSH.
  79. *
  80. * TLBs:
  81. *
  82. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  83. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  84. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  85. * are flushed at any MI_FLUSH.
  86. */
  87. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  88. if ((invalidate_domains|flush_domains) &
  89. I915_GEM_DOMAIN_RENDER)
  90. cmd &= ~MI_NO_WRITE_FLUSH;
  91. if (INTEL_INFO(dev)->gen < 4) {
  92. /*
  93. * On the 965, the sampler cache always gets flushed
  94. * and this bit is reserved.
  95. */
  96. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  97. cmd |= MI_READ_FLUSH;
  98. }
  99. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  100. cmd |= MI_EXE_FLUSH;
  101. #if WATCH_EXEC
  102. DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
  103. #endif
  104. if (intel_ring_begin(ring, 2) == 0) {
  105. intel_ring_emit(ring, cmd);
  106. intel_ring_emit(ring, MI_NOOP);
  107. intel_ring_advance(ring);
  108. }
  109. }
  110. }
  111. static void ring_write_tail(struct intel_ring_buffer *ring,
  112. u32 value)
  113. {
  114. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  115. I915_WRITE_TAIL(ring, value);
  116. }
  117. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  118. {
  119. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  120. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  121. RING_ACTHD(ring->mmio_base) : ACTHD;
  122. return I915_READ(acthd_reg);
  123. }
  124. static int init_ring_common(struct intel_ring_buffer *ring)
  125. {
  126. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  127. struct drm_i915_gem_object *obj_priv = to_intel_bo(ring->gem_object);
  128. u32 head;
  129. /* Stop the ring if it's running. */
  130. I915_WRITE_CTL(ring, 0);
  131. I915_WRITE_HEAD(ring, 0);
  132. ring->write_tail(ring, 0);
  133. /* Initialize the ring. */
  134. I915_WRITE_START(ring, obj_priv->gtt_offset);
  135. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  136. /* G45 ring initialization fails to reset head to zero */
  137. if (head != 0) {
  138. DRM_ERROR("%s head not reset to zero "
  139. "ctl %08x head %08x tail %08x start %08x\n",
  140. ring->name,
  141. I915_READ_CTL(ring),
  142. I915_READ_HEAD(ring),
  143. I915_READ_TAIL(ring),
  144. I915_READ_START(ring));
  145. I915_WRITE_HEAD(ring, 0);
  146. DRM_ERROR("%s head forced to zero "
  147. "ctl %08x head %08x tail %08x start %08x\n",
  148. ring->name,
  149. I915_READ_CTL(ring),
  150. I915_READ_HEAD(ring),
  151. I915_READ_TAIL(ring),
  152. I915_READ_START(ring));
  153. }
  154. I915_WRITE_CTL(ring,
  155. ((ring->gem_object->size - PAGE_SIZE) & RING_NR_PAGES)
  156. | RING_NO_REPORT | RING_VALID);
  157. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  158. /* If the head is still not zero, the ring is dead */
  159. if (head != 0) {
  160. DRM_ERROR("%s initialization failed "
  161. "ctl %08x head %08x tail %08x start %08x\n",
  162. ring->name,
  163. I915_READ_CTL(ring),
  164. I915_READ_HEAD(ring),
  165. I915_READ_TAIL(ring),
  166. I915_READ_START(ring));
  167. return -EIO;
  168. }
  169. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  170. i915_kernel_lost_context(ring->dev);
  171. else {
  172. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  173. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  174. ring->space = ring->head - (ring->tail + 8);
  175. if (ring->space < 0)
  176. ring->space += ring->size;
  177. }
  178. return 0;
  179. }
  180. static int init_render_ring(struct intel_ring_buffer *ring)
  181. {
  182. struct drm_device *dev = ring->dev;
  183. int ret = init_ring_common(ring);
  184. if (INTEL_INFO(dev)->gen > 3) {
  185. drm_i915_private_t *dev_priv = dev->dev_private;
  186. int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
  187. if (IS_GEN6(dev))
  188. mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
  189. I915_WRITE(MI_MODE, mode);
  190. }
  191. return ret;
  192. }
  193. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  194. do { \
  195. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
  196. PIPE_CONTROL_DEPTH_STALL | 2); \
  197. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  198. intel_ring_emit(ring__, 0); \
  199. intel_ring_emit(ring__, 0); \
  200. } while (0)
  201. /**
  202. * Creates a new sequence number, emitting a write of it to the status page
  203. * plus an interrupt, which will trigger i915_user_interrupt_handler.
  204. *
  205. * Must be called with struct_lock held.
  206. *
  207. * Returned sequence numbers are nonzero on success.
  208. */
  209. static int
  210. render_ring_add_request(struct intel_ring_buffer *ring,
  211. u32 *result)
  212. {
  213. struct drm_device *dev = ring->dev;
  214. drm_i915_private_t *dev_priv = dev->dev_private;
  215. u32 seqno = i915_gem_get_seqno(dev);
  216. int ret;
  217. if (IS_GEN6(dev)) {
  218. ret = intel_ring_begin(ring, 6);
  219. if (ret)
  220. return ret;
  221. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | 3);
  222. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE |
  223. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_IS_FLUSH |
  224. PIPE_CONTROL_NOTIFY);
  225. intel_ring_emit(ring, dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  226. intel_ring_emit(ring, seqno);
  227. intel_ring_emit(ring, 0);
  228. intel_ring_emit(ring, 0);
  229. } else if (HAS_PIPE_CONTROL(dev)) {
  230. u32 scratch_addr = dev_priv->seqno_gfx_addr + 128;
  231. /*
  232. * Workaround qword write incoherence by flushing the
  233. * PIPE_NOTIFY buffers out to memory before requesting
  234. * an interrupt.
  235. */
  236. ret = intel_ring_begin(ring, 32);
  237. if (ret)
  238. return ret;
  239. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  240. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
  241. intel_ring_emit(ring, dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  242. intel_ring_emit(ring, seqno);
  243. intel_ring_emit(ring, 0);
  244. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  245. scratch_addr += 128; /* write to separate cachelines */
  246. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  247. scratch_addr += 128;
  248. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  249. scratch_addr += 128;
  250. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  251. scratch_addr += 128;
  252. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  253. scratch_addr += 128;
  254. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  255. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  256. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
  257. PIPE_CONTROL_NOTIFY);
  258. intel_ring_emit(ring, dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  259. intel_ring_emit(ring, seqno);
  260. intel_ring_emit(ring, 0);
  261. } else {
  262. ret = intel_ring_begin(ring, 4);
  263. if (ret)
  264. return ret;
  265. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  266. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  267. intel_ring_emit(ring, seqno);
  268. intel_ring_emit(ring, MI_USER_INTERRUPT);
  269. }
  270. intel_ring_advance(ring);
  271. *result = seqno;
  272. return 0;
  273. }
  274. static u32
  275. render_ring_get_seqno(struct intel_ring_buffer *ring)
  276. {
  277. struct drm_device *dev = ring->dev;
  278. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  279. if (HAS_PIPE_CONTROL(dev))
  280. return ((volatile u32 *)(dev_priv->seqno_page))[0];
  281. else
  282. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  283. }
  284. static void
  285. render_ring_get_user_irq(struct intel_ring_buffer *ring)
  286. {
  287. struct drm_device *dev = ring->dev;
  288. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  289. unsigned long irqflags;
  290. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  291. if (dev->irq_enabled && (++ring->user_irq_refcount == 1)) {
  292. if (HAS_PCH_SPLIT(dev))
  293. ironlake_enable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  294. else
  295. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  296. }
  297. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  298. }
  299. static void
  300. render_ring_put_user_irq(struct intel_ring_buffer *ring)
  301. {
  302. struct drm_device *dev = ring->dev;
  303. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  304. unsigned long irqflags;
  305. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  306. BUG_ON(dev->irq_enabled && ring->user_irq_refcount <= 0);
  307. if (dev->irq_enabled && (--ring->user_irq_refcount == 0)) {
  308. if (HAS_PCH_SPLIT(dev))
  309. ironlake_disable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  310. else
  311. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  312. }
  313. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  314. }
  315. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  316. {
  317. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  318. u32 mmio = IS_GEN6(ring->dev) ?
  319. RING_HWS_PGA_GEN6(ring->mmio_base) :
  320. RING_HWS_PGA(ring->mmio_base);
  321. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  322. POSTING_READ(mmio);
  323. }
  324. static void
  325. bsd_ring_flush(struct intel_ring_buffer *ring,
  326. u32 invalidate_domains,
  327. u32 flush_domains)
  328. {
  329. if (intel_ring_begin(ring, 2) == 0) {
  330. intel_ring_emit(ring, MI_FLUSH);
  331. intel_ring_emit(ring, MI_NOOP);
  332. intel_ring_advance(ring);
  333. }
  334. }
  335. static int
  336. ring_add_request(struct intel_ring_buffer *ring,
  337. u32 *result)
  338. {
  339. u32 seqno;
  340. int ret;
  341. ret = intel_ring_begin(ring, 4);
  342. if (ret)
  343. return ret;
  344. seqno = i915_gem_get_seqno(ring->dev);
  345. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  346. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  347. intel_ring_emit(ring, seqno);
  348. intel_ring_emit(ring, MI_USER_INTERRUPT);
  349. intel_ring_advance(ring);
  350. DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
  351. *result = seqno;
  352. return 0;
  353. }
  354. static void
  355. bsd_ring_get_user_irq(struct intel_ring_buffer *ring)
  356. {
  357. /* do nothing */
  358. }
  359. static void
  360. bsd_ring_put_user_irq(struct intel_ring_buffer *ring)
  361. {
  362. /* do nothing */
  363. }
  364. static u32
  365. ring_status_page_get_seqno(struct intel_ring_buffer *ring)
  366. {
  367. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  368. }
  369. static int
  370. ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  371. struct drm_i915_gem_execbuffer2 *exec,
  372. struct drm_clip_rect *cliprects,
  373. uint64_t exec_offset)
  374. {
  375. uint32_t exec_start;
  376. int ret;
  377. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  378. ret = intel_ring_begin(ring, 2);
  379. if (ret)
  380. return ret;
  381. intel_ring_emit(ring,
  382. MI_BATCH_BUFFER_START |
  383. (2 << 6) |
  384. MI_BATCH_NON_SECURE_I965);
  385. intel_ring_emit(ring, exec_start);
  386. intel_ring_advance(ring);
  387. return 0;
  388. }
  389. static int
  390. render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  391. struct drm_i915_gem_execbuffer2 *exec,
  392. struct drm_clip_rect *cliprects,
  393. uint64_t exec_offset)
  394. {
  395. struct drm_device *dev = ring->dev;
  396. drm_i915_private_t *dev_priv = dev->dev_private;
  397. int nbox = exec->num_cliprects;
  398. uint32_t exec_start, exec_len;
  399. int i, count, ret;
  400. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  401. exec_len = (uint32_t) exec->batch_len;
  402. trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
  403. count = nbox ? nbox : 1;
  404. for (i = 0; i < count; i++) {
  405. if (i < nbox) {
  406. ret = i915_emit_box(dev, cliprects, i,
  407. exec->DR1, exec->DR4);
  408. if (ret)
  409. return ret;
  410. }
  411. if (IS_I830(dev) || IS_845G(dev)) {
  412. ret = intel_ring_begin(ring, 4);
  413. if (ret)
  414. return ret;
  415. intel_ring_emit(ring, MI_BATCH_BUFFER);
  416. intel_ring_emit(ring, exec_start | MI_BATCH_NON_SECURE);
  417. intel_ring_emit(ring, exec_start + exec_len - 4);
  418. intel_ring_emit(ring, 0);
  419. } else {
  420. ret = intel_ring_begin(ring, 2);
  421. if (ret)
  422. return ret;
  423. if (INTEL_INFO(dev)->gen >= 4) {
  424. intel_ring_emit(ring,
  425. MI_BATCH_BUFFER_START | (2 << 6)
  426. | MI_BATCH_NON_SECURE_I965);
  427. intel_ring_emit(ring, exec_start);
  428. } else {
  429. intel_ring_emit(ring, MI_BATCH_BUFFER_START
  430. | (2 << 6));
  431. intel_ring_emit(ring, exec_start |
  432. MI_BATCH_NON_SECURE);
  433. }
  434. }
  435. intel_ring_advance(ring);
  436. }
  437. if (IS_G4X(dev) || IS_GEN5(dev)) {
  438. if (intel_ring_begin(ring, 2) == 0) {
  439. intel_ring_emit(ring, MI_FLUSH |
  440. MI_NO_WRITE_FLUSH |
  441. MI_INVALIDATE_ISP );
  442. intel_ring_emit(ring, MI_NOOP);
  443. intel_ring_advance(ring);
  444. }
  445. }
  446. /* XXX breadcrumb */
  447. return 0;
  448. }
  449. static void cleanup_status_page(struct intel_ring_buffer *ring)
  450. {
  451. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  452. struct drm_gem_object *obj;
  453. struct drm_i915_gem_object *obj_priv;
  454. obj = ring->status_page.obj;
  455. if (obj == NULL)
  456. return;
  457. obj_priv = to_intel_bo(obj);
  458. kunmap(obj_priv->pages[0]);
  459. i915_gem_object_unpin(obj);
  460. drm_gem_object_unreference(obj);
  461. ring->status_page.obj = NULL;
  462. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  463. }
  464. static int init_status_page(struct intel_ring_buffer *ring)
  465. {
  466. struct drm_device *dev = ring->dev;
  467. drm_i915_private_t *dev_priv = dev->dev_private;
  468. struct drm_gem_object *obj;
  469. struct drm_i915_gem_object *obj_priv;
  470. int ret;
  471. obj = i915_gem_alloc_object(dev, 4096);
  472. if (obj == NULL) {
  473. DRM_ERROR("Failed to allocate status page\n");
  474. ret = -ENOMEM;
  475. goto err;
  476. }
  477. obj_priv = to_intel_bo(obj);
  478. obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
  479. ret = i915_gem_object_pin(obj, 4096, true);
  480. if (ret != 0) {
  481. goto err_unref;
  482. }
  483. ring->status_page.gfx_addr = obj_priv->gtt_offset;
  484. ring->status_page.page_addr = kmap(obj_priv->pages[0]);
  485. if (ring->status_page.page_addr == NULL) {
  486. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  487. goto err_unpin;
  488. }
  489. ring->status_page.obj = obj;
  490. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  491. intel_ring_setup_status_page(ring);
  492. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  493. ring->name, ring->status_page.gfx_addr);
  494. return 0;
  495. err_unpin:
  496. i915_gem_object_unpin(obj);
  497. err_unref:
  498. drm_gem_object_unreference(obj);
  499. err:
  500. return ret;
  501. }
  502. int intel_init_ring_buffer(struct drm_device *dev,
  503. struct intel_ring_buffer *ring)
  504. {
  505. struct drm_i915_private *dev_priv = dev->dev_private;
  506. struct drm_i915_gem_object *obj_priv;
  507. struct drm_gem_object *obj;
  508. int ret;
  509. ring->dev = dev;
  510. INIT_LIST_HEAD(&ring->active_list);
  511. INIT_LIST_HEAD(&ring->request_list);
  512. INIT_LIST_HEAD(&ring->gpu_write_list);
  513. if (I915_NEED_GFX_HWS(dev)) {
  514. ret = init_status_page(ring);
  515. if (ret)
  516. return ret;
  517. }
  518. obj = i915_gem_alloc_object(dev, ring->size);
  519. if (obj == NULL) {
  520. DRM_ERROR("Failed to allocate ringbuffer\n");
  521. ret = -ENOMEM;
  522. goto err_hws;
  523. }
  524. ring->gem_object = obj;
  525. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  526. if (ret)
  527. goto err_unref;
  528. obj_priv = to_intel_bo(obj);
  529. ring->map.size = ring->size;
  530. ring->map.offset = dev->agp->base + obj_priv->gtt_offset;
  531. ring->map.type = 0;
  532. ring->map.flags = 0;
  533. ring->map.mtrr = 0;
  534. drm_core_ioremap_wc(&ring->map, dev);
  535. if (ring->map.handle == NULL) {
  536. DRM_ERROR("Failed to map ringbuffer.\n");
  537. ret = -EINVAL;
  538. goto err_unpin;
  539. }
  540. ring->virtual_start = ring->map.handle;
  541. ret = ring->init(ring);
  542. if (ret)
  543. goto err_unmap;
  544. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  545. i915_kernel_lost_context(dev);
  546. else {
  547. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  548. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  549. ring->space = ring->head - (ring->tail + 8);
  550. if (ring->space < 0)
  551. ring->space += ring->size;
  552. }
  553. return ret;
  554. err_unmap:
  555. drm_core_ioremapfree(&ring->map, dev);
  556. err_unpin:
  557. i915_gem_object_unpin(obj);
  558. err_unref:
  559. drm_gem_object_unreference(obj);
  560. ring->gem_object = NULL;
  561. err_hws:
  562. cleanup_status_page(ring);
  563. return ret;
  564. }
  565. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  566. {
  567. if (ring->gem_object == NULL)
  568. return;
  569. drm_core_ioremapfree(&ring->map, ring->dev);
  570. i915_gem_object_unpin(ring->gem_object);
  571. drm_gem_object_unreference(ring->gem_object);
  572. ring->gem_object = NULL;
  573. cleanup_status_page(ring);
  574. }
  575. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  576. {
  577. unsigned int *virt;
  578. int rem;
  579. rem = ring->size - ring->tail;
  580. if (ring->space < rem) {
  581. int ret = intel_wait_ring_buffer(ring, rem);
  582. if (ret)
  583. return ret;
  584. }
  585. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  586. rem /= 8;
  587. while (rem--) {
  588. *virt++ = MI_NOOP;
  589. *virt++ = MI_NOOP;
  590. }
  591. ring->tail = 0;
  592. ring->space = ring->head - 8;
  593. return 0;
  594. }
  595. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  596. {
  597. struct drm_device *dev = ring->dev;
  598. drm_i915_private_t *dev_priv = dev->dev_private;
  599. unsigned long end;
  600. trace_i915_ring_wait_begin (dev);
  601. end = jiffies + 3 * HZ;
  602. do {
  603. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  604. ring->space = ring->head - (ring->tail + 8);
  605. if (ring->space < 0)
  606. ring->space += ring->size;
  607. if (ring->space >= n) {
  608. trace_i915_ring_wait_end(dev);
  609. return 0;
  610. }
  611. if (dev->primary->master) {
  612. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  613. if (master_priv->sarea_priv)
  614. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  615. }
  616. msleep(1);
  617. } while (!time_after(jiffies, end));
  618. trace_i915_ring_wait_end (dev);
  619. return -EBUSY;
  620. }
  621. int intel_ring_begin(struct intel_ring_buffer *ring,
  622. int num_dwords)
  623. {
  624. int n = 4*num_dwords;
  625. int ret;
  626. if (unlikely(ring->tail + n > ring->size)) {
  627. ret = intel_wrap_ring_buffer(ring);
  628. if (unlikely(ret))
  629. return ret;
  630. }
  631. if (unlikely(ring->space < n)) {
  632. ret = intel_wait_ring_buffer(ring, n);
  633. if (unlikely(ret))
  634. return ret;
  635. }
  636. ring->space -= n;
  637. return 0;
  638. }
  639. void intel_ring_advance(struct intel_ring_buffer *ring)
  640. {
  641. ring->tail &= ring->size - 1;
  642. ring->write_tail(ring, ring->tail);
  643. }
  644. static const struct intel_ring_buffer render_ring = {
  645. .name = "render ring",
  646. .id = RING_RENDER,
  647. .mmio_base = RENDER_RING_BASE,
  648. .size = 32 * PAGE_SIZE,
  649. .init = init_render_ring,
  650. .write_tail = ring_write_tail,
  651. .flush = render_ring_flush,
  652. .add_request = render_ring_add_request,
  653. .get_seqno = render_ring_get_seqno,
  654. .user_irq_get = render_ring_get_user_irq,
  655. .user_irq_put = render_ring_put_user_irq,
  656. .dispatch_execbuffer = render_ring_dispatch_execbuffer,
  657. };
  658. /* ring buffer for bit-stream decoder */
  659. static const struct intel_ring_buffer bsd_ring = {
  660. .name = "bsd ring",
  661. .id = RING_BSD,
  662. .mmio_base = BSD_RING_BASE,
  663. .size = 32 * PAGE_SIZE,
  664. .init = init_ring_common,
  665. .write_tail = ring_write_tail,
  666. .flush = bsd_ring_flush,
  667. .add_request = ring_add_request,
  668. .get_seqno = ring_status_page_get_seqno,
  669. .user_irq_get = bsd_ring_get_user_irq,
  670. .user_irq_put = bsd_ring_put_user_irq,
  671. .dispatch_execbuffer = ring_dispatch_execbuffer,
  672. };
  673. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  674. u32 value)
  675. {
  676. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  677. /* Every tail move must follow the sequence below */
  678. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  679. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  680. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  681. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  682. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  683. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  684. 50))
  685. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  686. I915_WRITE_TAIL(ring, value);
  687. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  688. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  689. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  690. }
  691. static void gen6_ring_flush(struct intel_ring_buffer *ring,
  692. u32 invalidate_domains,
  693. u32 flush_domains)
  694. {
  695. if (intel_ring_begin(ring, 4) == 0) {
  696. intel_ring_emit(ring, MI_FLUSH_DW);
  697. intel_ring_emit(ring, 0);
  698. intel_ring_emit(ring, 0);
  699. intel_ring_emit(ring, 0);
  700. intel_ring_advance(ring);
  701. }
  702. }
  703. static int
  704. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  705. struct drm_i915_gem_execbuffer2 *exec,
  706. struct drm_clip_rect *cliprects,
  707. uint64_t exec_offset)
  708. {
  709. uint32_t exec_start;
  710. int ret;
  711. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  712. ret = intel_ring_begin(ring, 2);
  713. if (ret)
  714. return ret;
  715. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  716. /* bit0-7 is the length on GEN6+ */
  717. intel_ring_emit(ring, exec_start);
  718. intel_ring_advance(ring);
  719. return 0;
  720. }
  721. /* ring buffer for Video Codec for Gen6+ */
  722. static const struct intel_ring_buffer gen6_bsd_ring = {
  723. .name = "gen6 bsd ring",
  724. .id = RING_BSD,
  725. .mmio_base = GEN6_BSD_RING_BASE,
  726. .size = 32 * PAGE_SIZE,
  727. .init = init_ring_common,
  728. .write_tail = gen6_bsd_ring_write_tail,
  729. .flush = gen6_ring_flush,
  730. .add_request = ring_add_request,
  731. .get_seqno = ring_status_page_get_seqno,
  732. .user_irq_get = bsd_ring_get_user_irq,
  733. .user_irq_put = bsd_ring_put_user_irq,
  734. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  735. };
  736. /* Blitter support (SandyBridge+) */
  737. static void
  738. blt_ring_get_user_irq(struct intel_ring_buffer *ring)
  739. {
  740. /* do nothing */
  741. }
  742. static void
  743. blt_ring_put_user_irq(struct intel_ring_buffer *ring)
  744. {
  745. /* do nothing */
  746. }
  747. static const struct intel_ring_buffer gen6_blt_ring = {
  748. .name = "blt ring",
  749. .id = RING_BLT,
  750. .mmio_base = BLT_RING_BASE,
  751. .size = 32 * PAGE_SIZE,
  752. .init = init_ring_common,
  753. .write_tail = ring_write_tail,
  754. .flush = gen6_ring_flush,
  755. .add_request = ring_add_request,
  756. .get_seqno = ring_status_page_get_seqno,
  757. .user_irq_get = blt_ring_get_user_irq,
  758. .user_irq_put = blt_ring_put_user_irq,
  759. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  760. };
  761. int intel_init_render_ring_buffer(struct drm_device *dev)
  762. {
  763. drm_i915_private_t *dev_priv = dev->dev_private;
  764. dev_priv->render_ring = render_ring;
  765. if (!I915_NEED_GFX_HWS(dev)) {
  766. dev_priv->render_ring.status_page.page_addr
  767. = dev_priv->status_page_dmah->vaddr;
  768. memset(dev_priv->render_ring.status_page.page_addr,
  769. 0, PAGE_SIZE);
  770. }
  771. return intel_init_ring_buffer(dev, &dev_priv->render_ring);
  772. }
  773. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  774. {
  775. drm_i915_private_t *dev_priv = dev->dev_private;
  776. if (IS_GEN6(dev))
  777. dev_priv->bsd_ring = gen6_bsd_ring;
  778. else
  779. dev_priv->bsd_ring = bsd_ring;
  780. return intel_init_ring_buffer(dev, &dev_priv->bsd_ring);
  781. }
  782. int intel_init_blt_ring_buffer(struct drm_device *dev)
  783. {
  784. drm_i915_private_t *dev_priv = dev->dev_private;
  785. dev_priv->blt_ring = gen6_blt_ring;
  786. return intel_init_ring_buffer(dev, &dev_priv->blt_ring);
  787. }