pci.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803
  1. /*
  2. * pci.c - Low-Level PCI Access in IA-64
  3. *
  4. * Derived from bios32.c of i386 tree.
  5. *
  6. * (c) Copyright 2002, 2005 Hewlett-Packard Development Company, L.P.
  7. * David Mosberger-Tang <davidm@hpl.hp.com>
  8. * Bjorn Helgaas <bjorn.helgaas@hp.com>
  9. * Copyright (C) 2004 Silicon Graphics, Inc.
  10. *
  11. * Note: Above list of copyright holders is incomplete...
  12. */
  13. #include <linux/acpi.h>
  14. #include <linux/types.h>
  15. #include <linux/kernel.h>
  16. #include <linux/pci.h>
  17. #include <linux/init.h>
  18. #include <linux/ioport.h>
  19. #include <linux/slab.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/bootmem.h>
  22. #include <linux/export.h>
  23. #include <asm/machvec.h>
  24. #include <asm/page.h>
  25. #include <asm/system.h>
  26. #include <asm/io.h>
  27. #include <asm/sal.h>
  28. #include <asm/smp.h>
  29. #include <asm/irq.h>
  30. #include <asm/hw_irq.h>
  31. /*
  32. * Low-level SAL-based PCI configuration access functions. Note that SAL
  33. * calls are already serialized (via sal_lock), so we don't need another
  34. * synchronization mechanism here.
  35. */
  36. #define PCI_SAL_ADDRESS(seg, bus, devfn, reg) \
  37. (((u64) seg << 24) | (bus << 16) | (devfn << 8) | (reg))
  38. /* SAL 3.2 adds support for extended config space. */
  39. #define PCI_SAL_EXT_ADDRESS(seg, bus, devfn, reg) \
  40. (((u64) seg << 28) | (bus << 20) | (devfn << 12) | (reg))
  41. int raw_pci_read(unsigned int seg, unsigned int bus, unsigned int devfn,
  42. int reg, int len, u32 *value)
  43. {
  44. u64 addr, data = 0;
  45. int mode, result;
  46. if (!value || (seg > 65535) || (bus > 255) || (devfn > 255) || (reg > 4095))
  47. return -EINVAL;
  48. if ((seg | reg) <= 255) {
  49. addr = PCI_SAL_ADDRESS(seg, bus, devfn, reg);
  50. mode = 0;
  51. } else if (sal_revision >= SAL_VERSION_CODE(3,2)) {
  52. addr = PCI_SAL_EXT_ADDRESS(seg, bus, devfn, reg);
  53. mode = 1;
  54. } else {
  55. return -EINVAL;
  56. }
  57. result = ia64_sal_pci_config_read(addr, mode, len, &data);
  58. if (result != 0)
  59. return -EINVAL;
  60. *value = (u32) data;
  61. return 0;
  62. }
  63. int raw_pci_write(unsigned int seg, unsigned int bus, unsigned int devfn,
  64. int reg, int len, u32 value)
  65. {
  66. u64 addr;
  67. int mode, result;
  68. if ((seg > 65535) || (bus > 255) || (devfn > 255) || (reg > 4095))
  69. return -EINVAL;
  70. if ((seg | reg) <= 255) {
  71. addr = PCI_SAL_ADDRESS(seg, bus, devfn, reg);
  72. mode = 0;
  73. } else if (sal_revision >= SAL_VERSION_CODE(3,2)) {
  74. addr = PCI_SAL_EXT_ADDRESS(seg, bus, devfn, reg);
  75. mode = 1;
  76. } else {
  77. return -EINVAL;
  78. }
  79. result = ia64_sal_pci_config_write(addr, mode, len, value);
  80. if (result != 0)
  81. return -EINVAL;
  82. return 0;
  83. }
  84. static int pci_read(struct pci_bus *bus, unsigned int devfn, int where,
  85. int size, u32 *value)
  86. {
  87. return raw_pci_read(pci_domain_nr(bus), bus->number,
  88. devfn, where, size, value);
  89. }
  90. static int pci_write(struct pci_bus *bus, unsigned int devfn, int where,
  91. int size, u32 value)
  92. {
  93. return raw_pci_write(pci_domain_nr(bus), bus->number,
  94. devfn, where, size, value);
  95. }
  96. struct pci_ops pci_root_ops = {
  97. .read = pci_read,
  98. .write = pci_write,
  99. };
  100. /* Called by ACPI when it finds a new root bus. */
  101. static struct pci_controller * __devinit
  102. alloc_pci_controller (int seg)
  103. {
  104. struct pci_controller *controller;
  105. controller = kzalloc(sizeof(*controller), GFP_KERNEL);
  106. if (!controller)
  107. return NULL;
  108. controller->segment = seg;
  109. controller->node = -1;
  110. return controller;
  111. }
  112. struct pci_root_info {
  113. struct acpi_device *bridge;
  114. struct pci_controller *controller;
  115. char *name;
  116. };
  117. static unsigned int
  118. new_space (u64 phys_base, int sparse)
  119. {
  120. u64 mmio_base;
  121. int i;
  122. if (phys_base == 0)
  123. return 0; /* legacy I/O port space */
  124. mmio_base = (u64) ioremap(phys_base, 0);
  125. for (i = 0; i < num_io_spaces; i++)
  126. if (io_space[i].mmio_base == mmio_base &&
  127. io_space[i].sparse == sparse)
  128. return i;
  129. if (num_io_spaces == MAX_IO_SPACES) {
  130. printk(KERN_ERR "PCI: Too many IO port spaces "
  131. "(MAX_IO_SPACES=%lu)\n", MAX_IO_SPACES);
  132. return ~0;
  133. }
  134. i = num_io_spaces++;
  135. io_space[i].mmio_base = mmio_base;
  136. io_space[i].sparse = sparse;
  137. return i;
  138. }
  139. static u64 __devinit
  140. add_io_space (struct pci_root_info *info, struct acpi_resource_address64 *addr)
  141. {
  142. struct resource *resource;
  143. char *name;
  144. unsigned long base, min, max, base_port;
  145. unsigned int sparse = 0, space_nr, len;
  146. resource = kzalloc(sizeof(*resource), GFP_KERNEL);
  147. if (!resource) {
  148. printk(KERN_ERR "PCI: No memory for %s I/O port space\n",
  149. info->name);
  150. goto out;
  151. }
  152. len = strlen(info->name) + 32;
  153. name = kzalloc(len, GFP_KERNEL);
  154. if (!name) {
  155. printk(KERN_ERR "PCI: No memory for %s I/O port space name\n",
  156. info->name);
  157. goto free_resource;
  158. }
  159. min = addr->minimum;
  160. max = min + addr->address_length - 1;
  161. if (addr->info.io.translation_type == ACPI_SPARSE_TRANSLATION)
  162. sparse = 1;
  163. space_nr = new_space(addr->translation_offset, sparse);
  164. if (space_nr == ~0)
  165. goto free_name;
  166. base = __pa(io_space[space_nr].mmio_base);
  167. base_port = IO_SPACE_BASE(space_nr);
  168. snprintf(name, len, "%s I/O Ports %08lx-%08lx", info->name,
  169. base_port + min, base_port + max);
  170. /*
  171. * The SDM guarantees the legacy 0-64K space is sparse, but if the
  172. * mapping is done by the processor (not the bridge), ACPI may not
  173. * mark it as sparse.
  174. */
  175. if (space_nr == 0)
  176. sparse = 1;
  177. resource->name = name;
  178. resource->flags = IORESOURCE_MEM;
  179. resource->start = base + (sparse ? IO_SPACE_SPARSE_ENCODING(min) : min);
  180. resource->end = base + (sparse ? IO_SPACE_SPARSE_ENCODING(max) : max);
  181. insert_resource(&iomem_resource, resource);
  182. return base_port;
  183. free_name:
  184. kfree(name);
  185. free_resource:
  186. kfree(resource);
  187. out:
  188. return ~0;
  189. }
  190. static acpi_status __devinit resource_to_window(struct acpi_resource *resource,
  191. struct acpi_resource_address64 *addr)
  192. {
  193. acpi_status status;
  194. /*
  195. * We're only interested in _CRS descriptors that are
  196. * - address space descriptors for memory or I/O space
  197. * - non-zero size
  198. * - producers, i.e., the address space is routed downstream,
  199. * not consumed by the bridge itself
  200. */
  201. status = acpi_resource_to_address64(resource, addr);
  202. if (ACPI_SUCCESS(status) &&
  203. (addr->resource_type == ACPI_MEMORY_RANGE ||
  204. addr->resource_type == ACPI_IO_RANGE) &&
  205. addr->address_length &&
  206. addr->producer_consumer == ACPI_PRODUCER)
  207. return AE_OK;
  208. return AE_ERROR;
  209. }
  210. static acpi_status __devinit
  211. count_window (struct acpi_resource *resource, void *data)
  212. {
  213. unsigned int *windows = (unsigned int *) data;
  214. struct acpi_resource_address64 addr;
  215. acpi_status status;
  216. status = resource_to_window(resource, &addr);
  217. if (ACPI_SUCCESS(status))
  218. (*windows)++;
  219. return AE_OK;
  220. }
  221. static __devinit acpi_status add_window(struct acpi_resource *res, void *data)
  222. {
  223. struct pci_root_info *info = data;
  224. struct pci_window *window;
  225. struct acpi_resource_address64 addr;
  226. acpi_status status;
  227. unsigned long flags, offset = 0;
  228. struct resource *root;
  229. /* Return AE_OK for non-window resources to keep scanning for more */
  230. status = resource_to_window(res, &addr);
  231. if (!ACPI_SUCCESS(status))
  232. return AE_OK;
  233. if (addr.resource_type == ACPI_MEMORY_RANGE) {
  234. flags = IORESOURCE_MEM;
  235. root = &iomem_resource;
  236. offset = addr.translation_offset;
  237. } else if (addr.resource_type == ACPI_IO_RANGE) {
  238. flags = IORESOURCE_IO;
  239. root = &ioport_resource;
  240. offset = add_io_space(info, &addr);
  241. if (offset == ~0)
  242. return AE_OK;
  243. } else
  244. return AE_OK;
  245. window = &info->controller->window[info->controller->windows++];
  246. window->resource.name = info->name;
  247. window->resource.flags = flags;
  248. window->resource.start = addr.minimum + offset;
  249. window->resource.end = window->resource.start + addr.address_length - 1;
  250. window->resource.child = NULL;
  251. window->offset = offset;
  252. if (insert_resource(root, &window->resource)) {
  253. dev_err(&info->bridge->dev,
  254. "can't allocate host bridge window %pR\n",
  255. &window->resource);
  256. } else {
  257. if (offset)
  258. dev_info(&info->bridge->dev, "host bridge window %pR "
  259. "(PCI address [%#llx-%#llx])\n",
  260. &window->resource,
  261. window->resource.start - offset,
  262. window->resource.end - offset);
  263. else
  264. dev_info(&info->bridge->dev,
  265. "host bridge window %pR\n",
  266. &window->resource);
  267. }
  268. return AE_OK;
  269. }
  270. static void __devinit
  271. pcibios_setup_root_windows(struct pci_bus *bus, struct pci_controller *ctrl)
  272. {
  273. int i;
  274. pci_bus_remove_resources(bus);
  275. for (i = 0; i < ctrl->windows; i++) {
  276. struct resource *res = &ctrl->window[i].resource;
  277. /* HP's firmware has a hack to work around a Windows bug.
  278. * Ignore these tiny memory ranges */
  279. if ((res->flags & IORESOURCE_MEM) &&
  280. (res->end - res->start < 16))
  281. continue;
  282. pci_bus_add_resource(bus, res, 0);
  283. }
  284. }
  285. struct pci_bus * __devinit
  286. pci_acpi_scan_root(struct acpi_pci_root *root)
  287. {
  288. struct acpi_device *device = root->device;
  289. int domain = root->segment;
  290. int bus = root->secondary.start;
  291. struct pci_controller *controller;
  292. unsigned int windows = 0;
  293. struct pci_bus *pbus;
  294. char *name;
  295. int pxm;
  296. controller = alloc_pci_controller(domain);
  297. if (!controller)
  298. goto out1;
  299. controller->acpi_handle = device->handle;
  300. pxm = acpi_get_pxm(controller->acpi_handle);
  301. #ifdef CONFIG_NUMA
  302. if (pxm >= 0)
  303. controller->node = pxm_to_node(pxm);
  304. #endif
  305. acpi_walk_resources(device->handle, METHOD_NAME__CRS, count_window,
  306. &windows);
  307. if (windows) {
  308. struct pci_root_info info;
  309. controller->window =
  310. kmalloc_node(sizeof(*controller->window) * windows,
  311. GFP_KERNEL, controller->node);
  312. if (!controller->window)
  313. goto out2;
  314. name = kmalloc(16, GFP_KERNEL);
  315. if (!name)
  316. goto out3;
  317. sprintf(name, "PCI Bus %04x:%02x", domain, bus);
  318. info.bridge = device;
  319. info.controller = controller;
  320. info.name = name;
  321. acpi_walk_resources(device->handle, METHOD_NAME__CRS,
  322. add_window, &info);
  323. }
  324. /*
  325. * See arch/x86/pci/acpi.c.
  326. * The desired pci bus might already be scanned in a quirk. We
  327. * should handle the case here, but it appears that IA64 hasn't
  328. * such quirk. So we just ignore the case now.
  329. */
  330. pbus = pci_scan_bus_parented(NULL, bus, &pci_root_ops, controller);
  331. return pbus;
  332. out3:
  333. kfree(controller->window);
  334. out2:
  335. kfree(controller);
  336. out1:
  337. return NULL;
  338. }
  339. void pcibios_resource_to_bus(struct pci_dev *dev,
  340. struct pci_bus_region *region, struct resource *res)
  341. {
  342. struct pci_controller *controller = PCI_CONTROLLER(dev);
  343. unsigned long offset = 0;
  344. int i;
  345. for (i = 0; i < controller->windows; i++) {
  346. struct pci_window *window = &controller->window[i];
  347. if (!(window->resource.flags & res->flags))
  348. continue;
  349. if (window->resource.start > res->start)
  350. continue;
  351. if (window->resource.end < res->end)
  352. continue;
  353. offset = window->offset;
  354. break;
  355. }
  356. region->start = res->start - offset;
  357. region->end = res->end - offset;
  358. }
  359. EXPORT_SYMBOL(pcibios_resource_to_bus);
  360. void pcibios_bus_to_resource(struct pci_dev *dev,
  361. struct resource *res, struct pci_bus_region *region)
  362. {
  363. struct pci_controller *controller = PCI_CONTROLLER(dev);
  364. unsigned long offset = 0;
  365. int i;
  366. for (i = 0; i < controller->windows; i++) {
  367. struct pci_window *window = &controller->window[i];
  368. if (!(window->resource.flags & res->flags))
  369. continue;
  370. if (window->resource.start - window->offset > region->start)
  371. continue;
  372. if (window->resource.end - window->offset < region->end)
  373. continue;
  374. offset = window->offset;
  375. break;
  376. }
  377. res->start = region->start + offset;
  378. res->end = region->end + offset;
  379. }
  380. EXPORT_SYMBOL(pcibios_bus_to_resource);
  381. static int __devinit is_valid_resource(struct pci_dev *dev, int idx)
  382. {
  383. unsigned int i, type_mask = IORESOURCE_IO | IORESOURCE_MEM;
  384. struct resource *devr = &dev->resource[idx], *busr;
  385. if (!dev->bus)
  386. return 0;
  387. pci_bus_for_each_resource(dev->bus, busr, i) {
  388. if (!busr || ((busr->flags ^ devr->flags) & type_mask))
  389. continue;
  390. if ((devr->start) && (devr->start >= busr->start) &&
  391. (devr->end <= busr->end))
  392. return 1;
  393. }
  394. return 0;
  395. }
  396. static void __devinit
  397. pcibios_fixup_resources(struct pci_dev *dev, int start, int limit)
  398. {
  399. struct pci_bus_region region;
  400. int i;
  401. for (i = start; i < limit; i++) {
  402. if (!dev->resource[i].flags)
  403. continue;
  404. region.start = dev->resource[i].start;
  405. region.end = dev->resource[i].end;
  406. pcibios_bus_to_resource(dev, &dev->resource[i], &region);
  407. if ((is_valid_resource(dev, i)))
  408. pci_claim_resource(dev, i);
  409. }
  410. }
  411. void __devinit pcibios_fixup_device_resources(struct pci_dev *dev)
  412. {
  413. pcibios_fixup_resources(dev, 0, PCI_BRIDGE_RESOURCES);
  414. }
  415. EXPORT_SYMBOL_GPL(pcibios_fixup_device_resources);
  416. static void __devinit pcibios_fixup_bridge_resources(struct pci_dev *dev)
  417. {
  418. pcibios_fixup_resources(dev, PCI_BRIDGE_RESOURCES, PCI_NUM_RESOURCES);
  419. }
  420. /*
  421. * Called after each bus is probed, but before its children are examined.
  422. */
  423. void __devinit
  424. pcibios_fixup_bus (struct pci_bus *b)
  425. {
  426. struct pci_dev *dev;
  427. if (b->self) {
  428. pci_read_bridge_bases(b);
  429. pcibios_fixup_bridge_resources(b->self);
  430. } else {
  431. pcibios_setup_root_windows(b, b->sysdata);
  432. }
  433. list_for_each_entry(dev, &b->devices, bus_list)
  434. pcibios_fixup_device_resources(dev);
  435. platform_pci_fixup_bus(b);
  436. return;
  437. }
  438. void pcibios_set_master (struct pci_dev *dev)
  439. {
  440. /* No special bus mastering setup handling */
  441. }
  442. void __devinit
  443. pcibios_update_irq (struct pci_dev *dev, int irq)
  444. {
  445. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, irq);
  446. /* ??? FIXME -- record old value for shutdown. */
  447. }
  448. int
  449. pcibios_enable_device (struct pci_dev *dev, int mask)
  450. {
  451. int ret;
  452. ret = pci_enable_resources(dev, mask);
  453. if (ret < 0)
  454. return ret;
  455. if (!dev->msi_enabled)
  456. return acpi_pci_irq_enable(dev);
  457. return 0;
  458. }
  459. void
  460. pcibios_disable_device (struct pci_dev *dev)
  461. {
  462. BUG_ON(atomic_read(&dev->enable_cnt));
  463. if (!dev->msi_enabled)
  464. acpi_pci_irq_disable(dev);
  465. }
  466. resource_size_t
  467. pcibios_align_resource (void *data, const struct resource *res,
  468. resource_size_t size, resource_size_t align)
  469. {
  470. return res->start;
  471. }
  472. /*
  473. * PCI BIOS setup, always defaults to SAL interface
  474. */
  475. char * __init
  476. pcibios_setup (char *str)
  477. {
  478. return str;
  479. }
  480. int
  481. pci_mmap_page_range (struct pci_dev *dev, struct vm_area_struct *vma,
  482. enum pci_mmap_state mmap_state, int write_combine)
  483. {
  484. unsigned long size = vma->vm_end - vma->vm_start;
  485. pgprot_t prot;
  486. /*
  487. * I/O space cannot be accessed via normal processor loads and
  488. * stores on this platform.
  489. */
  490. if (mmap_state == pci_mmap_io)
  491. /*
  492. * XXX we could relax this for I/O spaces for which ACPI
  493. * indicates that the space is 1-to-1 mapped. But at the
  494. * moment, we don't support multiple PCI address spaces and
  495. * the legacy I/O space is not 1-to-1 mapped, so this is moot.
  496. */
  497. return -EINVAL;
  498. if (!valid_mmap_phys_addr_range(vma->vm_pgoff, size))
  499. return -EINVAL;
  500. prot = phys_mem_access_prot(NULL, vma->vm_pgoff, size,
  501. vma->vm_page_prot);
  502. /*
  503. * If the user requested WC, the kernel uses UC or WC for this region,
  504. * and the chipset supports WC, we can use WC. Otherwise, we have to
  505. * use the same attribute the kernel uses.
  506. */
  507. if (write_combine &&
  508. ((pgprot_val(prot) & _PAGE_MA_MASK) == _PAGE_MA_UC ||
  509. (pgprot_val(prot) & _PAGE_MA_MASK) == _PAGE_MA_WC) &&
  510. efi_range_is_wc(vma->vm_start, vma->vm_end - vma->vm_start))
  511. vma->vm_page_prot = pgprot_writecombine(vma->vm_page_prot);
  512. else
  513. vma->vm_page_prot = prot;
  514. if (remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  515. vma->vm_end - vma->vm_start, vma->vm_page_prot))
  516. return -EAGAIN;
  517. return 0;
  518. }
  519. /**
  520. * ia64_pci_get_legacy_mem - generic legacy mem routine
  521. * @bus: bus to get legacy memory base address for
  522. *
  523. * Find the base of legacy memory for @bus. This is typically the first
  524. * megabyte of bus address space for @bus or is simply 0 on platforms whose
  525. * chipsets support legacy I/O and memory routing. Returns the base address
  526. * or an error pointer if an error occurred.
  527. *
  528. * This is the ia64 generic version of this routine. Other platforms
  529. * are free to override it with a machine vector.
  530. */
  531. char *ia64_pci_get_legacy_mem(struct pci_bus *bus)
  532. {
  533. return (char *)__IA64_UNCACHED_OFFSET;
  534. }
  535. /**
  536. * pci_mmap_legacy_page_range - map legacy memory space to userland
  537. * @bus: bus whose legacy space we're mapping
  538. * @vma: vma passed in by mmap
  539. *
  540. * Map legacy memory space for this device back to userspace using a machine
  541. * vector to get the base address.
  542. */
  543. int
  544. pci_mmap_legacy_page_range(struct pci_bus *bus, struct vm_area_struct *vma,
  545. enum pci_mmap_state mmap_state)
  546. {
  547. unsigned long size = vma->vm_end - vma->vm_start;
  548. pgprot_t prot;
  549. char *addr;
  550. /* We only support mmap'ing of legacy memory space */
  551. if (mmap_state != pci_mmap_mem)
  552. return -ENOSYS;
  553. /*
  554. * Avoid attribute aliasing. See Documentation/ia64/aliasing.txt
  555. * for more details.
  556. */
  557. if (!valid_mmap_phys_addr_range(vma->vm_pgoff, size))
  558. return -EINVAL;
  559. prot = phys_mem_access_prot(NULL, vma->vm_pgoff, size,
  560. vma->vm_page_prot);
  561. addr = pci_get_legacy_mem(bus);
  562. if (IS_ERR(addr))
  563. return PTR_ERR(addr);
  564. vma->vm_pgoff += (unsigned long)addr >> PAGE_SHIFT;
  565. vma->vm_page_prot = prot;
  566. if (remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  567. size, vma->vm_page_prot))
  568. return -EAGAIN;
  569. return 0;
  570. }
  571. /**
  572. * ia64_pci_legacy_read - read from legacy I/O space
  573. * @bus: bus to read
  574. * @port: legacy port value
  575. * @val: caller allocated storage for returned value
  576. * @size: number of bytes to read
  577. *
  578. * Simply reads @size bytes from @port and puts the result in @val.
  579. *
  580. * Again, this (and the write routine) are generic versions that can be
  581. * overridden by the platform. This is necessary on platforms that don't
  582. * support legacy I/O routing or that hard fail on legacy I/O timeouts.
  583. */
  584. int ia64_pci_legacy_read(struct pci_bus *bus, u16 port, u32 *val, u8 size)
  585. {
  586. int ret = size;
  587. switch (size) {
  588. case 1:
  589. *val = inb(port);
  590. break;
  591. case 2:
  592. *val = inw(port);
  593. break;
  594. case 4:
  595. *val = inl(port);
  596. break;
  597. default:
  598. ret = -EINVAL;
  599. break;
  600. }
  601. return ret;
  602. }
  603. /**
  604. * ia64_pci_legacy_write - perform a legacy I/O write
  605. * @bus: bus pointer
  606. * @port: port to write
  607. * @val: value to write
  608. * @size: number of bytes to write from @val
  609. *
  610. * Simply writes @size bytes of @val to @port.
  611. */
  612. int ia64_pci_legacy_write(struct pci_bus *bus, u16 port, u32 val, u8 size)
  613. {
  614. int ret = size;
  615. switch (size) {
  616. case 1:
  617. outb(val, port);
  618. break;
  619. case 2:
  620. outw(val, port);
  621. break;
  622. case 4:
  623. outl(val, port);
  624. break;
  625. default:
  626. ret = -EINVAL;
  627. break;
  628. }
  629. return ret;
  630. }
  631. /**
  632. * set_pci_cacheline_size - determine cacheline size for PCI devices
  633. *
  634. * We want to use the line-size of the outer-most cache. We assume
  635. * that this line-size is the same for all CPUs.
  636. *
  637. * Code mostly taken from arch/ia64/kernel/palinfo.c:cache_info().
  638. */
  639. static void __init set_pci_dfl_cacheline_size(void)
  640. {
  641. unsigned long levels, unique_caches;
  642. long status;
  643. pal_cache_config_info_t cci;
  644. status = ia64_pal_cache_summary(&levels, &unique_caches);
  645. if (status != 0) {
  646. printk(KERN_ERR "%s: ia64_pal_cache_summary() failed "
  647. "(status=%ld)\n", __func__, status);
  648. return;
  649. }
  650. status = ia64_pal_cache_config_info(levels - 1,
  651. /* cache_type (data_or_unified)= */ 2, &cci);
  652. if (status != 0) {
  653. printk(KERN_ERR "%s: ia64_pal_cache_config_info() failed "
  654. "(status=%ld)\n", __func__, status);
  655. return;
  656. }
  657. pci_dfl_cache_line_size = (1 << cci.pcci_line_size) / 4;
  658. }
  659. u64 ia64_dma_get_required_mask(struct device *dev)
  660. {
  661. u32 low_totalram = ((max_pfn - 1) << PAGE_SHIFT);
  662. u32 high_totalram = ((max_pfn - 1) >> (32 - PAGE_SHIFT));
  663. u64 mask;
  664. if (!high_totalram) {
  665. /* convert to mask just covering totalram */
  666. low_totalram = (1 << (fls(low_totalram) - 1));
  667. low_totalram += low_totalram - 1;
  668. mask = low_totalram;
  669. } else {
  670. high_totalram = (1 << (fls(high_totalram) - 1));
  671. high_totalram += high_totalram - 1;
  672. mask = (((u64)high_totalram) << 32) + 0xffffffff;
  673. }
  674. return mask;
  675. }
  676. EXPORT_SYMBOL_GPL(ia64_dma_get_required_mask);
  677. u64 dma_get_required_mask(struct device *dev)
  678. {
  679. return platform_dma_get_required_mask(dev);
  680. }
  681. EXPORT_SYMBOL_GPL(dma_get_required_mask);
  682. static int __init pcibios_init(void)
  683. {
  684. set_pci_dfl_cacheline_size();
  685. return 0;
  686. }
  687. subsys_initcall(pcibios_init);