intel-agp.c 75 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include "agp.h"
  11. /*
  12. * If we have Intel graphics, we're not going to have anything other than
  13. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  14. * on the Intel IOMMU support (CONFIG_DMAR).
  15. * Only newer chipsets need to bother with this, of course.
  16. */
  17. #ifdef CONFIG_DMAR
  18. #define USE_PCI_DMA_API 1
  19. #endif
  20. #define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
  21. #define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
  22. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  23. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  24. #define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980
  25. #define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982
  26. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  27. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  28. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  29. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  30. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  31. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  32. #define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
  33. #define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
  34. #define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
  35. #define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
  36. #define PCI_DEVICE_ID_INTEL_IGDGM_HB 0xA010
  37. #define PCI_DEVICE_ID_INTEL_IGDGM_IG 0xA011
  38. #define PCI_DEVICE_ID_INTEL_IGDG_HB 0xA000
  39. #define PCI_DEVICE_ID_INTEL_IGDG_IG 0xA001
  40. #define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
  41. #define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
  42. #define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
  43. #define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
  44. #define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
  45. #define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
  46. #define PCI_DEVICE_ID_INTEL_GM45_HB 0x2A40
  47. #define PCI_DEVICE_ID_INTEL_GM45_IG 0x2A42
  48. #define PCI_DEVICE_ID_INTEL_IGD_E_HB 0x2E00
  49. #define PCI_DEVICE_ID_INTEL_IGD_E_IG 0x2E02
  50. #define PCI_DEVICE_ID_INTEL_Q45_HB 0x2E10
  51. #define PCI_DEVICE_ID_INTEL_Q45_IG 0x2E12
  52. #define PCI_DEVICE_ID_INTEL_G45_HB 0x2E20
  53. #define PCI_DEVICE_ID_INTEL_G45_IG 0x2E22
  54. #define PCI_DEVICE_ID_INTEL_G41_HB 0x2E30
  55. #define PCI_DEVICE_ID_INTEL_G41_IG 0x2E32
  56. #define PCI_DEVICE_ID_INTEL_IGDNG_D_HB 0x0040
  57. #define PCI_DEVICE_ID_INTEL_IGDNG_D_IG 0x0042
  58. #define PCI_DEVICE_ID_INTEL_IGDNG_M_HB 0x0044
  59. #define PCI_DEVICE_ID_INTEL_IGDNG_M_IG 0x0046
  60. /* cover 915 and 945 variants */
  61. #define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
  62. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
  63. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
  64. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
  65. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
  66. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)
  67. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  68. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
  69. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  70. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  71. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
  72. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
  73. #define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
  74. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
  75. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB || \
  76. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDGM_HB || \
  77. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDG_HB)
  78. #define IS_IGD (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDGM_HB || \
  79. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDG_HB)
  80. #define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGD_E_HB || \
  81. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
  82. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
  83. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB || \
  84. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G41_HB || \
  85. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_D_HB || \
  86. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_M_HB)
  87. extern int agp_memory_reserved;
  88. /* Intel 815 register */
  89. #define INTEL_815_APCONT 0x51
  90. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  91. /* Intel i820 registers */
  92. #define INTEL_I820_RDCR 0x51
  93. #define INTEL_I820_ERRSTS 0xc8
  94. /* Intel i840 registers */
  95. #define INTEL_I840_MCHCFG 0x50
  96. #define INTEL_I840_ERRSTS 0xc8
  97. /* Intel i850 registers */
  98. #define INTEL_I850_MCHCFG 0x50
  99. #define INTEL_I850_ERRSTS 0xc8
  100. /* intel 915G registers */
  101. #define I915_GMADDR 0x18
  102. #define I915_MMADDR 0x10
  103. #define I915_PTEADDR 0x1C
  104. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  105. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  106. #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
  107. #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
  108. #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
  109. #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
  110. #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
  111. #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
  112. #define I915_IFPADDR 0x60
  113. /* Intel 965G registers */
  114. #define I965_MSAC 0x62
  115. #define I965_IFPADDR 0x70
  116. /* Intel 7505 registers */
  117. #define INTEL_I7505_APSIZE 0x74
  118. #define INTEL_I7505_NCAPID 0x60
  119. #define INTEL_I7505_NISTAT 0x6c
  120. #define INTEL_I7505_ATTBASE 0x78
  121. #define INTEL_I7505_ERRSTS 0x42
  122. #define INTEL_I7505_AGPCTRL 0x70
  123. #define INTEL_I7505_MCHCFG 0x50
  124. static const struct aper_size_info_fixed intel_i810_sizes[] =
  125. {
  126. {64, 16384, 4},
  127. /* The 32M mode still requires a 64k gatt */
  128. {32, 8192, 4}
  129. };
  130. #define AGP_DCACHE_MEMORY 1
  131. #define AGP_PHYS_MEMORY 2
  132. #define INTEL_AGP_CACHED_MEMORY 3
  133. static struct gatt_mask intel_i810_masks[] =
  134. {
  135. {.mask = I810_PTE_VALID, .type = 0},
  136. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  137. {.mask = I810_PTE_VALID, .type = 0},
  138. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  139. .type = INTEL_AGP_CACHED_MEMORY}
  140. };
  141. static struct _intel_private {
  142. struct pci_dev *pcidev; /* device one */
  143. u8 __iomem *registers;
  144. u32 __iomem *gtt; /* I915G */
  145. int num_dcache_entries;
  146. /* gtt_entries is the number of gtt entries that are already mapped
  147. * to stolen memory. Stolen memory is larger than the memory mapped
  148. * through gtt_entries, as it includes some reserved space for the BIOS
  149. * popup and for the GTT.
  150. */
  151. int gtt_entries; /* i830+ */
  152. union {
  153. void __iomem *i9xx_flush_page;
  154. void *i8xx_flush_page;
  155. };
  156. struct page *i8xx_page;
  157. struct resource ifp_resource;
  158. int resource_valid;
  159. } intel_private;
  160. #ifdef USE_PCI_DMA_API
  161. static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
  162. {
  163. *ret = pci_map_page(intel_private.pcidev, page, 0,
  164. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  165. if (pci_dma_mapping_error(intel_private.pcidev, *ret))
  166. return -EINVAL;
  167. return 0;
  168. }
  169. static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
  170. {
  171. pci_unmap_page(intel_private.pcidev, dma,
  172. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  173. }
  174. static void intel_agp_free_sglist(struct agp_memory *mem)
  175. {
  176. if (mem->sg_vmalloc_flag)
  177. vfree(mem->sg_list);
  178. else
  179. kfree(mem->sg_list);
  180. mem->sg_vmalloc_flag = 0;
  181. mem->sg_list = NULL;
  182. mem->num_sg = 0;
  183. }
  184. static int intel_agp_map_memory(struct agp_memory *mem)
  185. {
  186. struct scatterlist *sg;
  187. int i;
  188. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  189. if ((mem->page_count * sizeof(*mem->sg_list)) < 2*PAGE_SIZE)
  190. mem->sg_list = kcalloc(mem->page_count, sizeof(*mem->sg_list),
  191. GFP_KERNEL);
  192. if (mem->sg_list == NULL) {
  193. mem->sg_list = vmalloc(mem->page_count * sizeof(*mem->sg_list));
  194. mem->sg_vmalloc_flag = 1;
  195. }
  196. if (!mem->sg_list) {
  197. mem->sg_vmalloc_flag = 0;
  198. return -ENOMEM;
  199. }
  200. sg_init_table(mem->sg_list, mem->page_count);
  201. sg = mem->sg_list;
  202. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  203. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  204. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  205. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  206. if (unlikely(!mem->num_sg)) {
  207. intel_agp_free_sglist(mem);
  208. return -ENOMEM;
  209. }
  210. return 0;
  211. }
  212. static void intel_agp_unmap_memory(struct agp_memory *mem)
  213. {
  214. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  215. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  216. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  217. intel_agp_free_sglist(mem);
  218. }
  219. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  220. off_t pg_start, int mask_type)
  221. {
  222. struct scatterlist *sg;
  223. int i, j;
  224. j = pg_start;
  225. WARN_ON(!mem->num_sg);
  226. if (mem->num_sg == mem->page_count) {
  227. for_each_sg(mem->sg_list, sg, mem->page_count, i) {
  228. writel(agp_bridge->driver->mask_memory(agp_bridge,
  229. sg_dma_address(sg), mask_type),
  230. intel_private.gtt+j);
  231. j++;
  232. }
  233. } else {
  234. /* sg may merge pages, but we have to seperate
  235. * per-page addr for GTT */
  236. unsigned int len, m;
  237. for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
  238. len = sg_dma_len(sg) / PAGE_SIZE;
  239. for (m = 0; m < len; m++) {
  240. writel(agp_bridge->driver->mask_memory(agp_bridge,
  241. sg_dma_address(sg) + m * PAGE_SIZE,
  242. mask_type),
  243. intel_private.gtt+j);
  244. j++;
  245. }
  246. }
  247. }
  248. readl(intel_private.gtt+j-1);
  249. }
  250. #else
  251. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  252. off_t pg_start, int mask_type)
  253. {
  254. int i, j;
  255. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  256. writel(agp_bridge->driver->mask_memory(agp_bridge,
  257. phys_to_gart(page_to_phys(mem->pages[i])), mask_type),
  258. intel_private.gtt+j);
  259. }
  260. readl(intel_private.gtt+j-1);
  261. }
  262. #endif
  263. static int intel_i810_fetch_size(void)
  264. {
  265. u32 smram_miscc;
  266. struct aper_size_info_fixed *values;
  267. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  268. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  269. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  270. dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
  271. return 0;
  272. }
  273. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  274. agp_bridge->previous_size =
  275. agp_bridge->current_size = (void *) (values + 1);
  276. agp_bridge->aperture_size_idx = 1;
  277. return values[1].size;
  278. } else {
  279. agp_bridge->previous_size =
  280. agp_bridge->current_size = (void *) (values);
  281. agp_bridge->aperture_size_idx = 0;
  282. return values[0].size;
  283. }
  284. return 0;
  285. }
  286. static int intel_i810_configure(void)
  287. {
  288. struct aper_size_info_fixed *current_size;
  289. u32 temp;
  290. int i;
  291. current_size = A_SIZE_FIX(agp_bridge->current_size);
  292. if (!intel_private.registers) {
  293. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  294. temp &= 0xfff80000;
  295. intel_private.registers = ioremap(temp, 128 * 4096);
  296. if (!intel_private.registers) {
  297. dev_err(&intel_private.pcidev->dev,
  298. "can't remap memory\n");
  299. return -ENOMEM;
  300. }
  301. }
  302. if ((readl(intel_private.registers+I810_DRAM_CTL)
  303. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  304. /* This will need to be dynamically assigned */
  305. dev_info(&intel_private.pcidev->dev,
  306. "detected 4MB dedicated video ram\n");
  307. intel_private.num_dcache_entries = 1024;
  308. }
  309. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  310. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  311. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  312. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  313. if (agp_bridge->driver->needs_scratch_page) {
  314. for (i = 0; i < current_size->num_entries; i++) {
  315. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  316. }
  317. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  318. }
  319. global_cache_flush();
  320. return 0;
  321. }
  322. static void intel_i810_cleanup(void)
  323. {
  324. writel(0, intel_private.registers+I810_PGETBL_CTL);
  325. readl(intel_private.registers); /* PCI Posting. */
  326. iounmap(intel_private.registers);
  327. }
  328. static void intel_i810_tlbflush(struct agp_memory *mem)
  329. {
  330. return;
  331. }
  332. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  333. {
  334. return;
  335. }
  336. /* Exists to support ARGB cursors */
  337. static struct page *i8xx_alloc_pages(void)
  338. {
  339. struct page *page;
  340. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  341. if (page == NULL)
  342. return NULL;
  343. if (set_pages_uc(page, 4) < 0) {
  344. set_pages_wb(page, 4);
  345. __free_pages(page, 2);
  346. return NULL;
  347. }
  348. get_page(page);
  349. atomic_inc(&agp_bridge->current_memory_agp);
  350. return page;
  351. }
  352. static void i8xx_destroy_pages(struct page *page)
  353. {
  354. if (page == NULL)
  355. return;
  356. set_pages_wb(page, 4);
  357. put_page(page);
  358. __free_pages(page, 2);
  359. atomic_dec(&agp_bridge->current_memory_agp);
  360. }
  361. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  362. int type)
  363. {
  364. if (type < AGP_USER_TYPES)
  365. return type;
  366. else if (type == AGP_USER_CACHED_MEMORY)
  367. return INTEL_AGP_CACHED_MEMORY;
  368. else
  369. return 0;
  370. }
  371. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  372. int type)
  373. {
  374. int i, j, num_entries;
  375. void *temp;
  376. int ret = -EINVAL;
  377. int mask_type;
  378. if (mem->page_count == 0)
  379. goto out;
  380. temp = agp_bridge->current_size;
  381. num_entries = A_SIZE_FIX(temp)->num_entries;
  382. if ((pg_start + mem->page_count) > num_entries)
  383. goto out_err;
  384. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  385. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  386. ret = -EBUSY;
  387. goto out_err;
  388. }
  389. }
  390. if (type != mem->type)
  391. goto out_err;
  392. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  393. switch (mask_type) {
  394. case AGP_DCACHE_MEMORY:
  395. if (!mem->is_flushed)
  396. global_cache_flush();
  397. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  398. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  399. intel_private.registers+I810_PTE_BASE+(i*4));
  400. }
  401. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  402. break;
  403. case AGP_PHYS_MEMORY:
  404. case AGP_NORMAL_MEMORY:
  405. if (!mem->is_flushed)
  406. global_cache_flush();
  407. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  408. writel(agp_bridge->driver->mask_memory(agp_bridge,
  409. phys_to_gart(page_to_phys(mem->pages[i])),
  410. mask_type),
  411. intel_private.registers+I810_PTE_BASE+(j*4));
  412. }
  413. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  414. break;
  415. default:
  416. goto out_err;
  417. }
  418. agp_bridge->driver->tlb_flush(mem);
  419. out:
  420. ret = 0;
  421. out_err:
  422. mem->is_flushed = true;
  423. return ret;
  424. }
  425. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  426. int type)
  427. {
  428. int i;
  429. if (mem->page_count == 0)
  430. return 0;
  431. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  432. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  433. }
  434. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  435. agp_bridge->driver->tlb_flush(mem);
  436. return 0;
  437. }
  438. /*
  439. * The i810/i830 requires a physical address to program its mouse
  440. * pointer into hardware.
  441. * However the Xserver still writes to it through the agp aperture.
  442. */
  443. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  444. {
  445. struct agp_memory *new;
  446. struct page *page;
  447. switch (pg_count) {
  448. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  449. break;
  450. case 4:
  451. /* kludge to get 4 physical pages for ARGB cursor */
  452. page = i8xx_alloc_pages();
  453. break;
  454. default:
  455. return NULL;
  456. }
  457. if (page == NULL)
  458. return NULL;
  459. new = agp_create_memory(pg_count);
  460. if (new == NULL)
  461. return NULL;
  462. new->pages[0] = page;
  463. if (pg_count == 4) {
  464. /* kludge to get 4 physical pages for ARGB cursor */
  465. new->pages[1] = new->pages[0] + 1;
  466. new->pages[2] = new->pages[1] + 1;
  467. new->pages[3] = new->pages[2] + 1;
  468. }
  469. new->page_count = pg_count;
  470. new->num_scratch_pages = pg_count;
  471. new->type = AGP_PHYS_MEMORY;
  472. new->physical = page_to_phys(new->pages[0]);
  473. return new;
  474. }
  475. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  476. {
  477. struct agp_memory *new;
  478. if (type == AGP_DCACHE_MEMORY) {
  479. if (pg_count != intel_private.num_dcache_entries)
  480. return NULL;
  481. new = agp_create_memory(1);
  482. if (new == NULL)
  483. return NULL;
  484. new->type = AGP_DCACHE_MEMORY;
  485. new->page_count = pg_count;
  486. new->num_scratch_pages = 0;
  487. agp_free_page_array(new);
  488. return new;
  489. }
  490. if (type == AGP_PHYS_MEMORY)
  491. return alloc_agpphysmem_i8xx(pg_count, type);
  492. return NULL;
  493. }
  494. static void intel_i810_free_by_type(struct agp_memory *curr)
  495. {
  496. agp_free_key(curr->key);
  497. if (curr->type == AGP_PHYS_MEMORY) {
  498. if (curr->page_count == 4)
  499. i8xx_destroy_pages(curr->pages[0]);
  500. else {
  501. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  502. AGP_PAGE_DESTROY_UNMAP);
  503. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  504. AGP_PAGE_DESTROY_FREE);
  505. }
  506. agp_free_page_array(curr);
  507. }
  508. kfree(curr);
  509. }
  510. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  511. dma_addr_t addr, int type)
  512. {
  513. /* Type checking must be done elsewhere */
  514. return addr | bridge->driver->masks[type].mask;
  515. }
  516. static struct aper_size_info_fixed intel_i830_sizes[] =
  517. {
  518. {128, 32768, 5},
  519. /* The 64M mode still requires a 128k gatt */
  520. {64, 16384, 5},
  521. {256, 65536, 6},
  522. {512, 131072, 7},
  523. };
  524. static void intel_i830_init_gtt_entries(void)
  525. {
  526. u16 gmch_ctrl;
  527. int gtt_entries;
  528. u8 rdct;
  529. int local = 0;
  530. static const int ddt[4] = { 0, 16, 32, 64 };
  531. int size; /* reserved space (in kb) at the top of stolen memory */
  532. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  533. if (IS_I965) {
  534. u32 pgetbl_ctl;
  535. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  536. /* The 965 has a field telling us the size of the GTT,
  537. * which may be larger than what is necessary to map the
  538. * aperture.
  539. */
  540. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  541. case I965_PGETBL_SIZE_128KB:
  542. size = 128;
  543. break;
  544. case I965_PGETBL_SIZE_256KB:
  545. size = 256;
  546. break;
  547. case I965_PGETBL_SIZE_512KB:
  548. size = 512;
  549. break;
  550. case I965_PGETBL_SIZE_1MB:
  551. size = 1024;
  552. break;
  553. case I965_PGETBL_SIZE_2MB:
  554. size = 2048;
  555. break;
  556. case I965_PGETBL_SIZE_1_5MB:
  557. size = 1024 + 512;
  558. break;
  559. default:
  560. dev_info(&intel_private.pcidev->dev,
  561. "unknown page table size, assuming 512KB\n");
  562. size = 512;
  563. }
  564. size += 4; /* add in BIOS popup space */
  565. } else if (IS_G33 && !IS_IGD) {
  566. /* G33's GTT size defined in gmch_ctrl */
  567. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  568. case G33_PGETBL_SIZE_1M:
  569. size = 1024;
  570. break;
  571. case G33_PGETBL_SIZE_2M:
  572. size = 2048;
  573. break;
  574. default:
  575. dev_info(&agp_bridge->dev->dev,
  576. "unknown page table size 0x%x, assuming 512KB\n",
  577. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  578. size = 512;
  579. }
  580. size += 4;
  581. } else if (IS_G4X || IS_IGD) {
  582. /* On 4 series hardware, GTT stolen is separate from graphics
  583. * stolen, ignore it in stolen gtt entries counting. However,
  584. * 4KB of the stolen memory doesn't get mapped to the GTT.
  585. */
  586. size = 4;
  587. } else {
  588. /* On previous hardware, the GTT size was just what was
  589. * required to map the aperture.
  590. */
  591. size = agp_bridge->driver->fetch_size() + 4;
  592. }
  593. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  594. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  595. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  596. case I830_GMCH_GMS_STOLEN_512:
  597. gtt_entries = KB(512) - KB(size);
  598. break;
  599. case I830_GMCH_GMS_STOLEN_1024:
  600. gtt_entries = MB(1) - KB(size);
  601. break;
  602. case I830_GMCH_GMS_STOLEN_8192:
  603. gtt_entries = MB(8) - KB(size);
  604. break;
  605. case I830_GMCH_GMS_LOCAL:
  606. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  607. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  608. MB(ddt[I830_RDRAM_DDT(rdct)]);
  609. local = 1;
  610. break;
  611. default:
  612. gtt_entries = 0;
  613. break;
  614. }
  615. } else {
  616. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  617. case I855_GMCH_GMS_STOLEN_1M:
  618. gtt_entries = MB(1) - KB(size);
  619. break;
  620. case I855_GMCH_GMS_STOLEN_4M:
  621. gtt_entries = MB(4) - KB(size);
  622. break;
  623. case I855_GMCH_GMS_STOLEN_8M:
  624. gtt_entries = MB(8) - KB(size);
  625. break;
  626. case I855_GMCH_GMS_STOLEN_16M:
  627. gtt_entries = MB(16) - KB(size);
  628. break;
  629. case I855_GMCH_GMS_STOLEN_32M:
  630. gtt_entries = MB(32) - KB(size);
  631. break;
  632. case I915_GMCH_GMS_STOLEN_48M:
  633. /* Check it's really I915G */
  634. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  635. gtt_entries = MB(48) - KB(size);
  636. else
  637. gtt_entries = 0;
  638. break;
  639. case I915_GMCH_GMS_STOLEN_64M:
  640. /* Check it's really I915G */
  641. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  642. gtt_entries = MB(64) - KB(size);
  643. else
  644. gtt_entries = 0;
  645. break;
  646. case G33_GMCH_GMS_STOLEN_128M:
  647. if (IS_G33 || IS_I965 || IS_G4X)
  648. gtt_entries = MB(128) - KB(size);
  649. else
  650. gtt_entries = 0;
  651. break;
  652. case G33_GMCH_GMS_STOLEN_256M:
  653. if (IS_G33 || IS_I965 || IS_G4X)
  654. gtt_entries = MB(256) - KB(size);
  655. else
  656. gtt_entries = 0;
  657. break;
  658. case INTEL_GMCH_GMS_STOLEN_96M:
  659. if (IS_I965 || IS_G4X)
  660. gtt_entries = MB(96) - KB(size);
  661. else
  662. gtt_entries = 0;
  663. break;
  664. case INTEL_GMCH_GMS_STOLEN_160M:
  665. if (IS_I965 || IS_G4X)
  666. gtt_entries = MB(160) - KB(size);
  667. else
  668. gtt_entries = 0;
  669. break;
  670. case INTEL_GMCH_GMS_STOLEN_224M:
  671. if (IS_I965 || IS_G4X)
  672. gtt_entries = MB(224) - KB(size);
  673. else
  674. gtt_entries = 0;
  675. break;
  676. case INTEL_GMCH_GMS_STOLEN_352M:
  677. if (IS_I965 || IS_G4X)
  678. gtt_entries = MB(352) - KB(size);
  679. else
  680. gtt_entries = 0;
  681. break;
  682. default:
  683. gtt_entries = 0;
  684. break;
  685. }
  686. }
  687. if (gtt_entries > 0) {
  688. dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
  689. gtt_entries / KB(1), local ? "local" : "stolen");
  690. gtt_entries /= KB(4);
  691. } else {
  692. dev_info(&agp_bridge->dev->dev,
  693. "no pre-allocated video memory detected\n");
  694. gtt_entries = 0;
  695. }
  696. intel_private.gtt_entries = gtt_entries;
  697. }
  698. static void intel_i830_fini_flush(void)
  699. {
  700. kunmap(intel_private.i8xx_page);
  701. intel_private.i8xx_flush_page = NULL;
  702. unmap_page_from_agp(intel_private.i8xx_page);
  703. __free_page(intel_private.i8xx_page);
  704. intel_private.i8xx_page = NULL;
  705. }
  706. static void intel_i830_setup_flush(void)
  707. {
  708. /* return if we've already set the flush mechanism up */
  709. if (intel_private.i8xx_page)
  710. return;
  711. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  712. if (!intel_private.i8xx_page)
  713. return;
  714. /* make page uncached */
  715. map_page_into_agp(intel_private.i8xx_page);
  716. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  717. if (!intel_private.i8xx_flush_page)
  718. intel_i830_fini_flush();
  719. }
  720. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  721. {
  722. unsigned int *pg = intel_private.i8xx_flush_page;
  723. int i;
  724. for (i = 0; i < 256; i += 2)
  725. *(pg + i) = i;
  726. wmb();
  727. }
  728. /* The intel i830 automatically initializes the agp aperture during POST.
  729. * Use the memory already set aside for in the GTT.
  730. */
  731. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  732. {
  733. int page_order;
  734. struct aper_size_info_fixed *size;
  735. int num_entries;
  736. u32 temp;
  737. size = agp_bridge->current_size;
  738. page_order = size->page_order;
  739. num_entries = size->num_entries;
  740. agp_bridge->gatt_table_real = NULL;
  741. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  742. temp &= 0xfff80000;
  743. intel_private.registers = ioremap(temp, 128 * 4096);
  744. if (!intel_private.registers)
  745. return -ENOMEM;
  746. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  747. global_cache_flush(); /* FIXME: ?? */
  748. /* we have to call this as early as possible after the MMIO base address is known */
  749. intel_i830_init_gtt_entries();
  750. agp_bridge->gatt_table = NULL;
  751. agp_bridge->gatt_bus_addr = temp;
  752. return 0;
  753. }
  754. /* Return the gatt table to a sane state. Use the top of stolen
  755. * memory for the GTT.
  756. */
  757. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  758. {
  759. return 0;
  760. }
  761. static int intel_i830_fetch_size(void)
  762. {
  763. u16 gmch_ctrl;
  764. struct aper_size_info_fixed *values;
  765. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  766. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  767. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  768. /* 855GM/852GM/865G has 128MB aperture size */
  769. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  770. agp_bridge->aperture_size_idx = 0;
  771. return values[0].size;
  772. }
  773. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  774. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  775. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  776. agp_bridge->aperture_size_idx = 0;
  777. return values[0].size;
  778. } else {
  779. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  780. agp_bridge->aperture_size_idx = 1;
  781. return values[1].size;
  782. }
  783. return 0;
  784. }
  785. static int intel_i830_configure(void)
  786. {
  787. struct aper_size_info_fixed *current_size;
  788. u32 temp;
  789. u16 gmch_ctrl;
  790. int i;
  791. current_size = A_SIZE_FIX(agp_bridge->current_size);
  792. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  793. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  794. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  795. gmch_ctrl |= I830_GMCH_ENABLED;
  796. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  797. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  798. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  799. if (agp_bridge->driver->needs_scratch_page) {
  800. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  801. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  802. }
  803. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
  804. }
  805. global_cache_flush();
  806. intel_i830_setup_flush();
  807. return 0;
  808. }
  809. static void intel_i830_cleanup(void)
  810. {
  811. iounmap(intel_private.registers);
  812. }
  813. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  814. int type)
  815. {
  816. int i, j, num_entries;
  817. void *temp;
  818. int ret = -EINVAL;
  819. int mask_type;
  820. if (mem->page_count == 0)
  821. goto out;
  822. temp = agp_bridge->current_size;
  823. num_entries = A_SIZE_FIX(temp)->num_entries;
  824. if (pg_start < intel_private.gtt_entries) {
  825. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  826. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  827. pg_start, intel_private.gtt_entries);
  828. dev_info(&intel_private.pcidev->dev,
  829. "trying to insert into local/stolen memory\n");
  830. goto out_err;
  831. }
  832. if ((pg_start + mem->page_count) > num_entries)
  833. goto out_err;
  834. /* The i830 can't check the GTT for entries since its read only,
  835. * depend on the caller to make the correct offset decisions.
  836. */
  837. if (type != mem->type)
  838. goto out_err;
  839. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  840. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  841. mask_type != INTEL_AGP_CACHED_MEMORY)
  842. goto out_err;
  843. if (!mem->is_flushed)
  844. global_cache_flush();
  845. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  846. writel(agp_bridge->driver->mask_memory(agp_bridge,
  847. phys_to_gart(page_to_phys(mem->pages[i])), mask_type),
  848. intel_private.registers+I810_PTE_BASE+(j*4));
  849. }
  850. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  851. agp_bridge->driver->tlb_flush(mem);
  852. out:
  853. ret = 0;
  854. out_err:
  855. mem->is_flushed = true;
  856. return ret;
  857. }
  858. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  859. int type)
  860. {
  861. int i;
  862. if (mem->page_count == 0)
  863. return 0;
  864. if (pg_start < intel_private.gtt_entries) {
  865. dev_info(&intel_private.pcidev->dev,
  866. "trying to disable local/stolen memory\n");
  867. return -EINVAL;
  868. }
  869. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  870. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  871. }
  872. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  873. agp_bridge->driver->tlb_flush(mem);
  874. return 0;
  875. }
  876. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
  877. {
  878. if (type == AGP_PHYS_MEMORY)
  879. return alloc_agpphysmem_i8xx(pg_count, type);
  880. /* always return NULL for other allocation types for now */
  881. return NULL;
  882. }
  883. static int intel_alloc_chipset_flush_resource(void)
  884. {
  885. int ret;
  886. ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  887. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  888. pcibios_align_resource, agp_bridge->dev);
  889. return ret;
  890. }
  891. static void intel_i915_setup_chipset_flush(void)
  892. {
  893. int ret;
  894. u32 temp;
  895. pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
  896. if (!(temp & 0x1)) {
  897. intel_alloc_chipset_flush_resource();
  898. intel_private.resource_valid = 1;
  899. pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  900. } else {
  901. temp &= ~1;
  902. intel_private.resource_valid = 1;
  903. intel_private.ifp_resource.start = temp;
  904. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  905. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  906. /* some BIOSes reserve this area in a pnp some don't */
  907. if (ret)
  908. intel_private.resource_valid = 0;
  909. }
  910. }
  911. static void intel_i965_g33_setup_chipset_flush(void)
  912. {
  913. u32 temp_hi, temp_lo;
  914. int ret;
  915. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
  916. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
  917. if (!(temp_lo & 0x1)) {
  918. intel_alloc_chipset_flush_resource();
  919. intel_private.resource_valid = 1;
  920. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
  921. upper_32_bits(intel_private.ifp_resource.start));
  922. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  923. } else {
  924. u64 l64;
  925. temp_lo &= ~0x1;
  926. l64 = ((u64)temp_hi << 32) | temp_lo;
  927. intel_private.resource_valid = 1;
  928. intel_private.ifp_resource.start = l64;
  929. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  930. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  931. /* some BIOSes reserve this area in a pnp some don't */
  932. if (ret)
  933. intel_private.resource_valid = 0;
  934. }
  935. }
  936. static void intel_i9xx_setup_flush(void)
  937. {
  938. /* return if already configured */
  939. if (intel_private.ifp_resource.start)
  940. return;
  941. /* setup a resource for this object */
  942. intel_private.ifp_resource.name = "Intel Flush Page";
  943. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  944. /* Setup chipset flush for 915 */
  945. if (IS_I965 || IS_G33 || IS_G4X) {
  946. intel_i965_g33_setup_chipset_flush();
  947. } else {
  948. intel_i915_setup_chipset_flush();
  949. }
  950. if (intel_private.ifp_resource.start) {
  951. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  952. if (!intel_private.i9xx_flush_page)
  953. dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
  954. }
  955. }
  956. static int intel_i915_configure(void)
  957. {
  958. struct aper_size_info_fixed *current_size;
  959. u32 temp;
  960. u16 gmch_ctrl;
  961. int i;
  962. current_size = A_SIZE_FIX(agp_bridge->current_size);
  963. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  964. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  965. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  966. gmch_ctrl |= I830_GMCH_ENABLED;
  967. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  968. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  969. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  970. if (agp_bridge->driver->needs_scratch_page) {
  971. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  972. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  973. }
  974. readl(intel_private.gtt+i-1); /* PCI Posting. */
  975. }
  976. global_cache_flush();
  977. intel_i9xx_setup_flush();
  978. return 0;
  979. }
  980. static void intel_i915_cleanup(void)
  981. {
  982. if (intel_private.i9xx_flush_page)
  983. iounmap(intel_private.i9xx_flush_page);
  984. if (intel_private.resource_valid)
  985. release_resource(&intel_private.ifp_resource);
  986. intel_private.ifp_resource.start = 0;
  987. intel_private.resource_valid = 0;
  988. iounmap(intel_private.gtt);
  989. iounmap(intel_private.registers);
  990. }
  991. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  992. {
  993. if (intel_private.i9xx_flush_page)
  994. writel(1, intel_private.i9xx_flush_page);
  995. }
  996. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  997. int type)
  998. {
  999. int num_entries;
  1000. void *temp;
  1001. int ret = -EINVAL;
  1002. int mask_type;
  1003. if (mem->page_count == 0)
  1004. goto out;
  1005. temp = agp_bridge->current_size;
  1006. num_entries = A_SIZE_FIX(temp)->num_entries;
  1007. if (pg_start < intel_private.gtt_entries) {
  1008. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  1009. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  1010. pg_start, intel_private.gtt_entries);
  1011. dev_info(&intel_private.pcidev->dev,
  1012. "trying to insert into local/stolen memory\n");
  1013. goto out_err;
  1014. }
  1015. if ((pg_start + mem->page_count) > num_entries)
  1016. goto out_err;
  1017. /* The i915 can't check the GTT for entries since it's read only;
  1018. * depend on the caller to make the correct offset decisions.
  1019. */
  1020. if (type != mem->type)
  1021. goto out_err;
  1022. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  1023. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  1024. mask_type != INTEL_AGP_CACHED_MEMORY)
  1025. goto out_err;
  1026. if (!mem->is_flushed)
  1027. global_cache_flush();
  1028. intel_agp_insert_sg_entries(mem, pg_start, mask_type);
  1029. agp_bridge->driver->tlb_flush(mem);
  1030. out:
  1031. ret = 0;
  1032. out_err:
  1033. mem->is_flushed = true;
  1034. return ret;
  1035. }
  1036. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  1037. int type)
  1038. {
  1039. int i;
  1040. if (mem->page_count == 0)
  1041. return 0;
  1042. if (pg_start < intel_private.gtt_entries) {
  1043. dev_info(&intel_private.pcidev->dev,
  1044. "trying to disable local/stolen memory\n");
  1045. return -EINVAL;
  1046. }
  1047. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  1048. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1049. readl(intel_private.gtt+i-1);
  1050. agp_bridge->driver->tlb_flush(mem);
  1051. return 0;
  1052. }
  1053. /* Return the aperture size by just checking the resource length. The effect
  1054. * described in the spec of the MSAC registers is just changing of the
  1055. * resource size.
  1056. */
  1057. static int intel_i9xx_fetch_size(void)
  1058. {
  1059. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  1060. int aper_size; /* size in megabytes */
  1061. int i;
  1062. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  1063. for (i = 0; i < num_sizes; i++) {
  1064. if (aper_size == intel_i830_sizes[i].size) {
  1065. agp_bridge->current_size = intel_i830_sizes + i;
  1066. agp_bridge->previous_size = agp_bridge->current_size;
  1067. return aper_size;
  1068. }
  1069. }
  1070. return 0;
  1071. }
  1072. /* The intel i915 automatically initializes the agp aperture during POST.
  1073. * Use the memory already set aside for in the GTT.
  1074. */
  1075. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  1076. {
  1077. int page_order;
  1078. struct aper_size_info_fixed *size;
  1079. int num_entries;
  1080. u32 temp, temp2;
  1081. int gtt_map_size = 256 * 1024;
  1082. size = agp_bridge->current_size;
  1083. page_order = size->page_order;
  1084. num_entries = size->num_entries;
  1085. agp_bridge->gatt_table_real = NULL;
  1086. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1087. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  1088. if (IS_G33)
  1089. gtt_map_size = 1024 * 1024; /* 1M on G33 */
  1090. intel_private.gtt = ioremap(temp2, gtt_map_size);
  1091. if (!intel_private.gtt)
  1092. return -ENOMEM;
  1093. temp &= 0xfff80000;
  1094. intel_private.registers = ioremap(temp, 128 * 4096);
  1095. if (!intel_private.registers) {
  1096. iounmap(intel_private.gtt);
  1097. return -ENOMEM;
  1098. }
  1099. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1100. global_cache_flush(); /* FIXME: ? */
  1101. /* we have to call this as early as possible after the MMIO base address is known */
  1102. intel_i830_init_gtt_entries();
  1103. agp_bridge->gatt_table = NULL;
  1104. agp_bridge->gatt_bus_addr = temp;
  1105. return 0;
  1106. }
  1107. /*
  1108. * The i965 supports 36-bit physical addresses, but to keep
  1109. * the format of the GTT the same, the bits that don't fit
  1110. * in a 32-bit word are shifted down to bits 4..7.
  1111. *
  1112. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  1113. * is always zero on 32-bit architectures, so no need to make
  1114. * this conditional.
  1115. */
  1116. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  1117. dma_addr_t addr, int type)
  1118. {
  1119. /* Shift high bits down */
  1120. addr |= (addr >> 28) & 0xf0;
  1121. /* Type checking must be done elsewhere */
  1122. return addr | bridge->driver->masks[type].mask;
  1123. }
  1124. static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
  1125. {
  1126. switch (agp_bridge->dev->device) {
  1127. case PCI_DEVICE_ID_INTEL_GM45_HB:
  1128. case PCI_DEVICE_ID_INTEL_IGD_E_HB:
  1129. case PCI_DEVICE_ID_INTEL_Q45_HB:
  1130. case PCI_DEVICE_ID_INTEL_G45_HB:
  1131. case PCI_DEVICE_ID_INTEL_G41_HB:
  1132. case PCI_DEVICE_ID_INTEL_IGDNG_D_HB:
  1133. case PCI_DEVICE_ID_INTEL_IGDNG_M_HB:
  1134. *gtt_offset = *gtt_size = MB(2);
  1135. break;
  1136. default:
  1137. *gtt_offset = *gtt_size = KB(512);
  1138. }
  1139. }
  1140. /* The intel i965 automatically initializes the agp aperture during POST.
  1141. * Use the memory already set aside for in the GTT.
  1142. */
  1143. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  1144. {
  1145. int page_order;
  1146. struct aper_size_info_fixed *size;
  1147. int num_entries;
  1148. u32 temp;
  1149. int gtt_offset, gtt_size;
  1150. size = agp_bridge->current_size;
  1151. page_order = size->page_order;
  1152. num_entries = size->num_entries;
  1153. agp_bridge->gatt_table_real = NULL;
  1154. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1155. temp &= 0xfff00000;
  1156. intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
  1157. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  1158. if (!intel_private.gtt)
  1159. return -ENOMEM;
  1160. intel_private.registers = ioremap(temp, 128 * 4096);
  1161. if (!intel_private.registers) {
  1162. iounmap(intel_private.gtt);
  1163. return -ENOMEM;
  1164. }
  1165. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1166. global_cache_flush(); /* FIXME: ? */
  1167. /* we have to call this as early as possible after the MMIO base address is known */
  1168. intel_i830_init_gtt_entries();
  1169. agp_bridge->gatt_table = NULL;
  1170. agp_bridge->gatt_bus_addr = temp;
  1171. return 0;
  1172. }
  1173. static int intel_fetch_size(void)
  1174. {
  1175. int i;
  1176. u16 temp;
  1177. struct aper_size_info_16 *values;
  1178. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  1179. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  1180. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1181. if (temp == values[i].size_value) {
  1182. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  1183. agp_bridge->aperture_size_idx = i;
  1184. return values[i].size;
  1185. }
  1186. }
  1187. return 0;
  1188. }
  1189. static int __intel_8xx_fetch_size(u8 temp)
  1190. {
  1191. int i;
  1192. struct aper_size_info_8 *values;
  1193. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  1194. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1195. if (temp == values[i].size_value) {
  1196. agp_bridge->previous_size =
  1197. agp_bridge->current_size = (void *) (values + i);
  1198. agp_bridge->aperture_size_idx = i;
  1199. return values[i].size;
  1200. }
  1201. }
  1202. return 0;
  1203. }
  1204. static int intel_8xx_fetch_size(void)
  1205. {
  1206. u8 temp;
  1207. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1208. return __intel_8xx_fetch_size(temp);
  1209. }
  1210. static int intel_815_fetch_size(void)
  1211. {
  1212. u8 temp;
  1213. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  1214. * one non-reserved bit, so mask the others out ... */
  1215. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1216. temp &= (1 << 3);
  1217. return __intel_8xx_fetch_size(temp);
  1218. }
  1219. static void intel_tlbflush(struct agp_memory *mem)
  1220. {
  1221. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  1222. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1223. }
  1224. static void intel_8xx_tlbflush(struct agp_memory *mem)
  1225. {
  1226. u32 temp;
  1227. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1228. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  1229. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1230. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  1231. }
  1232. static void intel_cleanup(void)
  1233. {
  1234. u16 temp;
  1235. struct aper_size_info_16 *previous_size;
  1236. previous_size = A_SIZE_16(agp_bridge->previous_size);
  1237. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1238. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1239. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1240. }
  1241. static void intel_8xx_cleanup(void)
  1242. {
  1243. u16 temp;
  1244. struct aper_size_info_8 *previous_size;
  1245. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1246. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1247. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1248. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1249. }
  1250. static int intel_configure(void)
  1251. {
  1252. u32 temp;
  1253. u16 temp2;
  1254. struct aper_size_info_16 *current_size;
  1255. current_size = A_SIZE_16(agp_bridge->current_size);
  1256. /* aperture size */
  1257. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1258. /* address to map to */
  1259. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1260. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1261. /* attbase - aperture base */
  1262. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1263. /* agpctrl */
  1264. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1265. /* paccfg/nbxcfg */
  1266. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1267. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  1268. (temp2 & ~(1 << 10)) | (1 << 9));
  1269. /* clear any possible error conditions */
  1270. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  1271. return 0;
  1272. }
  1273. static int intel_815_configure(void)
  1274. {
  1275. u32 temp, addr;
  1276. u8 temp2;
  1277. struct aper_size_info_8 *current_size;
  1278. /* attbase - aperture base */
  1279. /* the Intel 815 chipset spec. says that bits 29-31 in the
  1280. * ATTBASE register are reserved -> try not to write them */
  1281. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  1282. dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
  1283. return -EINVAL;
  1284. }
  1285. current_size = A_SIZE_8(agp_bridge->current_size);
  1286. /* aperture size */
  1287. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1288. current_size->size_value);
  1289. /* address to map to */
  1290. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1291. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1292. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  1293. addr &= INTEL_815_ATTBASE_MASK;
  1294. addr |= agp_bridge->gatt_bus_addr;
  1295. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  1296. /* agpctrl */
  1297. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1298. /* apcont */
  1299. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  1300. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  1301. /* clear any possible error conditions */
  1302. /* Oddness : this chipset seems to have no ERRSTS register ! */
  1303. return 0;
  1304. }
  1305. static void intel_820_tlbflush(struct agp_memory *mem)
  1306. {
  1307. return;
  1308. }
  1309. static void intel_820_cleanup(void)
  1310. {
  1311. u8 temp;
  1312. struct aper_size_info_8 *previous_size;
  1313. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1314. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  1315. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  1316. temp & ~(1 << 1));
  1317. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1318. previous_size->size_value);
  1319. }
  1320. static int intel_820_configure(void)
  1321. {
  1322. u32 temp;
  1323. u8 temp2;
  1324. struct aper_size_info_8 *current_size;
  1325. current_size = A_SIZE_8(agp_bridge->current_size);
  1326. /* aperture size */
  1327. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1328. /* address to map to */
  1329. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1330. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1331. /* attbase - aperture base */
  1332. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1333. /* agpctrl */
  1334. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1335. /* global enable aperture access */
  1336. /* This flag is not accessed through MCHCFG register as in */
  1337. /* i850 chipset. */
  1338. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  1339. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  1340. /* clear any possible AGP-related error conditions */
  1341. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  1342. return 0;
  1343. }
  1344. static int intel_840_configure(void)
  1345. {
  1346. u32 temp;
  1347. u16 temp2;
  1348. struct aper_size_info_8 *current_size;
  1349. current_size = A_SIZE_8(agp_bridge->current_size);
  1350. /* aperture size */
  1351. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1352. /* address to map to */
  1353. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1354. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1355. /* attbase - aperture base */
  1356. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1357. /* agpctrl */
  1358. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1359. /* mcgcfg */
  1360. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  1361. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  1362. /* clear any possible error conditions */
  1363. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  1364. return 0;
  1365. }
  1366. static int intel_845_configure(void)
  1367. {
  1368. u32 temp;
  1369. u8 temp2;
  1370. struct aper_size_info_8 *current_size;
  1371. current_size = A_SIZE_8(agp_bridge->current_size);
  1372. /* aperture size */
  1373. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1374. if (agp_bridge->apbase_config != 0) {
  1375. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  1376. agp_bridge->apbase_config);
  1377. } else {
  1378. /* address to map to */
  1379. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1380. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1381. agp_bridge->apbase_config = temp;
  1382. }
  1383. /* attbase - aperture base */
  1384. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1385. /* agpctrl */
  1386. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1387. /* agpm */
  1388. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1389. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1390. /* clear any possible error conditions */
  1391. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1392. intel_i830_setup_flush();
  1393. return 0;
  1394. }
  1395. static int intel_850_configure(void)
  1396. {
  1397. u32 temp;
  1398. u16 temp2;
  1399. struct aper_size_info_8 *current_size;
  1400. current_size = A_SIZE_8(agp_bridge->current_size);
  1401. /* aperture size */
  1402. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1403. /* address to map to */
  1404. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1405. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1406. /* attbase - aperture base */
  1407. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1408. /* agpctrl */
  1409. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1410. /* mcgcfg */
  1411. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1412. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1413. /* clear any possible AGP-related error conditions */
  1414. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1415. return 0;
  1416. }
  1417. static int intel_860_configure(void)
  1418. {
  1419. u32 temp;
  1420. u16 temp2;
  1421. struct aper_size_info_8 *current_size;
  1422. current_size = A_SIZE_8(agp_bridge->current_size);
  1423. /* aperture size */
  1424. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1425. /* address to map to */
  1426. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1427. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1428. /* attbase - aperture base */
  1429. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1430. /* agpctrl */
  1431. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1432. /* mcgcfg */
  1433. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1434. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1435. /* clear any possible AGP-related error conditions */
  1436. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1437. return 0;
  1438. }
  1439. static int intel_830mp_configure(void)
  1440. {
  1441. u32 temp;
  1442. u16 temp2;
  1443. struct aper_size_info_8 *current_size;
  1444. current_size = A_SIZE_8(agp_bridge->current_size);
  1445. /* aperture size */
  1446. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1447. /* address to map to */
  1448. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1449. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1450. /* attbase - aperture base */
  1451. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1452. /* agpctrl */
  1453. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1454. /* gmch */
  1455. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1456. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1457. /* clear any possible AGP-related error conditions */
  1458. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1459. return 0;
  1460. }
  1461. static int intel_7505_configure(void)
  1462. {
  1463. u32 temp;
  1464. u16 temp2;
  1465. struct aper_size_info_8 *current_size;
  1466. current_size = A_SIZE_8(agp_bridge->current_size);
  1467. /* aperture size */
  1468. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1469. /* address to map to */
  1470. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1471. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1472. /* attbase - aperture base */
  1473. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1474. /* agpctrl */
  1475. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1476. /* mchcfg */
  1477. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1478. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1479. return 0;
  1480. }
  1481. /* Setup function */
  1482. static const struct gatt_mask intel_generic_masks[] =
  1483. {
  1484. {.mask = 0x00000017, .type = 0}
  1485. };
  1486. static const struct aper_size_info_8 intel_815_sizes[2] =
  1487. {
  1488. {64, 16384, 4, 0},
  1489. {32, 8192, 3, 8},
  1490. };
  1491. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1492. {
  1493. {256, 65536, 6, 0},
  1494. {128, 32768, 5, 32},
  1495. {64, 16384, 4, 48},
  1496. {32, 8192, 3, 56},
  1497. {16, 4096, 2, 60},
  1498. {8, 2048, 1, 62},
  1499. {4, 1024, 0, 63}
  1500. };
  1501. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1502. {
  1503. {256, 65536, 6, 0},
  1504. {128, 32768, 5, 32},
  1505. {64, 16384, 4, 48},
  1506. {32, 8192, 3, 56},
  1507. {16, 4096, 2, 60},
  1508. {8, 2048, 1, 62},
  1509. {4, 1024, 0, 63}
  1510. };
  1511. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1512. {
  1513. {256, 65536, 6, 0},
  1514. {128, 32768, 5, 32},
  1515. {64, 16384, 4, 48},
  1516. {32, 8192, 3, 56}
  1517. };
  1518. static const struct agp_bridge_driver intel_generic_driver = {
  1519. .owner = THIS_MODULE,
  1520. .aperture_sizes = intel_generic_sizes,
  1521. .size_type = U16_APER_SIZE,
  1522. .num_aperture_sizes = 7,
  1523. .configure = intel_configure,
  1524. .fetch_size = intel_fetch_size,
  1525. .cleanup = intel_cleanup,
  1526. .tlb_flush = intel_tlbflush,
  1527. .mask_memory = agp_generic_mask_memory,
  1528. .masks = intel_generic_masks,
  1529. .agp_enable = agp_generic_enable,
  1530. .cache_flush = global_cache_flush,
  1531. .create_gatt_table = agp_generic_create_gatt_table,
  1532. .free_gatt_table = agp_generic_free_gatt_table,
  1533. .insert_memory = agp_generic_insert_memory,
  1534. .remove_memory = agp_generic_remove_memory,
  1535. .alloc_by_type = agp_generic_alloc_by_type,
  1536. .free_by_type = agp_generic_free_by_type,
  1537. .agp_alloc_page = agp_generic_alloc_page,
  1538. .agp_alloc_pages = agp_generic_alloc_pages,
  1539. .agp_destroy_page = agp_generic_destroy_page,
  1540. .agp_destroy_pages = agp_generic_destroy_pages,
  1541. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1542. };
  1543. static const struct agp_bridge_driver intel_810_driver = {
  1544. .owner = THIS_MODULE,
  1545. .aperture_sizes = intel_i810_sizes,
  1546. .size_type = FIXED_APER_SIZE,
  1547. .num_aperture_sizes = 2,
  1548. .needs_scratch_page = true,
  1549. .configure = intel_i810_configure,
  1550. .fetch_size = intel_i810_fetch_size,
  1551. .cleanup = intel_i810_cleanup,
  1552. .tlb_flush = intel_i810_tlbflush,
  1553. .mask_memory = intel_i810_mask_memory,
  1554. .masks = intel_i810_masks,
  1555. .agp_enable = intel_i810_agp_enable,
  1556. .cache_flush = global_cache_flush,
  1557. .create_gatt_table = agp_generic_create_gatt_table,
  1558. .free_gatt_table = agp_generic_free_gatt_table,
  1559. .insert_memory = intel_i810_insert_entries,
  1560. .remove_memory = intel_i810_remove_entries,
  1561. .alloc_by_type = intel_i810_alloc_by_type,
  1562. .free_by_type = intel_i810_free_by_type,
  1563. .agp_alloc_page = agp_generic_alloc_page,
  1564. .agp_alloc_pages = agp_generic_alloc_pages,
  1565. .agp_destroy_page = agp_generic_destroy_page,
  1566. .agp_destroy_pages = agp_generic_destroy_pages,
  1567. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1568. };
  1569. static const struct agp_bridge_driver intel_815_driver = {
  1570. .owner = THIS_MODULE,
  1571. .aperture_sizes = intel_815_sizes,
  1572. .size_type = U8_APER_SIZE,
  1573. .num_aperture_sizes = 2,
  1574. .configure = intel_815_configure,
  1575. .fetch_size = intel_815_fetch_size,
  1576. .cleanup = intel_8xx_cleanup,
  1577. .tlb_flush = intel_8xx_tlbflush,
  1578. .mask_memory = agp_generic_mask_memory,
  1579. .masks = intel_generic_masks,
  1580. .agp_enable = agp_generic_enable,
  1581. .cache_flush = global_cache_flush,
  1582. .create_gatt_table = agp_generic_create_gatt_table,
  1583. .free_gatt_table = agp_generic_free_gatt_table,
  1584. .insert_memory = agp_generic_insert_memory,
  1585. .remove_memory = agp_generic_remove_memory,
  1586. .alloc_by_type = agp_generic_alloc_by_type,
  1587. .free_by_type = agp_generic_free_by_type,
  1588. .agp_alloc_page = agp_generic_alloc_page,
  1589. .agp_alloc_pages = agp_generic_alloc_pages,
  1590. .agp_destroy_page = agp_generic_destroy_page,
  1591. .agp_destroy_pages = agp_generic_destroy_pages,
  1592. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1593. };
  1594. static const struct agp_bridge_driver intel_830_driver = {
  1595. .owner = THIS_MODULE,
  1596. .aperture_sizes = intel_i830_sizes,
  1597. .size_type = FIXED_APER_SIZE,
  1598. .num_aperture_sizes = 4,
  1599. .needs_scratch_page = true,
  1600. .configure = intel_i830_configure,
  1601. .fetch_size = intel_i830_fetch_size,
  1602. .cleanup = intel_i830_cleanup,
  1603. .tlb_flush = intel_i810_tlbflush,
  1604. .mask_memory = intel_i810_mask_memory,
  1605. .masks = intel_i810_masks,
  1606. .agp_enable = intel_i810_agp_enable,
  1607. .cache_flush = global_cache_flush,
  1608. .create_gatt_table = intel_i830_create_gatt_table,
  1609. .free_gatt_table = intel_i830_free_gatt_table,
  1610. .insert_memory = intel_i830_insert_entries,
  1611. .remove_memory = intel_i830_remove_entries,
  1612. .alloc_by_type = intel_i830_alloc_by_type,
  1613. .free_by_type = intel_i810_free_by_type,
  1614. .agp_alloc_page = agp_generic_alloc_page,
  1615. .agp_alloc_pages = agp_generic_alloc_pages,
  1616. .agp_destroy_page = agp_generic_destroy_page,
  1617. .agp_destroy_pages = agp_generic_destroy_pages,
  1618. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1619. .chipset_flush = intel_i830_chipset_flush,
  1620. };
  1621. static const struct agp_bridge_driver intel_820_driver = {
  1622. .owner = THIS_MODULE,
  1623. .aperture_sizes = intel_8xx_sizes,
  1624. .size_type = U8_APER_SIZE,
  1625. .num_aperture_sizes = 7,
  1626. .configure = intel_820_configure,
  1627. .fetch_size = intel_8xx_fetch_size,
  1628. .cleanup = intel_820_cleanup,
  1629. .tlb_flush = intel_820_tlbflush,
  1630. .mask_memory = agp_generic_mask_memory,
  1631. .masks = intel_generic_masks,
  1632. .agp_enable = agp_generic_enable,
  1633. .cache_flush = global_cache_flush,
  1634. .create_gatt_table = agp_generic_create_gatt_table,
  1635. .free_gatt_table = agp_generic_free_gatt_table,
  1636. .insert_memory = agp_generic_insert_memory,
  1637. .remove_memory = agp_generic_remove_memory,
  1638. .alloc_by_type = agp_generic_alloc_by_type,
  1639. .free_by_type = agp_generic_free_by_type,
  1640. .agp_alloc_page = agp_generic_alloc_page,
  1641. .agp_alloc_pages = agp_generic_alloc_pages,
  1642. .agp_destroy_page = agp_generic_destroy_page,
  1643. .agp_destroy_pages = agp_generic_destroy_pages,
  1644. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1645. };
  1646. static const struct agp_bridge_driver intel_830mp_driver = {
  1647. .owner = THIS_MODULE,
  1648. .aperture_sizes = intel_830mp_sizes,
  1649. .size_type = U8_APER_SIZE,
  1650. .num_aperture_sizes = 4,
  1651. .configure = intel_830mp_configure,
  1652. .fetch_size = intel_8xx_fetch_size,
  1653. .cleanup = intel_8xx_cleanup,
  1654. .tlb_flush = intel_8xx_tlbflush,
  1655. .mask_memory = agp_generic_mask_memory,
  1656. .masks = intel_generic_masks,
  1657. .agp_enable = agp_generic_enable,
  1658. .cache_flush = global_cache_flush,
  1659. .create_gatt_table = agp_generic_create_gatt_table,
  1660. .free_gatt_table = agp_generic_free_gatt_table,
  1661. .insert_memory = agp_generic_insert_memory,
  1662. .remove_memory = agp_generic_remove_memory,
  1663. .alloc_by_type = agp_generic_alloc_by_type,
  1664. .free_by_type = agp_generic_free_by_type,
  1665. .agp_alloc_page = agp_generic_alloc_page,
  1666. .agp_alloc_pages = agp_generic_alloc_pages,
  1667. .agp_destroy_page = agp_generic_destroy_page,
  1668. .agp_destroy_pages = agp_generic_destroy_pages,
  1669. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1670. };
  1671. static const struct agp_bridge_driver intel_840_driver = {
  1672. .owner = THIS_MODULE,
  1673. .aperture_sizes = intel_8xx_sizes,
  1674. .size_type = U8_APER_SIZE,
  1675. .num_aperture_sizes = 7,
  1676. .configure = intel_840_configure,
  1677. .fetch_size = intel_8xx_fetch_size,
  1678. .cleanup = intel_8xx_cleanup,
  1679. .tlb_flush = intel_8xx_tlbflush,
  1680. .mask_memory = agp_generic_mask_memory,
  1681. .masks = intel_generic_masks,
  1682. .agp_enable = agp_generic_enable,
  1683. .cache_flush = global_cache_flush,
  1684. .create_gatt_table = agp_generic_create_gatt_table,
  1685. .free_gatt_table = agp_generic_free_gatt_table,
  1686. .insert_memory = agp_generic_insert_memory,
  1687. .remove_memory = agp_generic_remove_memory,
  1688. .alloc_by_type = agp_generic_alloc_by_type,
  1689. .free_by_type = agp_generic_free_by_type,
  1690. .agp_alloc_page = agp_generic_alloc_page,
  1691. .agp_alloc_pages = agp_generic_alloc_pages,
  1692. .agp_destroy_page = agp_generic_destroy_page,
  1693. .agp_destroy_pages = agp_generic_destroy_pages,
  1694. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1695. };
  1696. static const struct agp_bridge_driver intel_845_driver = {
  1697. .owner = THIS_MODULE,
  1698. .aperture_sizes = intel_8xx_sizes,
  1699. .size_type = U8_APER_SIZE,
  1700. .num_aperture_sizes = 7,
  1701. .configure = intel_845_configure,
  1702. .fetch_size = intel_8xx_fetch_size,
  1703. .cleanup = intel_8xx_cleanup,
  1704. .tlb_flush = intel_8xx_tlbflush,
  1705. .mask_memory = agp_generic_mask_memory,
  1706. .masks = intel_generic_masks,
  1707. .agp_enable = agp_generic_enable,
  1708. .cache_flush = global_cache_flush,
  1709. .create_gatt_table = agp_generic_create_gatt_table,
  1710. .free_gatt_table = agp_generic_free_gatt_table,
  1711. .insert_memory = agp_generic_insert_memory,
  1712. .remove_memory = agp_generic_remove_memory,
  1713. .alloc_by_type = agp_generic_alloc_by_type,
  1714. .free_by_type = agp_generic_free_by_type,
  1715. .agp_alloc_page = agp_generic_alloc_page,
  1716. .agp_alloc_pages = agp_generic_alloc_pages,
  1717. .agp_destroy_page = agp_generic_destroy_page,
  1718. .agp_destroy_pages = agp_generic_destroy_pages,
  1719. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1720. .chipset_flush = intel_i830_chipset_flush,
  1721. };
  1722. static const struct agp_bridge_driver intel_850_driver = {
  1723. .owner = THIS_MODULE,
  1724. .aperture_sizes = intel_8xx_sizes,
  1725. .size_type = U8_APER_SIZE,
  1726. .num_aperture_sizes = 7,
  1727. .configure = intel_850_configure,
  1728. .fetch_size = intel_8xx_fetch_size,
  1729. .cleanup = intel_8xx_cleanup,
  1730. .tlb_flush = intel_8xx_tlbflush,
  1731. .mask_memory = agp_generic_mask_memory,
  1732. .masks = intel_generic_masks,
  1733. .agp_enable = agp_generic_enable,
  1734. .cache_flush = global_cache_flush,
  1735. .create_gatt_table = agp_generic_create_gatt_table,
  1736. .free_gatt_table = agp_generic_free_gatt_table,
  1737. .insert_memory = agp_generic_insert_memory,
  1738. .remove_memory = agp_generic_remove_memory,
  1739. .alloc_by_type = agp_generic_alloc_by_type,
  1740. .free_by_type = agp_generic_free_by_type,
  1741. .agp_alloc_page = agp_generic_alloc_page,
  1742. .agp_alloc_pages = agp_generic_alloc_pages,
  1743. .agp_destroy_page = agp_generic_destroy_page,
  1744. .agp_destroy_pages = agp_generic_destroy_pages,
  1745. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1746. };
  1747. static const struct agp_bridge_driver intel_860_driver = {
  1748. .owner = THIS_MODULE,
  1749. .aperture_sizes = intel_8xx_sizes,
  1750. .size_type = U8_APER_SIZE,
  1751. .num_aperture_sizes = 7,
  1752. .configure = intel_860_configure,
  1753. .fetch_size = intel_8xx_fetch_size,
  1754. .cleanup = intel_8xx_cleanup,
  1755. .tlb_flush = intel_8xx_tlbflush,
  1756. .mask_memory = agp_generic_mask_memory,
  1757. .masks = intel_generic_masks,
  1758. .agp_enable = agp_generic_enable,
  1759. .cache_flush = global_cache_flush,
  1760. .create_gatt_table = agp_generic_create_gatt_table,
  1761. .free_gatt_table = agp_generic_free_gatt_table,
  1762. .insert_memory = agp_generic_insert_memory,
  1763. .remove_memory = agp_generic_remove_memory,
  1764. .alloc_by_type = agp_generic_alloc_by_type,
  1765. .free_by_type = agp_generic_free_by_type,
  1766. .agp_alloc_page = agp_generic_alloc_page,
  1767. .agp_alloc_pages = agp_generic_alloc_pages,
  1768. .agp_destroy_page = agp_generic_destroy_page,
  1769. .agp_destroy_pages = agp_generic_destroy_pages,
  1770. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1771. };
  1772. static const struct agp_bridge_driver intel_915_driver = {
  1773. .owner = THIS_MODULE,
  1774. .aperture_sizes = intel_i830_sizes,
  1775. .size_type = FIXED_APER_SIZE,
  1776. .num_aperture_sizes = 4,
  1777. .needs_scratch_page = true,
  1778. .configure = intel_i915_configure,
  1779. .fetch_size = intel_i9xx_fetch_size,
  1780. .cleanup = intel_i915_cleanup,
  1781. .tlb_flush = intel_i810_tlbflush,
  1782. .mask_memory = intel_i810_mask_memory,
  1783. .masks = intel_i810_masks,
  1784. .agp_enable = intel_i810_agp_enable,
  1785. .cache_flush = global_cache_flush,
  1786. .create_gatt_table = intel_i915_create_gatt_table,
  1787. .free_gatt_table = intel_i830_free_gatt_table,
  1788. .insert_memory = intel_i915_insert_entries,
  1789. .remove_memory = intel_i915_remove_entries,
  1790. .alloc_by_type = intel_i830_alloc_by_type,
  1791. .free_by_type = intel_i810_free_by_type,
  1792. .agp_alloc_page = agp_generic_alloc_page,
  1793. .agp_alloc_pages = agp_generic_alloc_pages,
  1794. .agp_destroy_page = agp_generic_destroy_page,
  1795. .agp_destroy_pages = agp_generic_destroy_pages,
  1796. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1797. .chipset_flush = intel_i915_chipset_flush,
  1798. #ifdef USE_PCI_DMA_API
  1799. .agp_map_page = intel_agp_map_page,
  1800. .agp_unmap_page = intel_agp_unmap_page,
  1801. .agp_map_memory = intel_agp_map_memory,
  1802. .agp_unmap_memory = intel_agp_unmap_memory,
  1803. #endif
  1804. };
  1805. static const struct agp_bridge_driver intel_i965_driver = {
  1806. .owner = THIS_MODULE,
  1807. .aperture_sizes = intel_i830_sizes,
  1808. .size_type = FIXED_APER_SIZE,
  1809. .num_aperture_sizes = 4,
  1810. .needs_scratch_page = true,
  1811. .configure = intel_i915_configure,
  1812. .fetch_size = intel_i9xx_fetch_size,
  1813. .cleanup = intel_i915_cleanup,
  1814. .tlb_flush = intel_i810_tlbflush,
  1815. .mask_memory = intel_i965_mask_memory,
  1816. .masks = intel_i810_masks,
  1817. .agp_enable = intel_i810_agp_enable,
  1818. .cache_flush = global_cache_flush,
  1819. .create_gatt_table = intel_i965_create_gatt_table,
  1820. .free_gatt_table = intel_i830_free_gatt_table,
  1821. .insert_memory = intel_i915_insert_entries,
  1822. .remove_memory = intel_i915_remove_entries,
  1823. .alloc_by_type = intel_i830_alloc_by_type,
  1824. .free_by_type = intel_i810_free_by_type,
  1825. .agp_alloc_page = agp_generic_alloc_page,
  1826. .agp_alloc_pages = agp_generic_alloc_pages,
  1827. .agp_destroy_page = agp_generic_destroy_page,
  1828. .agp_destroy_pages = agp_generic_destroy_pages,
  1829. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1830. .chipset_flush = intel_i915_chipset_flush,
  1831. #ifdef USE_PCI_DMA_API
  1832. .agp_map_page = intel_agp_map_page,
  1833. .agp_unmap_page = intel_agp_unmap_page,
  1834. .agp_map_memory = intel_agp_map_memory,
  1835. .agp_unmap_memory = intel_agp_unmap_memory,
  1836. #endif
  1837. };
  1838. static const struct agp_bridge_driver intel_7505_driver = {
  1839. .owner = THIS_MODULE,
  1840. .aperture_sizes = intel_8xx_sizes,
  1841. .size_type = U8_APER_SIZE,
  1842. .num_aperture_sizes = 7,
  1843. .configure = intel_7505_configure,
  1844. .fetch_size = intel_8xx_fetch_size,
  1845. .cleanup = intel_8xx_cleanup,
  1846. .tlb_flush = intel_8xx_tlbflush,
  1847. .mask_memory = agp_generic_mask_memory,
  1848. .masks = intel_generic_masks,
  1849. .agp_enable = agp_generic_enable,
  1850. .cache_flush = global_cache_flush,
  1851. .create_gatt_table = agp_generic_create_gatt_table,
  1852. .free_gatt_table = agp_generic_free_gatt_table,
  1853. .insert_memory = agp_generic_insert_memory,
  1854. .remove_memory = agp_generic_remove_memory,
  1855. .alloc_by_type = agp_generic_alloc_by_type,
  1856. .free_by_type = agp_generic_free_by_type,
  1857. .agp_alloc_page = agp_generic_alloc_page,
  1858. .agp_alloc_pages = agp_generic_alloc_pages,
  1859. .agp_destroy_page = agp_generic_destroy_page,
  1860. .agp_destroy_pages = agp_generic_destroy_pages,
  1861. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1862. };
  1863. static const struct agp_bridge_driver intel_g33_driver = {
  1864. .owner = THIS_MODULE,
  1865. .aperture_sizes = intel_i830_sizes,
  1866. .size_type = FIXED_APER_SIZE,
  1867. .num_aperture_sizes = 4,
  1868. .needs_scratch_page = true,
  1869. .configure = intel_i915_configure,
  1870. .fetch_size = intel_i9xx_fetch_size,
  1871. .cleanup = intel_i915_cleanup,
  1872. .tlb_flush = intel_i810_tlbflush,
  1873. .mask_memory = intel_i965_mask_memory,
  1874. .masks = intel_i810_masks,
  1875. .agp_enable = intel_i810_agp_enable,
  1876. .cache_flush = global_cache_flush,
  1877. .create_gatt_table = intel_i915_create_gatt_table,
  1878. .free_gatt_table = intel_i830_free_gatt_table,
  1879. .insert_memory = intel_i915_insert_entries,
  1880. .remove_memory = intel_i915_remove_entries,
  1881. .alloc_by_type = intel_i830_alloc_by_type,
  1882. .free_by_type = intel_i810_free_by_type,
  1883. .agp_alloc_page = agp_generic_alloc_page,
  1884. .agp_alloc_pages = agp_generic_alloc_pages,
  1885. .agp_destroy_page = agp_generic_destroy_page,
  1886. .agp_destroy_pages = agp_generic_destroy_pages,
  1887. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1888. .chipset_flush = intel_i915_chipset_flush,
  1889. #ifdef USE_PCI_DMA_API
  1890. .agp_map_page = intel_agp_map_page,
  1891. .agp_unmap_page = intel_agp_unmap_page,
  1892. .agp_map_memory = intel_agp_map_memory,
  1893. .agp_unmap_memory = intel_agp_unmap_memory,
  1894. #endif
  1895. };
  1896. static int find_gmch(u16 device)
  1897. {
  1898. struct pci_dev *gmch_device;
  1899. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1900. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1901. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1902. device, gmch_device);
  1903. }
  1904. if (!gmch_device)
  1905. return 0;
  1906. intel_private.pcidev = gmch_device;
  1907. return 1;
  1908. }
  1909. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1910. * driver and gmch_driver must be non-null, and find_gmch will determine
  1911. * which one should be used if a gmch_chip_id is present.
  1912. */
  1913. static const struct intel_driver_description {
  1914. unsigned int chip_id;
  1915. unsigned int gmch_chip_id;
  1916. unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
  1917. char *name;
  1918. const struct agp_bridge_driver *driver;
  1919. const struct agp_bridge_driver *gmch_driver;
  1920. } intel_agp_chipsets[] = {
  1921. { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
  1922. { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
  1923. { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
  1924. { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
  1925. NULL, &intel_810_driver },
  1926. { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
  1927. NULL, &intel_810_driver },
  1928. { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
  1929. NULL, &intel_810_driver },
  1930. { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
  1931. &intel_815_driver, &intel_810_driver },
  1932. { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1933. { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1934. { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
  1935. &intel_830mp_driver, &intel_830_driver },
  1936. { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
  1937. { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
  1938. { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
  1939. &intel_845_driver, &intel_830_driver },
  1940. { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
  1941. { PCI_DEVICE_ID_INTEL_82854_HB, PCI_DEVICE_ID_INTEL_82854_IG, 0, "854",
  1942. &intel_845_driver, &intel_830_driver },
  1943. { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
  1944. { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
  1945. &intel_845_driver, &intel_830_driver },
  1946. { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
  1947. { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
  1948. &intel_845_driver, &intel_830_driver },
  1949. { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
  1950. { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
  1951. NULL, &intel_915_driver },
  1952. { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
  1953. NULL, &intel_915_driver },
  1954. { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
  1955. NULL, &intel_915_driver },
  1956. { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
  1957. NULL, &intel_915_driver },
  1958. { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
  1959. NULL, &intel_915_driver },
  1960. { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
  1961. NULL, &intel_915_driver },
  1962. { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
  1963. NULL, &intel_i965_driver },
  1964. { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
  1965. NULL, &intel_i965_driver },
  1966. { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
  1967. NULL, &intel_i965_driver },
  1968. { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
  1969. NULL, &intel_i965_driver },
  1970. { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
  1971. NULL, &intel_i965_driver },
  1972. { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
  1973. NULL, &intel_i965_driver },
  1974. { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
  1975. { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
  1976. { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
  1977. NULL, &intel_g33_driver },
  1978. { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
  1979. NULL, &intel_g33_driver },
  1980. { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
  1981. NULL, &intel_g33_driver },
  1982. { PCI_DEVICE_ID_INTEL_IGDGM_HB, PCI_DEVICE_ID_INTEL_IGDGM_IG, 0, "IGD",
  1983. NULL, &intel_g33_driver },
  1984. { PCI_DEVICE_ID_INTEL_IGDG_HB, PCI_DEVICE_ID_INTEL_IGDG_IG, 0, "IGD",
  1985. NULL, &intel_g33_driver },
  1986. { PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
  1987. "Mobile Intel® GM45 Express", NULL, &intel_i965_driver },
  1988. { PCI_DEVICE_ID_INTEL_IGD_E_HB, PCI_DEVICE_ID_INTEL_IGD_E_IG, 0,
  1989. "Intel Integrated Graphics Device", NULL, &intel_i965_driver },
  1990. { PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
  1991. "Q45/Q43", NULL, &intel_i965_driver },
  1992. { PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
  1993. "G45/G43", NULL, &intel_i965_driver },
  1994. { PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG, 0,
  1995. "G41", NULL, &intel_i965_driver },
  1996. { PCI_DEVICE_ID_INTEL_IGDNG_D_HB, PCI_DEVICE_ID_INTEL_IGDNG_D_IG, 0,
  1997. "IGDNG/D", NULL, &intel_i965_driver },
  1998. { PCI_DEVICE_ID_INTEL_IGDNG_M_HB, PCI_DEVICE_ID_INTEL_IGDNG_M_IG, 0,
  1999. "IGDNG/M", NULL, &intel_i965_driver },
  2000. { 0, 0, 0, NULL, NULL, NULL }
  2001. };
  2002. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  2003. const struct pci_device_id *ent)
  2004. {
  2005. struct agp_bridge_data *bridge;
  2006. u8 cap_ptr = 0;
  2007. struct resource *r;
  2008. int i;
  2009. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  2010. bridge = agp_alloc_bridge();
  2011. if (!bridge)
  2012. return -ENOMEM;
  2013. for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
  2014. /* In case that multiple models of gfx chip may
  2015. stand on same host bridge type, this can be
  2016. sure we detect the right IGD. */
  2017. if (pdev->device == intel_agp_chipsets[i].chip_id) {
  2018. if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
  2019. find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
  2020. bridge->driver =
  2021. intel_agp_chipsets[i].gmch_driver;
  2022. break;
  2023. } else if (intel_agp_chipsets[i].multi_gmch_chip) {
  2024. continue;
  2025. } else {
  2026. bridge->driver = intel_agp_chipsets[i].driver;
  2027. break;
  2028. }
  2029. }
  2030. }
  2031. if (intel_agp_chipsets[i].name == NULL) {
  2032. if (cap_ptr)
  2033. dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
  2034. pdev->vendor, pdev->device);
  2035. agp_put_bridge(bridge);
  2036. return -ENODEV;
  2037. }
  2038. if (bridge->driver == NULL) {
  2039. /* bridge has no AGP and no IGD detected */
  2040. if (cap_ptr)
  2041. dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
  2042. intel_agp_chipsets[i].gmch_chip_id);
  2043. agp_put_bridge(bridge);
  2044. return -ENODEV;
  2045. }
  2046. bridge->dev = pdev;
  2047. bridge->capndx = cap_ptr;
  2048. bridge->dev_private_data = &intel_private;
  2049. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
  2050. /*
  2051. * The following fixes the case where the BIOS has "forgotten" to
  2052. * provide an address range for the GART.
  2053. * 20030610 - hamish@zot.org
  2054. */
  2055. r = &pdev->resource[0];
  2056. if (!r->start && r->end) {
  2057. if (pci_assign_resource(pdev, 0)) {
  2058. dev_err(&pdev->dev, "can't assign resource 0\n");
  2059. agp_put_bridge(bridge);
  2060. return -ENODEV;
  2061. }
  2062. }
  2063. /*
  2064. * If the device has not been properly setup, the following will catch
  2065. * the problem and should stop the system from crashing.
  2066. * 20030610 - hamish@zot.org
  2067. */
  2068. if (pci_enable_device(pdev)) {
  2069. dev_err(&pdev->dev, "can't enable PCI device\n");
  2070. agp_put_bridge(bridge);
  2071. return -ENODEV;
  2072. }
  2073. /* Fill in the mode register */
  2074. if (cap_ptr) {
  2075. pci_read_config_dword(pdev,
  2076. bridge->capndx+PCI_AGP_STATUS,
  2077. &bridge->mode);
  2078. }
  2079. pci_set_drvdata(pdev, bridge);
  2080. return agp_add_bridge(bridge);
  2081. }
  2082. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  2083. {
  2084. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2085. agp_remove_bridge(bridge);
  2086. if (intel_private.pcidev)
  2087. pci_dev_put(intel_private.pcidev);
  2088. agp_put_bridge(bridge);
  2089. }
  2090. #ifdef CONFIG_PM
  2091. static int agp_intel_resume(struct pci_dev *pdev)
  2092. {
  2093. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2094. int ret_val;
  2095. pci_restore_state(pdev);
  2096. /* We should restore our graphics device's config space,
  2097. * as host bridge (00:00) resumes before graphics device (02:00),
  2098. * then our access to its pci space can work right.
  2099. */
  2100. if (intel_private.pcidev)
  2101. pci_restore_state(intel_private.pcidev);
  2102. if (bridge->driver == &intel_generic_driver)
  2103. intel_configure();
  2104. else if (bridge->driver == &intel_850_driver)
  2105. intel_850_configure();
  2106. else if (bridge->driver == &intel_845_driver)
  2107. intel_845_configure();
  2108. else if (bridge->driver == &intel_830mp_driver)
  2109. intel_830mp_configure();
  2110. else if (bridge->driver == &intel_915_driver)
  2111. intel_i915_configure();
  2112. else if (bridge->driver == &intel_830_driver)
  2113. intel_i830_configure();
  2114. else if (bridge->driver == &intel_810_driver)
  2115. intel_i810_configure();
  2116. else if (bridge->driver == &intel_i965_driver)
  2117. intel_i915_configure();
  2118. ret_val = agp_rebind_memory();
  2119. if (ret_val != 0)
  2120. return ret_val;
  2121. return 0;
  2122. }
  2123. #endif
  2124. static struct pci_device_id agp_intel_pci_table[] = {
  2125. #define ID(x) \
  2126. { \
  2127. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  2128. .class_mask = ~0, \
  2129. .vendor = PCI_VENDOR_ID_INTEL, \
  2130. .device = x, \
  2131. .subvendor = PCI_ANY_ID, \
  2132. .subdevice = PCI_ANY_ID, \
  2133. }
  2134. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  2135. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  2136. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  2137. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  2138. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  2139. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  2140. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  2141. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  2142. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  2143. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  2144. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  2145. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  2146. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  2147. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  2148. ID(PCI_DEVICE_ID_INTEL_82854_HB),
  2149. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  2150. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  2151. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  2152. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  2153. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  2154. ID(PCI_DEVICE_ID_INTEL_7505_0),
  2155. ID(PCI_DEVICE_ID_INTEL_7205_0),
  2156. ID(PCI_DEVICE_ID_INTEL_E7221_HB),
  2157. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  2158. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  2159. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  2160. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  2161. ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
  2162. ID(PCI_DEVICE_ID_INTEL_IGDGM_HB),
  2163. ID(PCI_DEVICE_ID_INTEL_IGDG_HB),
  2164. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  2165. ID(PCI_DEVICE_ID_INTEL_82G35_HB),
  2166. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  2167. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  2168. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  2169. ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
  2170. ID(PCI_DEVICE_ID_INTEL_G33_HB),
  2171. ID(PCI_DEVICE_ID_INTEL_Q35_HB),
  2172. ID(PCI_DEVICE_ID_INTEL_Q33_HB),
  2173. ID(PCI_DEVICE_ID_INTEL_GM45_HB),
  2174. ID(PCI_DEVICE_ID_INTEL_IGD_E_HB),
  2175. ID(PCI_DEVICE_ID_INTEL_Q45_HB),
  2176. ID(PCI_DEVICE_ID_INTEL_G45_HB),
  2177. ID(PCI_DEVICE_ID_INTEL_G41_HB),
  2178. ID(PCI_DEVICE_ID_INTEL_IGDNG_D_HB),
  2179. ID(PCI_DEVICE_ID_INTEL_IGDNG_M_HB),
  2180. { }
  2181. };
  2182. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  2183. static struct pci_driver agp_intel_pci_driver = {
  2184. .name = "agpgart-intel",
  2185. .id_table = agp_intel_pci_table,
  2186. .probe = agp_intel_probe,
  2187. .remove = __devexit_p(agp_intel_remove),
  2188. #ifdef CONFIG_PM
  2189. .resume = agp_intel_resume,
  2190. #endif
  2191. };
  2192. static int __init agp_intel_init(void)
  2193. {
  2194. if (agp_off)
  2195. return -EINVAL;
  2196. return pci_register_driver(&agp_intel_pci_driver);
  2197. }
  2198. static void __exit agp_intel_cleanup(void)
  2199. {
  2200. pci_unregister_driver(&agp_intel_pci_driver);
  2201. }
  2202. module_init(agp_intel_init);
  2203. module_exit(agp_intel_cleanup);
  2204. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  2205. MODULE_LICENSE("GPL and additional rights");