qlcnic_83xx_hw.c 84 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. #include "qlcnic_sriov.h"
  9. #include <linux/if_vlan.h>
  10. #include <linux/ipv6.h>
  11. #include <linux/ethtool.h>
  12. #include <linux/interrupt.h>
  13. #define QLCNIC_MAX_TX_QUEUES 1
  14. #define RSS_HASHTYPE_IP_TCP 0x3
  15. #define QLC_83XX_FW_MBX_CMD 0
  16. static const struct qlcnic_mailbox_metadata qlcnic_83xx_mbx_tbl[] = {
  17. {QLCNIC_CMD_CONFIGURE_IP_ADDR, 6, 1},
  18. {QLCNIC_CMD_CONFIG_INTRPT, 18, 34},
  19. {QLCNIC_CMD_CREATE_RX_CTX, 136, 27},
  20. {QLCNIC_CMD_DESTROY_RX_CTX, 2, 1},
  21. {QLCNIC_CMD_CREATE_TX_CTX, 54, 18},
  22. {QLCNIC_CMD_DESTROY_TX_CTX, 2, 1},
  23. {QLCNIC_CMD_CONFIGURE_MAC_LEARNING, 2, 1},
  24. {QLCNIC_CMD_INTRPT_TEST, 22, 12},
  25. {QLCNIC_CMD_SET_MTU, 3, 1},
  26. {QLCNIC_CMD_READ_PHY, 4, 2},
  27. {QLCNIC_CMD_WRITE_PHY, 5, 1},
  28. {QLCNIC_CMD_READ_HW_REG, 4, 1},
  29. {QLCNIC_CMD_GET_FLOW_CTL, 4, 2},
  30. {QLCNIC_CMD_SET_FLOW_CTL, 4, 1},
  31. {QLCNIC_CMD_READ_MAX_MTU, 4, 2},
  32. {QLCNIC_CMD_READ_MAX_LRO, 4, 2},
  33. {QLCNIC_CMD_MAC_ADDRESS, 4, 3},
  34. {QLCNIC_CMD_GET_PCI_INFO, 1, 66},
  35. {QLCNIC_CMD_GET_NIC_INFO, 2, 19},
  36. {QLCNIC_CMD_SET_NIC_INFO, 32, 1},
  37. {QLCNIC_CMD_GET_ESWITCH_CAPABILITY, 4, 3},
  38. {QLCNIC_CMD_TOGGLE_ESWITCH, 4, 1},
  39. {QLCNIC_CMD_GET_ESWITCH_STATUS, 4, 3},
  40. {QLCNIC_CMD_SET_PORTMIRRORING, 4, 1},
  41. {QLCNIC_CMD_CONFIGURE_ESWITCH, 4, 1},
  42. {QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG, 4, 3},
  43. {QLCNIC_CMD_GET_ESWITCH_STATS, 5, 1},
  44. {QLCNIC_CMD_CONFIG_PORT, 4, 1},
  45. {QLCNIC_CMD_TEMP_SIZE, 1, 4},
  46. {QLCNIC_CMD_GET_TEMP_HDR, 5, 5},
  47. {QLCNIC_CMD_GET_LINK_EVENT, 2, 1},
  48. {QLCNIC_CMD_CONFIG_MAC_VLAN, 4, 3},
  49. {QLCNIC_CMD_CONFIG_INTR_COAL, 6, 1},
  50. {QLCNIC_CMD_CONFIGURE_RSS, 14, 1},
  51. {QLCNIC_CMD_CONFIGURE_LED, 2, 1},
  52. {QLCNIC_CMD_CONFIGURE_MAC_RX_MODE, 2, 1},
  53. {QLCNIC_CMD_CONFIGURE_HW_LRO, 2, 1},
  54. {QLCNIC_CMD_GET_STATISTICS, 2, 80},
  55. {QLCNIC_CMD_SET_PORT_CONFIG, 2, 1},
  56. {QLCNIC_CMD_GET_PORT_CONFIG, 2, 2},
  57. {QLCNIC_CMD_GET_LINK_STATUS, 2, 4},
  58. {QLCNIC_CMD_IDC_ACK, 5, 1},
  59. {QLCNIC_CMD_INIT_NIC_FUNC, 2, 1},
  60. {QLCNIC_CMD_STOP_NIC_FUNC, 2, 1},
  61. {QLCNIC_CMD_SET_LED_CONFIG, 5, 1},
  62. {QLCNIC_CMD_GET_LED_CONFIG, 1, 5},
  63. {QLCNIC_CMD_ADD_RCV_RINGS, 130, 26},
  64. {QLCNIC_CMD_CONFIG_VPORT, 4, 4},
  65. {QLCNIC_CMD_BC_EVENT_SETUP, 2, 1},
  66. };
  67. const u32 qlcnic_83xx_ext_reg_tbl[] = {
  68. 0x38CC, /* Global Reset */
  69. 0x38F0, /* Wildcard */
  70. 0x38FC, /* Informant */
  71. 0x3038, /* Host MBX ctrl */
  72. 0x303C, /* FW MBX ctrl */
  73. 0x355C, /* BOOT LOADER ADDRESS REG */
  74. 0x3560, /* BOOT LOADER SIZE REG */
  75. 0x3564, /* FW IMAGE ADDR REG */
  76. 0x1000, /* MBX intr enable */
  77. 0x1200, /* Default Intr mask */
  78. 0x1204, /* Default Interrupt ID */
  79. 0x3780, /* QLC_83XX_IDC_MAJ_VERSION */
  80. 0x3784, /* QLC_83XX_IDC_DEV_STATE */
  81. 0x3788, /* QLC_83XX_IDC_DRV_PRESENCE */
  82. 0x378C, /* QLC_83XX_IDC_DRV_ACK */
  83. 0x3790, /* QLC_83XX_IDC_CTRL */
  84. 0x3794, /* QLC_83XX_IDC_DRV_AUDIT */
  85. 0x3798, /* QLC_83XX_IDC_MIN_VERSION */
  86. 0x379C, /* QLC_83XX_RECOVER_DRV_LOCK */
  87. 0x37A0, /* QLC_83XX_IDC_PF_0 */
  88. 0x37A4, /* QLC_83XX_IDC_PF_1 */
  89. 0x37A8, /* QLC_83XX_IDC_PF_2 */
  90. 0x37AC, /* QLC_83XX_IDC_PF_3 */
  91. 0x37B0, /* QLC_83XX_IDC_PF_4 */
  92. 0x37B4, /* QLC_83XX_IDC_PF_5 */
  93. 0x37B8, /* QLC_83XX_IDC_PF_6 */
  94. 0x37BC, /* QLC_83XX_IDC_PF_7 */
  95. 0x37C0, /* QLC_83XX_IDC_PF_8 */
  96. 0x37C4, /* QLC_83XX_IDC_PF_9 */
  97. 0x37C8, /* QLC_83XX_IDC_PF_10 */
  98. 0x37CC, /* QLC_83XX_IDC_PF_11 */
  99. 0x37D0, /* QLC_83XX_IDC_PF_12 */
  100. 0x37D4, /* QLC_83XX_IDC_PF_13 */
  101. 0x37D8, /* QLC_83XX_IDC_PF_14 */
  102. 0x37DC, /* QLC_83XX_IDC_PF_15 */
  103. 0x37E0, /* QLC_83XX_IDC_DEV_PARTITION_INFO_1 */
  104. 0x37E4, /* QLC_83XX_IDC_DEV_PARTITION_INFO_2 */
  105. 0x37F0, /* QLC_83XX_DRV_OP_MODE */
  106. 0x37F4, /* QLC_83XX_VNIC_STATE */
  107. 0x3868, /* QLC_83XX_DRV_LOCK */
  108. 0x386C, /* QLC_83XX_DRV_UNLOCK */
  109. 0x3504, /* QLC_83XX_DRV_LOCK_ID */
  110. 0x34A4, /* QLC_83XX_ASIC_TEMP */
  111. };
  112. const u32 qlcnic_83xx_reg_tbl[] = {
  113. 0x34A8, /* PEG_HALT_STAT1 */
  114. 0x34AC, /* PEG_HALT_STAT2 */
  115. 0x34B0, /* FW_HEARTBEAT */
  116. 0x3500, /* FLASH LOCK_ID */
  117. 0x3528, /* FW_CAPABILITIES */
  118. 0x3538, /* Driver active, DRV_REG0 */
  119. 0x3540, /* Device state, DRV_REG1 */
  120. 0x3544, /* Driver state, DRV_REG2 */
  121. 0x3548, /* Driver scratch, DRV_REG3 */
  122. 0x354C, /* Device partiton info, DRV_REG4 */
  123. 0x3524, /* Driver IDC ver, DRV_REG5 */
  124. 0x3550, /* FW_VER_MAJOR */
  125. 0x3554, /* FW_VER_MINOR */
  126. 0x3558, /* FW_VER_SUB */
  127. 0x359C, /* NPAR STATE */
  128. 0x35FC, /* FW_IMG_VALID */
  129. 0x3650, /* CMD_PEG_STATE */
  130. 0x373C, /* RCV_PEG_STATE */
  131. 0x37B4, /* ASIC TEMP */
  132. 0x356C, /* FW API */
  133. 0x3570, /* DRV OP MODE */
  134. 0x3850, /* FLASH LOCK */
  135. 0x3854, /* FLASH UNLOCK */
  136. };
  137. static struct qlcnic_hardware_ops qlcnic_83xx_hw_ops = {
  138. .read_crb = qlcnic_83xx_read_crb,
  139. .write_crb = qlcnic_83xx_write_crb,
  140. .read_reg = qlcnic_83xx_rd_reg_indirect,
  141. .write_reg = qlcnic_83xx_wrt_reg_indirect,
  142. .get_mac_address = qlcnic_83xx_get_mac_address,
  143. .setup_intr = qlcnic_83xx_setup_intr,
  144. .alloc_mbx_args = qlcnic_83xx_alloc_mbx_args,
  145. .mbx_cmd = qlcnic_83xx_mbx_op,
  146. .get_func_no = qlcnic_83xx_get_func_no,
  147. .api_lock = qlcnic_83xx_cam_lock,
  148. .api_unlock = qlcnic_83xx_cam_unlock,
  149. .add_sysfs = qlcnic_83xx_add_sysfs,
  150. .remove_sysfs = qlcnic_83xx_remove_sysfs,
  151. .process_lb_rcv_ring_diag = qlcnic_83xx_process_rcv_ring_diag,
  152. .create_rx_ctx = qlcnic_83xx_create_rx_ctx,
  153. .create_tx_ctx = qlcnic_83xx_create_tx_ctx,
  154. .del_rx_ctx = qlcnic_83xx_del_rx_ctx,
  155. .del_tx_ctx = qlcnic_83xx_del_tx_ctx,
  156. .setup_link_event = qlcnic_83xx_setup_link_event,
  157. .get_nic_info = qlcnic_83xx_get_nic_info,
  158. .get_pci_info = qlcnic_83xx_get_pci_info,
  159. .set_nic_info = qlcnic_83xx_set_nic_info,
  160. .change_macvlan = qlcnic_83xx_sre_macaddr_change,
  161. .napi_enable = qlcnic_83xx_napi_enable,
  162. .napi_disable = qlcnic_83xx_napi_disable,
  163. .config_intr_coal = qlcnic_83xx_config_intr_coal,
  164. .config_rss = qlcnic_83xx_config_rss,
  165. .config_hw_lro = qlcnic_83xx_config_hw_lro,
  166. .config_promisc_mode = qlcnic_83xx_nic_set_promisc,
  167. .change_l2_filter = qlcnic_83xx_change_l2_filter,
  168. .get_board_info = qlcnic_83xx_get_port_info,
  169. .free_mac_list = qlcnic_82xx_free_mac_list,
  170. };
  171. static struct qlcnic_nic_template qlcnic_83xx_ops = {
  172. .config_bridged_mode = qlcnic_config_bridged_mode,
  173. .config_led = qlcnic_config_led,
  174. .request_reset = qlcnic_83xx_idc_request_reset,
  175. .cancel_idc_work = qlcnic_83xx_idc_exit,
  176. .napi_add = qlcnic_83xx_napi_add,
  177. .napi_del = qlcnic_83xx_napi_del,
  178. .config_ipaddr = qlcnic_83xx_config_ipaddr,
  179. .clear_legacy_intr = qlcnic_83xx_clear_legacy_intr,
  180. };
  181. void qlcnic_83xx_register_map(struct qlcnic_hardware_context *ahw)
  182. {
  183. ahw->hw_ops = &qlcnic_83xx_hw_ops;
  184. ahw->reg_tbl = (u32 *)qlcnic_83xx_reg_tbl;
  185. ahw->ext_reg_tbl = (u32 *)qlcnic_83xx_ext_reg_tbl;
  186. }
  187. int qlcnic_83xx_get_fw_version(struct qlcnic_adapter *adapter)
  188. {
  189. u32 fw_major, fw_minor, fw_build;
  190. struct pci_dev *pdev = adapter->pdev;
  191. fw_major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  192. fw_minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  193. fw_build = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  194. adapter->fw_version = QLCNIC_VERSION_CODE(fw_major, fw_minor, fw_build);
  195. dev_info(&pdev->dev, "Driver v%s, firmware version %d.%d.%d\n",
  196. QLCNIC_LINUX_VERSIONID, fw_major, fw_minor, fw_build);
  197. return adapter->fw_version;
  198. }
  199. static int __qlcnic_set_win_base(struct qlcnic_adapter *adapter, u32 addr)
  200. {
  201. void __iomem *base;
  202. u32 val;
  203. base = adapter->ahw->pci_base0 +
  204. QLC_83XX_CRB_WIN_FUNC(adapter->ahw->pci_func);
  205. writel(addr, base);
  206. val = readl(base);
  207. if (val != addr)
  208. return -EIO;
  209. return 0;
  210. }
  211. int qlcnic_83xx_rd_reg_indirect(struct qlcnic_adapter *adapter, ulong addr)
  212. {
  213. int ret;
  214. struct qlcnic_hardware_context *ahw = adapter->ahw;
  215. ret = __qlcnic_set_win_base(adapter, (u32) addr);
  216. if (!ret) {
  217. return QLCRDX(ahw, QLCNIC_WILDCARD);
  218. } else {
  219. dev_err(&adapter->pdev->dev,
  220. "%s failed, addr = 0x%x\n", __func__, (int)addr);
  221. return -EIO;
  222. }
  223. }
  224. int qlcnic_83xx_wrt_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
  225. u32 data)
  226. {
  227. int err;
  228. struct qlcnic_hardware_context *ahw = adapter->ahw;
  229. err = __qlcnic_set_win_base(adapter, (u32) addr);
  230. if (!err) {
  231. QLCWRX(ahw, QLCNIC_WILDCARD, data);
  232. return 0;
  233. } else {
  234. dev_err(&adapter->pdev->dev,
  235. "%s failed, addr = 0x%x data = 0x%x\n",
  236. __func__, (int)addr, data);
  237. return err;
  238. }
  239. }
  240. int qlcnic_83xx_setup_intr(struct qlcnic_adapter *adapter, u8 num_intr)
  241. {
  242. int err, i, num_msix;
  243. struct qlcnic_hardware_context *ahw = adapter->ahw;
  244. if (!num_intr)
  245. num_intr = QLCNIC_DEF_NUM_STS_DESC_RINGS;
  246. num_msix = rounddown_pow_of_two(min_t(int, num_online_cpus(),
  247. num_intr));
  248. /* account for AEN interrupt MSI-X based interrupts */
  249. num_msix += 1;
  250. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  251. num_msix += adapter->max_drv_tx_rings;
  252. err = qlcnic_enable_msix(adapter, num_msix);
  253. if (err == -ENOMEM)
  254. return err;
  255. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  256. num_msix = adapter->ahw->num_msix;
  257. else {
  258. if (qlcnic_sriov_vf_check(adapter))
  259. return -EINVAL;
  260. num_msix = 1;
  261. }
  262. /* setup interrupt mapping table for fw */
  263. ahw->intr_tbl = vzalloc(num_msix *
  264. sizeof(struct qlcnic_intrpt_config));
  265. if (!ahw->intr_tbl)
  266. return -ENOMEM;
  267. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  268. /* MSI-X enablement failed, use legacy interrupt */
  269. adapter->tgt_status_reg = ahw->pci_base0 + QLC_83XX_INTX_PTR;
  270. adapter->tgt_mask_reg = ahw->pci_base0 + QLC_83XX_INTX_MASK;
  271. adapter->isr_int_vec = ahw->pci_base0 + QLC_83XX_INTX_TRGR;
  272. adapter->msix_entries[0].vector = adapter->pdev->irq;
  273. dev_info(&adapter->pdev->dev, "using legacy interrupt\n");
  274. }
  275. for (i = 0; i < num_msix; i++) {
  276. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  277. ahw->intr_tbl[i].type = QLCNIC_INTRPT_MSIX;
  278. else
  279. ahw->intr_tbl[i].type = QLCNIC_INTRPT_INTX;
  280. ahw->intr_tbl[i].id = i;
  281. ahw->intr_tbl[i].src = 0;
  282. }
  283. return 0;
  284. }
  285. inline void qlcnic_83xx_clear_legacy_intr_mask(struct qlcnic_adapter *adapter)
  286. {
  287. writel(0, adapter->tgt_mask_reg);
  288. }
  289. /* Enable MSI-x and INT-x interrupts */
  290. void qlcnic_83xx_enable_intr(struct qlcnic_adapter *adapter,
  291. struct qlcnic_host_sds_ring *sds_ring)
  292. {
  293. writel(0, sds_ring->crb_intr_mask);
  294. }
  295. /* Disable MSI-x and INT-x interrupts */
  296. void qlcnic_83xx_disable_intr(struct qlcnic_adapter *adapter,
  297. struct qlcnic_host_sds_ring *sds_ring)
  298. {
  299. writel(1, sds_ring->crb_intr_mask);
  300. }
  301. inline void qlcnic_83xx_enable_legacy_msix_mbx_intr(struct qlcnic_adapter
  302. *adapter)
  303. {
  304. u32 mask;
  305. /* Mailbox in MSI-x mode and Legacy Interrupt share the same
  306. * source register. We could be here before contexts are created
  307. * and sds_ring->crb_intr_mask has not been initialized, calculate
  308. * BAR offset for Interrupt Source Register
  309. */
  310. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  311. writel(0, adapter->ahw->pci_base0 + mask);
  312. }
  313. void qlcnic_83xx_disable_mbx_intr(struct qlcnic_adapter *adapter)
  314. {
  315. u32 mask;
  316. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  317. writel(1, adapter->ahw->pci_base0 + mask);
  318. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, 0);
  319. }
  320. static inline void qlcnic_83xx_get_mbx_data(struct qlcnic_adapter *adapter,
  321. struct qlcnic_cmd_args *cmd)
  322. {
  323. int i;
  324. for (i = 0; i < cmd->rsp.num; i++)
  325. cmd->rsp.arg[i] = readl(QLCNIC_MBX_FW(adapter->ahw, i));
  326. }
  327. irqreturn_t qlcnic_83xx_clear_legacy_intr(struct qlcnic_adapter *adapter)
  328. {
  329. u32 intr_val;
  330. struct qlcnic_hardware_context *ahw = adapter->ahw;
  331. int retries = 0;
  332. intr_val = readl(adapter->tgt_status_reg);
  333. if (!QLC_83XX_VALID_INTX_BIT31(intr_val))
  334. return IRQ_NONE;
  335. if (QLC_83XX_INTX_FUNC(intr_val) != adapter->ahw->pci_func) {
  336. adapter->stats.spurious_intr++;
  337. return IRQ_NONE;
  338. }
  339. /* The barrier is required to ensure writes to the registers */
  340. wmb();
  341. /* clear the interrupt trigger control register */
  342. writel(0, adapter->isr_int_vec);
  343. intr_val = readl(adapter->isr_int_vec);
  344. do {
  345. intr_val = readl(adapter->tgt_status_reg);
  346. if (QLC_83XX_INTX_FUNC(intr_val) != ahw->pci_func)
  347. break;
  348. retries++;
  349. } while (QLC_83XX_VALID_INTX_BIT30(intr_val) &&
  350. (retries < QLC_83XX_LEGACY_INTX_MAX_RETRY));
  351. return IRQ_HANDLED;
  352. }
  353. static void qlcnic_83xx_poll_process_aen(struct qlcnic_adapter *adapter)
  354. {
  355. u32 resp, event;
  356. unsigned long flags;
  357. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  358. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  359. if (!(resp & QLCNIC_SET_OWNER))
  360. goto out;
  361. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  362. if (event & QLCNIC_MBX_ASYNC_EVENT)
  363. qlcnic_83xx_process_aen(adapter);
  364. out:
  365. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  366. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  367. }
  368. irqreturn_t qlcnic_83xx_intr(int irq, void *data)
  369. {
  370. struct qlcnic_adapter *adapter = data;
  371. struct qlcnic_host_sds_ring *sds_ring;
  372. struct qlcnic_hardware_context *ahw = adapter->ahw;
  373. if (qlcnic_83xx_clear_legacy_intr(adapter) == IRQ_NONE)
  374. return IRQ_NONE;
  375. qlcnic_83xx_poll_process_aen(adapter);
  376. if (ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  377. ahw->diag_cnt++;
  378. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  379. return IRQ_HANDLED;
  380. }
  381. if (!test_bit(__QLCNIC_DEV_UP, &adapter->state)) {
  382. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  383. } else {
  384. sds_ring = &adapter->recv_ctx->sds_rings[0];
  385. napi_schedule(&sds_ring->napi);
  386. }
  387. return IRQ_HANDLED;
  388. }
  389. irqreturn_t qlcnic_83xx_tmp_intr(int irq, void *data)
  390. {
  391. struct qlcnic_host_sds_ring *sds_ring = data;
  392. struct qlcnic_adapter *adapter = sds_ring->adapter;
  393. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  394. goto done;
  395. if (adapter->nic_ops->clear_legacy_intr(adapter) == IRQ_NONE)
  396. return IRQ_NONE;
  397. done:
  398. adapter->ahw->diag_cnt++;
  399. qlcnic_83xx_enable_intr(adapter, sds_ring);
  400. return IRQ_HANDLED;
  401. }
  402. void qlcnic_83xx_free_mbx_intr(struct qlcnic_adapter *adapter)
  403. {
  404. u32 num_msix;
  405. qlcnic_83xx_disable_mbx_intr(adapter);
  406. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  407. num_msix = adapter->ahw->num_msix - 1;
  408. else
  409. num_msix = 0;
  410. msleep(20);
  411. synchronize_irq(adapter->msix_entries[num_msix].vector);
  412. free_irq(adapter->msix_entries[num_msix].vector, adapter);
  413. }
  414. int qlcnic_83xx_setup_mbx_intr(struct qlcnic_adapter *adapter)
  415. {
  416. irq_handler_t handler;
  417. u32 val;
  418. char name[32];
  419. int err = 0;
  420. unsigned long flags = 0;
  421. if (!(adapter->flags & QLCNIC_MSI_ENABLED) &&
  422. !(adapter->flags & QLCNIC_MSIX_ENABLED))
  423. flags |= IRQF_SHARED;
  424. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  425. handler = qlcnic_83xx_handle_aen;
  426. val = adapter->msix_entries[adapter->ahw->num_msix - 1].vector;
  427. snprintf(name, (IFNAMSIZ + 4),
  428. "%s[%s]", "qlcnic", "aen");
  429. err = request_irq(val, handler, flags, name, adapter);
  430. if (err) {
  431. dev_err(&adapter->pdev->dev,
  432. "failed to register MBX interrupt\n");
  433. return err;
  434. }
  435. } else {
  436. handler = qlcnic_83xx_intr;
  437. val = adapter->msix_entries[0].vector;
  438. err = request_irq(val, handler, flags, "qlcnic", adapter);
  439. if (err) {
  440. dev_err(&adapter->pdev->dev,
  441. "failed to register INTx interrupt\n");
  442. return err;
  443. }
  444. qlcnic_83xx_clear_legacy_intr_mask(adapter);
  445. }
  446. /* Enable mailbox interrupt */
  447. qlcnic_83xx_enable_mbx_intrpt(adapter);
  448. return err;
  449. }
  450. void qlcnic_83xx_get_func_no(struct qlcnic_adapter *adapter)
  451. {
  452. u32 val = QLCRDX(adapter->ahw, QLCNIC_INFORMANT);
  453. adapter->ahw->pci_func = (val >> 24) & 0xff;
  454. }
  455. int qlcnic_83xx_cam_lock(struct qlcnic_adapter *adapter)
  456. {
  457. void __iomem *addr;
  458. u32 val, limit = 0;
  459. struct qlcnic_hardware_context *ahw = adapter->ahw;
  460. addr = ahw->pci_base0 + QLC_83XX_SEM_LOCK_FUNC(ahw->pci_func);
  461. do {
  462. val = readl(addr);
  463. if (val) {
  464. /* write the function number to register */
  465. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER,
  466. ahw->pci_func);
  467. return 0;
  468. }
  469. usleep_range(1000, 2000);
  470. } while (++limit <= QLCNIC_PCIE_SEM_TIMEOUT);
  471. return -EIO;
  472. }
  473. void qlcnic_83xx_cam_unlock(struct qlcnic_adapter *adapter)
  474. {
  475. void __iomem *addr;
  476. u32 val;
  477. struct qlcnic_hardware_context *ahw = adapter->ahw;
  478. addr = ahw->pci_base0 + QLC_83XX_SEM_UNLOCK_FUNC(ahw->pci_func);
  479. val = readl(addr);
  480. }
  481. void qlcnic_83xx_read_crb(struct qlcnic_adapter *adapter, char *buf,
  482. loff_t offset, size_t size)
  483. {
  484. int ret;
  485. u32 data;
  486. if (qlcnic_api_lock(adapter)) {
  487. dev_err(&adapter->pdev->dev,
  488. "%s: failed to acquire lock. addr offset 0x%x\n",
  489. __func__, (u32)offset);
  490. return;
  491. }
  492. ret = qlcnic_83xx_rd_reg_indirect(adapter, (u32) offset);
  493. qlcnic_api_unlock(adapter);
  494. if (ret == -EIO) {
  495. dev_err(&adapter->pdev->dev,
  496. "%s: failed. addr offset 0x%x\n",
  497. __func__, (u32)offset);
  498. return;
  499. }
  500. data = ret;
  501. memcpy(buf, &data, size);
  502. }
  503. void qlcnic_83xx_write_crb(struct qlcnic_adapter *adapter, char *buf,
  504. loff_t offset, size_t size)
  505. {
  506. u32 data;
  507. memcpy(&data, buf, size);
  508. qlcnic_83xx_wrt_reg_indirect(adapter, (u32) offset, data);
  509. }
  510. int qlcnic_83xx_get_port_info(struct qlcnic_adapter *adapter)
  511. {
  512. int status;
  513. status = qlcnic_83xx_get_port_config(adapter);
  514. if (status) {
  515. dev_err(&adapter->pdev->dev,
  516. "Get Port Info failed\n");
  517. } else {
  518. if (QLC_83XX_SFP_10G_CAPABLE(adapter->ahw->port_config))
  519. adapter->ahw->port_type = QLCNIC_XGBE;
  520. else
  521. adapter->ahw->port_type = QLCNIC_GBE;
  522. if (QLC_83XX_AUTONEG(adapter->ahw->port_config))
  523. adapter->ahw->link_autoneg = AUTONEG_ENABLE;
  524. }
  525. return status;
  526. }
  527. void qlcnic_83xx_enable_mbx_intrpt(struct qlcnic_adapter *adapter)
  528. {
  529. u32 val;
  530. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  531. val = BIT_2 | ((adapter->ahw->num_msix - 1) << 8);
  532. else
  533. val = BIT_2;
  534. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, val);
  535. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  536. }
  537. void qlcnic_83xx_check_vf(struct qlcnic_adapter *adapter,
  538. const struct pci_device_id *ent)
  539. {
  540. u32 op_mode, priv_level;
  541. struct qlcnic_hardware_context *ahw = adapter->ahw;
  542. ahw->fw_hal_version = 2;
  543. qlcnic_get_func_no(adapter);
  544. if (qlcnic_sriov_vf_check(adapter)) {
  545. qlcnic_sriov_vf_set_ops(adapter);
  546. return;
  547. }
  548. /* Determine function privilege level */
  549. op_mode = QLCRDX(adapter->ahw, QLC_83XX_DRV_OP_MODE);
  550. if (op_mode == QLC_83XX_DEFAULT_OPMODE)
  551. priv_level = QLCNIC_MGMT_FUNC;
  552. else
  553. priv_level = QLC_83XX_GET_FUNC_PRIVILEGE(op_mode,
  554. ahw->pci_func);
  555. if (priv_level == QLCNIC_NON_PRIV_FUNC) {
  556. ahw->op_mode = QLCNIC_NON_PRIV_FUNC;
  557. dev_info(&adapter->pdev->dev,
  558. "HAL Version: %d Non Privileged function\n",
  559. ahw->fw_hal_version);
  560. adapter->nic_ops = &qlcnic_vf_ops;
  561. } else {
  562. if (pci_find_ext_capability(adapter->pdev,
  563. PCI_EXT_CAP_ID_SRIOV))
  564. set_bit(__QLCNIC_SRIOV_CAPABLE, &adapter->state);
  565. adapter->nic_ops = &qlcnic_83xx_ops;
  566. }
  567. }
  568. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  569. u32 data[]);
  570. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  571. u32 data[]);
  572. static void qlcnic_dump_mbx(struct qlcnic_adapter *adapter,
  573. struct qlcnic_cmd_args *cmd)
  574. {
  575. int i;
  576. dev_info(&adapter->pdev->dev,
  577. "Host MBX regs(%d)\n", cmd->req.num);
  578. for (i = 0; i < cmd->req.num; i++) {
  579. if (i && !(i % 8))
  580. pr_info("\n");
  581. pr_info("%08x ", cmd->req.arg[i]);
  582. }
  583. pr_info("\n");
  584. dev_info(&adapter->pdev->dev,
  585. "FW MBX regs(%d)\n", cmd->rsp.num);
  586. for (i = 0; i < cmd->rsp.num; i++) {
  587. if (i && !(i % 8))
  588. pr_info("\n");
  589. pr_info("%08x ", cmd->rsp.arg[i]);
  590. }
  591. pr_info("\n");
  592. }
  593. /* Mailbox response for mac rcode */
  594. u32 qlcnic_83xx_mac_rcode(struct qlcnic_adapter *adapter)
  595. {
  596. u32 fw_data;
  597. u8 mac_cmd_rcode;
  598. fw_data = readl(QLCNIC_MBX_FW(adapter->ahw, 2));
  599. mac_cmd_rcode = (u8)fw_data;
  600. if (mac_cmd_rcode == QLC_83XX_NO_NIC_RESOURCE ||
  601. mac_cmd_rcode == QLC_83XX_MAC_PRESENT ||
  602. mac_cmd_rcode == QLC_83XX_MAC_ABSENT)
  603. return QLCNIC_RCODE_SUCCESS;
  604. return 1;
  605. }
  606. u32 qlcnic_83xx_mbx_poll(struct qlcnic_adapter *adapter)
  607. {
  608. u32 data;
  609. unsigned long wait_time = 0;
  610. struct qlcnic_hardware_context *ahw = adapter->ahw;
  611. /* wait for mailbox completion */
  612. do {
  613. data = QLCRDX(ahw, QLCNIC_FW_MBX_CTRL);
  614. if (++wait_time > QLCNIC_MBX_TIMEOUT) {
  615. data = QLCNIC_RCODE_TIMEOUT;
  616. break;
  617. }
  618. mdelay(1);
  619. } while (!data);
  620. return data;
  621. }
  622. int qlcnic_83xx_mbx_op(struct qlcnic_adapter *adapter,
  623. struct qlcnic_cmd_args *cmd)
  624. {
  625. int i;
  626. u16 opcode;
  627. u8 mbx_err_code;
  628. unsigned long flags;
  629. u32 rsp, mbx_val, fw_data, rsp_num, mbx_cmd;
  630. struct qlcnic_hardware_context *ahw = adapter->ahw;
  631. opcode = LSW(cmd->req.arg[0]);
  632. if (!test_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status)) {
  633. dev_info(&adapter->pdev->dev,
  634. "Mailbox cmd attempted, 0x%x\n", opcode);
  635. dev_info(&adapter->pdev->dev, "Mailbox detached\n");
  636. return 0;
  637. }
  638. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  639. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  640. if (mbx_val) {
  641. QLCDB(adapter, DRV,
  642. "Mailbox cmd attempted, 0x%x\n", opcode);
  643. QLCDB(adapter, DRV,
  644. "Mailbox not available, 0x%x, collect FW dump\n",
  645. mbx_val);
  646. cmd->rsp.arg[0] = QLCNIC_RCODE_TIMEOUT;
  647. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  648. return cmd->rsp.arg[0];
  649. }
  650. /* Fill in mailbox registers */
  651. mbx_cmd = cmd->req.arg[0];
  652. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  653. for (i = 1; i < cmd->req.num; i++)
  654. writel(cmd->req.arg[i], QLCNIC_MBX_HOST(ahw, i));
  655. /* Signal FW about the impending command */
  656. QLCWRX(ahw, QLCNIC_HOST_MBX_CTRL, QLCNIC_SET_OWNER);
  657. poll:
  658. rsp = qlcnic_83xx_mbx_poll(adapter);
  659. if (rsp != QLCNIC_RCODE_TIMEOUT) {
  660. /* Get the FW response data */
  661. fw_data = readl(QLCNIC_MBX_FW(ahw, 0));
  662. if (fw_data & QLCNIC_MBX_ASYNC_EVENT) {
  663. qlcnic_83xx_process_aen(adapter);
  664. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  665. if (mbx_val)
  666. goto poll;
  667. }
  668. mbx_err_code = QLCNIC_MBX_STATUS(fw_data);
  669. rsp_num = QLCNIC_MBX_NUM_REGS(fw_data);
  670. opcode = QLCNIC_MBX_RSP(fw_data);
  671. qlcnic_83xx_get_mbx_data(adapter, cmd);
  672. switch (mbx_err_code) {
  673. case QLCNIC_MBX_RSP_OK:
  674. case QLCNIC_MBX_PORT_RSP_OK:
  675. rsp = QLCNIC_RCODE_SUCCESS;
  676. break;
  677. default:
  678. if (opcode == QLCNIC_CMD_CONFIG_MAC_VLAN) {
  679. rsp = qlcnic_83xx_mac_rcode(adapter);
  680. if (!rsp)
  681. goto out;
  682. }
  683. dev_err(&adapter->pdev->dev,
  684. "MBX command 0x%x failed with err:0x%x\n",
  685. opcode, mbx_err_code);
  686. rsp = mbx_err_code;
  687. qlcnic_dump_mbx(adapter, cmd);
  688. break;
  689. }
  690. goto out;
  691. }
  692. dev_err(&adapter->pdev->dev, "MBX command 0x%x timed out\n",
  693. QLCNIC_MBX_RSP(mbx_cmd));
  694. rsp = QLCNIC_RCODE_TIMEOUT;
  695. out:
  696. /* clear fw mbx control register */
  697. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  698. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  699. return rsp;
  700. }
  701. int qlcnic_83xx_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  702. struct qlcnic_adapter *adapter, u32 type)
  703. {
  704. int i, size;
  705. u32 temp;
  706. const struct qlcnic_mailbox_metadata *mbx_tbl;
  707. mbx_tbl = qlcnic_83xx_mbx_tbl;
  708. size = ARRAY_SIZE(qlcnic_83xx_mbx_tbl);
  709. for (i = 0; i < size; i++) {
  710. if (type == mbx_tbl[i].cmd) {
  711. mbx->op_type = QLC_83XX_FW_MBX_CMD;
  712. mbx->req.num = mbx_tbl[i].in_args;
  713. mbx->rsp.num = mbx_tbl[i].out_args;
  714. mbx->req.arg = kcalloc(mbx->req.num, sizeof(u32),
  715. GFP_ATOMIC);
  716. if (!mbx->req.arg)
  717. return -ENOMEM;
  718. mbx->rsp.arg = kcalloc(mbx->rsp.num, sizeof(u32),
  719. GFP_ATOMIC);
  720. if (!mbx->rsp.arg) {
  721. kfree(mbx->req.arg);
  722. mbx->req.arg = NULL;
  723. return -ENOMEM;
  724. }
  725. memset(mbx->req.arg, 0, sizeof(u32) * mbx->req.num);
  726. memset(mbx->rsp.arg, 0, sizeof(u32) * mbx->rsp.num);
  727. temp = adapter->ahw->fw_hal_version << 29;
  728. mbx->req.arg[0] = (type | (mbx->req.num << 16) | temp);
  729. return 0;
  730. }
  731. }
  732. return -EINVAL;
  733. }
  734. void qlcnic_83xx_idc_aen_work(struct work_struct *work)
  735. {
  736. struct qlcnic_adapter *adapter;
  737. struct qlcnic_cmd_args cmd;
  738. int i, err = 0;
  739. adapter = container_of(work, struct qlcnic_adapter, idc_aen_work.work);
  740. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_IDC_ACK);
  741. for (i = 1; i < QLC_83XX_MBX_AEN_CNT; i++)
  742. cmd.req.arg[i] = adapter->ahw->mbox_aen[i];
  743. err = qlcnic_issue_cmd(adapter, &cmd);
  744. if (err)
  745. dev_info(&adapter->pdev->dev,
  746. "%s: Mailbox IDC ACK failed.\n", __func__);
  747. qlcnic_free_mbx_args(&cmd);
  748. }
  749. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  750. u32 data[])
  751. {
  752. dev_dbg(&adapter->pdev->dev, "Completion AEN:0x%x.\n",
  753. QLCNIC_MBX_RSP(data[0]));
  754. clear_bit(QLC_83XX_IDC_COMP_AEN, &adapter->ahw->idc.status);
  755. return;
  756. }
  757. void qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  758. {
  759. u32 event[QLC_83XX_MBX_AEN_CNT];
  760. int i;
  761. struct qlcnic_hardware_context *ahw = adapter->ahw;
  762. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  763. event[i] = readl(QLCNIC_MBX_FW(ahw, i));
  764. switch (QLCNIC_MBX_RSP(event[0])) {
  765. case QLCNIC_MBX_LINK_EVENT:
  766. qlcnic_83xx_handle_link_aen(adapter, event);
  767. break;
  768. case QLCNIC_MBX_COMP_EVENT:
  769. qlcnic_83xx_handle_idc_comp_aen(adapter, event);
  770. break;
  771. case QLCNIC_MBX_REQUEST_EVENT:
  772. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  773. adapter->ahw->mbox_aen[i] = QLCNIC_MBX_RSP(event[i]);
  774. queue_delayed_work(adapter->qlcnic_wq,
  775. &adapter->idc_aen_work, 0);
  776. break;
  777. case QLCNIC_MBX_TIME_EXTEND_EVENT:
  778. break;
  779. case QLCNIC_MBX_BC_EVENT:
  780. qlcnic_sriov_handle_bc_event(adapter, event[1]);
  781. break;
  782. case QLCNIC_MBX_SFP_INSERT_EVENT:
  783. dev_info(&adapter->pdev->dev, "SFP+ Insert AEN:0x%x.\n",
  784. QLCNIC_MBX_RSP(event[0]));
  785. break;
  786. case QLCNIC_MBX_SFP_REMOVE_EVENT:
  787. dev_info(&adapter->pdev->dev, "SFP Removed AEN:0x%x.\n",
  788. QLCNIC_MBX_RSP(event[0]));
  789. break;
  790. default:
  791. dev_dbg(&adapter->pdev->dev, "Unsupported AEN:0x%x.\n",
  792. QLCNIC_MBX_RSP(event[0]));
  793. break;
  794. }
  795. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  796. }
  797. static int qlcnic_83xx_add_rings(struct qlcnic_adapter *adapter)
  798. {
  799. int index, i, err, sds_mbx_size;
  800. u32 *buf, intrpt_id, intr_mask;
  801. u16 context_id;
  802. u8 num_sds;
  803. struct qlcnic_cmd_args cmd;
  804. struct qlcnic_host_sds_ring *sds;
  805. struct qlcnic_sds_mbx sds_mbx;
  806. struct qlcnic_add_rings_mbx_out *mbx_out;
  807. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  808. struct qlcnic_hardware_context *ahw = adapter->ahw;
  809. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  810. context_id = recv_ctx->context_id;
  811. num_sds = (adapter->max_sds_rings - QLCNIC_MAX_RING_SETS);
  812. ahw->hw_ops->alloc_mbx_args(&cmd, adapter,
  813. QLCNIC_CMD_ADD_RCV_RINGS);
  814. cmd.req.arg[1] = 0 | (num_sds << 8) | (context_id << 16);
  815. /* set up status rings, mbx 2-81 */
  816. index = 2;
  817. for (i = 8; i < adapter->max_sds_rings; i++) {
  818. memset(&sds_mbx, 0, sds_mbx_size);
  819. sds = &recv_ctx->sds_rings[i];
  820. sds->consumer = 0;
  821. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  822. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  823. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  824. sds_mbx.sds_ring_size = sds->num_desc;
  825. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  826. intrpt_id = ahw->intr_tbl[i].id;
  827. else
  828. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  829. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  830. sds_mbx.intrpt_id = intrpt_id;
  831. else
  832. sds_mbx.intrpt_id = 0xffff;
  833. sds_mbx.intrpt_val = 0;
  834. buf = &cmd.req.arg[index];
  835. memcpy(buf, &sds_mbx, sds_mbx_size);
  836. index += sds_mbx_size / sizeof(u32);
  837. }
  838. /* send the mailbox command */
  839. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  840. if (err) {
  841. dev_err(&adapter->pdev->dev,
  842. "Failed to add rings %d\n", err);
  843. goto out;
  844. }
  845. mbx_out = (struct qlcnic_add_rings_mbx_out *)&cmd.rsp.arg[1];
  846. index = 0;
  847. /* status descriptor ring */
  848. for (i = 8; i < adapter->max_sds_rings; i++) {
  849. sds = &recv_ctx->sds_rings[i];
  850. sds->crb_sts_consumer = ahw->pci_base0 +
  851. mbx_out->host_csmr[index];
  852. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  853. intr_mask = ahw->intr_tbl[i].src;
  854. else
  855. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  856. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  857. index++;
  858. }
  859. out:
  860. qlcnic_free_mbx_args(&cmd);
  861. return err;
  862. }
  863. void qlcnic_83xx_del_rx_ctx(struct qlcnic_adapter *adapter)
  864. {
  865. int err;
  866. u32 temp = 0;
  867. struct qlcnic_cmd_args cmd;
  868. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  869. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_RX_CTX))
  870. return;
  871. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  872. cmd.req.arg[0] |= (0x3 << 29);
  873. if (qlcnic_sriov_pf_check(adapter))
  874. qlcnic_pf_set_interface_id_del_rx_ctx(adapter, &temp);
  875. cmd.req.arg[1] = recv_ctx->context_id | temp;
  876. err = qlcnic_issue_cmd(adapter, &cmd);
  877. if (err)
  878. dev_err(&adapter->pdev->dev,
  879. "Failed to destroy rx ctx in firmware\n");
  880. recv_ctx->state = QLCNIC_HOST_CTX_STATE_FREED;
  881. qlcnic_free_mbx_args(&cmd);
  882. }
  883. int qlcnic_83xx_create_rx_ctx(struct qlcnic_adapter *adapter)
  884. {
  885. int i, err, index, sds_mbx_size, rds_mbx_size;
  886. u8 num_sds, num_rds;
  887. u32 *buf, intrpt_id, intr_mask, cap = 0;
  888. struct qlcnic_host_sds_ring *sds;
  889. struct qlcnic_host_rds_ring *rds;
  890. struct qlcnic_sds_mbx sds_mbx;
  891. struct qlcnic_rds_mbx rds_mbx;
  892. struct qlcnic_cmd_args cmd;
  893. struct qlcnic_rcv_mbx_out *mbx_out;
  894. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  895. struct qlcnic_hardware_context *ahw = adapter->ahw;
  896. num_rds = adapter->max_rds_rings;
  897. if (adapter->max_sds_rings <= QLCNIC_MAX_RING_SETS)
  898. num_sds = adapter->max_sds_rings;
  899. else
  900. num_sds = QLCNIC_MAX_RING_SETS;
  901. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  902. rds_mbx_size = sizeof(struct qlcnic_rds_mbx);
  903. cap = QLCNIC_CAP0_LEGACY_CONTEXT;
  904. if (adapter->flags & QLCNIC_FW_LRO_MSS_CAP)
  905. cap |= QLC_83XX_FW_CAP_LRO_MSS;
  906. /* set mailbox hdr and capabilities */
  907. qlcnic_alloc_mbx_args(&cmd, adapter,
  908. QLCNIC_CMD_CREATE_RX_CTX);
  909. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  910. cmd.req.arg[0] |= (0x3 << 29);
  911. cmd.req.arg[1] = cap;
  912. cmd.req.arg[5] = 1 | (num_rds << 5) | (num_sds << 8) |
  913. (QLC_83XX_HOST_RDS_MODE_UNIQUE << 16);
  914. if (qlcnic_sriov_pf_check(adapter))
  915. qlcnic_pf_set_interface_id_create_rx_ctx(adapter,
  916. &cmd.req.arg[6]);
  917. /* set up status rings, mbx 8-57/87 */
  918. index = QLC_83XX_HOST_SDS_MBX_IDX;
  919. for (i = 0; i < num_sds; i++) {
  920. memset(&sds_mbx, 0, sds_mbx_size);
  921. sds = &recv_ctx->sds_rings[i];
  922. sds->consumer = 0;
  923. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  924. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  925. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  926. sds_mbx.sds_ring_size = sds->num_desc;
  927. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  928. intrpt_id = ahw->intr_tbl[i].id;
  929. else
  930. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  931. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  932. sds_mbx.intrpt_id = intrpt_id;
  933. else
  934. sds_mbx.intrpt_id = 0xffff;
  935. sds_mbx.intrpt_val = 0;
  936. buf = &cmd.req.arg[index];
  937. memcpy(buf, &sds_mbx, sds_mbx_size);
  938. index += sds_mbx_size / sizeof(u32);
  939. }
  940. /* set up receive rings, mbx 88-111/135 */
  941. index = QLCNIC_HOST_RDS_MBX_IDX;
  942. rds = &recv_ctx->rds_rings[0];
  943. rds->producer = 0;
  944. memset(&rds_mbx, 0, rds_mbx_size);
  945. rds_mbx.phy_addr_reg_low = LSD(rds->phys_addr);
  946. rds_mbx.phy_addr_reg_high = MSD(rds->phys_addr);
  947. rds_mbx.reg_ring_sz = rds->dma_size;
  948. rds_mbx.reg_ring_len = rds->num_desc;
  949. /* Jumbo ring */
  950. rds = &recv_ctx->rds_rings[1];
  951. rds->producer = 0;
  952. rds_mbx.phy_addr_jmb_low = LSD(rds->phys_addr);
  953. rds_mbx.phy_addr_jmb_high = MSD(rds->phys_addr);
  954. rds_mbx.jmb_ring_sz = rds->dma_size;
  955. rds_mbx.jmb_ring_len = rds->num_desc;
  956. buf = &cmd.req.arg[index];
  957. memcpy(buf, &rds_mbx, rds_mbx_size);
  958. /* send the mailbox command */
  959. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  960. if (err) {
  961. dev_err(&adapter->pdev->dev,
  962. "Failed to create Rx ctx in firmware%d\n", err);
  963. goto out;
  964. }
  965. mbx_out = (struct qlcnic_rcv_mbx_out *)&cmd.rsp.arg[1];
  966. recv_ctx->context_id = mbx_out->ctx_id;
  967. recv_ctx->state = mbx_out->state;
  968. recv_ctx->virt_port = mbx_out->vport_id;
  969. dev_info(&adapter->pdev->dev, "Rx Context[%d] Created, state:0x%x\n",
  970. recv_ctx->context_id, recv_ctx->state);
  971. /* Receive descriptor ring */
  972. /* Standard ring */
  973. rds = &recv_ctx->rds_rings[0];
  974. rds->crb_rcv_producer = ahw->pci_base0 +
  975. mbx_out->host_prod[0].reg_buf;
  976. /* Jumbo ring */
  977. rds = &recv_ctx->rds_rings[1];
  978. rds->crb_rcv_producer = ahw->pci_base0 +
  979. mbx_out->host_prod[0].jmb_buf;
  980. /* status descriptor ring */
  981. for (i = 0; i < num_sds; i++) {
  982. sds = &recv_ctx->sds_rings[i];
  983. sds->crb_sts_consumer = ahw->pci_base0 +
  984. mbx_out->host_csmr[i];
  985. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  986. intr_mask = ahw->intr_tbl[i].src;
  987. else
  988. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  989. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  990. }
  991. if (adapter->max_sds_rings > QLCNIC_MAX_RING_SETS)
  992. err = qlcnic_83xx_add_rings(adapter);
  993. out:
  994. qlcnic_free_mbx_args(&cmd);
  995. return err;
  996. }
  997. void qlcnic_83xx_del_tx_ctx(struct qlcnic_adapter *adapter,
  998. struct qlcnic_host_tx_ring *tx_ring)
  999. {
  1000. struct qlcnic_cmd_args cmd;
  1001. u32 temp = 0;
  1002. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_TX_CTX))
  1003. return;
  1004. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  1005. cmd.req.arg[0] |= (0x3 << 29);
  1006. if (qlcnic_sriov_pf_check(adapter))
  1007. qlcnic_pf_set_interface_id_del_tx_ctx(adapter, &temp);
  1008. cmd.req.arg[1] = tx_ring->ctx_id | temp;
  1009. if (qlcnic_issue_cmd(adapter, &cmd))
  1010. dev_err(&adapter->pdev->dev,
  1011. "Failed to destroy tx ctx in firmware\n");
  1012. qlcnic_free_mbx_args(&cmd);
  1013. }
  1014. int qlcnic_83xx_create_tx_ctx(struct qlcnic_adapter *adapter,
  1015. struct qlcnic_host_tx_ring *tx, int ring)
  1016. {
  1017. int err;
  1018. u16 msix_id;
  1019. u32 *buf, intr_mask, temp = 0;
  1020. struct qlcnic_cmd_args cmd;
  1021. struct qlcnic_tx_mbx mbx;
  1022. struct qlcnic_tx_mbx_out *mbx_out;
  1023. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1024. u32 msix_vector;
  1025. /* Reset host resources */
  1026. tx->producer = 0;
  1027. tx->sw_consumer = 0;
  1028. *(tx->hw_consumer) = 0;
  1029. memset(&mbx, 0, sizeof(struct qlcnic_tx_mbx));
  1030. /* setup mailbox inbox registerss */
  1031. mbx.phys_addr_low = LSD(tx->phys_addr);
  1032. mbx.phys_addr_high = MSD(tx->phys_addr);
  1033. mbx.cnsmr_index_low = LSD(tx->hw_cons_phys_addr);
  1034. mbx.cnsmr_index_high = MSD(tx->hw_cons_phys_addr);
  1035. mbx.size = tx->num_desc;
  1036. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  1037. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  1038. msix_vector = adapter->max_sds_rings + ring;
  1039. else
  1040. msix_vector = adapter->max_sds_rings - 1;
  1041. msix_id = ahw->intr_tbl[msix_vector].id;
  1042. } else {
  1043. msix_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  1044. }
  1045. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  1046. mbx.intr_id = msix_id;
  1047. else
  1048. mbx.intr_id = 0xffff;
  1049. mbx.src = 0;
  1050. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_TX_CTX);
  1051. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  1052. cmd.req.arg[0] |= (0x3 << 29);
  1053. if (qlcnic_sriov_pf_check(adapter))
  1054. qlcnic_pf_set_interface_id_create_tx_ctx(adapter, &temp);
  1055. cmd.req.arg[1] = QLCNIC_CAP0_LEGACY_CONTEXT;
  1056. cmd.req.arg[5] = QLCNIC_MAX_TX_QUEUES | temp;
  1057. buf = &cmd.req.arg[6];
  1058. memcpy(buf, &mbx, sizeof(struct qlcnic_tx_mbx));
  1059. /* send the mailbox command*/
  1060. err = qlcnic_issue_cmd(adapter, &cmd);
  1061. if (err) {
  1062. dev_err(&adapter->pdev->dev,
  1063. "Failed to create Tx ctx in firmware 0x%x\n", err);
  1064. goto out;
  1065. }
  1066. mbx_out = (struct qlcnic_tx_mbx_out *)&cmd.rsp.arg[2];
  1067. tx->crb_cmd_producer = ahw->pci_base0 + mbx_out->host_prod;
  1068. tx->ctx_id = mbx_out->ctx_id;
  1069. if ((adapter->flags & QLCNIC_MSIX_ENABLED) &&
  1070. !(adapter->flags & QLCNIC_TX_INTR_SHARED)) {
  1071. intr_mask = ahw->intr_tbl[adapter->max_sds_rings + ring].src;
  1072. tx->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1073. }
  1074. dev_info(&adapter->pdev->dev, "Tx Context[0x%x] Created, state:0x%x\n",
  1075. tx->ctx_id, mbx_out->state);
  1076. out:
  1077. qlcnic_free_mbx_args(&cmd);
  1078. return err;
  1079. }
  1080. static int qlcnic_83xx_diag_alloc_res(struct net_device *netdev, int test)
  1081. {
  1082. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1083. struct qlcnic_host_sds_ring *sds_ring;
  1084. struct qlcnic_host_rds_ring *rds_ring;
  1085. u8 ring;
  1086. int ret;
  1087. netif_device_detach(netdev);
  1088. if (netif_running(netdev))
  1089. __qlcnic_down(adapter, netdev);
  1090. qlcnic_detach(adapter);
  1091. adapter->max_sds_rings = 1;
  1092. adapter->ahw->diag_test = test;
  1093. adapter->ahw->linkup = 0;
  1094. ret = qlcnic_attach(adapter);
  1095. if (ret) {
  1096. netif_device_attach(netdev);
  1097. return ret;
  1098. }
  1099. ret = qlcnic_fw_create_ctx(adapter);
  1100. if (ret) {
  1101. qlcnic_detach(adapter);
  1102. netif_device_attach(netdev);
  1103. return ret;
  1104. }
  1105. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  1106. rds_ring = &adapter->recv_ctx->rds_rings[ring];
  1107. qlcnic_post_rx_buffers(adapter, rds_ring, ring);
  1108. }
  1109. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1110. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1111. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1112. qlcnic_83xx_enable_intr(adapter, sds_ring);
  1113. }
  1114. }
  1115. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1116. /* disable and free mailbox interrupt */
  1117. qlcnic_83xx_free_mbx_intr(adapter);
  1118. adapter->ahw->loopback_state = 0;
  1119. adapter->ahw->hw_ops->setup_link_event(adapter, 1);
  1120. }
  1121. set_bit(__QLCNIC_DEV_UP, &adapter->state);
  1122. return 0;
  1123. }
  1124. static void qlcnic_83xx_diag_free_res(struct net_device *netdev,
  1125. int max_sds_rings)
  1126. {
  1127. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1128. struct qlcnic_host_sds_ring *sds_ring;
  1129. int ring, err;
  1130. clear_bit(__QLCNIC_DEV_UP, &adapter->state);
  1131. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1132. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1133. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1134. qlcnic_83xx_disable_intr(adapter, sds_ring);
  1135. }
  1136. }
  1137. qlcnic_fw_destroy_ctx(adapter);
  1138. qlcnic_detach(adapter);
  1139. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1140. err = qlcnic_83xx_setup_mbx_intr(adapter);
  1141. if (err) {
  1142. dev_err(&adapter->pdev->dev,
  1143. "%s: failed to setup mbx interrupt\n",
  1144. __func__);
  1145. goto out;
  1146. }
  1147. }
  1148. adapter->ahw->diag_test = 0;
  1149. adapter->max_sds_rings = max_sds_rings;
  1150. if (qlcnic_attach(adapter))
  1151. goto out;
  1152. if (netif_running(netdev))
  1153. __qlcnic_up(adapter, netdev);
  1154. out:
  1155. netif_device_attach(netdev);
  1156. }
  1157. int qlcnic_83xx_config_led(struct qlcnic_adapter *adapter, u32 state,
  1158. u32 beacon)
  1159. {
  1160. struct qlcnic_cmd_args cmd;
  1161. u32 mbx_in;
  1162. int i, status = 0;
  1163. if (state) {
  1164. /* Get LED configuration */
  1165. qlcnic_alloc_mbx_args(&cmd, adapter,
  1166. QLCNIC_CMD_GET_LED_CONFIG);
  1167. status = qlcnic_issue_cmd(adapter, &cmd);
  1168. if (status) {
  1169. dev_err(&adapter->pdev->dev,
  1170. "Get led config failed.\n");
  1171. goto mbx_err;
  1172. } else {
  1173. for (i = 0; i < 4; i++)
  1174. adapter->ahw->mbox_reg[i] = cmd.rsp.arg[i+1];
  1175. }
  1176. qlcnic_free_mbx_args(&cmd);
  1177. /* Set LED Configuration */
  1178. mbx_in = (LSW(QLC_83XX_LED_CONFIG) << 16) |
  1179. LSW(QLC_83XX_LED_CONFIG);
  1180. qlcnic_alloc_mbx_args(&cmd, adapter,
  1181. QLCNIC_CMD_SET_LED_CONFIG);
  1182. cmd.req.arg[1] = mbx_in;
  1183. cmd.req.arg[2] = mbx_in;
  1184. cmd.req.arg[3] = mbx_in;
  1185. if (beacon)
  1186. cmd.req.arg[4] = QLC_83XX_ENABLE_BEACON;
  1187. status = qlcnic_issue_cmd(adapter, &cmd);
  1188. if (status) {
  1189. dev_err(&adapter->pdev->dev,
  1190. "Set led config failed.\n");
  1191. }
  1192. mbx_err:
  1193. qlcnic_free_mbx_args(&cmd);
  1194. return status;
  1195. } else {
  1196. /* Restoring default LED configuration */
  1197. qlcnic_alloc_mbx_args(&cmd, adapter,
  1198. QLCNIC_CMD_SET_LED_CONFIG);
  1199. cmd.req.arg[1] = adapter->ahw->mbox_reg[0];
  1200. cmd.req.arg[2] = adapter->ahw->mbox_reg[1];
  1201. cmd.req.arg[3] = adapter->ahw->mbox_reg[2];
  1202. if (beacon)
  1203. cmd.req.arg[4] = adapter->ahw->mbox_reg[3];
  1204. status = qlcnic_issue_cmd(adapter, &cmd);
  1205. if (status)
  1206. dev_err(&adapter->pdev->dev,
  1207. "Restoring led config failed.\n");
  1208. qlcnic_free_mbx_args(&cmd);
  1209. return status;
  1210. }
  1211. }
  1212. int qlcnic_83xx_set_led(struct net_device *netdev,
  1213. enum ethtool_phys_id_state state)
  1214. {
  1215. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1216. int err = -EIO, active = 1;
  1217. if (adapter->ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1218. netdev_warn(netdev,
  1219. "LED test is not supported in non-privileged mode\n");
  1220. return -EOPNOTSUPP;
  1221. }
  1222. switch (state) {
  1223. case ETHTOOL_ID_ACTIVE:
  1224. if (test_and_set_bit(__QLCNIC_LED_ENABLE, &adapter->state))
  1225. return -EBUSY;
  1226. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1227. break;
  1228. err = qlcnic_83xx_config_led(adapter, active, 0);
  1229. if (err)
  1230. netdev_err(netdev, "Failed to set LED blink state\n");
  1231. break;
  1232. case ETHTOOL_ID_INACTIVE:
  1233. active = 0;
  1234. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1235. break;
  1236. err = qlcnic_83xx_config_led(adapter, active, 0);
  1237. if (err)
  1238. netdev_err(netdev, "Failed to reset LED blink state\n");
  1239. break;
  1240. default:
  1241. return -EINVAL;
  1242. }
  1243. if (!active || err)
  1244. clear_bit(__QLCNIC_LED_ENABLE, &adapter->state);
  1245. return err;
  1246. }
  1247. void qlcnic_83xx_register_nic_idc_func(struct qlcnic_adapter *adapter,
  1248. int enable)
  1249. {
  1250. struct qlcnic_cmd_args cmd;
  1251. int status;
  1252. if (qlcnic_sriov_vf_check(adapter))
  1253. return;
  1254. if (enable) {
  1255. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INIT_NIC_FUNC);
  1256. cmd.req.arg[1] = BIT_0 | BIT_31;
  1257. } else {
  1258. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_STOP_NIC_FUNC);
  1259. cmd.req.arg[1] = BIT_0 | BIT_31;
  1260. }
  1261. status = qlcnic_issue_cmd(adapter, &cmd);
  1262. if (status)
  1263. dev_err(&adapter->pdev->dev,
  1264. "Failed to %s in NIC IDC function event.\n",
  1265. (enable ? "register" : "unregister"));
  1266. qlcnic_free_mbx_args(&cmd);
  1267. }
  1268. int qlcnic_83xx_set_port_config(struct qlcnic_adapter *adapter)
  1269. {
  1270. struct qlcnic_cmd_args cmd;
  1271. int err;
  1272. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_PORT_CONFIG);
  1273. cmd.req.arg[1] = adapter->ahw->port_config;
  1274. err = qlcnic_issue_cmd(adapter, &cmd);
  1275. if (err)
  1276. dev_info(&adapter->pdev->dev, "Set Port Config failed.\n");
  1277. qlcnic_free_mbx_args(&cmd);
  1278. return err;
  1279. }
  1280. int qlcnic_83xx_get_port_config(struct qlcnic_adapter *adapter)
  1281. {
  1282. struct qlcnic_cmd_args cmd;
  1283. int err;
  1284. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PORT_CONFIG);
  1285. err = qlcnic_issue_cmd(adapter, &cmd);
  1286. if (err)
  1287. dev_info(&adapter->pdev->dev, "Get Port config failed\n");
  1288. else
  1289. adapter->ahw->port_config = cmd.rsp.arg[1];
  1290. qlcnic_free_mbx_args(&cmd);
  1291. return err;
  1292. }
  1293. int qlcnic_83xx_setup_link_event(struct qlcnic_adapter *adapter, int enable)
  1294. {
  1295. int err;
  1296. u32 temp;
  1297. struct qlcnic_cmd_args cmd;
  1298. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_EVENT);
  1299. temp = adapter->recv_ctx->context_id << 16;
  1300. cmd.req.arg[1] = (enable ? 1 : 0) | BIT_8 | temp;
  1301. err = qlcnic_issue_cmd(adapter, &cmd);
  1302. if (err)
  1303. dev_info(&adapter->pdev->dev,
  1304. "Setup linkevent mailbox failed\n");
  1305. qlcnic_free_mbx_args(&cmd);
  1306. return err;
  1307. }
  1308. static void qlcnic_83xx_set_interface_id_promisc(struct qlcnic_adapter *adapter,
  1309. u32 *interface_id)
  1310. {
  1311. if (qlcnic_sriov_pf_check(adapter)) {
  1312. qlcnic_pf_set_interface_id_promisc(adapter, interface_id);
  1313. } else {
  1314. if (!qlcnic_sriov_vf_check(adapter))
  1315. *interface_id = adapter->recv_ctx->context_id << 16;
  1316. }
  1317. }
  1318. int qlcnic_83xx_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
  1319. {
  1320. int err;
  1321. u32 temp = 0;
  1322. struct qlcnic_cmd_args cmd;
  1323. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1324. return -EIO;
  1325. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_MAC_RX_MODE);
  1326. qlcnic_83xx_set_interface_id_promisc(adapter, &temp);
  1327. cmd.req.arg[1] = (mode ? 1 : 0) | temp;
  1328. err = qlcnic_issue_cmd(adapter, &cmd);
  1329. if (err)
  1330. dev_info(&adapter->pdev->dev,
  1331. "Promiscous mode config failed\n");
  1332. qlcnic_free_mbx_args(&cmd);
  1333. return err;
  1334. }
  1335. int qlcnic_83xx_loopback_test(struct net_device *netdev, u8 mode)
  1336. {
  1337. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1338. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1339. int ret = 0, loop = 0, max_sds_rings = adapter->max_sds_rings;
  1340. QLCDB(adapter, DRV, "%s loopback test in progress\n",
  1341. mode == QLCNIC_ILB_MODE ? "internal" : "external");
  1342. if (ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1343. dev_warn(&adapter->pdev->dev,
  1344. "Loopback test not supported for non privilege function\n");
  1345. return ret;
  1346. }
  1347. if (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  1348. return -EBUSY;
  1349. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_LOOPBACK_TEST);
  1350. if (ret)
  1351. goto fail_diag_alloc;
  1352. ret = qlcnic_83xx_set_lb_mode(adapter, mode);
  1353. if (ret)
  1354. goto free_diag_res;
  1355. /* Poll for link up event before running traffic */
  1356. do {
  1357. msleep(500);
  1358. qlcnic_83xx_process_aen(adapter);
  1359. if (loop++ > QLCNIC_ILB_MAX_RCV_LOOP) {
  1360. dev_info(&adapter->pdev->dev,
  1361. "Firmware didn't sent link up event to loopback request\n");
  1362. ret = -QLCNIC_FW_NOT_RESPOND;
  1363. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1364. goto free_diag_res;
  1365. }
  1366. } while ((adapter->ahw->linkup && ahw->has_link_events) != 1);
  1367. ret = qlcnic_do_lb_test(adapter, mode);
  1368. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1369. free_diag_res:
  1370. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  1371. fail_diag_alloc:
  1372. adapter->max_sds_rings = max_sds_rings;
  1373. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1374. return ret;
  1375. }
  1376. int qlcnic_83xx_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1377. {
  1378. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1379. int status = 0, loop = 0;
  1380. u32 config;
  1381. status = qlcnic_83xx_get_port_config(adapter);
  1382. if (status)
  1383. return status;
  1384. config = ahw->port_config;
  1385. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1386. if (mode == QLCNIC_ILB_MODE)
  1387. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_HSS;
  1388. if (mode == QLCNIC_ELB_MODE)
  1389. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_EXT;
  1390. status = qlcnic_83xx_set_port_config(adapter);
  1391. if (status) {
  1392. dev_err(&adapter->pdev->dev,
  1393. "Failed to Set Loopback Mode = 0x%x.\n",
  1394. ahw->port_config);
  1395. ahw->port_config = config;
  1396. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1397. return status;
  1398. }
  1399. /* Wait for Link and IDC Completion AEN */
  1400. do {
  1401. msleep(300);
  1402. qlcnic_83xx_process_aen(adapter);
  1403. if (loop++ > QLCNIC_ILB_MAX_RCV_LOOP) {
  1404. dev_err(&adapter->pdev->dev,
  1405. "FW did not generate IDC completion AEN\n");
  1406. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1407. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1408. return -EIO;
  1409. }
  1410. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1411. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1412. QLCNIC_MAC_ADD);
  1413. return status;
  1414. }
  1415. int qlcnic_83xx_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1416. {
  1417. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1418. int status = 0, loop = 0;
  1419. u32 config = ahw->port_config;
  1420. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1421. if (mode == QLCNIC_ILB_MODE)
  1422. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_HSS;
  1423. if (mode == QLCNIC_ELB_MODE)
  1424. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_EXT;
  1425. status = qlcnic_83xx_set_port_config(adapter);
  1426. if (status) {
  1427. dev_err(&adapter->pdev->dev,
  1428. "Failed to Clear Loopback Mode = 0x%x.\n",
  1429. ahw->port_config);
  1430. ahw->port_config = config;
  1431. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1432. return status;
  1433. }
  1434. /* Wait for Link and IDC Completion AEN */
  1435. do {
  1436. msleep(300);
  1437. qlcnic_83xx_process_aen(adapter);
  1438. if (loop++ > QLCNIC_ILB_MAX_RCV_LOOP) {
  1439. dev_err(&adapter->pdev->dev,
  1440. "Firmware didn't sent IDC completion AEN\n");
  1441. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1442. return -EIO;
  1443. }
  1444. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1445. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1446. QLCNIC_MAC_DEL);
  1447. return status;
  1448. }
  1449. static void qlcnic_83xx_set_interface_id_ipaddr(struct qlcnic_adapter *adapter,
  1450. u32 *interface_id)
  1451. {
  1452. if (qlcnic_sriov_pf_check(adapter)) {
  1453. qlcnic_pf_set_interface_id_ipaddr(adapter, interface_id);
  1454. } else {
  1455. if (!qlcnic_sriov_vf_check(adapter))
  1456. *interface_id = adapter->recv_ctx->context_id << 16;
  1457. }
  1458. }
  1459. void qlcnic_83xx_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip,
  1460. int mode)
  1461. {
  1462. int err;
  1463. u32 temp = 0, temp_ip;
  1464. struct qlcnic_cmd_args cmd;
  1465. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_IP_ADDR);
  1466. qlcnic_83xx_set_interface_id_ipaddr(adapter, &temp);
  1467. if (mode == QLCNIC_IP_UP)
  1468. cmd.req.arg[1] = 1 | temp;
  1469. else
  1470. cmd.req.arg[1] = 2 | temp;
  1471. /*
  1472. * Adapter needs IP address in network byte order.
  1473. * But hardware mailbox registers go through writel(), hence IP address
  1474. * gets swapped on big endian architecture.
  1475. * To negate swapping of writel() on big endian architecture
  1476. * use swab32(value).
  1477. */
  1478. temp_ip = swab32(ntohl(ip));
  1479. memcpy(&cmd.req.arg[2], &temp_ip, sizeof(u32));
  1480. err = qlcnic_issue_cmd(adapter, &cmd);
  1481. if (err != QLCNIC_RCODE_SUCCESS)
  1482. dev_err(&adapter->netdev->dev,
  1483. "could not notify %s IP 0x%x request\n",
  1484. (mode == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
  1485. qlcnic_free_mbx_args(&cmd);
  1486. }
  1487. int qlcnic_83xx_config_hw_lro(struct qlcnic_adapter *adapter, int mode)
  1488. {
  1489. int err;
  1490. u32 temp, arg1;
  1491. struct qlcnic_cmd_args cmd;
  1492. int lro_bit_mask;
  1493. lro_bit_mask = (mode ? (BIT_0 | BIT_1 | BIT_2 | BIT_3) : 0);
  1494. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1495. return 0;
  1496. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_HW_LRO);
  1497. temp = adapter->recv_ctx->context_id << 16;
  1498. arg1 = lro_bit_mask | temp;
  1499. cmd.req.arg[1] = arg1;
  1500. err = qlcnic_issue_cmd(adapter, &cmd);
  1501. if (err)
  1502. dev_info(&adapter->pdev->dev, "LRO config failed\n");
  1503. qlcnic_free_mbx_args(&cmd);
  1504. return err;
  1505. }
  1506. int qlcnic_83xx_config_rss(struct qlcnic_adapter *adapter, int enable)
  1507. {
  1508. int err;
  1509. u32 word;
  1510. struct qlcnic_cmd_args cmd;
  1511. const u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  1512. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  1513. 0x255b0ec26d5a56daULL };
  1514. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_RSS);
  1515. /*
  1516. * RSS request:
  1517. * bits 3-0: Rsvd
  1518. * 5-4: hash_type_ipv4
  1519. * 7-6: hash_type_ipv6
  1520. * 8: enable
  1521. * 9: use indirection table
  1522. * 16-31: indirection table mask
  1523. */
  1524. word = ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  1525. ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  1526. ((u32)(enable & 0x1) << 8) |
  1527. ((0x7ULL) << 16);
  1528. cmd.req.arg[1] = (adapter->recv_ctx->context_id);
  1529. cmd.req.arg[2] = word;
  1530. memcpy(&cmd.req.arg[4], key, sizeof(key));
  1531. err = qlcnic_issue_cmd(adapter, &cmd);
  1532. if (err)
  1533. dev_info(&adapter->pdev->dev, "RSS config failed\n");
  1534. qlcnic_free_mbx_args(&cmd);
  1535. return err;
  1536. }
  1537. static void qlcnic_83xx_set_interface_id_macaddr(struct qlcnic_adapter *adapter,
  1538. u32 *interface_id)
  1539. {
  1540. if (qlcnic_sriov_pf_check(adapter)) {
  1541. qlcnic_pf_set_interface_id_macaddr(adapter, interface_id);
  1542. } else {
  1543. if (!qlcnic_sriov_vf_check(adapter))
  1544. *interface_id = adapter->recv_ctx->context_id << 16;
  1545. }
  1546. }
  1547. int qlcnic_83xx_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
  1548. u16 vlan_id, u8 op)
  1549. {
  1550. int err;
  1551. u32 *buf, temp = 0;
  1552. struct qlcnic_cmd_args cmd;
  1553. struct qlcnic_macvlan_mbx mv;
  1554. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1555. return -EIO;
  1556. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_MAC_VLAN);
  1557. if (err)
  1558. return err;
  1559. if (vlan_id)
  1560. op = (op == QLCNIC_MAC_ADD || op == QLCNIC_MAC_VLAN_ADD) ?
  1561. QLCNIC_MAC_VLAN_ADD : QLCNIC_MAC_VLAN_DEL;
  1562. cmd.req.arg[1] = op | (1 << 8);
  1563. qlcnic_83xx_set_interface_id_macaddr(adapter, &temp);
  1564. cmd.req.arg[1] |= temp;
  1565. mv.vlan = vlan_id;
  1566. mv.mac_addr0 = addr[0];
  1567. mv.mac_addr1 = addr[1];
  1568. mv.mac_addr2 = addr[2];
  1569. mv.mac_addr3 = addr[3];
  1570. mv.mac_addr4 = addr[4];
  1571. mv.mac_addr5 = addr[5];
  1572. buf = &cmd.req.arg[2];
  1573. memcpy(buf, &mv, sizeof(struct qlcnic_macvlan_mbx));
  1574. err = qlcnic_issue_cmd(adapter, &cmd);
  1575. if (err)
  1576. dev_err(&adapter->pdev->dev,
  1577. "MAC-VLAN %s to CAM failed, err=%d.\n",
  1578. ((op == 1) ? "add " : "delete "), err);
  1579. qlcnic_free_mbx_args(&cmd);
  1580. return err;
  1581. }
  1582. void qlcnic_83xx_change_l2_filter(struct qlcnic_adapter *adapter, u64 *addr,
  1583. u16 vlan_id)
  1584. {
  1585. u8 mac[ETH_ALEN];
  1586. memcpy(&mac, addr, ETH_ALEN);
  1587. qlcnic_83xx_sre_macaddr_change(adapter, mac, vlan_id, QLCNIC_MAC_ADD);
  1588. }
  1589. void qlcnic_83xx_configure_mac(struct qlcnic_adapter *adapter, u8 *mac,
  1590. u8 type, struct qlcnic_cmd_args *cmd)
  1591. {
  1592. switch (type) {
  1593. case QLCNIC_SET_STATION_MAC:
  1594. case QLCNIC_SET_FAC_DEF_MAC:
  1595. memcpy(&cmd->req.arg[2], mac, sizeof(u32));
  1596. memcpy(&cmd->req.arg[3], &mac[4], sizeof(u16));
  1597. break;
  1598. }
  1599. cmd->req.arg[1] = type;
  1600. }
  1601. int qlcnic_83xx_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac)
  1602. {
  1603. int err, i;
  1604. struct qlcnic_cmd_args cmd;
  1605. u32 mac_low, mac_high;
  1606. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_MAC_ADDRESS);
  1607. qlcnic_83xx_configure_mac(adapter, mac, QLCNIC_GET_CURRENT_MAC, &cmd);
  1608. err = qlcnic_issue_cmd(adapter, &cmd);
  1609. if (err == QLCNIC_RCODE_SUCCESS) {
  1610. mac_low = cmd.rsp.arg[1];
  1611. mac_high = cmd.rsp.arg[2];
  1612. for (i = 0; i < 2; i++)
  1613. mac[i] = (u8) (mac_high >> ((1 - i) * 8));
  1614. for (i = 2; i < 6; i++)
  1615. mac[i] = (u8) (mac_low >> ((5 - i) * 8));
  1616. } else {
  1617. dev_err(&adapter->pdev->dev, "Failed to get mac address%d\n",
  1618. err);
  1619. err = -EIO;
  1620. }
  1621. qlcnic_free_mbx_args(&cmd);
  1622. return err;
  1623. }
  1624. void qlcnic_83xx_config_intr_coal(struct qlcnic_adapter *adapter)
  1625. {
  1626. int err;
  1627. u32 temp;
  1628. struct qlcnic_cmd_args cmd;
  1629. struct qlcnic_nic_intr_coalesce *coal = &adapter->ahw->coal;
  1630. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1631. return;
  1632. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTR_COAL);
  1633. cmd.req.arg[1] = 1 | (adapter->recv_ctx->context_id << 16);
  1634. cmd.req.arg[3] = coal->flag;
  1635. temp = coal->rx_time_us << 16;
  1636. cmd.req.arg[2] = coal->rx_packets | temp;
  1637. err = qlcnic_issue_cmd(adapter, &cmd);
  1638. if (err != QLCNIC_RCODE_SUCCESS)
  1639. dev_info(&adapter->pdev->dev,
  1640. "Failed to send interrupt coalescence parameters\n");
  1641. qlcnic_free_mbx_args(&cmd);
  1642. }
  1643. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  1644. u32 data[])
  1645. {
  1646. u8 link_status, duplex;
  1647. /* link speed */
  1648. link_status = LSB(data[3]) & 1;
  1649. adapter->ahw->link_speed = MSW(data[2]);
  1650. adapter->ahw->link_autoneg = MSB(MSW(data[3]));
  1651. adapter->ahw->module_type = MSB(LSW(data[3]));
  1652. duplex = LSB(MSW(data[3]));
  1653. if (duplex)
  1654. adapter->ahw->link_duplex = DUPLEX_FULL;
  1655. else
  1656. adapter->ahw->link_duplex = DUPLEX_HALF;
  1657. adapter->ahw->has_link_events = 1;
  1658. qlcnic_advert_link_change(adapter, link_status);
  1659. }
  1660. irqreturn_t qlcnic_83xx_handle_aen(int irq, void *data)
  1661. {
  1662. struct qlcnic_adapter *adapter = data;
  1663. unsigned long flags;
  1664. u32 mask, resp, event;
  1665. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  1666. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  1667. if (!(resp & QLCNIC_SET_OWNER))
  1668. goto out;
  1669. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  1670. if (event & QLCNIC_MBX_ASYNC_EVENT)
  1671. qlcnic_83xx_process_aen(adapter);
  1672. out:
  1673. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  1674. writel(0, adapter->ahw->pci_base0 + mask);
  1675. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  1676. return IRQ_HANDLED;
  1677. }
  1678. int qlcnic_enable_eswitch(struct qlcnic_adapter *adapter, u8 port, u8 enable)
  1679. {
  1680. int err = -EIO;
  1681. struct qlcnic_cmd_args cmd;
  1682. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1683. dev_err(&adapter->pdev->dev,
  1684. "%s: Error, invoked by non management func\n",
  1685. __func__);
  1686. return err;
  1687. }
  1688. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_TOGGLE_ESWITCH);
  1689. cmd.req.arg[1] = (port & 0xf) | BIT_4;
  1690. err = qlcnic_issue_cmd(adapter, &cmd);
  1691. if (err != QLCNIC_RCODE_SUCCESS) {
  1692. dev_err(&adapter->pdev->dev, "Failed to enable eswitch%d\n",
  1693. err);
  1694. err = -EIO;
  1695. }
  1696. qlcnic_free_mbx_args(&cmd);
  1697. return err;
  1698. }
  1699. int qlcnic_83xx_set_nic_info(struct qlcnic_adapter *adapter,
  1700. struct qlcnic_info *nic)
  1701. {
  1702. int i, err = -EIO;
  1703. struct qlcnic_cmd_args cmd;
  1704. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1705. dev_err(&adapter->pdev->dev,
  1706. "%s: Error, invoked by non management func\n",
  1707. __func__);
  1708. return err;
  1709. }
  1710. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_NIC_INFO);
  1711. cmd.req.arg[1] = (nic->pci_func << 16);
  1712. cmd.req.arg[2] = 0x1 << 16;
  1713. cmd.req.arg[3] = nic->phys_port | (nic->switch_mode << 16);
  1714. cmd.req.arg[4] = nic->capabilities;
  1715. cmd.req.arg[5] = (nic->max_mac_filters & 0xFF) | ((nic->max_mtu) << 16);
  1716. cmd.req.arg[6] = (nic->max_tx_ques) | ((nic->max_rx_ques) << 16);
  1717. cmd.req.arg[7] = (nic->min_tx_bw) | ((nic->max_tx_bw) << 16);
  1718. for (i = 8; i < 32; i++)
  1719. cmd.req.arg[i] = 0;
  1720. err = qlcnic_issue_cmd(adapter, &cmd);
  1721. if (err != QLCNIC_RCODE_SUCCESS) {
  1722. dev_err(&adapter->pdev->dev, "Failed to set nic info%d\n",
  1723. err);
  1724. err = -EIO;
  1725. }
  1726. qlcnic_free_mbx_args(&cmd);
  1727. return err;
  1728. }
  1729. int qlcnic_83xx_get_nic_info(struct qlcnic_adapter *adapter,
  1730. struct qlcnic_info *npar_info, u8 func_id)
  1731. {
  1732. int err;
  1733. u32 temp;
  1734. u8 op = 0;
  1735. struct qlcnic_cmd_args cmd;
  1736. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  1737. if (func_id != adapter->ahw->pci_func) {
  1738. temp = func_id << 16;
  1739. cmd.req.arg[1] = op | BIT_31 | temp;
  1740. } else {
  1741. cmd.req.arg[1] = adapter->ahw->pci_func << 16;
  1742. }
  1743. err = qlcnic_issue_cmd(adapter, &cmd);
  1744. if (err) {
  1745. dev_info(&adapter->pdev->dev,
  1746. "Failed to get nic info %d\n", err);
  1747. goto out;
  1748. }
  1749. npar_info->op_type = cmd.rsp.arg[1];
  1750. npar_info->pci_func = cmd.rsp.arg[2] & 0xFFFF;
  1751. npar_info->op_mode = (cmd.rsp.arg[2] & 0xFFFF0000) >> 16;
  1752. npar_info->phys_port = cmd.rsp.arg[3] & 0xFFFF;
  1753. npar_info->switch_mode = (cmd.rsp.arg[3] & 0xFFFF0000) >> 16;
  1754. npar_info->capabilities = cmd.rsp.arg[4];
  1755. npar_info->max_mac_filters = cmd.rsp.arg[5] & 0xFF;
  1756. npar_info->max_mtu = (cmd.rsp.arg[5] & 0xFFFF0000) >> 16;
  1757. npar_info->max_tx_ques = cmd.rsp.arg[6] & 0xFFFF;
  1758. npar_info->max_rx_ques = (cmd.rsp.arg[6] & 0xFFFF0000) >> 16;
  1759. npar_info->min_tx_bw = cmd.rsp.arg[7] & 0xFFFF;
  1760. npar_info->max_tx_bw = (cmd.rsp.arg[7] & 0xFFFF0000) >> 16;
  1761. if (cmd.rsp.arg[8] & 0x1)
  1762. npar_info->max_bw_reg_offset = (cmd.rsp.arg[8] & 0x7FFE) >> 1;
  1763. if (cmd.rsp.arg[8] & 0x10000) {
  1764. temp = (cmd.rsp.arg[8] & 0x7FFE0000) >> 17;
  1765. npar_info->max_linkspeed_reg_offset = temp;
  1766. }
  1767. out:
  1768. qlcnic_free_mbx_args(&cmd);
  1769. return err;
  1770. }
  1771. int qlcnic_83xx_get_pci_info(struct qlcnic_adapter *adapter,
  1772. struct qlcnic_pci_info *pci_info)
  1773. {
  1774. int i, err = 0, j = 0;
  1775. u32 temp;
  1776. struct qlcnic_cmd_args cmd;
  1777. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PCI_INFO);
  1778. err = qlcnic_issue_cmd(adapter, &cmd);
  1779. adapter->ahw->act_pci_func = 0;
  1780. if (err == QLCNIC_RCODE_SUCCESS) {
  1781. pci_info->func_count = cmd.rsp.arg[1] & 0xFF;
  1782. dev_info(&adapter->pdev->dev,
  1783. "%s: total functions = %d\n",
  1784. __func__, pci_info->func_count);
  1785. for (i = 2, j = 0; j < QLCNIC_MAX_PCI_FUNC; j++, pci_info++) {
  1786. pci_info->id = cmd.rsp.arg[i] & 0xFFFF;
  1787. pci_info->active = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1788. i++;
  1789. pci_info->type = cmd.rsp.arg[i] & 0xFFFF;
  1790. if (pci_info->type == QLCNIC_TYPE_NIC)
  1791. adapter->ahw->act_pci_func++;
  1792. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1793. pci_info->default_port = temp;
  1794. i++;
  1795. pci_info->tx_min_bw = cmd.rsp.arg[i] & 0xFFFF;
  1796. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1797. pci_info->tx_max_bw = temp;
  1798. i = i + 2;
  1799. memcpy(pci_info->mac, &cmd.rsp.arg[i], ETH_ALEN - 2);
  1800. i++;
  1801. memcpy(pci_info->mac + sizeof(u32), &cmd.rsp.arg[i], 2);
  1802. i = i + 3;
  1803. dev_info(&adapter->pdev->dev, "%s:\n"
  1804. "\tid = %d active = %d type = %d\n"
  1805. "\tport = %d min bw = %d max bw = %d\n"
  1806. "\tmac_addr = %pM\n", __func__,
  1807. pci_info->id, pci_info->active, pci_info->type,
  1808. pci_info->default_port, pci_info->tx_min_bw,
  1809. pci_info->tx_max_bw, pci_info->mac);
  1810. }
  1811. } else {
  1812. dev_err(&adapter->pdev->dev, "Failed to get PCI Info%d\n",
  1813. err);
  1814. err = -EIO;
  1815. }
  1816. qlcnic_free_mbx_args(&cmd);
  1817. return err;
  1818. }
  1819. int qlcnic_83xx_config_intrpt(struct qlcnic_adapter *adapter, bool op_type)
  1820. {
  1821. int i, index, err;
  1822. u8 max_ints;
  1823. u32 val, temp, type;
  1824. struct qlcnic_cmd_args cmd;
  1825. max_ints = adapter->ahw->num_msix - 1;
  1826. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTRPT);
  1827. cmd.req.arg[1] = max_ints;
  1828. if (qlcnic_sriov_vf_check(adapter))
  1829. cmd.req.arg[1] |= (adapter->ahw->pci_func << 8) | BIT_16;
  1830. for (i = 0, index = 2; i < max_ints; i++) {
  1831. type = op_type ? QLCNIC_INTRPT_ADD : QLCNIC_INTRPT_DEL;
  1832. val = type | (adapter->ahw->intr_tbl[i].type << 4);
  1833. if (adapter->ahw->intr_tbl[i].type == QLCNIC_INTRPT_MSIX)
  1834. val |= (adapter->ahw->intr_tbl[i].id << 16);
  1835. cmd.req.arg[index++] = val;
  1836. }
  1837. err = qlcnic_issue_cmd(adapter, &cmd);
  1838. if (err) {
  1839. dev_err(&adapter->pdev->dev,
  1840. "Failed to configure interrupts 0x%x\n", err);
  1841. goto out;
  1842. }
  1843. max_ints = cmd.rsp.arg[1];
  1844. for (i = 0, index = 2; i < max_ints; i++, index += 2) {
  1845. val = cmd.rsp.arg[index];
  1846. if (LSB(val)) {
  1847. dev_info(&adapter->pdev->dev,
  1848. "Can't configure interrupt %d\n",
  1849. adapter->ahw->intr_tbl[i].id);
  1850. continue;
  1851. }
  1852. if (op_type) {
  1853. adapter->ahw->intr_tbl[i].id = MSW(val);
  1854. adapter->ahw->intr_tbl[i].enabled = 1;
  1855. temp = cmd.rsp.arg[index + 1];
  1856. adapter->ahw->intr_tbl[i].src = temp;
  1857. } else {
  1858. adapter->ahw->intr_tbl[i].id = i;
  1859. adapter->ahw->intr_tbl[i].enabled = 0;
  1860. adapter->ahw->intr_tbl[i].src = 0;
  1861. }
  1862. }
  1863. out:
  1864. qlcnic_free_mbx_args(&cmd);
  1865. return err;
  1866. }
  1867. int qlcnic_83xx_lock_flash(struct qlcnic_adapter *adapter)
  1868. {
  1869. int id, timeout = 0;
  1870. u32 status = 0;
  1871. while (status == 0) {
  1872. status = QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_LOCK);
  1873. if (status)
  1874. break;
  1875. if (++timeout >= QLC_83XX_FLASH_LOCK_TIMEOUT) {
  1876. id = QLC_SHARED_REG_RD32(adapter,
  1877. QLCNIC_FLASH_LOCK_OWNER);
  1878. dev_err(&adapter->pdev->dev,
  1879. "%s: failed, lock held by %d\n", __func__, id);
  1880. return -EIO;
  1881. }
  1882. usleep_range(1000, 2000);
  1883. }
  1884. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, adapter->portnum);
  1885. return 0;
  1886. }
  1887. void qlcnic_83xx_unlock_flash(struct qlcnic_adapter *adapter)
  1888. {
  1889. QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_UNLOCK);
  1890. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, 0xFF);
  1891. }
  1892. int qlcnic_83xx_lockless_flash_read32(struct qlcnic_adapter *adapter,
  1893. u32 flash_addr, u8 *p_data,
  1894. int count)
  1895. {
  1896. int i, ret;
  1897. u32 word, range, flash_offset, addr = flash_addr;
  1898. ulong indirect_add, direct_window;
  1899. flash_offset = addr & (QLCNIC_FLASH_SECTOR_SIZE - 1);
  1900. if (addr & 0x3) {
  1901. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  1902. return -EIO;
  1903. }
  1904. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_DIRECT_WINDOW,
  1905. (addr));
  1906. range = flash_offset + (count * sizeof(u32));
  1907. /* Check if data is spread across multiple sectors */
  1908. if (range > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  1909. /* Multi sector read */
  1910. for (i = 0; i < count; i++) {
  1911. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  1912. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  1913. indirect_add);
  1914. if (ret == -EIO)
  1915. return -EIO;
  1916. word = ret;
  1917. *(u32 *)p_data = word;
  1918. p_data = p_data + 4;
  1919. addr = addr + 4;
  1920. flash_offset = flash_offset + 4;
  1921. if (flash_offset > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  1922. direct_window = QLC_83XX_FLASH_DIRECT_WINDOW;
  1923. /* This write is needed once for each sector */
  1924. qlcnic_83xx_wrt_reg_indirect(adapter,
  1925. direct_window,
  1926. (addr));
  1927. flash_offset = 0;
  1928. }
  1929. }
  1930. } else {
  1931. /* Single sector read */
  1932. for (i = 0; i < count; i++) {
  1933. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  1934. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  1935. indirect_add);
  1936. if (ret == -EIO)
  1937. return -EIO;
  1938. word = ret;
  1939. *(u32 *)p_data = word;
  1940. p_data = p_data + 4;
  1941. addr = addr + 4;
  1942. }
  1943. }
  1944. return 0;
  1945. }
  1946. static int qlcnic_83xx_poll_flash_status_reg(struct qlcnic_adapter *adapter)
  1947. {
  1948. u32 status;
  1949. int retries = QLC_83XX_FLASH_READ_RETRY_COUNT;
  1950. do {
  1951. status = qlcnic_83xx_rd_reg_indirect(adapter,
  1952. QLC_83XX_FLASH_STATUS);
  1953. if ((status & QLC_83XX_FLASH_STATUS_READY) ==
  1954. QLC_83XX_FLASH_STATUS_READY)
  1955. break;
  1956. msleep(QLC_83XX_FLASH_STATUS_REG_POLL_DELAY);
  1957. } while (--retries);
  1958. if (!retries)
  1959. return -EIO;
  1960. return 0;
  1961. }
  1962. int qlcnic_83xx_enable_flash_write(struct qlcnic_adapter *adapter)
  1963. {
  1964. int ret;
  1965. u32 cmd;
  1966. cmd = adapter->ahw->fdt.write_statusreg_cmd;
  1967. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  1968. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG | cmd));
  1969. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  1970. adapter->ahw->fdt.write_enable_bits);
  1971. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  1972. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  1973. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  1974. if (ret)
  1975. return -EIO;
  1976. return 0;
  1977. }
  1978. int qlcnic_83xx_disable_flash_write(struct qlcnic_adapter *adapter)
  1979. {
  1980. int ret;
  1981. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  1982. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG |
  1983. adapter->ahw->fdt.write_statusreg_cmd));
  1984. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  1985. adapter->ahw->fdt.write_disable_bits);
  1986. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  1987. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  1988. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  1989. if (ret)
  1990. return -EIO;
  1991. return 0;
  1992. }
  1993. int qlcnic_83xx_read_flash_mfg_id(struct qlcnic_adapter *adapter)
  1994. {
  1995. int ret, mfg_id;
  1996. if (qlcnic_83xx_lock_flash(adapter))
  1997. return -EIO;
  1998. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  1999. QLC_83XX_FLASH_FDT_READ_MFG_ID_VAL);
  2000. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2001. QLC_83XX_FLASH_READ_CTRL);
  2002. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2003. if (ret) {
  2004. qlcnic_83xx_unlock_flash(adapter);
  2005. return -EIO;
  2006. }
  2007. mfg_id = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_RDDATA);
  2008. if (mfg_id == -EIO)
  2009. return -EIO;
  2010. adapter->flash_mfg_id = (mfg_id & 0xFF);
  2011. qlcnic_83xx_unlock_flash(adapter);
  2012. return 0;
  2013. }
  2014. int qlcnic_83xx_read_flash_descriptor_table(struct qlcnic_adapter *adapter)
  2015. {
  2016. int count, fdt_size, ret = 0;
  2017. fdt_size = sizeof(struct qlcnic_fdt);
  2018. count = fdt_size / sizeof(u32);
  2019. if (qlcnic_83xx_lock_flash(adapter))
  2020. return -EIO;
  2021. memset(&adapter->ahw->fdt, 0, fdt_size);
  2022. ret = qlcnic_83xx_lockless_flash_read32(adapter, QLCNIC_FDT_LOCATION,
  2023. (u8 *)&adapter->ahw->fdt,
  2024. count);
  2025. qlcnic_83xx_unlock_flash(adapter);
  2026. return ret;
  2027. }
  2028. int qlcnic_83xx_erase_flash_sector(struct qlcnic_adapter *adapter,
  2029. u32 sector_start_addr)
  2030. {
  2031. u32 reversed_addr, addr1, addr2, cmd;
  2032. int ret = -EIO;
  2033. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2034. return -EIO;
  2035. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2036. ret = qlcnic_83xx_enable_flash_write(adapter);
  2037. if (ret) {
  2038. qlcnic_83xx_unlock_flash(adapter);
  2039. dev_err(&adapter->pdev->dev,
  2040. "%s failed at %d\n",
  2041. __func__, __LINE__);
  2042. return ret;
  2043. }
  2044. }
  2045. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2046. if (ret) {
  2047. qlcnic_83xx_unlock_flash(adapter);
  2048. dev_err(&adapter->pdev->dev,
  2049. "%s: failed at %d\n", __func__, __LINE__);
  2050. return -EIO;
  2051. }
  2052. addr1 = (sector_start_addr & 0xFF) << 16;
  2053. addr2 = (sector_start_addr & 0xFF0000) >> 16;
  2054. reversed_addr = addr1 | addr2;
  2055. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2056. reversed_addr);
  2057. cmd = QLC_83XX_FLASH_FDT_ERASE_DEF_SIG | adapter->ahw->fdt.erase_cmd;
  2058. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id)
  2059. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, cmd);
  2060. else
  2061. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2062. QLC_83XX_FLASH_OEM_ERASE_SIG);
  2063. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2064. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2065. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2066. if (ret) {
  2067. qlcnic_83xx_unlock_flash(adapter);
  2068. dev_err(&adapter->pdev->dev,
  2069. "%s: failed at %d\n", __func__, __LINE__);
  2070. return -EIO;
  2071. }
  2072. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2073. ret = qlcnic_83xx_disable_flash_write(adapter);
  2074. if (ret) {
  2075. qlcnic_83xx_unlock_flash(adapter);
  2076. dev_err(&adapter->pdev->dev,
  2077. "%s: failed at %d\n", __func__, __LINE__);
  2078. return ret;
  2079. }
  2080. }
  2081. qlcnic_83xx_unlock_flash(adapter);
  2082. return 0;
  2083. }
  2084. int qlcnic_83xx_flash_write32(struct qlcnic_adapter *adapter, u32 addr,
  2085. u32 *p_data)
  2086. {
  2087. int ret = -EIO;
  2088. u32 addr1 = 0x00800000 | (addr >> 2);
  2089. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, addr1);
  2090. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data);
  2091. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2092. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2093. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2094. if (ret) {
  2095. dev_err(&adapter->pdev->dev,
  2096. "%s: failed at %d\n", __func__, __LINE__);
  2097. return -EIO;
  2098. }
  2099. return 0;
  2100. }
  2101. int qlcnic_83xx_flash_bulk_write(struct qlcnic_adapter *adapter, u32 addr,
  2102. u32 *p_data, int count)
  2103. {
  2104. u32 temp;
  2105. int ret = -EIO;
  2106. if ((count < QLC_83XX_FLASH_WRITE_MIN) ||
  2107. (count > QLC_83XX_FLASH_WRITE_MAX)) {
  2108. dev_err(&adapter->pdev->dev,
  2109. "%s: Invalid word count\n", __func__);
  2110. return -EIO;
  2111. }
  2112. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2113. QLC_83XX_FLASH_SPI_CONTROL);
  2114. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_SPI_CONTROL,
  2115. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2116. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2117. QLC_83XX_FLASH_ADDR_TEMP_VAL);
  2118. /* First DWORD write */
  2119. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2120. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2121. QLC_83XX_FLASH_FIRST_MS_PATTERN);
  2122. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2123. if (ret) {
  2124. dev_err(&adapter->pdev->dev,
  2125. "%s: failed at %d\n", __func__, __LINE__);
  2126. return -EIO;
  2127. }
  2128. count--;
  2129. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2130. QLC_83XX_FLASH_ADDR_SECOND_TEMP_VAL);
  2131. /* Second to N-1 DWORD writes */
  2132. while (count != 1) {
  2133. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2134. *p_data++);
  2135. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2136. QLC_83XX_FLASH_SECOND_MS_PATTERN);
  2137. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2138. if (ret) {
  2139. dev_err(&adapter->pdev->dev,
  2140. "%s: failed at %d\n", __func__, __LINE__);
  2141. return -EIO;
  2142. }
  2143. count--;
  2144. }
  2145. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2146. QLC_83XX_FLASH_ADDR_TEMP_VAL |
  2147. (addr >> 2));
  2148. /* Last DWORD write */
  2149. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2150. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2151. QLC_83XX_FLASH_LAST_MS_PATTERN);
  2152. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2153. if (ret) {
  2154. dev_err(&adapter->pdev->dev,
  2155. "%s: failed at %d\n", __func__, __LINE__);
  2156. return -EIO;
  2157. }
  2158. ret = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_SPI_STATUS);
  2159. if ((ret & QLC_83XX_FLASH_SPI_CTRL) == QLC_83XX_FLASH_SPI_CTRL) {
  2160. dev_err(&adapter->pdev->dev, "%s: failed at %d\n",
  2161. __func__, __LINE__);
  2162. /* Operation failed, clear error bit */
  2163. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2164. QLC_83XX_FLASH_SPI_CONTROL);
  2165. qlcnic_83xx_wrt_reg_indirect(adapter,
  2166. QLC_83XX_FLASH_SPI_CONTROL,
  2167. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2168. }
  2169. return 0;
  2170. }
  2171. static void qlcnic_83xx_recover_driver_lock(struct qlcnic_adapter *adapter)
  2172. {
  2173. u32 val, id;
  2174. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2175. /* Check if recovery need to be performed by the calling function */
  2176. if ((val & QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK) == 0) {
  2177. val = val & ~0x3F;
  2178. val = val | ((adapter->portnum << 2) |
  2179. QLC_83XX_NEED_DRV_LOCK_RECOVERY);
  2180. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2181. dev_info(&adapter->pdev->dev,
  2182. "%s: lock recovery initiated\n", __func__);
  2183. msleep(QLC_83XX_DRV_LOCK_RECOVERY_DELAY);
  2184. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2185. id = ((val >> 2) & 0xF);
  2186. if (id == adapter->portnum) {
  2187. val = val & ~QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK;
  2188. val = val | QLC_83XX_DRV_LOCK_RECOVERY_IN_PROGRESS;
  2189. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2190. /* Force release the lock */
  2191. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2192. /* Clear recovery bits */
  2193. val = val & ~0x3F;
  2194. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2195. dev_info(&adapter->pdev->dev,
  2196. "%s: lock recovery completed\n", __func__);
  2197. } else {
  2198. dev_info(&adapter->pdev->dev,
  2199. "%s: func %d to resume lock recovery process\n",
  2200. __func__, id);
  2201. }
  2202. } else {
  2203. dev_info(&adapter->pdev->dev,
  2204. "%s: lock recovery initiated by other functions\n",
  2205. __func__);
  2206. }
  2207. }
  2208. int qlcnic_83xx_lock_driver(struct qlcnic_adapter *adapter)
  2209. {
  2210. u32 lock_alive_counter, val, id, i = 0, status = 0, temp = 0;
  2211. int max_attempt = 0;
  2212. while (status == 0) {
  2213. status = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK);
  2214. if (status)
  2215. break;
  2216. msleep(QLC_83XX_DRV_LOCK_WAIT_DELAY);
  2217. i++;
  2218. if (i == 1)
  2219. temp = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2220. if (i == QLC_83XX_DRV_LOCK_WAIT_COUNTER) {
  2221. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2222. if (val == temp) {
  2223. id = val & 0xFF;
  2224. dev_info(&adapter->pdev->dev,
  2225. "%s: lock to be recovered from %d\n",
  2226. __func__, id);
  2227. qlcnic_83xx_recover_driver_lock(adapter);
  2228. i = 0;
  2229. max_attempt++;
  2230. } else {
  2231. dev_err(&adapter->pdev->dev,
  2232. "%s: failed to get lock\n", __func__);
  2233. return -EIO;
  2234. }
  2235. }
  2236. /* Force exit from while loop after few attempts */
  2237. if (max_attempt == QLC_83XX_MAX_DRV_LOCK_RECOVERY_ATTEMPT) {
  2238. dev_err(&adapter->pdev->dev,
  2239. "%s: failed to get lock\n", __func__);
  2240. return -EIO;
  2241. }
  2242. }
  2243. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2244. lock_alive_counter = val >> 8;
  2245. lock_alive_counter++;
  2246. val = lock_alive_counter << 8 | adapter->portnum;
  2247. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2248. return 0;
  2249. }
  2250. void qlcnic_83xx_unlock_driver(struct qlcnic_adapter *adapter)
  2251. {
  2252. u32 val, lock_alive_counter, id;
  2253. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2254. id = val & 0xFF;
  2255. lock_alive_counter = val >> 8;
  2256. if (id != adapter->portnum)
  2257. dev_err(&adapter->pdev->dev,
  2258. "%s:Warning func %d is unlocking lock owned by %d\n",
  2259. __func__, adapter->portnum, id);
  2260. val = (lock_alive_counter << 8) | 0xFF;
  2261. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2262. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2263. }
  2264. int qlcnic_83xx_ms_mem_write128(struct qlcnic_adapter *adapter, u64 addr,
  2265. u32 *data, u32 count)
  2266. {
  2267. int i, j, ret = 0;
  2268. u32 temp;
  2269. /* Check alignment */
  2270. if (addr & 0xF)
  2271. return -EIO;
  2272. mutex_lock(&adapter->ahw->mem_lock);
  2273. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_HI, 0);
  2274. for (i = 0; i < count; i++, addr += 16) {
  2275. if (!((ADDR_IN_RANGE(addr, QLCNIC_ADDR_QDR_NET,
  2276. QLCNIC_ADDR_QDR_NET_MAX)) ||
  2277. (ADDR_IN_RANGE(addr, QLCNIC_ADDR_DDR_NET,
  2278. QLCNIC_ADDR_DDR_NET_MAX)))) {
  2279. mutex_unlock(&adapter->ahw->mem_lock);
  2280. return -EIO;
  2281. }
  2282. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_LO, addr);
  2283. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_LO,
  2284. *data++);
  2285. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_HI,
  2286. *data++);
  2287. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_ULO,
  2288. *data++);
  2289. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_UHI,
  2290. *data++);
  2291. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2292. QLCNIC_TA_WRITE_ENABLE);
  2293. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2294. QLCNIC_TA_WRITE_START);
  2295. for (j = 0; j < MAX_CTL_CHECK; j++) {
  2296. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2297. QLCNIC_MS_CTRL);
  2298. if ((temp & TA_CTL_BUSY) == 0)
  2299. break;
  2300. }
  2301. /* Status check failure */
  2302. if (j >= MAX_CTL_CHECK) {
  2303. printk_ratelimited(KERN_WARNING
  2304. "MS memory write failed\n");
  2305. mutex_unlock(&adapter->ahw->mem_lock);
  2306. return -EIO;
  2307. }
  2308. }
  2309. mutex_unlock(&adapter->ahw->mem_lock);
  2310. return ret;
  2311. }
  2312. int qlcnic_83xx_flash_read32(struct qlcnic_adapter *adapter, u32 flash_addr,
  2313. u8 *p_data, int count)
  2314. {
  2315. int i, ret;
  2316. u32 word, addr = flash_addr;
  2317. ulong indirect_addr;
  2318. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2319. return -EIO;
  2320. if (addr & 0x3) {
  2321. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2322. qlcnic_83xx_unlock_flash(adapter);
  2323. return -EIO;
  2324. }
  2325. for (i = 0; i < count; i++) {
  2326. if (qlcnic_83xx_wrt_reg_indirect(adapter,
  2327. QLC_83XX_FLASH_DIRECT_WINDOW,
  2328. (addr))) {
  2329. qlcnic_83xx_unlock_flash(adapter);
  2330. return -EIO;
  2331. }
  2332. indirect_addr = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2333. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  2334. indirect_addr);
  2335. if (ret == -EIO)
  2336. return -EIO;
  2337. word = ret;
  2338. *(u32 *)p_data = word;
  2339. p_data = p_data + 4;
  2340. addr = addr + 4;
  2341. }
  2342. qlcnic_83xx_unlock_flash(adapter);
  2343. return 0;
  2344. }
  2345. int qlcnic_83xx_test_link(struct qlcnic_adapter *adapter)
  2346. {
  2347. u8 pci_func;
  2348. int err;
  2349. u32 config = 0, state;
  2350. struct qlcnic_cmd_args cmd;
  2351. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2352. if (qlcnic_sriov_vf_check(adapter))
  2353. pci_func = adapter->portnum;
  2354. else
  2355. pci_func = ahw->pci_func;
  2356. state = readl(ahw->pci_base0 + QLC_83XX_LINK_STATE(pci_func));
  2357. if (!QLC_83xx_FUNC_VAL(state, pci_func)) {
  2358. dev_info(&adapter->pdev->dev, "link state down\n");
  2359. return config;
  2360. }
  2361. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_STATUS);
  2362. err = qlcnic_issue_cmd(adapter, &cmd);
  2363. if (err) {
  2364. dev_info(&adapter->pdev->dev,
  2365. "Get Link Status Command failed: 0x%x\n", err);
  2366. goto out;
  2367. } else {
  2368. config = cmd.rsp.arg[1];
  2369. switch (QLC_83XX_CURRENT_LINK_SPEED(config)) {
  2370. case QLC_83XX_10M_LINK:
  2371. ahw->link_speed = SPEED_10;
  2372. break;
  2373. case QLC_83XX_100M_LINK:
  2374. ahw->link_speed = SPEED_100;
  2375. break;
  2376. case QLC_83XX_1G_LINK:
  2377. ahw->link_speed = SPEED_1000;
  2378. break;
  2379. case QLC_83XX_10G_LINK:
  2380. ahw->link_speed = SPEED_10000;
  2381. break;
  2382. default:
  2383. ahw->link_speed = 0;
  2384. break;
  2385. }
  2386. config = cmd.rsp.arg[3];
  2387. if (config & 1)
  2388. err = 1;
  2389. }
  2390. out:
  2391. qlcnic_free_mbx_args(&cmd);
  2392. return config;
  2393. }
  2394. int qlcnic_83xx_get_settings(struct qlcnic_adapter *adapter)
  2395. {
  2396. u32 config = 0;
  2397. int status = 0;
  2398. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2399. /* Get port configuration info */
  2400. status = qlcnic_83xx_get_port_info(adapter);
  2401. /* Get Link Status related info */
  2402. config = qlcnic_83xx_test_link(adapter);
  2403. ahw->module_type = QLC_83XX_SFP_MODULE_TYPE(config);
  2404. /* hard code until there is a way to get it from flash */
  2405. ahw->board_type = QLCNIC_BRDTYPE_83XX_10G;
  2406. return status;
  2407. }
  2408. int qlcnic_83xx_set_settings(struct qlcnic_adapter *adapter,
  2409. struct ethtool_cmd *ecmd)
  2410. {
  2411. int status = 0;
  2412. u32 config = adapter->ahw->port_config;
  2413. if (ecmd->autoneg)
  2414. adapter->ahw->port_config |= BIT_15;
  2415. switch (ethtool_cmd_speed(ecmd)) {
  2416. case SPEED_10:
  2417. adapter->ahw->port_config |= BIT_8;
  2418. break;
  2419. case SPEED_100:
  2420. adapter->ahw->port_config |= BIT_9;
  2421. break;
  2422. case SPEED_1000:
  2423. adapter->ahw->port_config |= BIT_10;
  2424. break;
  2425. case SPEED_10000:
  2426. adapter->ahw->port_config |= BIT_11;
  2427. break;
  2428. default:
  2429. return -EINVAL;
  2430. }
  2431. status = qlcnic_83xx_set_port_config(adapter);
  2432. if (status) {
  2433. dev_info(&adapter->pdev->dev,
  2434. "Faild to Set Link Speed and autoneg.\n");
  2435. adapter->ahw->port_config = config;
  2436. }
  2437. return status;
  2438. }
  2439. static inline u64 *qlcnic_83xx_copy_stats(struct qlcnic_cmd_args *cmd,
  2440. u64 *data, int index)
  2441. {
  2442. u32 low, hi;
  2443. u64 val;
  2444. low = cmd->rsp.arg[index];
  2445. hi = cmd->rsp.arg[index + 1];
  2446. val = (((u64) low) | (((u64) hi) << 32));
  2447. *data++ = val;
  2448. return data;
  2449. }
  2450. static u64 *qlcnic_83xx_fill_stats(struct qlcnic_adapter *adapter,
  2451. struct qlcnic_cmd_args *cmd, u64 *data,
  2452. int type, int *ret)
  2453. {
  2454. int err, k, total_regs;
  2455. *ret = 0;
  2456. err = qlcnic_issue_cmd(adapter, cmd);
  2457. if (err != QLCNIC_RCODE_SUCCESS) {
  2458. dev_info(&adapter->pdev->dev,
  2459. "Error in get statistics mailbox command\n");
  2460. *ret = -EIO;
  2461. return data;
  2462. }
  2463. total_regs = cmd->rsp.num;
  2464. switch (type) {
  2465. case QLC_83XX_STAT_MAC:
  2466. /* fill in MAC tx counters */
  2467. for (k = 2; k < 28; k += 2)
  2468. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2469. /* skip 24 bytes of reserved area */
  2470. /* fill in MAC rx counters */
  2471. for (k += 6; k < 60; k += 2)
  2472. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2473. /* skip 24 bytes of reserved area */
  2474. /* fill in MAC rx frame stats */
  2475. for (k += 6; k < 80; k += 2)
  2476. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2477. break;
  2478. case QLC_83XX_STAT_RX:
  2479. for (k = 2; k < 8; k += 2)
  2480. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2481. /* skip 8 bytes of reserved data */
  2482. for (k += 2; k < 24; k += 2)
  2483. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2484. /* skip 8 bytes containing RE1FBQ error data */
  2485. for (k += 2; k < total_regs; k += 2)
  2486. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2487. break;
  2488. case QLC_83XX_STAT_TX:
  2489. for (k = 2; k < 10; k += 2)
  2490. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2491. /* skip 8 bytes of reserved data */
  2492. for (k += 2; k < total_regs; k += 2)
  2493. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2494. break;
  2495. default:
  2496. dev_warn(&adapter->pdev->dev, "Unknown get statistics mode\n");
  2497. *ret = -EIO;
  2498. }
  2499. return data;
  2500. }
  2501. void qlcnic_83xx_get_stats(struct qlcnic_adapter *adapter, u64 *data)
  2502. {
  2503. struct qlcnic_cmd_args cmd;
  2504. int ret = 0;
  2505. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_STATISTICS);
  2506. /* Get Tx stats */
  2507. cmd.req.arg[1] = BIT_1 | (adapter->tx_ring->ctx_id << 16);
  2508. cmd.rsp.num = QLC_83XX_TX_STAT_REGS;
  2509. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2510. QLC_83XX_STAT_TX, &ret);
  2511. if (ret) {
  2512. dev_info(&adapter->pdev->dev, "Error getting MAC stats\n");
  2513. goto out;
  2514. }
  2515. /* Get MAC stats */
  2516. cmd.req.arg[1] = BIT_2 | (adapter->portnum << 16);
  2517. cmd.rsp.num = QLC_83XX_MAC_STAT_REGS;
  2518. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2519. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2520. QLC_83XX_STAT_MAC, &ret);
  2521. if (ret) {
  2522. dev_info(&adapter->pdev->dev,
  2523. "Error getting Rx stats\n");
  2524. goto out;
  2525. }
  2526. /* Get Rx stats */
  2527. cmd.req.arg[1] = adapter->recv_ctx->context_id << 16;
  2528. cmd.rsp.num = QLC_83XX_RX_STAT_REGS;
  2529. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2530. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2531. QLC_83XX_STAT_RX, &ret);
  2532. if (ret)
  2533. dev_info(&adapter->pdev->dev,
  2534. "Error getting Tx stats\n");
  2535. out:
  2536. qlcnic_free_mbx_args(&cmd);
  2537. }
  2538. int qlcnic_83xx_reg_test(struct qlcnic_adapter *adapter)
  2539. {
  2540. u32 major, minor, sub;
  2541. major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  2542. minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  2543. sub = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  2544. if (adapter->fw_version != QLCNIC_VERSION_CODE(major, minor, sub)) {
  2545. dev_info(&adapter->pdev->dev, "%s: Reg test failed\n",
  2546. __func__);
  2547. return 1;
  2548. }
  2549. return 0;
  2550. }
  2551. int qlcnic_83xx_get_regs_len(struct qlcnic_adapter *adapter)
  2552. {
  2553. return (ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl) *
  2554. sizeof(adapter->ahw->ext_reg_tbl)) +
  2555. (ARRAY_SIZE(qlcnic_83xx_reg_tbl) +
  2556. sizeof(adapter->ahw->reg_tbl));
  2557. }
  2558. int qlcnic_83xx_get_registers(struct qlcnic_adapter *adapter, u32 *regs_buff)
  2559. {
  2560. int i, j = 0;
  2561. for (i = QLCNIC_DEV_INFO_SIZE + 1;
  2562. j < ARRAY_SIZE(qlcnic_83xx_reg_tbl); i++, j++)
  2563. regs_buff[i] = QLC_SHARED_REG_RD32(adapter, j);
  2564. for (j = 0; j < ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl); j++)
  2565. regs_buff[i++] = QLCRDX(adapter->ahw, j);
  2566. return i;
  2567. }
  2568. int qlcnic_83xx_interrupt_test(struct net_device *netdev)
  2569. {
  2570. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  2571. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2572. struct qlcnic_cmd_args cmd;
  2573. u32 data;
  2574. u16 intrpt_id, id;
  2575. u8 val;
  2576. int ret, max_sds_rings = adapter->max_sds_rings;
  2577. if (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  2578. return -EIO;
  2579. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_INTERRUPT_TEST);
  2580. if (ret)
  2581. goto fail_diag_irq;
  2582. ahw->diag_cnt = 0;
  2583. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INTRPT_TEST);
  2584. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  2585. intrpt_id = ahw->intr_tbl[0].id;
  2586. else
  2587. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  2588. cmd.req.arg[1] = 1;
  2589. cmd.req.arg[2] = intrpt_id;
  2590. cmd.req.arg[3] = BIT_0;
  2591. ret = qlcnic_issue_cmd(adapter, &cmd);
  2592. data = cmd.rsp.arg[2];
  2593. id = LSW(data);
  2594. val = LSB(MSW(data));
  2595. if (id != intrpt_id)
  2596. dev_info(&adapter->pdev->dev,
  2597. "Interrupt generated: 0x%x, requested:0x%x\n",
  2598. id, intrpt_id);
  2599. if (val)
  2600. dev_err(&adapter->pdev->dev,
  2601. "Interrupt test error: 0x%x\n", val);
  2602. if (ret)
  2603. goto done;
  2604. msleep(20);
  2605. ret = !ahw->diag_cnt;
  2606. done:
  2607. qlcnic_free_mbx_args(&cmd);
  2608. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  2609. fail_diag_irq:
  2610. adapter->max_sds_rings = max_sds_rings;
  2611. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  2612. return ret;
  2613. }
  2614. void qlcnic_83xx_get_pauseparam(struct qlcnic_adapter *adapter,
  2615. struct ethtool_pauseparam *pause)
  2616. {
  2617. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2618. int status = 0;
  2619. u32 config;
  2620. status = qlcnic_83xx_get_port_config(adapter);
  2621. if (status) {
  2622. dev_err(&adapter->pdev->dev,
  2623. "%s: Get Pause Config failed\n", __func__);
  2624. return;
  2625. }
  2626. config = ahw->port_config;
  2627. if (config & QLC_83XX_CFG_STD_PAUSE) {
  2628. if (config & QLC_83XX_CFG_STD_TX_PAUSE)
  2629. pause->tx_pause = 1;
  2630. if (config & QLC_83XX_CFG_STD_RX_PAUSE)
  2631. pause->rx_pause = 1;
  2632. }
  2633. if (QLC_83XX_AUTONEG(config))
  2634. pause->autoneg = 1;
  2635. }
  2636. int qlcnic_83xx_set_pauseparam(struct qlcnic_adapter *adapter,
  2637. struct ethtool_pauseparam *pause)
  2638. {
  2639. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2640. int status = 0;
  2641. u32 config;
  2642. status = qlcnic_83xx_get_port_config(adapter);
  2643. if (status) {
  2644. dev_err(&adapter->pdev->dev,
  2645. "%s: Get Pause Config failed.\n", __func__);
  2646. return status;
  2647. }
  2648. config = ahw->port_config;
  2649. if (ahw->port_type == QLCNIC_GBE) {
  2650. if (pause->autoneg)
  2651. ahw->port_config |= QLC_83XX_ENABLE_AUTONEG;
  2652. if (!pause->autoneg)
  2653. ahw->port_config &= ~QLC_83XX_ENABLE_AUTONEG;
  2654. } else if ((ahw->port_type == QLCNIC_XGBE) && (pause->autoneg)) {
  2655. return -EOPNOTSUPP;
  2656. }
  2657. if (!(config & QLC_83XX_CFG_STD_PAUSE))
  2658. ahw->port_config |= QLC_83XX_CFG_STD_PAUSE;
  2659. if (pause->rx_pause && pause->tx_pause) {
  2660. ahw->port_config |= QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2661. } else if (pause->rx_pause && !pause->tx_pause) {
  2662. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_PAUSE;
  2663. ahw->port_config |= QLC_83XX_CFG_STD_RX_PAUSE;
  2664. } else if (pause->tx_pause && !pause->rx_pause) {
  2665. ahw->port_config &= ~QLC_83XX_CFG_STD_RX_PAUSE;
  2666. ahw->port_config |= QLC_83XX_CFG_STD_TX_PAUSE;
  2667. } else if (!pause->rx_pause && !pause->tx_pause) {
  2668. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2669. }
  2670. status = qlcnic_83xx_set_port_config(adapter);
  2671. if (status) {
  2672. dev_err(&adapter->pdev->dev,
  2673. "%s: Set Pause Config failed.\n", __func__);
  2674. ahw->port_config = config;
  2675. }
  2676. return status;
  2677. }
  2678. static int qlcnic_83xx_read_flash_status_reg(struct qlcnic_adapter *adapter)
  2679. {
  2680. int ret;
  2681. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2682. QLC_83XX_FLASH_OEM_READ_SIG);
  2683. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2684. QLC_83XX_FLASH_READ_CTRL);
  2685. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2686. if (ret)
  2687. return -EIO;
  2688. ret = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_RDDATA);
  2689. return ret & 0xFF;
  2690. }
  2691. int qlcnic_83xx_flash_test(struct qlcnic_adapter *adapter)
  2692. {
  2693. int status;
  2694. status = qlcnic_83xx_read_flash_status_reg(adapter);
  2695. if (status == -EIO) {
  2696. dev_info(&adapter->pdev->dev, "%s: EEPROM test failed.\n",
  2697. __func__);
  2698. return 1;
  2699. }
  2700. return 0;
  2701. }