x2apic_uv_x.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * SGI UV APIC functions (note: not an Intel compatible APIC)
  7. *
  8. * Copyright (C) 2007-2008 Silicon Graphics, Inc. All rights reserved.
  9. */
  10. #include <linux/cpumask.h>
  11. #include <linux/hardirq.h>
  12. #include <linux/proc_fs.h>
  13. #include <linux/threads.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/string.h>
  17. #include <linux/ctype.h>
  18. #include <linux/sched.h>
  19. #include <linux/timer.h>
  20. #include <linux/cpu.h>
  21. #include <linux/init.h>
  22. #include <linux/io.h>
  23. #include <asm/uv/uv_mmrs.h>
  24. #include <asm/uv/uv_hub.h>
  25. #include <asm/current.h>
  26. #include <asm/pgtable.h>
  27. #include <asm/uv/bios.h>
  28. #include <asm/uv/uv.h>
  29. #include <asm/apic.h>
  30. #include <asm/ipi.h>
  31. #include <asm/smp.h>
  32. DEFINE_PER_CPU(int, x2apic_extra_bits);
  33. static enum uv_system_type uv_system_type;
  34. static int early_get_nodeid(void)
  35. {
  36. union uvh_node_id_u node_id;
  37. unsigned long *mmr;
  38. mmr = early_ioremap(UV_LOCAL_MMR_BASE | UVH_NODE_ID, sizeof(*mmr));
  39. node_id.v = *mmr;
  40. early_iounmap(mmr, sizeof(*mmr));
  41. return node_id.s.node_id;
  42. }
  43. static int __init uv_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
  44. {
  45. if (!strcmp(oem_id, "SGI")) {
  46. if (!strcmp(oem_table_id, "UVL"))
  47. uv_system_type = UV_LEGACY_APIC;
  48. else if (!strcmp(oem_table_id, "UVX"))
  49. uv_system_type = UV_X2APIC;
  50. else if (!strcmp(oem_table_id, "UVH")) {
  51. __get_cpu_var(x2apic_extra_bits) =
  52. early_get_nodeid() << (UV_APIC_PNODE_SHIFT - 1);
  53. uv_system_type = UV_NON_UNIQUE_APIC;
  54. return 1;
  55. }
  56. }
  57. return 0;
  58. }
  59. enum uv_system_type get_uv_system_type(void)
  60. {
  61. return uv_system_type;
  62. }
  63. int is_uv_system(void)
  64. {
  65. return uv_system_type != UV_NONE;
  66. }
  67. EXPORT_SYMBOL_GPL(is_uv_system);
  68. DEFINE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
  69. EXPORT_PER_CPU_SYMBOL_GPL(__uv_hub_info);
  70. struct uv_blade_info *uv_blade_info;
  71. EXPORT_SYMBOL_GPL(uv_blade_info);
  72. short *uv_node_to_blade;
  73. EXPORT_SYMBOL_GPL(uv_node_to_blade);
  74. short *uv_cpu_to_blade;
  75. EXPORT_SYMBOL_GPL(uv_cpu_to_blade);
  76. short uv_possible_blades;
  77. EXPORT_SYMBOL_GPL(uv_possible_blades);
  78. unsigned long sn_rtc_cycles_per_second;
  79. EXPORT_SYMBOL(sn_rtc_cycles_per_second);
  80. /* Start with all IRQs pointing to boot CPU. IRQ balancing will shift them. */
  81. static const struct cpumask *uv_target_cpus(void)
  82. {
  83. return cpumask_of(0);
  84. }
  85. static void uv_vector_allocation_domain(int cpu, struct cpumask *retmask)
  86. {
  87. cpumask_clear(retmask);
  88. cpumask_set_cpu(cpu, retmask);
  89. }
  90. static int __cpuinit uv_wakeup_secondary(int phys_apicid, unsigned long start_rip)
  91. {
  92. #ifdef CONFIG_SMP
  93. unsigned long val;
  94. int pnode;
  95. pnode = uv_apicid_to_pnode(phys_apicid);
  96. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  97. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  98. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  99. APIC_DM_INIT;
  100. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  101. mdelay(10);
  102. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  103. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  104. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  105. APIC_DM_STARTUP;
  106. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  107. atomic_set(&init_deasserted, 1);
  108. #endif
  109. return 0;
  110. }
  111. static void uv_send_IPI_one(int cpu, int vector)
  112. {
  113. unsigned long apicid;
  114. int pnode;
  115. apicid = per_cpu(x86_cpu_to_apicid, cpu);
  116. pnode = uv_apicid_to_pnode(apicid);
  117. uv_hub_send_ipi(pnode, apicid, vector);
  118. }
  119. static void uv_send_IPI_mask(const struct cpumask *mask, int vector)
  120. {
  121. unsigned int cpu;
  122. for_each_cpu(cpu, mask)
  123. uv_send_IPI_one(cpu, vector);
  124. }
  125. static void uv_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
  126. {
  127. unsigned int this_cpu = smp_processor_id();
  128. unsigned int cpu;
  129. for_each_cpu(cpu, mask) {
  130. if (cpu != this_cpu)
  131. uv_send_IPI_one(cpu, vector);
  132. }
  133. }
  134. static void uv_send_IPI_allbutself(int vector)
  135. {
  136. unsigned int this_cpu = smp_processor_id();
  137. unsigned int cpu;
  138. for_each_online_cpu(cpu) {
  139. if (cpu != this_cpu)
  140. uv_send_IPI_one(cpu, vector);
  141. }
  142. }
  143. static void uv_send_IPI_all(int vector)
  144. {
  145. uv_send_IPI_mask(cpu_online_mask, vector);
  146. }
  147. static int uv_apic_id_registered(void)
  148. {
  149. return 1;
  150. }
  151. static void uv_init_apic_ldr(void)
  152. {
  153. }
  154. static unsigned int uv_cpu_mask_to_apicid(const struct cpumask *cpumask)
  155. {
  156. /*
  157. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  158. * May as well be the first.
  159. */
  160. int cpu = cpumask_first(cpumask);
  161. if ((unsigned)cpu < nr_cpu_ids)
  162. return per_cpu(x86_cpu_to_apicid, cpu);
  163. else
  164. return BAD_APICID;
  165. }
  166. static unsigned int
  167. uv_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
  168. const struct cpumask *andmask)
  169. {
  170. int cpu;
  171. /*
  172. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  173. * May as well be the first.
  174. */
  175. for_each_cpu_and(cpu, cpumask, andmask) {
  176. if (cpumask_test_cpu(cpu, cpu_online_mask))
  177. break;
  178. }
  179. if (cpu < nr_cpu_ids)
  180. return per_cpu(x86_cpu_to_apicid, cpu);
  181. return BAD_APICID;
  182. }
  183. static unsigned int x2apic_get_apic_id(unsigned long x)
  184. {
  185. unsigned int id;
  186. WARN_ON(preemptible() && num_online_cpus() > 1);
  187. id = x | __get_cpu_var(x2apic_extra_bits);
  188. return id;
  189. }
  190. static unsigned long set_apic_id(unsigned int id)
  191. {
  192. unsigned long x;
  193. /* maskout x2apic_extra_bits ? */
  194. x = id;
  195. return x;
  196. }
  197. static unsigned int uv_read_apic_id(void)
  198. {
  199. return x2apic_get_apic_id(apic_read(APIC_ID));
  200. }
  201. static int uv_phys_pkg_id(int initial_apicid, int index_msb)
  202. {
  203. return uv_read_apic_id() >> index_msb;
  204. }
  205. static void uv_send_IPI_self(int vector)
  206. {
  207. apic_write(APIC_SELF_IPI, vector);
  208. }
  209. struct apic __refdata apic_x2apic_uv_x = {
  210. .name = "UV large system",
  211. .probe = NULL,
  212. .acpi_madt_oem_check = uv_acpi_madt_oem_check,
  213. .apic_id_registered = uv_apic_id_registered,
  214. .irq_delivery_mode = dest_Fixed,
  215. .irq_dest_mode = 0, /* physical */
  216. .target_cpus = uv_target_cpus,
  217. .disable_esr = 0,
  218. .dest_logical = APIC_DEST_LOGICAL,
  219. .check_apicid_used = NULL,
  220. .check_apicid_present = NULL,
  221. .vector_allocation_domain = uv_vector_allocation_domain,
  222. .init_apic_ldr = uv_init_apic_ldr,
  223. .ioapic_phys_id_map = NULL,
  224. .setup_apic_routing = NULL,
  225. .multi_timer_check = NULL,
  226. .apicid_to_node = NULL,
  227. .cpu_to_logical_apicid = NULL,
  228. .cpu_present_to_apicid = default_cpu_present_to_apicid,
  229. .apicid_to_cpu_present = NULL,
  230. .setup_portio_remap = NULL,
  231. .check_phys_apicid_present = default_check_phys_apicid_present,
  232. .enable_apic_mode = NULL,
  233. .phys_pkg_id = uv_phys_pkg_id,
  234. .mps_oem_check = NULL,
  235. .get_apic_id = x2apic_get_apic_id,
  236. .set_apic_id = set_apic_id,
  237. .apic_id_mask = 0xFFFFFFFFu,
  238. .cpu_mask_to_apicid = uv_cpu_mask_to_apicid,
  239. .cpu_mask_to_apicid_and = uv_cpu_mask_to_apicid_and,
  240. .send_IPI_mask = uv_send_IPI_mask,
  241. .send_IPI_mask_allbutself = uv_send_IPI_mask_allbutself,
  242. .send_IPI_allbutself = uv_send_IPI_allbutself,
  243. .send_IPI_all = uv_send_IPI_all,
  244. .send_IPI_self = uv_send_IPI_self,
  245. .wakeup_secondary_cpu = uv_wakeup_secondary,
  246. .trampoline_phys_low = DEFAULT_TRAMPOLINE_PHYS_LOW,
  247. .trampoline_phys_high = DEFAULT_TRAMPOLINE_PHYS_HIGH,
  248. .wait_for_init_deassert = NULL,
  249. .smp_callin_clear_local_apic = NULL,
  250. .inquire_remote_apic = NULL,
  251. .read = native_apic_msr_read,
  252. .write = native_apic_msr_write,
  253. .icr_read = native_x2apic_icr_read,
  254. .icr_write = native_x2apic_icr_write,
  255. .wait_icr_idle = native_x2apic_wait_icr_idle,
  256. .safe_wait_icr_idle = native_safe_x2apic_wait_icr_idle,
  257. };
  258. static __cpuinit void set_x2apic_extra_bits(int pnode)
  259. {
  260. __get_cpu_var(x2apic_extra_bits) = (pnode << 6);
  261. }
  262. /*
  263. * Called on boot cpu.
  264. */
  265. static __init int boot_pnode_to_blade(int pnode)
  266. {
  267. int blade;
  268. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  269. if (pnode == uv_blade_info[blade].pnode)
  270. return blade;
  271. BUG();
  272. }
  273. struct redir_addr {
  274. unsigned long redirect;
  275. unsigned long alias;
  276. };
  277. #define DEST_SHIFT UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT
  278. static __initdata struct redir_addr redir_addrs[] = {
  279. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR, UVH_SI_ALIAS0_OVERLAY_CONFIG},
  280. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR, UVH_SI_ALIAS1_OVERLAY_CONFIG},
  281. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR, UVH_SI_ALIAS2_OVERLAY_CONFIG},
  282. };
  283. static __init void get_lowmem_redirect(unsigned long *base, unsigned long *size)
  284. {
  285. union uvh_si_alias0_overlay_config_u alias;
  286. union uvh_rh_gam_alias210_redirect_config_2_mmr_u redirect;
  287. int i;
  288. for (i = 0; i < ARRAY_SIZE(redir_addrs); i++) {
  289. alias.v = uv_read_local_mmr(redir_addrs[i].alias);
  290. if (alias.s.base == 0) {
  291. *size = (1UL << alias.s.m_alias);
  292. redirect.v = uv_read_local_mmr(redir_addrs[i].redirect);
  293. *base = (unsigned long)redirect.s.dest_base << DEST_SHIFT;
  294. return;
  295. }
  296. }
  297. BUG();
  298. }
  299. enum map_type {map_wb, map_uc};
  300. static __init void map_high(char *id, unsigned long base, int shift,
  301. int max_pnode, enum map_type map_type)
  302. {
  303. unsigned long bytes, paddr;
  304. paddr = base << shift;
  305. bytes = (1UL << shift) * (max_pnode + 1);
  306. printk(KERN_INFO "UV: Map %s_HI 0x%lx - 0x%lx\n", id, paddr,
  307. paddr + bytes);
  308. if (map_type == map_uc)
  309. init_extra_mapping_uc(paddr, bytes);
  310. else
  311. init_extra_mapping_wb(paddr, bytes);
  312. }
  313. static __init void map_gru_high(int max_pnode)
  314. {
  315. union uvh_rh_gam_gru_overlay_config_mmr_u gru;
  316. int shift = UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;
  317. gru.v = uv_read_local_mmr(UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR);
  318. if (gru.s.enable)
  319. map_high("GRU", gru.s.base, shift, max_pnode, map_wb);
  320. }
  321. static __init void map_mmr_high(int max_pnode)
  322. {
  323. union uvh_rh_gam_mmr_overlay_config_mmr_u mmr;
  324. int shift = UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT;
  325. mmr.v = uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR);
  326. if (mmr.s.enable)
  327. map_high("MMR", mmr.s.base, shift, max_pnode, map_uc);
  328. }
  329. static __init void map_mmioh_high(int max_pnode)
  330. {
  331. union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
  332. int shift = UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
  333. mmioh.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR);
  334. if (mmioh.s.enable)
  335. map_high("MMIOH", mmioh.s.base, shift, max_pnode, map_uc);
  336. }
  337. static __init void map_low_mmrs(void)
  338. {
  339. init_extra_mapping_uc(UV_GLOBAL_MMR32_BASE, UV_GLOBAL_MMR32_SIZE);
  340. init_extra_mapping_uc(UV_LOCAL_MMR_BASE, UV_LOCAL_MMR_SIZE);
  341. }
  342. static __init void uv_rtc_init(void)
  343. {
  344. long status;
  345. u64 ticks_per_sec;
  346. status = uv_bios_freq_base(BIOS_FREQ_BASE_REALTIME_CLOCK,
  347. &ticks_per_sec);
  348. if (status != BIOS_STATUS_SUCCESS || ticks_per_sec < 100000) {
  349. printk(KERN_WARNING
  350. "unable to determine platform RTC clock frequency, "
  351. "guessing.\n");
  352. /* BIOS gives wrong value for clock freq. so guess */
  353. sn_rtc_cycles_per_second = 1000000000000UL / 30000UL;
  354. } else
  355. sn_rtc_cycles_per_second = ticks_per_sec;
  356. }
  357. /*
  358. * percpu heartbeat timer
  359. */
  360. static void uv_heartbeat(unsigned long ignored)
  361. {
  362. struct timer_list *timer = &uv_hub_info->scir.timer;
  363. unsigned char bits = uv_hub_info->scir.state;
  364. /* flip heartbeat bit */
  365. bits ^= SCIR_CPU_HEARTBEAT;
  366. /* is this cpu idle? */
  367. if (idle_cpu(raw_smp_processor_id()))
  368. bits &= ~SCIR_CPU_ACTIVITY;
  369. else
  370. bits |= SCIR_CPU_ACTIVITY;
  371. /* update system controller interface reg */
  372. uv_set_scir_bits(bits);
  373. /* enable next timer period */
  374. mod_timer_pinned(timer, jiffies + SCIR_CPU_HB_INTERVAL);
  375. }
  376. static void __cpuinit uv_heartbeat_enable(int cpu)
  377. {
  378. if (!uv_cpu_hub_info(cpu)->scir.enabled) {
  379. struct timer_list *timer = &uv_cpu_hub_info(cpu)->scir.timer;
  380. uv_set_cpu_scir_bits(cpu, SCIR_CPU_HEARTBEAT|SCIR_CPU_ACTIVITY);
  381. setup_timer(timer, uv_heartbeat, cpu);
  382. timer->expires = jiffies + SCIR_CPU_HB_INTERVAL;
  383. add_timer_on(timer, cpu);
  384. uv_cpu_hub_info(cpu)->scir.enabled = 1;
  385. }
  386. /* check boot cpu */
  387. if (!uv_cpu_hub_info(0)->scir.enabled)
  388. uv_heartbeat_enable(0);
  389. }
  390. #ifdef CONFIG_HOTPLUG_CPU
  391. static void __cpuinit uv_heartbeat_disable(int cpu)
  392. {
  393. if (uv_cpu_hub_info(cpu)->scir.enabled) {
  394. uv_cpu_hub_info(cpu)->scir.enabled = 0;
  395. del_timer(&uv_cpu_hub_info(cpu)->scir.timer);
  396. }
  397. uv_set_cpu_scir_bits(cpu, 0xff);
  398. }
  399. /*
  400. * cpu hotplug notifier
  401. */
  402. static __cpuinit int uv_scir_cpu_notify(struct notifier_block *self,
  403. unsigned long action, void *hcpu)
  404. {
  405. long cpu = (long)hcpu;
  406. switch (action) {
  407. case CPU_ONLINE:
  408. uv_heartbeat_enable(cpu);
  409. break;
  410. case CPU_DOWN_PREPARE:
  411. uv_heartbeat_disable(cpu);
  412. break;
  413. default:
  414. break;
  415. }
  416. return NOTIFY_OK;
  417. }
  418. static __init void uv_scir_register_cpu_notifier(void)
  419. {
  420. hotcpu_notifier(uv_scir_cpu_notify, 0);
  421. }
  422. #else /* !CONFIG_HOTPLUG_CPU */
  423. static __init void uv_scir_register_cpu_notifier(void)
  424. {
  425. }
  426. static __init int uv_init_heartbeat(void)
  427. {
  428. int cpu;
  429. if (is_uv_system())
  430. for_each_online_cpu(cpu)
  431. uv_heartbeat_enable(cpu);
  432. return 0;
  433. }
  434. late_initcall(uv_init_heartbeat);
  435. #endif /* !CONFIG_HOTPLUG_CPU */
  436. /*
  437. * Called on each cpu to initialize the per_cpu UV data area.
  438. * FIXME: hotplug not supported yet
  439. */
  440. void __cpuinit uv_cpu_init(void)
  441. {
  442. /* CPU 0 initilization will be done via uv_system_init. */
  443. if (!uv_blade_info)
  444. return;
  445. uv_blade_info[uv_numa_blade_id()].nr_online_cpus++;
  446. if (get_uv_system_type() == UV_NON_UNIQUE_APIC)
  447. set_x2apic_extra_bits(uv_hub_info->pnode);
  448. }
  449. void __init uv_system_init(void)
  450. {
  451. union uvh_si_addr_map_config_u m_n_config;
  452. union uvh_node_id_u node_id;
  453. unsigned long gnode_upper, lowmem_redir_base, lowmem_redir_size;
  454. int bytes, nid, cpu, lcpu, pnode, blade, i, j, m_val, n_val;
  455. int gnode_extra, max_pnode = 0;
  456. unsigned long mmr_base, present, paddr;
  457. unsigned short pnode_mask;
  458. map_low_mmrs();
  459. m_n_config.v = uv_read_local_mmr(UVH_SI_ADDR_MAP_CONFIG);
  460. m_val = m_n_config.s.m_skt;
  461. n_val = m_n_config.s.n_skt;
  462. mmr_base =
  463. uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR) &
  464. ~UV_MMR_ENABLE;
  465. pnode_mask = (1 << n_val) - 1;
  466. node_id.v = uv_read_local_mmr(UVH_NODE_ID);
  467. gnode_extra = (node_id.s.node_id & ~((1 << n_val) - 1)) >> 1;
  468. gnode_upper = ((unsigned long)gnode_extra << m_val);
  469. printk(KERN_DEBUG "UV: N %d, M %d, gnode_upper 0x%lx, gnode_extra 0x%x\n",
  470. n_val, m_val, gnode_upper, gnode_extra);
  471. printk(KERN_DEBUG "UV: global MMR base 0x%lx\n", mmr_base);
  472. for(i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++)
  473. uv_possible_blades +=
  474. hweight64(uv_read_local_mmr( UVH_NODE_PRESENT_TABLE + i * 8));
  475. printk(KERN_DEBUG "UV: Found %d blades\n", uv_num_possible_blades());
  476. bytes = sizeof(struct uv_blade_info) * uv_num_possible_blades();
  477. uv_blade_info = kmalloc(bytes, GFP_KERNEL);
  478. BUG_ON(!uv_blade_info);
  479. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  480. uv_blade_info[blade].memory_nid = -1;
  481. get_lowmem_redirect(&lowmem_redir_base, &lowmem_redir_size);
  482. bytes = sizeof(uv_node_to_blade[0]) * num_possible_nodes();
  483. uv_node_to_blade = kmalloc(bytes, GFP_KERNEL);
  484. BUG_ON(!uv_node_to_blade);
  485. memset(uv_node_to_blade, 255, bytes);
  486. bytes = sizeof(uv_cpu_to_blade[0]) * num_possible_cpus();
  487. uv_cpu_to_blade = kmalloc(bytes, GFP_KERNEL);
  488. BUG_ON(!uv_cpu_to_blade);
  489. memset(uv_cpu_to_blade, 255, bytes);
  490. blade = 0;
  491. for (i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++) {
  492. present = uv_read_local_mmr(UVH_NODE_PRESENT_TABLE + i * 8);
  493. for (j = 0; j < 64; j++) {
  494. if (!test_bit(j, &present))
  495. continue;
  496. uv_blade_info[blade].pnode = (i * 64 + j);
  497. uv_blade_info[blade].nr_possible_cpus = 0;
  498. uv_blade_info[blade].nr_online_cpus = 0;
  499. blade++;
  500. }
  501. }
  502. uv_bios_init();
  503. uv_bios_get_sn_info(0, &uv_type, &sn_partition_id,
  504. &sn_coherency_id, &sn_region_size);
  505. uv_rtc_init();
  506. for_each_present_cpu(cpu) {
  507. nid = cpu_to_node(cpu);
  508. pnode = uv_apicid_to_pnode(per_cpu(x86_cpu_to_apicid, cpu));
  509. blade = boot_pnode_to_blade(pnode);
  510. lcpu = uv_blade_info[blade].nr_possible_cpus;
  511. uv_blade_info[blade].nr_possible_cpus++;
  512. /* Any node on the blade, else will contain -1. */
  513. uv_blade_info[blade].memory_nid = nid;
  514. uv_cpu_hub_info(cpu)->lowmem_remap_base = lowmem_redir_base;
  515. uv_cpu_hub_info(cpu)->lowmem_remap_top = lowmem_redir_size;
  516. uv_cpu_hub_info(cpu)->m_val = m_val;
  517. uv_cpu_hub_info(cpu)->n_val = m_val;
  518. uv_cpu_hub_info(cpu)->numa_blade_id = blade;
  519. uv_cpu_hub_info(cpu)->blade_processor_id = lcpu;
  520. uv_cpu_hub_info(cpu)->pnode = pnode;
  521. uv_cpu_hub_info(cpu)->pnode_mask = pnode_mask;
  522. uv_cpu_hub_info(cpu)->gpa_mask = (1 << (m_val + n_val)) - 1;
  523. uv_cpu_hub_info(cpu)->gnode_upper = gnode_upper;
  524. uv_cpu_hub_info(cpu)->gnode_extra = gnode_extra;
  525. uv_cpu_hub_info(cpu)->global_mmr_base = mmr_base;
  526. uv_cpu_hub_info(cpu)->coherency_domain_number = sn_coherency_id;
  527. uv_cpu_hub_info(cpu)->scir.offset = SCIR_LOCAL_MMR_BASE + lcpu;
  528. uv_node_to_blade[nid] = blade;
  529. uv_cpu_to_blade[cpu] = blade;
  530. max_pnode = max(pnode, max_pnode);
  531. printk(KERN_DEBUG "UV: cpu %d, apicid 0x%x, pnode %d, nid %d, "
  532. "lcpu %d, blade %d\n",
  533. cpu, per_cpu(x86_cpu_to_apicid, cpu), pnode, nid,
  534. lcpu, blade);
  535. }
  536. /* Add blade/pnode info for nodes without cpus */
  537. for_each_online_node(nid) {
  538. if (uv_node_to_blade[nid] >= 0)
  539. continue;
  540. paddr = node_start_pfn(nid) << PAGE_SHIFT;
  541. paddr = uv_soc_phys_ram_to_gpa(paddr);
  542. pnode = (paddr >> m_val) & pnode_mask;
  543. blade = boot_pnode_to_blade(pnode);
  544. uv_node_to_blade[nid] = blade;
  545. max_pnode = max(pnode, max_pnode);
  546. }
  547. map_gru_high(max_pnode);
  548. map_mmr_high(max_pnode);
  549. map_mmioh_high(max_pnode);
  550. uv_cpu_init();
  551. uv_scir_register_cpu_notifier();
  552. proc_mkdir("sgi_uv", NULL);
  553. }