dpmc.S 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446
  1. /*
  2. * File: arch/blackfin/mach-common/dpmc.S
  3. * Based on:
  4. * Author: LG Soft India
  5. *
  6. * Created: ?
  7. * Description: Watchdog Timer APIs
  8. *
  9. * Modified:
  10. * Copyright 2004-2006 Analog Devices Inc.
  11. *
  12. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, see the file COPYING, or write
  26. * to the Free Software Foundation, Inc.,
  27. * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  28. */
  29. #include <linux/linkage.h>
  30. #include <asm/blackfin.h>
  31. #include <asm/mach/irq.h>
  32. .text
  33. ENTRY(_unmask_wdog_wakeup_evt)
  34. [--SP] = ( R7:0, P5:0 );
  35. #if defined(CONFIG_BF561)
  36. P0.H = hi(SICA_IWR1);
  37. P0.L = lo(SICA_IWR1);
  38. #elif defined(CONFIG_BF54x) || defined(CONFIG_BF52x)
  39. P0.h = HI(SIC_IWR0);
  40. P0.l = LO(SIC_IWR0);
  41. #else
  42. P0.h = HI(SIC_IWR);
  43. P0.l = LO(SIC_IWR);
  44. #endif
  45. R7 = [P0];
  46. #if defined(CONFIG_BF561)
  47. BITSET(R7, 27);
  48. #else
  49. BITSET(R7,(IRQ_WATCH - IVG7));
  50. #endif
  51. [P0] = R7;
  52. SSYNC;
  53. ( R7:0, P5:0 ) = [SP++];
  54. RTS;
  55. .LWRITE_TO_STAT:
  56. /* When watch dog timer is enabled, a write to STAT will load the
  57. * contents of CNT to STAT
  58. */
  59. R7 = 0x0000(z);
  60. #if defined(CONFIG_BF561)
  61. P0.h = HI(WDOGA_STAT);
  62. P0.l = LO(WDOGA_STAT);
  63. #else
  64. P0.h = HI(WDOG_STAT);
  65. P0.l = LO(WDOG_STAT);
  66. #endif
  67. [P0] = R7;
  68. SSYNC;
  69. JUMP .LSKIP_WRITE_TO_STAT;
  70. ENTRY(_program_wdog_timer)
  71. [--SP] = ( R7:0, P5:0 );
  72. #if defined(CONFIG_BF561)
  73. P0.h = HI(WDOGA_CNT);
  74. P0.l = LO(WDOGA_CNT);
  75. #else
  76. P0.h = HI(WDOG_CNT);
  77. P0.l = LO(WDOG_CNT);
  78. #endif
  79. [P0] = R0;
  80. SSYNC;
  81. #if defined(CONFIG_BF561)
  82. P0.h = HI(WDOGA_CTL);
  83. P0.l = LO(WDOGA_CTL);
  84. #else
  85. P0.h = HI(WDOG_CTL);
  86. P0.l = LO(WDOG_CTL);
  87. #endif
  88. R7 = W[P0](Z);
  89. CC = BITTST(R7,1);
  90. if !CC JUMP .LWRITE_TO_STAT;
  91. CC = BITTST(R7,2);
  92. if !CC JUMP .LWRITE_TO_STAT;
  93. .LSKIP_WRITE_TO_STAT:
  94. #if defined(CONFIG_BF561)
  95. P0.h = HI(WDOGA_CTL);
  96. P0.l = LO(WDOGA_CTL);
  97. #else
  98. P0.h = HI(WDOG_CTL);
  99. P0.l = LO(WDOG_CTL);
  100. #endif
  101. R7 = W[P0](Z);
  102. BITCLR(R7,1); /* Enable GP event */
  103. BITSET(R7,2);
  104. W[P0] = R7.L;
  105. SSYNC;
  106. NOP;
  107. R7 = W[P0](Z);
  108. BITCLR(R7,4); /* Enable the wdog counter */
  109. W[P0] = R7.L;
  110. SSYNC;
  111. ( R7:0, P5:0 ) = [SP++];
  112. RTS;
  113. ENTRY(_clear_wdog_wakeup_evt)
  114. [--SP] = ( R7:0, P5:0 );
  115. #if defined(CONFIG_BF561)
  116. P0.h = HI(WDOGA_CTL);
  117. P0.l = LO(WDOGA_CTL);
  118. #else
  119. P0.h = HI(WDOG_CTL);
  120. P0.l = LO(WDOG_CTL);
  121. #endif
  122. R7 = 0x0AD6(Z);
  123. W[P0] = R7.L;
  124. SSYNC;
  125. R7 = W[P0](Z);
  126. BITSET(R7,15);
  127. W[P0] = R7.L;
  128. SSYNC;
  129. R7 = W[P0](Z);
  130. BITSET(R7,1);
  131. BITSET(R7,2);
  132. W[P0] = R7.L;
  133. SSYNC;
  134. ( R7:0, P5:0 ) = [SP++];
  135. RTS;
  136. ENTRY(_disable_wdog_timer)
  137. [--SP] = ( R7:0, P5:0 );
  138. #if defined(CONFIG_BF561)
  139. P0.h = HI(WDOGA_CTL);
  140. P0.l = LO(WDOGA_CTL);
  141. #else
  142. P0.h = HI(WDOG_CTL);
  143. P0.l = LO(WDOG_CTL);
  144. #endif
  145. R7 = 0xAD6(Z);
  146. W[P0] = R7.L;
  147. SSYNC;
  148. ( R7:0, P5:0 ) = [SP++];
  149. RTS;
  150. #if !defined(CONFIG_BF561)
  151. .section .l1.text
  152. ENTRY(_sleep_mode)
  153. [--SP] = ( R7:0, P5:0 );
  154. [--SP] = RETS;
  155. call _set_sic_iwr;
  156. R0 = 0xFFFF (Z);
  157. call _set_rtc_istat;
  158. P0.H = hi(PLL_CTL);
  159. P0.L = lo(PLL_CTL);
  160. R1 = W[P0](z);
  161. BITSET (R1, 3);
  162. W[P0] = R1.L;
  163. CLI R2;
  164. SSYNC;
  165. IDLE;
  166. STI R2;
  167. call _test_pll_locked;
  168. R0 = IWR_ENABLE(0);
  169. call _set_sic_iwr;
  170. P0.H = hi(PLL_CTL);
  171. P0.L = lo(PLL_CTL);
  172. R7 = w[p0](z);
  173. BITCLR (R7, 3);
  174. BITCLR (R7, 5);
  175. w[p0] = R7.L;
  176. IDLE;
  177. call _test_pll_locked;
  178. RETS = [SP++];
  179. ( R7:0, P5:0 ) = [SP++];
  180. RTS;
  181. ENTRY(_hibernate_mode)
  182. [--SP] = ( R7:0, P5:0 );
  183. [--SP] = RETS;
  184. call _set_sic_iwr;
  185. R0 = 0xFFFF (Z);
  186. call _set_rtc_istat;
  187. P0.H = hi(VR_CTL);
  188. P0.L = lo(VR_CTL);
  189. R1 = W[P0](z);
  190. BITSET (R1, 8);
  191. BITCLR (R1, 0);
  192. BITCLR (R1, 1);
  193. W[P0] = R1.L;
  194. SSYNC;
  195. CLI R2;
  196. IDLE;
  197. /* Actually, adding anything may not be necessary...SDRAM contents
  198. * are lost
  199. */
  200. ENTRY(_deep_sleep)
  201. [--SP] = ( R7:0, P5:0 );
  202. [--SP] = RETS;
  203. CLI R4;
  204. call _set_sic_iwr;
  205. call _set_dram_srfs;
  206. /* Clear all the interrupts,bits sticky */
  207. R0 = 0xFFFF (Z);
  208. call _set_rtc_istat
  209. P0.H = hi(PLL_CTL);
  210. P0.L = lo(PLL_CTL);
  211. R0 = W[P0](z);
  212. BITSET (R0, 5);
  213. W[P0] = R0.L;
  214. call _test_pll_locked;
  215. SSYNC;
  216. IDLE;
  217. call _unset_dram_srfs;
  218. call _test_pll_locked;
  219. R0 = IWR_ENABLE(0);
  220. call _set_sic_iwr;
  221. P0.H = hi(PLL_CTL);
  222. P0.L = lo(PLL_CTL);
  223. R0 = w[p0](z);
  224. BITCLR (R0, 3);
  225. BITCLR (R0, 5);
  226. BITCLR (R0, 8);
  227. w[p0] = R0;
  228. IDLE;
  229. call _test_pll_locked;
  230. STI R4;
  231. RETS = [SP++];
  232. ( R7:0, P5:0 ) = [SP++];
  233. RTS;
  234. ENTRY(_sleep_deeper)
  235. [--SP] = ( R7:0, P5:0 );
  236. [--SP] = RETS;
  237. CLI R4;
  238. P3 = R0;
  239. R0 = IWR_ENABLE(0);
  240. call _set_sic_iwr;
  241. call _set_dram_srfs; /* Set SDRAM Self Refresh */
  242. /* Clear all the interrupts,bits sticky */
  243. R0 = 0xFFFF (Z);
  244. call _set_rtc_istat;
  245. P0.H = hi(PLL_DIV);
  246. P0.L = lo(PLL_DIV);
  247. R6 = W[P0](z);
  248. R0.L = 0xF;
  249. W[P0] = R0.l; /* Set Max VCO to SCLK divider */
  250. P0.H = hi(PLL_CTL);
  251. P0.L = lo(PLL_CTL);
  252. R5 = W[P0](z);
  253. R0.L = (CONFIG_MIN_VCO_HZ/CONFIG_CLKIN_HZ) << 9;
  254. W[P0] = R0.l; /* Set Min CLKIN to VCO multiplier */
  255. SSYNC;
  256. IDLE;
  257. call _test_pll_locked;
  258. P0.H = hi(VR_CTL);
  259. P0.L = lo(VR_CTL);
  260. R7 = W[P0](z);
  261. R1 = 0x6;
  262. R1 <<= 16;
  263. R2 = 0x0404(Z);
  264. R1 = R1|R2;
  265. R2 = DEPOSIT(R7, R1);
  266. W[P0] = R2; /* Set Min Core Voltage */
  267. SSYNC;
  268. IDLE;
  269. call _test_pll_locked;
  270. R0 = P3;
  271. call _set_sic_iwr; /* Set Awake from IDLE */
  272. P0.H = hi(PLL_CTL);
  273. P0.L = lo(PLL_CTL);
  274. R0 = W[P0](z);
  275. BITSET (R0, 3);
  276. W[P0] = R0.L; /* Turn CCLK OFF */
  277. SSYNC;
  278. IDLE;
  279. call _test_pll_locked;
  280. R0 = IWR_ENABLE(0);
  281. call _set_sic_iwr; /* Set Awake from IDLE PLL */
  282. P0.H = hi(VR_CTL);
  283. P0.L = lo(VR_CTL);
  284. W[P0]= R7;
  285. SSYNC;
  286. IDLE;
  287. call _test_pll_locked;
  288. P0.H = hi(PLL_DIV);
  289. P0.L = lo(PLL_DIV);
  290. W[P0]= R6; /* Restore CCLK and SCLK divider */
  291. P0.H = hi(PLL_CTL);
  292. P0.L = lo(PLL_CTL);
  293. w[p0] = R5; /* Restore VCO multiplier */
  294. IDLE;
  295. call _test_pll_locked;
  296. call _unset_dram_srfs; /* SDRAM Self Refresh Off */
  297. STI R4;
  298. RETS = [SP++];
  299. ( R7:0, P5:0 ) = [SP++];
  300. RTS;
  301. ENTRY(_set_dram_srfs)
  302. /* set the dram to self refresh mode */
  303. #if defined(CONFIG_BF54x)
  304. P0.H = hi(EBIU_RSTCTL);
  305. P0.L = lo(EBIU_RSTCTL);
  306. R2 = [P0];
  307. R3.H = hi(SRREQ);
  308. R3.L = lo(SRREQ);
  309. #else
  310. P0.H = hi(EBIU_SDGCTL);
  311. P0.L = lo(EBIU_SDGCTL);
  312. R2 = [P0];
  313. R3.H = hi(SRFS);
  314. R3.L = lo(SRFS);
  315. #endif
  316. R2 = R2|R3;
  317. [P0] = R2;
  318. ssync;
  319. #if defined(CONFIG_BF54x)
  320. .LSRR_MODE:
  321. R2 = [P0];
  322. CC = BITTST(R2, 4);
  323. if !CC JUMP .LSRR_MODE;
  324. #endif
  325. RTS;
  326. ENTRY(_unset_dram_srfs)
  327. /* set the dram out of self refresh mode */
  328. #if defined(CONFIG_BF54x)
  329. P0.H = hi(EBIU_RSTCTL);
  330. P0.L = lo(EBIU_RSTCTL);
  331. R2 = [P0];
  332. R3.H = hi(SRREQ);
  333. R3.L = lo(SRREQ);
  334. #else
  335. P0.H = hi(EBIU_SDGCTL);
  336. P0.L = lo(EBIU_SDGCTL);
  337. R2 = [P0];
  338. R3.H = hi(SRFS);
  339. R3.L = lo(SRFS);
  340. #endif
  341. R3 = ~R3;
  342. R2 = R2&R3;
  343. [P0] = R2;
  344. ssync;
  345. RTS;
  346. ENTRY(_set_sic_iwr)
  347. #if defined(CONFIG_BF54x) || defined(CONFIG_BF52x)
  348. P0.H = hi(SIC_IWR0);
  349. P0.L = lo(SIC_IWR0);
  350. #else
  351. P0.H = hi(SIC_IWR);
  352. P0.L = lo(SIC_IWR);
  353. #endif
  354. [P0] = R0;
  355. SSYNC;
  356. RTS;
  357. ENTRY(_set_rtc_istat)
  358. P0.H = hi(RTC_ISTAT);
  359. P0.L = lo(RTC_ISTAT);
  360. w[P0] = R0.L;
  361. SSYNC;
  362. RTS;
  363. ENTRY(_test_pll_locked)
  364. P0.H = hi(PLL_STAT);
  365. P0.L = lo(PLL_STAT);
  366. 1:
  367. R0 = W[P0] (Z);
  368. CC = BITTST(R0,5);
  369. IF !CC JUMP 1b;
  370. RTS;
  371. #endif