clock-sh7786.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274
  1. /*
  2. * arch/sh/kernel/cpu/sh4a/clock-sh7786.c
  3. *
  4. * SH7786 support for the clock framework
  5. *
  6. * Copyright (C) 2010 Paul Mundt
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/kernel.h>
  14. #include <linux/clk.h>
  15. #include <linux/io.h>
  16. #include <linux/clk.h>
  17. #include <asm/clkdev.h>
  18. #include <asm/clock.h>
  19. #include <asm/freq.h>
  20. /*
  21. * Default rate for the root input clock, reset this with clk_set_rate()
  22. * from the platform code.
  23. */
  24. static struct clk extal_clk = {
  25. .name = "extal",
  26. .id = -1,
  27. .rate = 33333333,
  28. };
  29. static unsigned long pll_recalc(struct clk *clk)
  30. {
  31. int multiplier;
  32. /*
  33. * Clock modes 0, 1, and 2 use an x64 multiplier against PLL1,
  34. * while modes 3, 4, and 5 use an x32.
  35. */
  36. multiplier = (sh_mv.mv_mode_pins() & 0xf) < 3 ? 64 : 32;
  37. return clk->parent->rate * multiplier;
  38. }
  39. static struct clk_ops pll_clk_ops = {
  40. .recalc = pll_recalc,
  41. };
  42. static struct clk pll_clk = {
  43. .name = "pll_clk",
  44. .id = -1,
  45. .ops = &pll_clk_ops,
  46. .parent = &extal_clk,
  47. .flags = CLK_ENABLE_ON_INIT,
  48. };
  49. static struct clk *clks[] = {
  50. &extal_clk,
  51. &pll_clk,
  52. };
  53. static unsigned int div2[] = { 1, 2, 4, 6, 8, 12, 16, 18,
  54. 24, 32, 36, 48 };
  55. static struct clk_div_mult_table div4_div_mult_table = {
  56. .divisors = div2,
  57. .nr_divisors = ARRAY_SIZE(div2),
  58. };
  59. static struct clk_div4_table div4_table = {
  60. .div_mult_table = &div4_div_mult_table,
  61. };
  62. enum { DIV4_I, DIV4_SH, DIV4_B, DIV4_DDR, DIV4_DU, DIV4_P, DIV4_NR };
  63. #define DIV4(_bit, _mask, _flags) \
  64. SH_CLK_DIV4(&pll_clk, FRQMR1, _bit, _mask, _flags)
  65. struct clk div4_clks[DIV4_NR] = {
  66. [DIV4_P] = DIV4(0, 0x0b40, 0),
  67. [DIV4_DU] = DIV4(4, 0x0010, 0),
  68. [DIV4_DDR] = DIV4(12, 0x0002, CLK_ENABLE_ON_INIT),
  69. [DIV4_B] = DIV4(16, 0x0360, CLK_ENABLE_ON_INIT),
  70. [DIV4_SH] = DIV4(20, 0x0002, CLK_ENABLE_ON_INIT),
  71. [DIV4_I] = DIV4(28, 0x0006, CLK_ENABLE_ON_INIT),
  72. };
  73. #define MSTPCR0 0xffc40030
  74. #define MSTPCR1 0xffc40034
  75. enum { MSTP029, MSTP028, MSTP027, MSTP026, MSTP025, MSTP024,
  76. MSTP023, MSTP022, MSTP021, MSTP020, MSTP017, MSTP016,
  77. MSTP015, MSTP014, MSTP011, MSTP010, MSTP009, MSTP008,
  78. MSTP005, MSTP004, MSTP002,
  79. MSTP112, MSTP110, MSTP109, MSTP108,
  80. MSTP105, MSTP104, MSTP103, MSTP102,
  81. MSTP_NR };
  82. static struct clk mstp_clks[MSTP_NR] = {
  83. /* MSTPCR0 */
  84. [MSTP029] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 29, 0),
  85. [MSTP028] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 28, 0),
  86. [MSTP027] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 27, 0),
  87. [MSTP026] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 26, 0),
  88. [MSTP025] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 25, 0),
  89. [MSTP024] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 24, 0),
  90. [MSTP023] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 23, 0),
  91. [MSTP022] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 22, 0),
  92. [MSTP021] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 21, 0),
  93. [MSTP020] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 20, 0),
  94. [MSTP017] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 17, 0),
  95. [MSTP016] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 16, 0),
  96. [MSTP015] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 15, 0),
  97. [MSTP014] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 14, 0),
  98. [MSTP011] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 11, 0),
  99. [MSTP010] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 10, 0),
  100. [MSTP009] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 9, 0),
  101. [MSTP008] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 8, 0),
  102. [MSTP005] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 5, 0),
  103. [MSTP004] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 4, 0),
  104. [MSTP002] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 2, 0),
  105. /* MSTPCR1 */
  106. [MSTP112] = SH_CLK_MSTP32(NULL, MSTPCR1, 12, 0),
  107. [MSTP110] = SH_CLK_MSTP32(NULL, MSTPCR1, 10, 0),
  108. [MSTP109] = SH_CLK_MSTP32(NULL, MSTPCR1, 9, 0),
  109. [MSTP108] = SH_CLK_MSTP32(NULL, MSTPCR1, 8, 0),
  110. [MSTP105] = SH_CLK_MSTP32(NULL, MSTPCR1, 5, 0),
  111. [MSTP104] = SH_CLK_MSTP32(NULL, MSTPCR1, 4, 0),
  112. [MSTP103] = SH_CLK_MSTP32(NULL, MSTPCR1, 3, 0),
  113. [MSTP102] = SH_CLK_MSTP32(NULL, MSTPCR1, 2, 0),
  114. };
  115. #define CLKDEV_CON_ID(_id, _clk) { .con_id = _id, .clk = _clk }
  116. static struct clk_lookup lookups[] = {
  117. /* DIV4 clocks */
  118. CLKDEV_CON_ID("peripheral_clk", &div4_clks[DIV4_P]),
  119. CLKDEV_CON_ID("du_clk", &div4_clks[DIV4_DU]),
  120. CLKDEV_CON_ID("ddr_clk", &div4_clks[DIV4_DDR]),
  121. CLKDEV_CON_ID("bus_clk", &div4_clks[DIV4_B]),
  122. CLKDEV_CON_ID("shyway_clk", &div4_clks[DIV4_SH]),
  123. CLKDEV_CON_ID("cpu_clk", &div4_clks[DIV4_I]),
  124. /* MSTP32 clocks */
  125. {
  126. /* SCIF5 */
  127. .dev_id = "sh-sci.5",
  128. .con_id = "sci_fck",
  129. .clk = &mstp_clks[MSTP029],
  130. }, {
  131. /* SCIF4 */
  132. .dev_id = "sh-sci.4",
  133. .con_id = "sci_fck",
  134. .clk = &mstp_clks[MSTP028],
  135. }, {
  136. /* SCIF3 */
  137. .dev_id = "sh-sci.3",
  138. .con_id = "sci_fck",
  139. .clk = &mstp_clks[MSTP027],
  140. }, {
  141. /* SCIF2 */
  142. .dev_id = "sh-sci.2",
  143. .con_id = "sci_fck",
  144. .clk = &mstp_clks[MSTP026],
  145. }, {
  146. /* SCIF1 */
  147. .dev_id = "sh-sci.1",
  148. .con_id = "sci_fck",
  149. .clk = &mstp_clks[MSTP025],
  150. }, {
  151. /* SCIF0 */
  152. .dev_id = "sh-sci.0",
  153. .con_id = "sci_fck",
  154. .clk = &mstp_clks[MSTP024],
  155. },
  156. CLKDEV_CON_ID("ssi3_fck", &mstp_clks[MSTP023]),
  157. CLKDEV_CON_ID("ssi2_fck", &mstp_clks[MSTP022]),
  158. CLKDEV_CON_ID("ssi1_fck", &mstp_clks[MSTP021]),
  159. CLKDEV_CON_ID("ssi0_fck", &mstp_clks[MSTP020]),
  160. CLKDEV_CON_ID("hac1_fck", &mstp_clks[MSTP017]),
  161. CLKDEV_CON_ID("hac0_fck", &mstp_clks[MSTP016]),
  162. CLKDEV_CON_ID("i2c1_fck", &mstp_clks[MSTP015]),
  163. CLKDEV_CON_ID("i2c0_fck", &mstp_clks[MSTP014]),
  164. {
  165. /* TMU0 */
  166. .dev_id = "sh_tmu.0",
  167. .con_id = "tmu_fck",
  168. .clk = &mstp_clks[MSTP008],
  169. }, {
  170. /* TMU1 */
  171. .dev_id = "sh_tmu.1",
  172. .con_id = "tmu_fck",
  173. .clk = &mstp_clks[MSTP008],
  174. }, {
  175. /* TMU2 */
  176. .dev_id = "sh_tmu.2",
  177. .con_id = "tmu_fck",
  178. .clk = &mstp_clks[MSTP008],
  179. }, {
  180. /* TMU3 */
  181. .dev_id = "sh_tmu.3",
  182. .con_id = "tmu_fck",
  183. .clk = &mstp_clks[MSTP009],
  184. }, {
  185. /* TMU4 */
  186. .dev_id = "sh_tmu.4",
  187. .con_id = "tmu_fck",
  188. .clk = &mstp_clks[MSTP009],
  189. }, {
  190. /* TMU5 */
  191. .dev_id = "sh_tmu.5",
  192. .con_id = "tmu_fck",
  193. .clk = &mstp_clks[MSTP009],
  194. }, {
  195. /* TMU6 */
  196. .dev_id = "sh_tmu.6",
  197. .con_id = "tmu_fck",
  198. .clk = &mstp_clks[MSTP010],
  199. }, {
  200. /* TMU7 */
  201. .dev_id = "sh_tmu.7",
  202. .con_id = "tmu_fck",
  203. .clk = &mstp_clks[MSTP010],
  204. }, {
  205. /* TMU8 */
  206. .dev_id = "sh_tmu.8",
  207. .con_id = "tmu_fck",
  208. .clk = &mstp_clks[MSTP010],
  209. }, {
  210. /* TMU9 */
  211. .dev_id = "sh_tmu.9",
  212. .con_id = "tmu_fck",
  213. .clk = &mstp_clks[MSTP011],
  214. }, {
  215. /* TMU10 */
  216. .dev_id = "sh_tmu.10",
  217. .con_id = "tmu_fck",
  218. .clk = &mstp_clks[MSTP011],
  219. }, {
  220. /* TMU11 */
  221. .dev_id = "sh_tmu.11",
  222. .con_id = "tmu_fck",
  223. .clk = &mstp_clks[MSTP011],
  224. },
  225. CLKDEV_CON_ID("sdif1_fck", &mstp_clks[MSTP005]),
  226. CLKDEV_CON_ID("sdif0_fck", &mstp_clks[MSTP004]),
  227. CLKDEV_CON_ID("hspi_fck", &mstp_clks[MSTP002]),
  228. CLKDEV_CON_ID("usb_fck", &mstp_clks[MSTP112]),
  229. CLKDEV_CON_ID("pcie2_fck", &mstp_clks[MSTP110]),
  230. CLKDEV_CON_ID("pcie1_fck", &mstp_clks[MSTP109]),
  231. CLKDEV_CON_ID("pcie0_fck", &mstp_clks[MSTP108]),
  232. CLKDEV_CON_ID("dmac_11_6_fck", &mstp_clks[MSTP105]),
  233. CLKDEV_CON_ID("dmac_5_0_fck", &mstp_clks[MSTP104]),
  234. CLKDEV_CON_ID("du_fck", &mstp_clks[MSTP103]),
  235. CLKDEV_CON_ID("ether_fck", &mstp_clks[MSTP102]),
  236. };
  237. int __init arch_clk_init(void)
  238. {
  239. int i, ret = 0;
  240. for (i = 0; i < ARRAY_SIZE(clks); i++)
  241. ret |= clk_register(clks[i]);
  242. for (i = 0; i < ARRAY_SIZE(lookups); i++)
  243. clkdev_add(&lookups[i]);
  244. if (!ret)
  245. ret = sh_clk_div4_register(div4_clks, ARRAY_SIZE(div4_clks),
  246. &div4_table);
  247. if (!ret)
  248. ret = sh_clk_mstp32_register(mstp_clks, MSTP_NR);
  249. return ret;
  250. }