clock-sh7343.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308
  1. /*
  2. * arch/sh/kernel/cpu/sh4a/clock-sh7343.c
  3. *
  4. * SH7343 clock framework support
  5. *
  6. * Copyright (C) 2009 Magnus Damm
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. */
  21. #include <linux/init.h>
  22. #include <linux/kernel.h>
  23. #include <linux/io.h>
  24. #include <asm/clkdev.h>
  25. #include <asm/clock.h>
  26. /* SH7343 registers */
  27. #define FRQCR 0xa4150000
  28. #define VCLKCR 0xa4150004
  29. #define SCLKACR 0xa4150008
  30. #define SCLKBCR 0xa415000c
  31. #define PLLCR 0xa4150024
  32. #define MSTPCR0 0xa4150030
  33. #define MSTPCR1 0xa4150034
  34. #define MSTPCR2 0xa4150038
  35. #define DLLFRQ 0xa4150050
  36. /* Fixed 32 KHz root clock for RTC and Power Management purposes */
  37. static struct clk r_clk = {
  38. .name = "rclk",
  39. .id = -1,
  40. .rate = 32768,
  41. };
  42. /*
  43. * Default rate for the root input clock, reset this with clk_set_rate()
  44. * from the platform code.
  45. */
  46. struct clk extal_clk = {
  47. .name = "extal",
  48. .id = -1,
  49. .rate = 33333333,
  50. };
  51. /* The dll block multiplies the 32khz r_clk, may be used instead of extal */
  52. static unsigned long dll_recalc(struct clk *clk)
  53. {
  54. unsigned long mult;
  55. if (__raw_readl(PLLCR) & 0x1000)
  56. mult = __raw_readl(DLLFRQ);
  57. else
  58. mult = 0;
  59. return clk->parent->rate * mult;
  60. }
  61. static struct clk_ops dll_clk_ops = {
  62. .recalc = dll_recalc,
  63. };
  64. static struct clk dll_clk = {
  65. .name = "dll_clk",
  66. .id = -1,
  67. .ops = &dll_clk_ops,
  68. .parent = &r_clk,
  69. .flags = CLK_ENABLE_ON_INIT,
  70. };
  71. static unsigned long pll_recalc(struct clk *clk)
  72. {
  73. unsigned long mult = 1;
  74. if (__raw_readl(PLLCR) & 0x4000)
  75. mult = (((__raw_readl(FRQCR) >> 24) & 0x1f) + 1);
  76. return clk->parent->rate * mult;
  77. }
  78. static struct clk_ops pll_clk_ops = {
  79. .recalc = pll_recalc,
  80. };
  81. static struct clk pll_clk = {
  82. .name = "pll_clk",
  83. .id = -1,
  84. .ops = &pll_clk_ops,
  85. .flags = CLK_ENABLE_ON_INIT,
  86. };
  87. struct clk *main_clks[] = {
  88. &r_clk,
  89. &extal_clk,
  90. &dll_clk,
  91. &pll_clk,
  92. };
  93. static int multipliers[] = { 1, 2, 1, 2, 1, 1, 1, 1, 1, 1, 1, 1, 1 };
  94. static int divisors[] = { 1, 3, 2, 5, 3, 4, 5, 6, 8, 10, 12, 16, 20 };
  95. static struct clk_div_mult_table div4_div_mult_table = {
  96. .divisors = divisors,
  97. .nr_divisors = ARRAY_SIZE(divisors),
  98. .multipliers = multipliers,
  99. .nr_multipliers = ARRAY_SIZE(multipliers),
  100. };
  101. static struct clk_div4_table div4_table = {
  102. .div_mult_table = &div4_div_mult_table,
  103. };
  104. enum { DIV4_I, DIV4_U, DIV4_SH, DIV4_B, DIV4_B3, DIV4_P,
  105. DIV4_SIUA, DIV4_SIUB, DIV4_NR };
  106. #define DIV4(_reg, _bit, _mask, _flags) \
  107. SH_CLK_DIV4(&pll_clk, _reg, _bit, _mask, _flags)
  108. struct clk div4_clks[DIV4_NR] = {
  109. [DIV4_I] = DIV4(FRQCR, 20, 0x1fff, CLK_ENABLE_ON_INIT),
  110. [DIV4_U] = DIV4(FRQCR, 16, 0x1fff, CLK_ENABLE_ON_INIT),
  111. [DIV4_SH] = DIV4(FRQCR, 12, 0x1fff, CLK_ENABLE_ON_INIT),
  112. [DIV4_B] = DIV4(FRQCR, 8, 0x1fff, CLK_ENABLE_ON_INIT),
  113. [DIV4_B3] = DIV4(FRQCR, 4, 0x1fff, CLK_ENABLE_ON_INIT),
  114. [DIV4_P] = DIV4(FRQCR, 0, 0x1fff, 0),
  115. [DIV4_SIUA] = DIV4(SCLKACR, 0, 0x1fff, 0),
  116. [DIV4_SIUB] = DIV4(SCLKBCR, 0, 0x1fff, 0),
  117. };
  118. enum { DIV6_V, DIV6_NR };
  119. struct clk div6_clks[DIV6_NR] = {
  120. [DIV6_V] = SH_CLK_DIV6(&pll_clk, VCLKCR, 0),
  121. };
  122. #define MSTP(_parent, _reg, _bit, _flags) \
  123. SH_CLK_MSTP32(_parent, _reg, _bit, _flags)
  124. enum { MSTP031, MSTP030, MSTP029, MSTP028, MSTP026,
  125. MSTP023, MSTP022, MSTP021, MSTP020, MSTP019, MSTP018, MSTP017, MSTP016,
  126. MSTP015, MSTP014, MSTP013, MSTP012, MSTP011, MSTP010,
  127. MSTP007, MSTP006, MSTP005, MSTP004, MSTP003, MSTP002, MSTP001,
  128. MSTP109, MSTP108, MSTP100,
  129. MSTP225, MSTP224, MSTP218, MSTP217, MSTP216,
  130. MSTP214, MSTP213, MSTP212, MSTP211, MSTP208,
  131. MSTP206, MSTP205, MSTP204, MSTP203, MSTP202, MSTP201, MSTP200,
  132. MSTP_NR };
  133. static struct clk mstp_clks[MSTP_NR] = {
  134. [MSTP031] = MSTP(&div4_clks[DIV4_I], MSTPCR0, 31, CLK_ENABLE_ON_INIT),
  135. [MSTP030] = MSTP(&div4_clks[DIV4_I], MSTPCR0, 30, CLK_ENABLE_ON_INIT),
  136. [MSTP029] = MSTP(&div4_clks[DIV4_I], MSTPCR0, 29, CLK_ENABLE_ON_INIT),
  137. [MSTP028] = MSTP(&div4_clks[DIV4_U], MSTPCR0, 28, CLK_ENABLE_ON_INIT),
  138. [MSTP026] = MSTP(&div4_clks[DIV4_B], MSTPCR0, 26, CLK_ENABLE_ON_INIT),
  139. [MSTP023] = MSTP(&div4_clks[DIV4_P], MSTPCR0, 23, 0),
  140. [MSTP022] = MSTP(&div4_clks[DIV4_P], MSTPCR0, 22, 0),
  141. [MSTP021] = MSTP(&div4_clks[DIV4_P], MSTPCR0, 21, 0),
  142. [MSTP020] = MSTP(&div4_clks[DIV4_P], MSTPCR0, 20, 0),
  143. [MSTP019] = MSTP(&div4_clks[DIV4_P], MSTPCR0, 19, 0),
  144. [MSTP017] = MSTP(&div4_clks[DIV4_P], MSTPCR0, 17, 0),
  145. [MSTP015] = MSTP(&div4_clks[DIV4_P], MSTPCR0, 15, 0),
  146. [MSTP014] = MSTP(&r_clk, MSTPCR0, 14, 0),
  147. [MSTP013] = MSTP(&r_clk, MSTPCR0, 13, 0),
  148. [MSTP011] = MSTP(&div4_clks[DIV4_P], MSTPCR0, 11, 0),
  149. [MSTP010] = MSTP(&div4_clks[DIV4_P], MSTPCR0, 10, 0),
  150. [MSTP007] = MSTP(&div4_clks[DIV4_P], MSTPCR0, 7, 0),
  151. [MSTP006] = MSTP(&div4_clks[DIV4_P], MSTPCR0, 6, 0),
  152. [MSTP005] = MSTP(&div4_clks[DIV4_P], MSTPCR0, 5, 0),
  153. [MSTP004] = MSTP(&div4_clks[DIV4_P], MSTPCR0, 4, 0),
  154. [MSTP003] = MSTP(&div4_clks[DIV4_P], MSTPCR0, 3, 0),
  155. [MSTP002] = MSTP(&div4_clks[DIV4_P], MSTPCR0, 2, 0),
  156. [MSTP001] = MSTP(&div4_clks[DIV4_P], MSTPCR0, 1, 0),
  157. [MSTP109] = MSTP(&div4_clks[DIV4_P], MSTPCR1, 9, 0),
  158. [MSTP108] = MSTP(&div4_clks[DIV4_P], MSTPCR1, 8, 0),
  159. [MSTP225] = MSTP(&div4_clks[DIV4_P], MSTPCR2, 25, 0),
  160. [MSTP224] = MSTP(&div4_clks[DIV4_P], MSTPCR2, 24, 0),
  161. [MSTP218] = MSTP(&div4_clks[DIV4_P], MSTPCR2, 18, 0),
  162. [MSTP217] = MSTP(&div4_clks[DIV4_P], MSTPCR2, 17, 0),
  163. [MSTP216] = MSTP(&div4_clks[DIV4_P], MSTPCR2, 16, 0),
  164. [MSTP214] = MSTP(&r_clk, MSTPCR2, 14, 0),
  165. [MSTP213] = MSTP(&div4_clks[DIV4_P], MSTPCR2, 13, 0),
  166. [MSTP212] = MSTP(&div4_clks[DIV4_P], MSTPCR2, 12, 0),
  167. [MSTP211] = MSTP(&div4_clks[DIV4_P], MSTPCR2, 11, 0),
  168. [MSTP208] = MSTP(&div4_clks[DIV4_B], MSTPCR2, 8, 0),
  169. [MSTP206] = MSTP(&div4_clks[DIV4_B], MSTPCR2, 6, CLK_ENABLE_ON_INIT),
  170. [MSTP205] = MSTP(&div4_clks[DIV4_B], MSTPCR2, 5, 0),
  171. [MSTP204] = MSTP(&div4_clks[DIV4_B], MSTPCR2, 4, 0),
  172. [MSTP203] = MSTP(&div4_clks[DIV4_B], MSTPCR2, 3, 0),
  173. [MSTP202] = MSTP(&div4_clks[DIV4_B], MSTPCR2, 2, CLK_ENABLE_ON_INIT),
  174. [MSTP201] = MSTP(&div4_clks[DIV4_B], MSTPCR2, 1, CLK_ENABLE_ON_INIT),
  175. [MSTP200] = MSTP(&div4_clks[DIV4_B], MSTPCR2, 0, 0),
  176. };
  177. #define CLKDEV_CON_ID(_id, _clk) { .con_id = _id, .clk = _clk }
  178. static struct clk_lookup lookups[] = {
  179. /* DIV4 clocks */
  180. CLKDEV_CON_ID("cpu_clk", &div4_clks[DIV4_I]),
  181. CLKDEV_CON_ID("umem_clk", &div4_clks[DIV4_U]),
  182. CLKDEV_CON_ID("shyway_clk", &div4_clks[DIV4_SH]),
  183. CLKDEV_CON_ID("bus_clk", &div4_clks[DIV4_B]),
  184. CLKDEV_CON_ID("b3_clk", &div4_clks[DIV4_B3]),
  185. CLKDEV_CON_ID("peripheral_clk", &div4_clks[DIV4_P]),
  186. CLKDEV_CON_ID("siua_clk", &div4_clks[DIV4_SIUA]),
  187. CLKDEV_CON_ID("siub_clk", &div4_clks[DIV4_SIUB]),
  188. /* DIV6 clocks */
  189. CLKDEV_CON_ID("video_clk", &div6_clks[DIV6_V]),
  190. /* MSTP32 clocks */
  191. CLKDEV_CON_ID("tlb0", &mstp_clks[MSTP031]),
  192. CLKDEV_CON_ID("ic0", &mstp_clks[MSTP030]),
  193. CLKDEV_CON_ID("oc0", &mstp_clks[MSTP029]),
  194. CLKDEV_CON_ID("uram0", &mstp_clks[MSTP028]),
  195. CLKDEV_CON_ID("xymem0", &mstp_clks[MSTP026]),
  196. CLKDEV_CON_ID("intc3", &mstp_clks[MSTP023]),
  197. CLKDEV_CON_ID("intc0", &mstp_clks[MSTP022]),
  198. CLKDEV_CON_ID("dmac0", &mstp_clks[MSTP021]),
  199. CLKDEV_CON_ID("sh0", &mstp_clks[MSTP020]),
  200. CLKDEV_CON_ID("hudi0", &mstp_clks[MSTP019]),
  201. CLKDEV_CON_ID("ubc0", &mstp_clks[MSTP017]),
  202. CLKDEV_CON_ID("tmu_fck", &mstp_clks[MSTP015]),
  203. CLKDEV_CON_ID("cmt_fck", &mstp_clks[MSTP014]),
  204. CLKDEV_CON_ID("rwdt0", &mstp_clks[MSTP013]),
  205. CLKDEV_CON_ID("mfi0", &mstp_clks[MSTP011]),
  206. CLKDEV_CON_ID("flctl0", &mstp_clks[MSTP010]),
  207. {
  208. /* SCIF0 */
  209. .dev_id = "sh-sci.0",
  210. .con_id = "sci_fck",
  211. .clk = &mstp_clks[MSTP007],
  212. }, {
  213. /* SCIF1 */
  214. .dev_id = "sh-sci.1",
  215. .con_id = "sci_fck",
  216. .clk = &mstp_clks[MSTP006],
  217. }, {
  218. /* SCIF2 */
  219. .dev_id = "sh-sci.2",
  220. .con_id = "sci_fck",
  221. .clk = &mstp_clks[MSTP005],
  222. }, {
  223. /* SCIF3 */
  224. .dev_id = "sh-sci.3",
  225. .con_id = "sci_fck",
  226. .clk = &mstp_clks[MSTP004],
  227. },
  228. CLKDEV_CON_ID("sio0", &mstp_clks[MSTP003]),
  229. CLKDEV_CON_ID("siof0", &mstp_clks[MSTP002]),
  230. CLKDEV_CON_ID("siof1", &mstp_clks[MSTP001]),
  231. CLKDEV_CON_ID("i2c0", &mstp_clks[MSTP109]),
  232. CLKDEV_CON_ID("i2c1", &mstp_clks[MSTP108]),
  233. CLKDEV_CON_ID("tpu0", &mstp_clks[MSTP225]),
  234. CLKDEV_CON_ID("irda0", &mstp_clks[MSTP224]),
  235. CLKDEV_CON_ID("sdhi0", &mstp_clks[MSTP218]),
  236. CLKDEV_CON_ID("mmcif0", &mstp_clks[MSTP217]),
  237. CLKDEV_CON_ID("sim0", &mstp_clks[MSTP216]),
  238. CLKDEV_CON_ID("keysc0", &mstp_clks[MSTP214]),
  239. CLKDEV_CON_ID("tsif0", &mstp_clks[MSTP213]),
  240. CLKDEV_CON_ID("s3d40", &mstp_clks[MSTP212]),
  241. CLKDEV_CON_ID("usbf0", &mstp_clks[MSTP211]),
  242. CLKDEV_CON_ID("siu0", &mstp_clks[MSTP208]),
  243. CLKDEV_CON_ID("jpu0", &mstp_clks[MSTP206]),
  244. CLKDEV_CON_ID("vou0", &mstp_clks[MSTP205]),
  245. CLKDEV_CON_ID("beu0", &mstp_clks[MSTP204]),
  246. CLKDEV_CON_ID("ceu0", &mstp_clks[MSTP203]),
  247. CLKDEV_CON_ID("veu0", &mstp_clks[MSTP202]),
  248. CLKDEV_CON_ID("vpu0", &mstp_clks[MSTP201]),
  249. CLKDEV_CON_ID("lcdc0", &mstp_clks[MSTP200]),
  250. };
  251. int __init arch_clk_init(void)
  252. {
  253. int k, ret = 0;
  254. /* autodetect extal or dll configuration */
  255. if (__raw_readl(PLLCR) & 0x1000)
  256. pll_clk.parent = &dll_clk;
  257. else
  258. pll_clk.parent = &extal_clk;
  259. for (k = 0; !ret && (k < ARRAY_SIZE(main_clks)); k++)
  260. ret = clk_register(main_clks[k]);
  261. clkdev_add_table(lookups, ARRAY_SIZE(lookups));
  262. if (!ret)
  263. ret = sh_clk_div4_register(div4_clks, DIV4_NR, &div4_table);
  264. if (!ret)
  265. ret = sh_clk_div6_register(div6_clks, DIV6_NR);
  266. if (!ret)
  267. ret = sh_clk_mstp32_register(mstp_clks, MSTP_NR);
  268. return ret;
  269. }