phy_n.c 70 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/types.h>
  20. #include "b43.h"
  21. #include "phy_n.h"
  22. #include "tables_nphy.h"
  23. #include "main.h"
  24. struct nphy_txgains {
  25. u16 txgm[2];
  26. u16 pga[2];
  27. u16 pad[2];
  28. u16 ipa[2];
  29. };
  30. struct nphy_iqcal_params {
  31. u16 txgm;
  32. u16 pga;
  33. u16 pad;
  34. u16 ipa;
  35. u16 cal_gain;
  36. u16 ncorr[5];
  37. };
  38. struct nphy_iq_est {
  39. s32 iq0_prod;
  40. u32 i0_pwr;
  41. u32 q0_pwr;
  42. s32 iq1_prod;
  43. u32 i1_pwr;
  44. u32 q1_pwr;
  45. };
  46. enum b43_nphy_rf_sequence {
  47. B43_RFSEQ_RX2TX,
  48. B43_RFSEQ_TX2RX,
  49. B43_RFSEQ_RESET2RX,
  50. B43_RFSEQ_UPDATE_GAINH,
  51. B43_RFSEQ_UPDATE_GAINL,
  52. B43_RFSEQ_UPDATE_GAINU,
  53. };
  54. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  55. enum b43_nphy_rf_sequence seq);
  56. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  57. {//TODO
  58. }
  59. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  60. {//TODO
  61. }
  62. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  63. bool ignore_tssi)
  64. {//TODO
  65. return B43_TXPWR_RES_DONE;
  66. }
  67. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  68. const struct b43_nphy_channeltab_entry *e)
  69. {
  70. b43_radio_write16(dev, B2055_PLL_REF, e->radio_pll_ref);
  71. b43_radio_write16(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  72. b43_radio_write16(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  73. b43_radio_write16(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  74. b43_radio_write16(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  75. b43_radio_write16(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  76. b43_radio_write16(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  77. b43_radio_write16(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  78. b43_radio_write16(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  79. b43_radio_write16(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  80. b43_radio_write16(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  81. b43_radio_write16(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  82. b43_radio_write16(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  83. b43_radio_write16(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  84. b43_radio_write16(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  85. b43_radio_write16(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  86. b43_radio_write16(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  87. b43_radio_write16(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  88. b43_radio_write16(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  89. b43_radio_write16(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  90. b43_radio_write16(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  91. b43_radio_write16(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  92. }
  93. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  94. const struct b43_nphy_channeltab_entry *e)
  95. {
  96. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  97. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  98. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  99. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  100. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  101. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  102. }
  103. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  104. {
  105. //TODO
  106. }
  107. /* Tune the hardware to a new channel. */
  108. static int nphy_channel_switch(struct b43_wldev *dev, unsigned int channel)
  109. {
  110. const struct b43_nphy_channeltab_entry *tabent;
  111. tabent = b43_nphy_get_chantabent(dev, channel);
  112. if (!tabent)
  113. return -ESRCH;
  114. //FIXME enable/disable band select upper20 in RXCTL
  115. if (0 /*FIXME 5Ghz*/)
  116. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x20);
  117. else
  118. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x50);
  119. b43_chantab_radio_upload(dev, tabent);
  120. udelay(50);
  121. b43_radio_write16(dev, B2055_VCO_CAL10, 5);
  122. b43_radio_write16(dev, B2055_VCO_CAL10, 45);
  123. b43_radio_write16(dev, B2055_VCO_CAL10, 65);
  124. udelay(300);
  125. if (0 /*FIXME 5Ghz*/)
  126. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  127. else
  128. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  129. b43_chantab_phy_upload(dev, tabent);
  130. b43_nphy_tx_power_fix(dev);
  131. return 0;
  132. }
  133. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  134. {
  135. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  136. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  137. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  138. B43_NPHY_RFCTL_CMD_CHIP0PU |
  139. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  140. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  141. B43_NPHY_RFCTL_CMD_PORFORCE);
  142. }
  143. static void b43_radio_init2055_post(struct b43_wldev *dev)
  144. {
  145. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  146. struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
  147. int i;
  148. u16 val;
  149. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  150. msleep(1);
  151. if ((sprom->revision != 4) ||
  152. !(sprom->boardflags_hi & B43_BFH_RSSIINV)) {
  153. if ((binfo->vendor != PCI_VENDOR_ID_BROADCOM) ||
  154. (binfo->type != 0x46D) ||
  155. (binfo->rev < 0x41)) {
  156. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  157. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  158. msleep(1);
  159. }
  160. }
  161. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0x3F, 0x2C);
  162. msleep(1);
  163. b43_radio_write16(dev, B2055_CAL_MISC, 0x3C);
  164. msleep(1);
  165. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  166. msleep(1);
  167. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  168. msleep(1);
  169. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  170. msleep(1);
  171. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  172. msleep(1);
  173. for (i = 0; i < 100; i++) {
  174. val = b43_radio_read16(dev, B2055_CAL_COUT2);
  175. if (val & 0x80)
  176. break;
  177. udelay(10);
  178. }
  179. msleep(1);
  180. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  181. msleep(1);
  182. nphy_channel_switch(dev, dev->phy.channel);
  183. b43_radio_write16(dev, B2055_C1_RX_BB_LPF, 0x9);
  184. b43_radio_write16(dev, B2055_C2_RX_BB_LPF, 0x9);
  185. b43_radio_write16(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  186. b43_radio_write16(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  187. }
  188. /* Initialize a Broadcom 2055 N-radio */
  189. static void b43_radio_init2055(struct b43_wldev *dev)
  190. {
  191. b43_radio_init2055_pre(dev);
  192. if (b43_status(dev) < B43_STAT_INITIALIZED)
  193. b2055_upload_inittab(dev, 0, 1);
  194. else
  195. b2055_upload_inittab(dev, 0/*FIXME on 5ghz band*/, 0);
  196. b43_radio_init2055_post(dev);
  197. }
  198. void b43_nphy_radio_turn_on(struct b43_wldev *dev)
  199. {
  200. b43_radio_init2055(dev);
  201. }
  202. void b43_nphy_radio_turn_off(struct b43_wldev *dev)
  203. {
  204. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  205. ~B43_NPHY_RFCTL_CMD_EN);
  206. }
  207. /*
  208. * Upload the N-PHY tables.
  209. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  210. */
  211. static void b43_nphy_tables_init(struct b43_wldev *dev)
  212. {
  213. if (dev->phy.rev < 3)
  214. b43_nphy_rev0_1_2_tables_init(dev);
  215. else
  216. b43_nphy_rev3plus_tables_init(dev);
  217. }
  218. static void b43_nphy_workarounds(struct b43_wldev *dev)
  219. {
  220. struct b43_phy *phy = &dev->phy;
  221. unsigned int i;
  222. b43_phy_set(dev, B43_NPHY_IQFLIP,
  223. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  224. if (1 /* FIXME band is 2.4GHz */) {
  225. b43_phy_set(dev, B43_NPHY_CLASSCTL,
  226. B43_NPHY_CLASSCTL_CCKEN);
  227. } else {
  228. b43_phy_mask(dev, B43_NPHY_CLASSCTL,
  229. ~B43_NPHY_CLASSCTL_CCKEN);
  230. }
  231. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  232. b43_phy_write(dev, B43_NPHY_TXFRAMEDELAY, 8);
  233. /* Fixup some tables */
  234. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0xA);
  235. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0xA);
  236. b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
  237. b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
  238. b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0);
  239. b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0);
  240. b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
  241. b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
  242. b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x800);
  243. b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x800);
  244. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  245. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  246. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  247. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  248. //TODO set RF sequence
  249. /* Set narrowband clip threshold */
  250. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 66);
  251. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 66);
  252. /* Set wideband clip 2 threshold */
  253. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  254. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  255. 21 << B43_NPHY_C1_CLIPWBTHRES_CLIP2_SHIFT);
  256. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  257. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  258. 21 << B43_NPHY_C2_CLIPWBTHRES_CLIP2_SHIFT);
  259. /* Set Clip 2 detect */
  260. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  261. B43_NPHY_C1_CGAINI_CL2DETECT);
  262. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  263. B43_NPHY_C2_CGAINI_CL2DETECT);
  264. if (0 /*FIXME*/) {
  265. /* Set dwell lengths */
  266. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 43);
  267. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 43);
  268. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 9);
  269. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 9);
  270. /* Set gain backoff */
  271. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  272. ~B43_NPHY_C1_CGAINI_GAINBKOFF,
  273. 1 << B43_NPHY_C1_CGAINI_GAINBKOFF_SHIFT);
  274. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  275. ~B43_NPHY_C2_CGAINI_GAINBKOFF,
  276. 1 << B43_NPHY_C2_CGAINI_GAINBKOFF_SHIFT);
  277. /* Set HPVGA2 index */
  278. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  279. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  280. 6 << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  281. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  282. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  283. 6 << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  284. //FIXME verify that the specs really mean to use autoinc here.
  285. for (i = 0; i < 3; i++)
  286. b43_ntab_write(dev, B43_NTAB16(7, 0x106) + i, 0x673);
  287. }
  288. /* Set minimum gain value */
  289. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN,
  290. ~B43_NPHY_C1_MINGAIN,
  291. 23 << B43_NPHY_C1_MINGAIN_SHIFT);
  292. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN,
  293. ~B43_NPHY_C2_MINGAIN,
  294. 23 << B43_NPHY_C2_MINGAIN_SHIFT);
  295. if (phy->rev < 2) {
  296. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  297. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  298. }
  299. /* Set phase track alpha and beta */
  300. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  301. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  302. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  303. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  304. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  305. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  306. }
  307. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  308. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  309. {
  310. struct b43_phy_n *nphy = dev->phy.n;
  311. enum ieee80211_band band;
  312. u16 tmp;
  313. if (!enable) {
  314. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  315. B43_NPHY_RFCTL_INTC1);
  316. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  317. B43_NPHY_RFCTL_INTC2);
  318. band = b43_current_band(dev->wl);
  319. if (dev->phy.rev >= 3) {
  320. if (band == IEEE80211_BAND_5GHZ)
  321. tmp = 0x600;
  322. else
  323. tmp = 0x480;
  324. } else {
  325. if (band == IEEE80211_BAND_5GHZ)
  326. tmp = 0x180;
  327. else
  328. tmp = 0x120;
  329. }
  330. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  331. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  332. } else {
  333. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  334. nphy->rfctrl_intc1_save);
  335. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  336. nphy->rfctrl_intc2_save);
  337. }
  338. }
  339. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  340. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  341. {
  342. struct b43_phy_n *nphy = dev->phy.n;
  343. u16 tmp;
  344. enum ieee80211_band band = b43_current_band(dev->wl);
  345. bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  346. (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
  347. if (dev->phy.rev >= 3) {
  348. if (ipa) {
  349. tmp = 4;
  350. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  351. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  352. }
  353. tmp = 1;
  354. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  355. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  356. }
  357. }
  358. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
  359. static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
  360. {
  361. u32 tmslow;
  362. if (dev->phy.type != B43_PHYTYPE_N)
  363. return;
  364. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  365. if (force)
  366. tmslow |= SSB_TMSLOW_FGC;
  367. else
  368. tmslow &= ~SSB_TMSLOW_FGC;
  369. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  370. }
  371. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  372. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  373. {
  374. u16 bbcfg;
  375. b43_nphy_bmac_clock_fgc(dev, 1);
  376. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  377. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  378. udelay(1);
  379. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  380. b43_nphy_bmac_clock_fgc(dev, 0);
  381. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  382. }
  383. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  384. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  385. {
  386. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  387. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  388. if (preamble == 1)
  389. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  390. else
  391. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  392. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  393. }
  394. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  395. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  396. {
  397. struct b43_phy_n *nphy = dev->phy.n;
  398. bool override = false;
  399. u16 chain = 0x33;
  400. if (nphy->txrx_chain == 0) {
  401. chain = 0x11;
  402. override = true;
  403. } else if (nphy->txrx_chain == 1) {
  404. chain = 0x22;
  405. override = true;
  406. }
  407. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  408. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  409. chain);
  410. if (override)
  411. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  412. B43_NPHY_RFSEQMODE_CAOVER);
  413. else
  414. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  415. ~B43_NPHY_RFSEQMODE_CAOVER);
  416. }
  417. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  418. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  419. u16 samps, u8 time, bool wait)
  420. {
  421. int i;
  422. u16 tmp;
  423. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  424. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  425. if (wait)
  426. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  427. else
  428. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  429. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  430. for (i = 1000; i; i--) {
  431. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  432. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  433. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  434. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  435. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  436. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  437. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  438. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  439. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  440. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  441. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  442. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  443. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  444. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  445. return;
  446. }
  447. udelay(10);
  448. }
  449. memset(est, 0, sizeof(*est));
  450. }
  451. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  452. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  453. struct b43_phy_n_iq_comp *pcomp)
  454. {
  455. if (write) {
  456. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  457. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  458. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  459. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  460. } else {
  461. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  462. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  463. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  464. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  465. }
  466. }
  467. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  468. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  469. {
  470. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  471. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  472. if (core == 0) {
  473. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  474. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  475. } else {
  476. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  477. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  478. }
  479. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  480. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  481. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  482. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  483. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  484. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  485. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  486. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  487. }
  488. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  489. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  490. {
  491. u8 rxval, txval;
  492. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  493. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  494. if (core == 0) {
  495. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  496. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  497. } else {
  498. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  499. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  500. }
  501. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  502. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  503. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  504. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  505. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  506. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  507. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  508. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  509. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  510. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  511. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, (u16)~B43_NPHY_RFSEQCA_RXDIS,
  512. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  513. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  514. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  515. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  516. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  517. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  518. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  519. if (core == 0) {
  520. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  521. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  522. } else {
  523. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  524. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  525. }
  526. /* TODO: Call N PHY RF Ctrl Intc Override with 2, 0, 3 as arguments */
  527. /* TODO: Call N PHY RF Intc Override with 8, 0, 3, 0 as arguments */
  528. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  529. if (core == 0) {
  530. rxval = 1;
  531. txval = 8;
  532. } else {
  533. rxval = 4;
  534. txval = 2;
  535. }
  536. /* TODO: Call N PHY RF Ctrl Intc Override with 1, rxval, (core + 1) */
  537. /* TODO: Call N PHY RF Ctrl Intc Override with 1, txval, (2 - core) */
  538. }
  539. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  540. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  541. {
  542. int i;
  543. s32 iq;
  544. u32 ii;
  545. u32 qq;
  546. int iq_nbits, qq_nbits;
  547. int arsh, brsh;
  548. u16 tmp, a, b;
  549. struct nphy_iq_est est;
  550. struct b43_phy_n_iq_comp old;
  551. struct b43_phy_n_iq_comp new = { };
  552. bool error = false;
  553. if (mask == 0)
  554. return;
  555. b43_nphy_rx_iq_coeffs(dev, false, &old);
  556. b43_nphy_rx_iq_coeffs(dev, true, &new);
  557. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  558. new = old;
  559. for (i = 0; i < 2; i++) {
  560. if (i == 0 && (mask & 1)) {
  561. iq = est.iq0_prod;
  562. ii = est.i0_pwr;
  563. qq = est.q0_pwr;
  564. } else if (i == 1 && (mask & 2)) {
  565. iq = est.iq1_prod;
  566. ii = est.i1_pwr;
  567. qq = est.q1_pwr;
  568. } else {
  569. B43_WARN_ON(1);
  570. continue;
  571. }
  572. if (ii + qq < 2) {
  573. error = true;
  574. break;
  575. }
  576. iq_nbits = fls(abs(iq));
  577. qq_nbits = fls(qq);
  578. arsh = iq_nbits - 20;
  579. if (arsh >= 0) {
  580. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  581. tmp = ii >> arsh;
  582. } else {
  583. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  584. tmp = ii << -arsh;
  585. }
  586. if (tmp == 0) {
  587. error = true;
  588. break;
  589. }
  590. a /= tmp;
  591. brsh = qq_nbits - 11;
  592. if (brsh >= 0) {
  593. b = (qq << (31 - qq_nbits));
  594. tmp = ii >> brsh;
  595. } else {
  596. b = (qq << (31 - qq_nbits));
  597. tmp = ii << -brsh;
  598. }
  599. if (tmp == 0) {
  600. error = true;
  601. break;
  602. }
  603. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  604. if (i == 0 && (mask & 0x1)) {
  605. if (dev->phy.rev >= 3) {
  606. new.a0 = a & 0x3FF;
  607. new.b0 = b & 0x3FF;
  608. } else {
  609. new.a0 = b & 0x3FF;
  610. new.b0 = a & 0x3FF;
  611. }
  612. } else if (i == 1 && (mask & 0x2)) {
  613. if (dev->phy.rev >= 3) {
  614. new.a1 = a & 0x3FF;
  615. new.b1 = b & 0x3FF;
  616. } else {
  617. new.a1 = b & 0x3FF;
  618. new.b1 = a & 0x3FF;
  619. }
  620. }
  621. }
  622. if (error)
  623. new = old;
  624. b43_nphy_rx_iq_coeffs(dev, true, &new);
  625. }
  626. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  627. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  628. {
  629. u16 array[4];
  630. int i;
  631. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
  632. for (i = 0; i < 4; i++)
  633. array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  634. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  635. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  636. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  637. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  638. }
  639. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  640. static void b43_nphy_write_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  641. {
  642. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  643. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  644. }
  645. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  646. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  647. {
  648. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  649. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  650. }
  651. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  652. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  653. {
  654. u16 tmp;
  655. if (dev->dev->id.revision == 16)
  656. b43_mac_suspend(dev);
  657. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  658. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  659. B43_NPHY_CLASSCTL_WAITEDEN);
  660. tmp &= ~mask;
  661. tmp |= (val & mask);
  662. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  663. if (dev->dev->id.revision == 16)
  664. b43_mac_enable(dev);
  665. return tmp;
  666. }
  667. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  668. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  669. {
  670. struct b43_phy *phy = &dev->phy;
  671. struct b43_phy_n *nphy = phy->n;
  672. if (enable) {
  673. u16 clip[] = { 0xFFFF, 0xFFFF };
  674. if (nphy->deaf_count++ == 0) {
  675. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  676. b43_nphy_classifier(dev, 0x7, 0);
  677. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  678. b43_nphy_write_clip_detection(dev, clip);
  679. }
  680. b43_nphy_reset_cca(dev);
  681. } else {
  682. if (--nphy->deaf_count == 0) {
  683. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  684. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  685. }
  686. }
  687. }
  688. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  689. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  690. {
  691. struct b43_phy_n *nphy = dev->phy.n;
  692. u16 tmp;
  693. if (nphy->hang_avoid)
  694. b43_nphy_stay_in_carrier_search(dev, 1);
  695. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  696. if (tmp & 0x1)
  697. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  698. else if (tmp & 0x2)
  699. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, (u16)~0x8000);
  700. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  701. if (nphy->bb_mult_save & 0x80000000) {
  702. tmp = nphy->bb_mult_save & 0xFFFF;
  703. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  704. nphy->bb_mult_save = 0;
  705. }
  706. if (nphy->hang_avoid)
  707. b43_nphy_stay_in_carrier_search(dev, 0);
  708. }
  709. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  710. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  711. {
  712. struct b43_phy_n *nphy = dev->phy.n;
  713. int i, j;
  714. u32 tmp;
  715. u32 cur_real, cur_imag, real_part, imag_part;
  716. u16 buffer[7];
  717. if (nphy->hang_avoid)
  718. b43_nphy_stay_in_carrier_search(dev, true);
  719. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  720. for (i = 0; i < 2; i++) {
  721. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  722. (buffer[i * 2 + 1] & 0x3FF);
  723. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  724. (((i + 26) << 10) | 320));
  725. for (j = 0; j < 128; j++) {
  726. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  727. ((tmp >> 16) & 0xFFFF));
  728. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  729. (tmp & 0xFFFF));
  730. }
  731. }
  732. for (i = 0; i < 2; i++) {
  733. tmp = buffer[5 + i];
  734. real_part = (tmp >> 8) & 0xFF;
  735. imag_part = (tmp & 0xFF);
  736. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  737. (((i + 26) << 10) | 448));
  738. if (dev->phy.rev >= 3) {
  739. cur_real = real_part;
  740. cur_imag = imag_part;
  741. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  742. }
  743. for (j = 0; j < 128; j++) {
  744. if (dev->phy.rev < 3) {
  745. cur_real = (real_part * loscale[j] + 128) >> 8;
  746. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  747. tmp = ((cur_real & 0xFF) << 8) |
  748. (cur_imag & 0xFF);
  749. }
  750. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  751. ((tmp >> 16) & 0xFFFF));
  752. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  753. (tmp & 0xFFFF));
  754. }
  755. }
  756. if (dev->phy.rev >= 3) {
  757. b43_shm_write16(dev, B43_SHM_SHARED,
  758. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  759. b43_shm_write16(dev, B43_SHM_SHARED,
  760. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  761. }
  762. if (nphy->hang_avoid)
  763. b43_nphy_stay_in_carrier_search(dev, false);
  764. }
  765. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  766. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  767. enum b43_nphy_rf_sequence seq)
  768. {
  769. static const u16 trigger[] = {
  770. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  771. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  772. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  773. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  774. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  775. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  776. };
  777. int i;
  778. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  779. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  780. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  781. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  782. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  783. for (i = 0; i < 200; i++) {
  784. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  785. goto ok;
  786. msleep(1);
  787. }
  788. b43err(dev->wl, "RF sequence status timeout\n");
  789. ok:
  790. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  791. }
  792. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  793. {
  794. unsigned int i;
  795. u16 val;
  796. val = 0x1E1F;
  797. for (i = 0; i < 14; i++) {
  798. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  799. val -= 0x202;
  800. }
  801. val = 0x3E3F;
  802. for (i = 0; i < 16; i++) {
  803. b43_phy_write(dev, B43_PHY_N_BMODE(0x97 + i), val);
  804. val -= 0x202;
  805. }
  806. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  807. }
  808. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  809. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  810. s8 offset, u8 core, u8 rail, u8 type)
  811. {
  812. u16 tmp;
  813. bool core1or5 = (core == 1) || (core == 5);
  814. bool core2or5 = (core == 2) || (core == 5);
  815. offset = clamp_val(offset, -32, 31);
  816. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  817. if (core1or5 && (rail == 0) && (type == 2))
  818. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  819. if (core1or5 && (rail == 1) && (type == 2))
  820. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  821. if (core2or5 && (rail == 0) && (type == 2))
  822. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  823. if (core2or5 && (rail == 1) && (type == 2))
  824. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  825. if (core1or5 && (rail == 0) && (type == 0))
  826. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  827. if (core1or5 && (rail == 1) && (type == 0))
  828. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  829. if (core2or5 && (rail == 0) && (type == 0))
  830. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  831. if (core2or5 && (rail == 1) && (type == 0))
  832. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  833. if (core1or5 && (rail == 0) && (type == 1))
  834. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  835. if (core1or5 && (rail == 1) && (type == 1))
  836. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  837. if (core2or5 && (rail == 0) && (type == 1))
  838. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  839. if (core2or5 && (rail == 1) && (type == 1))
  840. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  841. if (core1or5 && (rail == 0) && (type == 6))
  842. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  843. if (core1or5 && (rail == 1) && (type == 6))
  844. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  845. if (core2or5 && (rail == 0) && (type == 6))
  846. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  847. if (core2or5 && (rail == 1) && (type == 6))
  848. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  849. if (core1or5 && (rail == 0) && (type == 3))
  850. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  851. if (core1or5 && (rail == 1) && (type == 3))
  852. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  853. if (core2or5 && (rail == 0) && (type == 3))
  854. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  855. if (core2or5 && (rail == 1) && (type == 3))
  856. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  857. if (core1or5 && (type == 4))
  858. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  859. if (core2or5 && (type == 4))
  860. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  861. if (core1or5 && (type == 5))
  862. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  863. if (core2or5 && (type == 5))
  864. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  865. }
  866. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  867. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  868. {
  869. u16 val;
  870. if (dev->phy.rev >= 3) {
  871. /* TODO */
  872. } else {
  873. if (type < 3)
  874. val = 0;
  875. else if (type == 6)
  876. val = 1;
  877. else if (type == 3)
  878. val = 2;
  879. else
  880. val = 3;
  881. val = (val << 12) | (val << 14);
  882. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  883. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  884. if (type < 3) {
  885. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  886. (type + 1) << 4);
  887. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  888. (type + 1) << 4);
  889. }
  890. /* TODO use some definitions */
  891. if (code == 0) {
  892. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF, 0);
  893. if (type < 3) {
  894. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  895. 0xFEC7, 0);
  896. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  897. 0xEFDC, 0);
  898. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  899. 0xFFFE, 0);
  900. udelay(20);
  901. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  902. 0xFFFE, 0);
  903. }
  904. } else {
  905. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF,
  906. 0x3000);
  907. if (type < 3) {
  908. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  909. 0xFEC7, 0x0180);
  910. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  911. 0xEFDC, (code << 1 | 0x1021));
  912. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  913. 0xFFFE, 0x0001);
  914. udelay(20);
  915. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  916. 0xFFFE, 0);
  917. }
  918. }
  919. }
  920. }
  921. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  922. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  923. {
  924. int i;
  925. for (i = 0; i < 2; i++) {
  926. if (type == 2) {
  927. if (i == 0) {
  928. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  929. 0xFC, buf[0]);
  930. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  931. 0xFC, buf[1]);
  932. } else {
  933. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  934. 0xFC, buf[2 * i]);
  935. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  936. 0xFC, buf[2 * i + 1]);
  937. }
  938. } else {
  939. if (i == 0)
  940. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  941. 0xF3, buf[0] << 2);
  942. else
  943. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  944. 0xF3, buf[2 * i + 1] << 2);
  945. }
  946. }
  947. }
  948. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  949. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  950. u8 nsamp)
  951. {
  952. int i;
  953. int out;
  954. u16 save_regs_phy[9];
  955. u16 s[2];
  956. if (dev->phy.rev >= 3) {
  957. save_regs_phy[0] = b43_phy_read(dev,
  958. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  959. save_regs_phy[1] = b43_phy_read(dev,
  960. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  961. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  962. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  963. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  964. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  965. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  966. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  967. }
  968. b43_nphy_rssi_select(dev, 5, type);
  969. if (dev->phy.rev < 2) {
  970. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  971. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  972. }
  973. for (i = 0; i < 4; i++)
  974. buf[i] = 0;
  975. for (i = 0; i < nsamp; i++) {
  976. if (dev->phy.rev < 2) {
  977. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  978. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  979. } else {
  980. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  981. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  982. }
  983. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  984. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  985. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  986. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  987. }
  988. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  989. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  990. if (dev->phy.rev < 2)
  991. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  992. if (dev->phy.rev >= 3) {
  993. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  994. save_regs_phy[0]);
  995. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  996. save_regs_phy[1]);
  997. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  998. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  999. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  1000. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  1001. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  1002. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  1003. }
  1004. return out;
  1005. }
  1006. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  1007. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  1008. {
  1009. int i, j;
  1010. u8 state[4];
  1011. u8 code, val;
  1012. u16 class, override;
  1013. u8 regs_save_radio[2];
  1014. u16 regs_save_phy[2];
  1015. s8 offset[4];
  1016. u16 clip_state[2];
  1017. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1018. s32 results_min[4] = { };
  1019. u8 vcm_final[4] = { };
  1020. s32 results[4][4] = { };
  1021. s32 miniq[4][2] = { };
  1022. if (type == 2) {
  1023. code = 0;
  1024. val = 6;
  1025. } else if (type < 2) {
  1026. code = 25;
  1027. val = 4;
  1028. } else {
  1029. B43_WARN_ON(1);
  1030. return;
  1031. }
  1032. class = b43_nphy_classifier(dev, 0, 0);
  1033. b43_nphy_classifier(dev, 7, 4);
  1034. b43_nphy_read_clip_detection(dev, clip_state);
  1035. b43_nphy_write_clip_detection(dev, clip_off);
  1036. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1037. override = 0x140;
  1038. else
  1039. override = 0x110;
  1040. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1041. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  1042. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  1043. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  1044. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1045. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  1046. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  1047. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  1048. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  1049. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  1050. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  1051. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  1052. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  1053. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  1054. b43_nphy_rssi_select(dev, 5, type);
  1055. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  1056. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  1057. for (i = 0; i < 4; i++) {
  1058. u8 tmp[4];
  1059. for (j = 0; j < 4; j++)
  1060. tmp[j] = i;
  1061. if (type != 1)
  1062. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  1063. b43_nphy_poll_rssi(dev, type, results[i], 8);
  1064. if (type < 2)
  1065. for (j = 0; j < 2; j++)
  1066. miniq[i][j] = min(results[i][2 * j],
  1067. results[i][2 * j + 1]);
  1068. }
  1069. for (i = 0; i < 4; i++) {
  1070. s32 mind = 40;
  1071. u8 minvcm = 0;
  1072. s32 minpoll = 249;
  1073. s32 curr;
  1074. for (j = 0; j < 4; j++) {
  1075. if (type == 2)
  1076. curr = abs(results[j][i]);
  1077. else
  1078. curr = abs(miniq[j][i / 2] - code * 8);
  1079. if (curr < mind) {
  1080. mind = curr;
  1081. minvcm = j;
  1082. }
  1083. if (results[j][i] < minpoll)
  1084. minpoll = results[j][i];
  1085. }
  1086. results_min[i] = minpoll;
  1087. vcm_final[i] = minvcm;
  1088. }
  1089. if (type != 1)
  1090. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  1091. for (i = 0; i < 4; i++) {
  1092. offset[i] = (code * 8) - results[vcm_final[i]][i];
  1093. if (offset[i] < 0)
  1094. offset[i] = -((abs(offset[i]) + 4) / 8);
  1095. else
  1096. offset[i] = (offset[i] + 4) / 8;
  1097. if (results_min[i] == 248)
  1098. offset[i] = code - 32;
  1099. if (i % 2 == 0)
  1100. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 1, 0,
  1101. type);
  1102. else
  1103. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 2, 1,
  1104. type);
  1105. }
  1106. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  1107. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[1]);
  1108. switch (state[2]) {
  1109. case 1:
  1110. b43_nphy_rssi_select(dev, 1, 2);
  1111. break;
  1112. case 4:
  1113. b43_nphy_rssi_select(dev, 1, 0);
  1114. break;
  1115. case 2:
  1116. b43_nphy_rssi_select(dev, 1, 1);
  1117. break;
  1118. default:
  1119. b43_nphy_rssi_select(dev, 1, 1);
  1120. break;
  1121. }
  1122. switch (state[3]) {
  1123. case 1:
  1124. b43_nphy_rssi_select(dev, 2, 2);
  1125. break;
  1126. case 4:
  1127. b43_nphy_rssi_select(dev, 2, 0);
  1128. break;
  1129. default:
  1130. b43_nphy_rssi_select(dev, 2, 1);
  1131. break;
  1132. }
  1133. b43_nphy_rssi_select(dev, 0, type);
  1134. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  1135. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  1136. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  1137. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  1138. b43_nphy_classifier(dev, 7, class);
  1139. b43_nphy_write_clip_detection(dev, clip_state);
  1140. }
  1141. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  1142. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  1143. {
  1144. /* TODO */
  1145. }
  1146. /*
  1147. * RSSI Calibration
  1148. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  1149. */
  1150. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  1151. {
  1152. if (dev->phy.rev >= 3) {
  1153. b43_nphy_rev3_rssi_cal(dev);
  1154. } else {
  1155. b43_nphy_rev2_rssi_cal(dev, 2);
  1156. b43_nphy_rev2_rssi_cal(dev, 0);
  1157. b43_nphy_rev2_rssi_cal(dev, 1);
  1158. }
  1159. }
  1160. /*
  1161. * Restore RSSI Calibration
  1162. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  1163. */
  1164. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  1165. {
  1166. struct b43_phy_n *nphy = dev->phy.n;
  1167. u16 *rssical_radio_regs = NULL;
  1168. u16 *rssical_phy_regs = NULL;
  1169. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1170. if (!nphy->rssical_chanspec_2G)
  1171. return;
  1172. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  1173. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  1174. } else {
  1175. if (!nphy->rssical_chanspec_5G)
  1176. return;
  1177. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  1178. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  1179. }
  1180. /* TODO use some definitions */
  1181. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  1182. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  1183. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  1184. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  1185. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  1186. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  1187. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  1188. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  1189. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  1190. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  1191. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  1192. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  1193. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  1194. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  1195. }
  1196. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  1197. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  1198. {
  1199. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1200. if (dev->phy.rev >= 6) {
  1201. /* TODO If the chip is 47162
  1202. return txpwrctrl_tx_gain_ipa_rev5 */
  1203. return txpwrctrl_tx_gain_ipa_rev6;
  1204. } else if (dev->phy.rev >= 5) {
  1205. return txpwrctrl_tx_gain_ipa_rev5;
  1206. } else {
  1207. return txpwrctrl_tx_gain_ipa;
  1208. }
  1209. } else {
  1210. return txpwrctrl_tx_gain_ipa_5g;
  1211. }
  1212. }
  1213. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  1214. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  1215. {
  1216. struct b43_phy_n *nphy = dev->phy.n;
  1217. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  1218. if (dev->phy.rev >= 3) {
  1219. /* TODO */
  1220. } else {
  1221. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  1222. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  1223. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  1224. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  1225. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  1226. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  1227. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  1228. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  1229. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  1230. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  1231. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  1232. B43_NPHY_BANDCTL_5GHZ)) {
  1233. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  1234. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  1235. } else {
  1236. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  1237. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  1238. }
  1239. if (dev->phy.rev < 2) {
  1240. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  1241. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  1242. } else {
  1243. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  1244. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  1245. }
  1246. }
  1247. }
  1248. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  1249. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  1250. struct nphy_txgains target,
  1251. struct nphy_iqcal_params *params)
  1252. {
  1253. int i, j, indx;
  1254. u16 gain;
  1255. if (dev->phy.rev >= 3) {
  1256. params->txgm = target.txgm[core];
  1257. params->pga = target.pga[core];
  1258. params->pad = target.pad[core];
  1259. params->ipa = target.ipa[core];
  1260. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  1261. (params->pad << 4) | (params->ipa);
  1262. for (j = 0; j < 5; j++)
  1263. params->ncorr[j] = 0x79;
  1264. } else {
  1265. gain = (target.pad[core]) | (target.pga[core] << 4) |
  1266. (target.txgm[core] << 8);
  1267. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  1268. 1 : 0;
  1269. for (i = 0; i < 9; i++)
  1270. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  1271. break;
  1272. i = min(i, 8);
  1273. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  1274. params->pga = tbl_iqcal_gainparams[indx][i][2];
  1275. params->pad = tbl_iqcal_gainparams[indx][i][3];
  1276. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  1277. (params->pad << 2);
  1278. for (j = 0; j < 4; j++)
  1279. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  1280. }
  1281. }
  1282. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  1283. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  1284. {
  1285. struct b43_phy_n *nphy = dev->phy.n;
  1286. int i;
  1287. u16 scale, entry;
  1288. u16 tmp = nphy->txcal_bbmult;
  1289. if (core == 0)
  1290. tmp >>= 8;
  1291. tmp &= 0xff;
  1292. for (i = 0; i < 18; i++) {
  1293. scale = (ladder_lo[i].percent * tmp) / 100;
  1294. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  1295. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  1296. scale = (ladder_iq[i].percent * tmp) / 100;
  1297. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  1298. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  1299. }
  1300. }
  1301. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  1302. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  1303. {
  1304. struct b43_phy_n *nphy = dev->phy.n;
  1305. u16 curr_gain[2];
  1306. struct nphy_txgains target;
  1307. const u32 *table = NULL;
  1308. if (nphy->txpwrctrl == 0) {
  1309. int i;
  1310. if (nphy->hang_avoid)
  1311. b43_nphy_stay_in_carrier_search(dev, true);
  1312. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  1313. if (nphy->hang_avoid)
  1314. b43_nphy_stay_in_carrier_search(dev, false);
  1315. for (i = 0; i < 2; ++i) {
  1316. if (dev->phy.rev >= 3) {
  1317. target.ipa[i] = curr_gain[i] & 0x000F;
  1318. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  1319. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  1320. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  1321. } else {
  1322. target.ipa[i] = curr_gain[i] & 0x0003;
  1323. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  1324. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  1325. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  1326. }
  1327. }
  1328. } else {
  1329. int i;
  1330. u16 index[2];
  1331. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  1332. B43_NPHY_TXPCTL_STAT_BIDX) >>
  1333. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  1334. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  1335. B43_NPHY_TXPCTL_STAT_BIDX) >>
  1336. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  1337. for (i = 0; i < 2; ++i) {
  1338. if (dev->phy.rev >= 3) {
  1339. enum ieee80211_band band =
  1340. b43_current_band(dev->wl);
  1341. if ((nphy->ipa2g_on &&
  1342. band == IEEE80211_BAND_2GHZ) ||
  1343. (nphy->ipa5g_on &&
  1344. band == IEEE80211_BAND_5GHZ)) {
  1345. table = b43_nphy_get_ipa_gain_table(dev);
  1346. } else {
  1347. if (band == IEEE80211_BAND_5GHZ) {
  1348. if (dev->phy.rev == 3)
  1349. table = b43_ntab_tx_gain_rev3_5ghz;
  1350. else if (dev->phy.rev == 4)
  1351. table = b43_ntab_tx_gain_rev4_5ghz;
  1352. else
  1353. table = b43_ntab_tx_gain_rev5plus_5ghz;
  1354. } else {
  1355. table = b43_ntab_tx_gain_rev3plus_2ghz;
  1356. }
  1357. }
  1358. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  1359. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  1360. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  1361. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  1362. } else {
  1363. table = b43_ntab_tx_gain_rev0_1_2;
  1364. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  1365. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  1366. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  1367. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  1368. }
  1369. }
  1370. }
  1371. return target;
  1372. }
  1373. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  1374. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  1375. {
  1376. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  1377. if (dev->phy.rev >= 3) {
  1378. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  1379. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  1380. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  1381. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  1382. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  1383. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  1384. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  1385. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  1386. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  1387. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  1388. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  1389. b43_nphy_reset_cca(dev);
  1390. } else {
  1391. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  1392. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  1393. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  1394. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  1395. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  1396. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  1397. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  1398. }
  1399. }
  1400. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  1401. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  1402. {
  1403. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  1404. u16 tmp;
  1405. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1406. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1407. if (dev->phy.rev >= 3) {
  1408. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  1409. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  1410. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1411. regs[2] = tmp;
  1412. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  1413. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1414. regs[3] = tmp;
  1415. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  1416. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  1417. b43_phy_mask(dev, B43_NPHY_BBCFG, ~B43_NPHY_BBCFG_RSTRX);
  1418. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  1419. regs[5] = tmp;
  1420. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  1421. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  1422. regs[6] = tmp;
  1423. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  1424. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1425. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1426. /* TODO: Call N PHY RF Ctrl Intc Override with 2, 1, 3 */
  1427. /* TODO: Call N PHY RF Ctrl Intc Override with 1, 2, 1 */
  1428. /* TODO: Call N PHY RF Ctrl Intc Override with 1, 8, 2 */
  1429. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  1430. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  1431. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  1432. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  1433. } else {
  1434. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  1435. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  1436. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1437. regs[2] = tmp;
  1438. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  1439. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  1440. regs[3] = tmp;
  1441. tmp |= 0x2000;
  1442. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  1443. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  1444. regs[4] = tmp;
  1445. tmp |= 0x2000;
  1446. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  1447. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1448. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1449. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1450. tmp = 0x0180;
  1451. else
  1452. tmp = 0x0120;
  1453. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  1454. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  1455. }
  1456. }
  1457. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  1458. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  1459. {
  1460. struct b43_phy_n *nphy = dev->phy.n;
  1461. u16 coef[4];
  1462. u16 *loft = NULL;
  1463. u16 *table = NULL;
  1464. int i;
  1465. u16 *txcal_radio_regs = NULL;
  1466. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  1467. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1468. if (nphy->iqcal_chanspec_2G == 0)
  1469. return;
  1470. table = nphy->cal_cache.txcal_coeffs_2G;
  1471. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  1472. } else {
  1473. if (nphy->iqcal_chanspec_5G == 0)
  1474. return;
  1475. table = nphy->cal_cache.txcal_coeffs_5G;
  1476. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  1477. }
  1478. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  1479. for (i = 0; i < 4; i++) {
  1480. if (dev->phy.rev >= 3)
  1481. table[i] = coef[i];
  1482. else
  1483. coef[i] = 0;
  1484. }
  1485. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  1486. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  1487. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  1488. if (dev->phy.rev < 2)
  1489. b43_nphy_tx_iq_workaround(dev);
  1490. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1491. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  1492. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  1493. } else {
  1494. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  1495. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  1496. }
  1497. /* TODO use some definitions */
  1498. if (dev->phy.rev >= 3) {
  1499. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  1500. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  1501. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  1502. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  1503. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  1504. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  1505. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  1506. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  1507. } else {
  1508. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  1509. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  1510. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  1511. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  1512. }
  1513. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  1514. }
  1515. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  1516. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  1517. struct nphy_txgains target,
  1518. bool full, bool mphase)
  1519. {
  1520. struct b43_phy_n *nphy = dev->phy.n;
  1521. int i;
  1522. int error = 0;
  1523. int freq;
  1524. bool avoid = false;
  1525. u8 length;
  1526. u16 tmp, core, type, count, max, numb, last, cmd;
  1527. const u16 *table;
  1528. bool phy6or5x;
  1529. u16 buffer[11];
  1530. u16 diq_start = 0;
  1531. u16 save[2];
  1532. u16 gain[2];
  1533. struct nphy_iqcal_params params[2];
  1534. bool updated[2] = { };
  1535. b43_nphy_stay_in_carrier_search(dev, true);
  1536. if (dev->phy.rev >= 4) {
  1537. avoid = nphy->hang_avoid;
  1538. nphy->hang_avoid = 0;
  1539. }
  1540. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  1541. for (i = 0; i < 2; i++) {
  1542. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  1543. gain[i] = params[i].cal_gain;
  1544. }
  1545. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  1546. b43_nphy_tx_cal_radio_setup(dev);
  1547. b43_nphy_tx_cal_phy_setup(dev);
  1548. phy6or5x = dev->phy.rev >= 6 ||
  1549. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  1550. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  1551. if (phy6or5x) {
  1552. /* TODO */
  1553. }
  1554. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  1555. if (1 /* FIXME: the band width is 20 MHz */)
  1556. freq = 2500;
  1557. else
  1558. freq = 5000;
  1559. if (nphy->mphase_cal_phase_id > 2)
  1560. ;/* TODO: Call N PHY Run Samples with (band width * 8),
  1561. 0xFFFF, 0, 1, 0 as arguments */
  1562. else
  1563. ;/* TODO: Call N PHY TX Tone with freq, 250, 1, 0 as arguments
  1564. and save result as error */
  1565. if (error == 0) {
  1566. if (nphy->mphase_cal_phase_id > 2) {
  1567. table = nphy->mphase_txcal_bestcoeffs;
  1568. length = 11;
  1569. if (dev->phy.rev < 3)
  1570. length -= 2;
  1571. } else {
  1572. if (!full && nphy->txiqlocal_coeffsvalid) {
  1573. table = nphy->txiqlocal_bestc;
  1574. length = 11;
  1575. if (dev->phy.rev < 3)
  1576. length -= 2;
  1577. } else {
  1578. full = true;
  1579. if (dev->phy.rev >= 3) {
  1580. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  1581. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  1582. } else {
  1583. table = tbl_tx_iqlo_cal_startcoefs;
  1584. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  1585. }
  1586. }
  1587. }
  1588. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  1589. if (full) {
  1590. if (dev->phy.rev >= 3)
  1591. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  1592. else
  1593. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  1594. } else {
  1595. if (dev->phy.rev >= 3)
  1596. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  1597. else
  1598. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  1599. }
  1600. if (mphase) {
  1601. count = nphy->mphase_txcal_cmdidx;
  1602. numb = min(max,
  1603. (u16)(count + nphy->mphase_txcal_numcmds));
  1604. } else {
  1605. count = 0;
  1606. numb = max;
  1607. }
  1608. for (; count < numb; count++) {
  1609. if (full) {
  1610. if (dev->phy.rev >= 3)
  1611. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  1612. else
  1613. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  1614. } else {
  1615. if (dev->phy.rev >= 3)
  1616. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  1617. else
  1618. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  1619. }
  1620. core = (cmd & 0x3000) >> 12;
  1621. type = (cmd & 0x0F00) >> 8;
  1622. if (phy6or5x && updated[core] == 0) {
  1623. b43_nphy_update_tx_cal_ladder(dev, core);
  1624. updated[core] = 1;
  1625. }
  1626. tmp = (params[core].ncorr[type] << 8) | 0x66;
  1627. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  1628. if (type == 1 || type == 3 || type == 4) {
  1629. buffer[0] = b43_ntab_read(dev,
  1630. B43_NTAB16(15, 69 + core));
  1631. diq_start = buffer[0];
  1632. buffer[0] = 0;
  1633. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  1634. 0);
  1635. }
  1636. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  1637. for (i = 0; i < 2000; i++) {
  1638. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  1639. if (tmp & 0xC000)
  1640. break;
  1641. udelay(10);
  1642. }
  1643. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  1644. buffer);
  1645. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  1646. buffer);
  1647. if (type == 1 || type == 3 || type == 4)
  1648. buffer[0] = diq_start;
  1649. }
  1650. if (mphase)
  1651. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  1652. last = (dev->phy.rev < 3) ? 6 : 7;
  1653. if (!mphase || nphy->mphase_cal_phase_id == last) {
  1654. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  1655. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  1656. if (dev->phy.rev < 3) {
  1657. buffer[0] = 0;
  1658. buffer[1] = 0;
  1659. buffer[2] = 0;
  1660. buffer[3] = 0;
  1661. }
  1662. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  1663. buffer);
  1664. b43_ntab_write_bulk(dev, B43_NTAB16(15, 101), 2,
  1665. buffer);
  1666. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  1667. buffer);
  1668. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  1669. buffer);
  1670. length = 11;
  1671. if (dev->phy.rev < 3)
  1672. length -= 2;
  1673. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  1674. nphy->txiqlocal_bestc);
  1675. nphy->txiqlocal_coeffsvalid = true;
  1676. /* TODO: Set nphy->txiqlocal_chanspec to
  1677. the current channel */
  1678. } else {
  1679. length = 11;
  1680. if (dev->phy.rev < 3)
  1681. length -= 2;
  1682. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  1683. nphy->mphase_txcal_bestcoeffs);
  1684. }
  1685. b43_nphy_stop_playback(dev);
  1686. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  1687. }
  1688. b43_nphy_tx_cal_phy_cleanup(dev);
  1689. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  1690. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  1691. b43_nphy_tx_iq_workaround(dev);
  1692. if (dev->phy.rev >= 4)
  1693. nphy->hang_avoid = avoid;
  1694. b43_nphy_stay_in_carrier_search(dev, false);
  1695. return error;
  1696. }
  1697. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  1698. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  1699. struct nphy_txgains target, u8 type, bool debug)
  1700. {
  1701. struct b43_phy_n *nphy = dev->phy.n;
  1702. int i, j, index;
  1703. u8 rfctl[2];
  1704. u8 afectl_core;
  1705. u16 tmp[6];
  1706. u16 cur_hpf1, cur_hpf2, cur_lna;
  1707. u32 real, imag;
  1708. enum ieee80211_band band;
  1709. u8 use;
  1710. u16 cur_hpf;
  1711. u16 lna[3] = { 3, 3, 1 };
  1712. u16 hpf1[3] = { 7, 2, 0 };
  1713. u16 hpf2[3] = { 2, 0, 0 };
  1714. u32 power[3];
  1715. u16 gain_save[2];
  1716. u16 cal_gain[2];
  1717. struct nphy_iqcal_params cal_params[2];
  1718. struct nphy_iq_est est;
  1719. int ret = 0;
  1720. bool playtone = true;
  1721. int desired = 13;
  1722. b43_nphy_stay_in_carrier_search(dev, 1);
  1723. if (dev->phy.rev < 2)
  1724. ;/* TODO: Call N PHY Reapply TX Cal Coeffs */
  1725. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  1726. for (i = 0; i < 2; i++) {
  1727. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  1728. cal_gain[i] = cal_params[i].cal_gain;
  1729. }
  1730. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  1731. for (i = 0; i < 2; i++) {
  1732. if (i == 0) {
  1733. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  1734. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  1735. afectl_core = B43_NPHY_AFECTL_C1;
  1736. } else {
  1737. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  1738. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  1739. afectl_core = B43_NPHY_AFECTL_C2;
  1740. }
  1741. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  1742. tmp[2] = b43_phy_read(dev, afectl_core);
  1743. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1744. tmp[4] = b43_phy_read(dev, rfctl[0]);
  1745. tmp[5] = b43_phy_read(dev, rfctl[1]);
  1746. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  1747. (u16)~B43_NPHY_RFSEQCA_RXDIS,
  1748. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  1749. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  1750. (1 - i));
  1751. b43_phy_set(dev, afectl_core, 0x0006);
  1752. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  1753. band = b43_current_band(dev->wl);
  1754. if (nphy->rxcalparams & 0xFF000000) {
  1755. if (band == IEEE80211_BAND_5GHZ)
  1756. b43_phy_write(dev, rfctl[0], 0x140);
  1757. else
  1758. b43_phy_write(dev, rfctl[0], 0x110);
  1759. } else {
  1760. if (band == IEEE80211_BAND_5GHZ)
  1761. b43_phy_write(dev, rfctl[0], 0x180);
  1762. else
  1763. b43_phy_write(dev, rfctl[0], 0x120);
  1764. }
  1765. if (band == IEEE80211_BAND_5GHZ)
  1766. b43_phy_write(dev, rfctl[1], 0x148);
  1767. else
  1768. b43_phy_write(dev, rfctl[1], 0x114);
  1769. if (nphy->rxcalparams & 0x10000) {
  1770. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  1771. (i + 1));
  1772. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  1773. (2 - i));
  1774. }
  1775. for (j = 0; i < 4; j++) {
  1776. if (j < 3) {
  1777. cur_lna = lna[j];
  1778. cur_hpf1 = hpf1[j];
  1779. cur_hpf2 = hpf2[j];
  1780. } else {
  1781. if (power[1] > 10000) {
  1782. use = 1;
  1783. cur_hpf = cur_hpf1;
  1784. index = 2;
  1785. } else {
  1786. if (power[0] > 10000) {
  1787. use = 1;
  1788. cur_hpf = cur_hpf1;
  1789. index = 1;
  1790. } else {
  1791. index = 0;
  1792. use = 2;
  1793. cur_hpf = cur_hpf2;
  1794. }
  1795. }
  1796. cur_lna = lna[index];
  1797. cur_hpf1 = hpf1[index];
  1798. cur_hpf2 = hpf2[index];
  1799. cur_hpf += desired - hweight32(power[index]);
  1800. cur_hpf = clamp_val(cur_hpf, 0, 10);
  1801. if (use == 1)
  1802. cur_hpf1 = cur_hpf;
  1803. else
  1804. cur_hpf2 = cur_hpf;
  1805. }
  1806. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  1807. (cur_lna << 2));
  1808. /* TODO:Call N PHY RF Ctrl Override with 0x400, tmp[0],
  1809. 3, 0 as arguments */
  1810. /* TODO: Call N PHY Force RF Seq with 2 as argument */
  1811. b43_nphy_stop_playback(dev);
  1812. if (playtone) {
  1813. /* TODO: Call N PHY TX Tone with 4000,
  1814. (nphy_rxcalparams & 0xffff), 0, 0
  1815. as arguments and save result as ret */
  1816. playtone = false;
  1817. } else {
  1818. /* TODO: Call N PHY Run Samples with 160,
  1819. 0xFFFF, 0, 0, 0 as arguments */
  1820. }
  1821. if (ret == 0) {
  1822. if (j < 3) {
  1823. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  1824. false);
  1825. if (i == 0) {
  1826. real = est.i0_pwr;
  1827. imag = est.q0_pwr;
  1828. } else {
  1829. real = est.i1_pwr;
  1830. imag = est.q1_pwr;
  1831. }
  1832. power[i] = ((real + imag) / 1024) + 1;
  1833. } else {
  1834. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  1835. }
  1836. b43_nphy_stop_playback(dev);
  1837. }
  1838. if (ret != 0)
  1839. break;
  1840. }
  1841. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  1842. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  1843. b43_phy_write(dev, rfctl[1], tmp[5]);
  1844. b43_phy_write(dev, rfctl[0], tmp[4]);
  1845. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  1846. b43_phy_write(dev, afectl_core, tmp[2]);
  1847. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  1848. if (ret != 0)
  1849. break;
  1850. }
  1851. /* TODO: Call N PHY RF Ctrl Override with 0x400, 0, 3, 1 as arguments*/
  1852. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1853. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  1854. b43_nphy_stay_in_carrier_search(dev, 0);
  1855. return ret;
  1856. }
  1857. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  1858. struct nphy_txgains target, u8 type, bool debug)
  1859. {
  1860. return -1;
  1861. }
  1862. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  1863. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  1864. struct nphy_txgains target, u8 type, bool debug)
  1865. {
  1866. if (dev->phy.rev >= 3)
  1867. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  1868. else
  1869. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  1870. }
  1871. /*
  1872. * Init N-PHY
  1873. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  1874. */
  1875. int b43_phy_initn(struct b43_wldev *dev)
  1876. {
  1877. struct ssb_bus *bus = dev->dev->bus;
  1878. struct b43_phy *phy = &dev->phy;
  1879. struct b43_phy_n *nphy = phy->n;
  1880. u8 tx_pwr_state;
  1881. struct nphy_txgains target;
  1882. u16 tmp;
  1883. enum ieee80211_band tmp2;
  1884. bool do_rssi_cal;
  1885. u16 clip[2];
  1886. bool do_cal = false;
  1887. if ((dev->phy.rev >= 3) &&
  1888. (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
  1889. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  1890. chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
  1891. }
  1892. nphy->deaf_count = 0;
  1893. b43_nphy_tables_init(dev);
  1894. nphy->crsminpwr_adjusted = false;
  1895. nphy->noisevars_adjusted = false;
  1896. /* Clear all overrides */
  1897. if (dev->phy.rev >= 3) {
  1898. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  1899. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  1900. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  1901. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  1902. } else {
  1903. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  1904. }
  1905. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  1906. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  1907. if (dev->phy.rev < 6) {
  1908. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  1909. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  1910. }
  1911. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  1912. ~(B43_NPHY_RFSEQMODE_CAOVER |
  1913. B43_NPHY_RFSEQMODE_TROVER));
  1914. if (dev->phy.rev >= 3)
  1915. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  1916. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  1917. if (dev->phy.rev <= 2) {
  1918. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  1919. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  1920. ~B43_NPHY_BPHY_CTL3_SCALE,
  1921. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  1922. }
  1923. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  1924. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  1925. if (bus->sprom.boardflags2_lo & 0x100 ||
  1926. (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  1927. bus->boardinfo.type == 0x8B))
  1928. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  1929. else
  1930. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  1931. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  1932. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  1933. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  1934. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  1935. b43_nphy_update_txrx_chain(dev);
  1936. if (phy->rev < 2) {
  1937. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  1938. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  1939. }
  1940. tmp2 = b43_current_band(dev->wl);
  1941. if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
  1942. (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
  1943. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  1944. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  1945. nphy->papd_epsilon_offset[0] << 7);
  1946. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  1947. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  1948. nphy->papd_epsilon_offset[1] << 7);
  1949. /* TODO N PHY IPA Set TX Dig Filters */
  1950. } else if (phy->rev >= 5) {
  1951. /* TODO N PHY Ext PA Set TX Dig Filters */
  1952. }
  1953. b43_nphy_workarounds(dev);
  1954. /* Reset CCA, in init code it differs a little from standard way */
  1955. b43_nphy_bmac_clock_fgc(dev, 1);
  1956. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  1957. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  1958. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  1959. b43_nphy_bmac_clock_fgc(dev, 0);
  1960. /* TODO N PHY MAC PHY Clock Set with argument 1 */
  1961. b43_nphy_pa_override(dev, false);
  1962. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  1963. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1964. b43_nphy_pa_override(dev, true);
  1965. b43_nphy_classifier(dev, 0, 0);
  1966. b43_nphy_read_clip_detection(dev, clip);
  1967. tx_pwr_state = nphy->txpwrctrl;
  1968. /* TODO N PHY TX power control with argument 0
  1969. (turning off power control) */
  1970. /* TODO Fix the TX Power Settings */
  1971. /* TODO N PHY TX Power Control Idle TSSI */
  1972. /* TODO N PHY TX Power Control Setup */
  1973. if (phy->rev >= 3) {
  1974. /* TODO */
  1975. } else {
  1976. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
  1977. b43_ntab_tx_gain_rev0_1_2);
  1978. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
  1979. b43_ntab_tx_gain_rev0_1_2);
  1980. }
  1981. if (nphy->phyrxchain != 3)
  1982. ;/* TODO N PHY RX Core Set State with phyrxchain as argument */
  1983. if (nphy->mphase_cal_phase_id > 0)
  1984. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  1985. do_rssi_cal = false;
  1986. if (phy->rev >= 3) {
  1987. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1988. do_rssi_cal = (nphy->rssical_chanspec_2G == 0);
  1989. else
  1990. do_rssi_cal = (nphy->rssical_chanspec_5G == 0);
  1991. if (do_rssi_cal)
  1992. b43_nphy_rssi_cal(dev);
  1993. else
  1994. b43_nphy_restore_rssi_cal(dev);
  1995. } else {
  1996. b43_nphy_rssi_cal(dev);
  1997. }
  1998. if (!((nphy->measure_hold & 0x6) != 0)) {
  1999. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2000. do_cal = (nphy->iqcal_chanspec_2G == 0);
  2001. else
  2002. do_cal = (nphy->iqcal_chanspec_5G == 0);
  2003. if (nphy->mute)
  2004. do_cal = false;
  2005. if (do_cal) {
  2006. target = b43_nphy_get_tx_gains(dev);
  2007. if (nphy->antsel_type == 2)
  2008. ;/*TODO NPHY Superswitch Init with argument 1*/
  2009. if (nphy->perical != 2) {
  2010. b43_nphy_rssi_cal(dev);
  2011. if (phy->rev >= 3) {
  2012. nphy->cal_orig_pwr_idx[0] =
  2013. nphy->txpwrindex[0].index_internal;
  2014. nphy->cal_orig_pwr_idx[1] =
  2015. nphy->txpwrindex[1].index_internal;
  2016. /* TODO N PHY Pre Calibrate TX Gain */
  2017. target = b43_nphy_get_tx_gains(dev);
  2018. }
  2019. }
  2020. }
  2021. }
  2022. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false)) {
  2023. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  2024. ;/* Call N PHY Save Cal */
  2025. else if (nphy->mphase_cal_phase_id == 0)
  2026. ;/* N PHY Periodic Calibration with argument 3 */
  2027. } else {
  2028. b43_nphy_restore_cal(dev);
  2029. }
  2030. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  2031. /* TODO N PHY TX Power Control Enable with argument tx_pwr_state */
  2032. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  2033. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  2034. if (phy->rev >= 3 && phy->rev <= 6)
  2035. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  2036. b43_nphy_tx_lp_fbw(dev);
  2037. /* TODO N PHY Spur Workaround */
  2038. b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
  2039. return 0;
  2040. }
  2041. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  2042. {
  2043. struct b43_phy_n *nphy;
  2044. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  2045. if (!nphy)
  2046. return -ENOMEM;
  2047. dev->phy.n = nphy;
  2048. return 0;
  2049. }
  2050. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  2051. {
  2052. struct b43_phy *phy = &dev->phy;
  2053. struct b43_phy_n *nphy = phy->n;
  2054. memset(nphy, 0, sizeof(*nphy));
  2055. //TODO init struct b43_phy_n
  2056. }
  2057. static void b43_nphy_op_free(struct b43_wldev *dev)
  2058. {
  2059. struct b43_phy *phy = &dev->phy;
  2060. struct b43_phy_n *nphy = phy->n;
  2061. kfree(nphy);
  2062. phy->n = NULL;
  2063. }
  2064. static int b43_nphy_op_init(struct b43_wldev *dev)
  2065. {
  2066. return b43_phy_initn(dev);
  2067. }
  2068. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  2069. {
  2070. #if B43_DEBUG
  2071. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  2072. /* OFDM registers are onnly available on A/G-PHYs */
  2073. b43err(dev->wl, "Invalid OFDM PHY access at "
  2074. "0x%04X on N-PHY\n", offset);
  2075. dump_stack();
  2076. }
  2077. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  2078. /* Ext-G registers are only available on G-PHYs */
  2079. b43err(dev->wl, "Invalid EXT-G PHY access at "
  2080. "0x%04X on N-PHY\n", offset);
  2081. dump_stack();
  2082. }
  2083. #endif /* B43_DEBUG */
  2084. }
  2085. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  2086. {
  2087. check_phyreg(dev, reg);
  2088. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  2089. return b43_read16(dev, B43_MMIO_PHY_DATA);
  2090. }
  2091. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  2092. {
  2093. check_phyreg(dev, reg);
  2094. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  2095. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  2096. }
  2097. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  2098. {
  2099. /* Register 1 is a 32-bit register. */
  2100. B43_WARN_ON(reg == 1);
  2101. /* N-PHY needs 0x100 for read access */
  2102. reg |= 0x100;
  2103. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  2104. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  2105. }
  2106. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  2107. {
  2108. /* Register 1 is a 32-bit register. */
  2109. B43_WARN_ON(reg == 1);
  2110. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  2111. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  2112. }
  2113. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  2114. bool blocked)
  2115. {//TODO
  2116. }
  2117. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  2118. {
  2119. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  2120. on ? 0 : 0x7FFF);
  2121. }
  2122. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  2123. unsigned int new_channel)
  2124. {
  2125. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2126. if ((new_channel < 1) || (new_channel > 14))
  2127. return -EINVAL;
  2128. } else {
  2129. if (new_channel > 200)
  2130. return -EINVAL;
  2131. }
  2132. return nphy_channel_switch(dev, new_channel);
  2133. }
  2134. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  2135. {
  2136. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2137. return 1;
  2138. return 36;
  2139. }
  2140. const struct b43_phy_operations b43_phyops_n = {
  2141. .allocate = b43_nphy_op_allocate,
  2142. .free = b43_nphy_op_free,
  2143. .prepare_structs = b43_nphy_op_prepare_structs,
  2144. .init = b43_nphy_op_init,
  2145. .phy_read = b43_nphy_op_read,
  2146. .phy_write = b43_nphy_op_write,
  2147. .radio_read = b43_nphy_op_radio_read,
  2148. .radio_write = b43_nphy_op_radio_write,
  2149. .software_rfkill = b43_nphy_op_software_rfkill,
  2150. .switch_analog = b43_nphy_op_switch_analog,
  2151. .switch_channel = b43_nphy_op_switch_channel,
  2152. .get_default_chan = b43_nphy_op_get_default_chan,
  2153. .recalc_txpower = b43_nphy_op_recalc_txpower,
  2154. .adjust_txpower = b43_nphy_op_adjust_txpower,
  2155. };