pch_gbe_main.c 78 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828
  1. /*
  2. * Copyright (C) 1999 - 2010 Intel Corporation.
  3. * Copyright (C) 2010 - 2012 LAPIS SEMICONDUCTOR CO., LTD.
  4. *
  5. * This code was derived from the Intel e1000e Linux driver.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include "pch_gbe.h"
  21. #include "pch_gbe_api.h"
  22. #include <linux/module.h>
  23. #ifdef CONFIG_PCH_PTP
  24. #include <linux/net_tstamp.h>
  25. #include <linux/ptp_classify.h>
  26. #endif
  27. #define DRV_VERSION "1.00"
  28. const char pch_driver_version[] = DRV_VERSION;
  29. #define PCI_DEVICE_ID_INTEL_IOH1_GBE 0x8802 /* Pci device ID */
  30. #define PCH_GBE_MAR_ENTRIES 16
  31. #define PCH_GBE_SHORT_PKT 64
  32. #define DSC_INIT16 0xC000
  33. #define PCH_GBE_DMA_ALIGN 0
  34. #define PCH_GBE_DMA_PADDING 2
  35. #define PCH_GBE_WATCHDOG_PERIOD (5 * HZ) /* watchdog time */
  36. #define PCH_GBE_COPYBREAK_DEFAULT 256
  37. #define PCH_GBE_PCI_BAR 1
  38. #define PCH_GBE_RESERVE_MEMORY 0x200000 /* 2MB */
  39. /* Macros for ML7223 */
  40. #define PCI_VENDOR_ID_ROHM 0x10db
  41. #define PCI_DEVICE_ID_ROHM_ML7223_GBE 0x8013
  42. /* Macros for ML7831 */
  43. #define PCI_DEVICE_ID_ROHM_ML7831_GBE 0x8802
  44. #define PCH_GBE_TX_WEIGHT 64
  45. #define PCH_GBE_RX_WEIGHT 64
  46. #define PCH_GBE_RX_BUFFER_WRITE 16
  47. /* Initialize the wake-on-LAN settings */
  48. #define PCH_GBE_WL_INIT_SETTING (PCH_GBE_WLC_MP)
  49. #define PCH_GBE_MAC_RGMII_CTRL_SETTING ( \
  50. PCH_GBE_CHIP_TYPE_INTERNAL | \
  51. PCH_GBE_RGMII_MODE_RGMII \
  52. )
  53. /* Ethertype field values */
  54. #define PCH_GBE_MAX_RX_BUFFER_SIZE 0x2880
  55. #define PCH_GBE_MAX_JUMBO_FRAME_SIZE 10318
  56. #define PCH_GBE_FRAME_SIZE_2048 2048
  57. #define PCH_GBE_FRAME_SIZE_4096 4096
  58. #define PCH_GBE_FRAME_SIZE_8192 8192
  59. #define PCH_GBE_GET_DESC(R, i, type) (&(((struct type *)((R).desc))[i]))
  60. #define PCH_GBE_RX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_rx_desc)
  61. #define PCH_GBE_TX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_tx_desc)
  62. #define PCH_GBE_DESC_UNUSED(R) \
  63. ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
  64. (R)->next_to_clean - (R)->next_to_use - 1)
  65. /* Pause packet value */
  66. #define PCH_GBE_PAUSE_PKT1_VALUE 0x00C28001
  67. #define PCH_GBE_PAUSE_PKT2_VALUE 0x00000100
  68. #define PCH_GBE_PAUSE_PKT4_VALUE 0x01000888
  69. #define PCH_GBE_PAUSE_PKT5_VALUE 0x0000FFFF
  70. /* This defines the bits that are set in the Interrupt Mask
  71. * Set/Read Register. Each bit is documented below:
  72. * o RXT0 = Receiver Timer Interrupt (ring 0)
  73. * o TXDW = Transmit Descriptor Written Back
  74. * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
  75. * o RXSEQ = Receive Sequence Error
  76. * o LSC = Link Status Change
  77. */
  78. #define PCH_GBE_INT_ENABLE_MASK ( \
  79. PCH_GBE_INT_RX_DMA_CMPLT | \
  80. PCH_GBE_INT_RX_DSC_EMP | \
  81. PCH_GBE_INT_RX_FIFO_ERR | \
  82. PCH_GBE_INT_WOL_DET | \
  83. PCH_GBE_INT_TX_CMPLT \
  84. )
  85. #define PCH_GBE_INT_DISABLE_ALL 0
  86. #ifdef CONFIG_PCH_PTP
  87. /* Macros for ieee1588 */
  88. /* 0x40 Time Synchronization Channel Control Register Bits */
  89. #define MASTER_MODE (1<<0)
  90. #define SLAVE_MODE (0)
  91. #define V2_MODE (1<<31)
  92. #define CAP_MODE0 (0)
  93. #define CAP_MODE2 (1<<17)
  94. /* 0x44 Time Synchronization Channel Event Register Bits */
  95. #define TX_SNAPSHOT_LOCKED (1<<0)
  96. #define RX_SNAPSHOT_LOCKED (1<<1)
  97. #define PTP_L4_MULTICAST_SA "01:00:5e:00:01:81"
  98. #define PTP_L2_MULTICAST_SA "01:1b:19:00:00:00"
  99. #endif
  100. static unsigned int copybreak __read_mostly = PCH_GBE_COPYBREAK_DEFAULT;
  101. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg);
  102. static void pch_gbe_mdio_write(struct net_device *netdev, int addr, int reg,
  103. int data);
  104. static void pch_gbe_set_multi(struct net_device *netdev);
  105. #ifdef CONFIG_PCH_PTP
  106. static struct sock_filter ptp_filter[] = {
  107. PTP_FILTER
  108. };
  109. static int pch_ptp_match(struct sk_buff *skb, u16 uid_hi, u32 uid_lo, u16 seqid)
  110. {
  111. u8 *data = skb->data;
  112. unsigned int offset;
  113. u16 *hi, *id;
  114. u32 lo;
  115. if (sk_run_filter(skb, ptp_filter) == PTP_CLASS_NONE)
  116. return 0;
  117. offset = ETH_HLEN + IPV4_HLEN(data) + UDP_HLEN;
  118. if (skb->len < offset + OFF_PTP_SEQUENCE_ID + sizeof(seqid))
  119. return 0;
  120. hi = (u16 *)(data + offset + OFF_PTP_SOURCE_UUID);
  121. id = (u16 *)(data + offset + OFF_PTP_SEQUENCE_ID);
  122. memcpy(&lo, &hi[1], sizeof(lo));
  123. return (uid_hi == *hi &&
  124. uid_lo == lo &&
  125. seqid == *id);
  126. }
  127. static void
  128. pch_rx_timestamp(struct pch_gbe_adapter *adapter, struct sk_buff *skb)
  129. {
  130. struct skb_shared_hwtstamps *shhwtstamps;
  131. struct pci_dev *pdev;
  132. u64 ns;
  133. u32 hi, lo, val;
  134. u16 uid, seq;
  135. if (!adapter->hwts_rx_en)
  136. return;
  137. /* Get ieee1588's dev information */
  138. pdev = adapter->ptp_pdev;
  139. val = pch_ch_event_read(pdev);
  140. if (!(val & RX_SNAPSHOT_LOCKED))
  141. return;
  142. lo = pch_src_uuid_lo_read(pdev);
  143. hi = pch_src_uuid_hi_read(pdev);
  144. uid = hi & 0xffff;
  145. seq = (hi >> 16) & 0xffff;
  146. if (!pch_ptp_match(skb, htons(uid), htonl(lo), htons(seq)))
  147. goto out;
  148. ns = pch_rx_snap_read(pdev);
  149. shhwtstamps = skb_hwtstamps(skb);
  150. memset(shhwtstamps, 0, sizeof(*shhwtstamps));
  151. shhwtstamps->hwtstamp = ns_to_ktime(ns);
  152. out:
  153. pch_ch_event_write(pdev, RX_SNAPSHOT_LOCKED);
  154. }
  155. static void
  156. pch_tx_timestamp(struct pch_gbe_adapter *adapter, struct sk_buff *skb)
  157. {
  158. struct skb_shared_hwtstamps shhwtstamps;
  159. struct pci_dev *pdev;
  160. struct skb_shared_info *shtx;
  161. u64 ns;
  162. u32 cnt, val;
  163. shtx = skb_shinfo(skb);
  164. if (likely(!(shtx->tx_flags & SKBTX_HW_TSTAMP && adapter->hwts_tx_en)))
  165. return;
  166. shtx->tx_flags |= SKBTX_IN_PROGRESS;
  167. /* Get ieee1588's dev information */
  168. pdev = adapter->ptp_pdev;
  169. /*
  170. * This really stinks, but we have to poll for the Tx time stamp.
  171. */
  172. for (cnt = 0; cnt < 100; cnt++) {
  173. val = pch_ch_event_read(pdev);
  174. if (val & TX_SNAPSHOT_LOCKED)
  175. break;
  176. udelay(1);
  177. }
  178. if (!(val & TX_SNAPSHOT_LOCKED)) {
  179. shtx->tx_flags &= ~SKBTX_IN_PROGRESS;
  180. return;
  181. }
  182. ns = pch_tx_snap_read(pdev);
  183. memset(&shhwtstamps, 0, sizeof(shhwtstamps));
  184. shhwtstamps.hwtstamp = ns_to_ktime(ns);
  185. skb_tstamp_tx(skb, &shhwtstamps);
  186. pch_ch_event_write(pdev, TX_SNAPSHOT_LOCKED);
  187. }
  188. static int hwtstamp_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  189. {
  190. struct hwtstamp_config cfg;
  191. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  192. struct pci_dev *pdev;
  193. u8 station[20];
  194. if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
  195. return -EFAULT;
  196. if (cfg.flags) /* reserved for future extensions */
  197. return -EINVAL;
  198. /* Get ieee1588's dev information */
  199. pdev = adapter->ptp_pdev;
  200. switch (cfg.tx_type) {
  201. case HWTSTAMP_TX_OFF:
  202. adapter->hwts_tx_en = 0;
  203. break;
  204. case HWTSTAMP_TX_ON:
  205. adapter->hwts_tx_en = 1;
  206. break;
  207. default:
  208. return -ERANGE;
  209. }
  210. switch (cfg.rx_filter) {
  211. case HWTSTAMP_FILTER_NONE:
  212. adapter->hwts_rx_en = 0;
  213. break;
  214. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  215. adapter->hwts_rx_en = 0;
  216. pch_ch_control_write(pdev, SLAVE_MODE | CAP_MODE0);
  217. break;
  218. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  219. adapter->hwts_rx_en = 1;
  220. pch_ch_control_write(pdev, MASTER_MODE | CAP_MODE0);
  221. break;
  222. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  223. adapter->hwts_rx_en = 1;
  224. pch_ch_control_write(pdev, V2_MODE | CAP_MODE2);
  225. strcpy(station, PTP_L4_MULTICAST_SA);
  226. pch_set_station_address(station, pdev);
  227. break;
  228. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  229. adapter->hwts_rx_en = 1;
  230. pch_ch_control_write(pdev, V2_MODE | CAP_MODE2);
  231. strcpy(station, PTP_L2_MULTICAST_SA);
  232. pch_set_station_address(station, pdev);
  233. break;
  234. default:
  235. return -ERANGE;
  236. }
  237. /* Clear out any old time stamps. */
  238. pch_ch_event_write(pdev, TX_SNAPSHOT_LOCKED | RX_SNAPSHOT_LOCKED);
  239. return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
  240. }
  241. #endif
  242. inline void pch_gbe_mac_load_mac_addr(struct pch_gbe_hw *hw)
  243. {
  244. iowrite32(0x01, &hw->reg->MAC_ADDR_LOAD);
  245. }
  246. /**
  247. * pch_gbe_mac_read_mac_addr - Read MAC address
  248. * @hw: Pointer to the HW structure
  249. * Returns:
  250. * 0: Successful.
  251. */
  252. s32 pch_gbe_mac_read_mac_addr(struct pch_gbe_hw *hw)
  253. {
  254. u32 adr1a, adr1b;
  255. adr1a = ioread32(&hw->reg->mac_adr[0].high);
  256. adr1b = ioread32(&hw->reg->mac_adr[0].low);
  257. hw->mac.addr[0] = (u8)(adr1a & 0xFF);
  258. hw->mac.addr[1] = (u8)((adr1a >> 8) & 0xFF);
  259. hw->mac.addr[2] = (u8)((adr1a >> 16) & 0xFF);
  260. hw->mac.addr[3] = (u8)((adr1a >> 24) & 0xFF);
  261. hw->mac.addr[4] = (u8)(adr1b & 0xFF);
  262. hw->mac.addr[5] = (u8)((adr1b >> 8) & 0xFF);
  263. pr_debug("hw->mac.addr : %pM\n", hw->mac.addr);
  264. return 0;
  265. }
  266. /**
  267. * pch_gbe_wait_clr_bit - Wait to clear a bit
  268. * @reg: Pointer of register
  269. * @busy: Busy bit
  270. */
  271. static void pch_gbe_wait_clr_bit(void *reg, u32 bit)
  272. {
  273. u32 tmp;
  274. /* wait busy */
  275. tmp = 1000;
  276. while ((ioread32(reg) & bit) && --tmp)
  277. cpu_relax();
  278. if (!tmp)
  279. pr_err("Error: busy bit is not cleared\n");
  280. }
  281. /**
  282. * pch_gbe_wait_clr_bit_irq - Wait to clear a bit for interrupt context
  283. * @reg: Pointer of register
  284. * @busy: Busy bit
  285. */
  286. static int pch_gbe_wait_clr_bit_irq(void *reg, u32 bit)
  287. {
  288. u32 tmp;
  289. int ret = -1;
  290. /* wait busy */
  291. tmp = 20;
  292. while ((ioread32(reg) & bit) && --tmp)
  293. udelay(5);
  294. if (!tmp)
  295. pr_err("Error: busy bit is not cleared\n");
  296. else
  297. ret = 0;
  298. return ret;
  299. }
  300. /**
  301. * pch_gbe_mac_mar_set - Set MAC address register
  302. * @hw: Pointer to the HW structure
  303. * @addr: Pointer to the MAC address
  304. * @index: MAC address array register
  305. */
  306. static void pch_gbe_mac_mar_set(struct pch_gbe_hw *hw, u8 * addr, u32 index)
  307. {
  308. u32 mar_low, mar_high, adrmask;
  309. pr_debug("index : 0x%x\n", index);
  310. /*
  311. * HW expects these in little endian so we reverse the byte order
  312. * from network order (big endian) to little endian
  313. */
  314. mar_high = ((u32) addr[0] | ((u32) addr[1] << 8) |
  315. ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
  316. mar_low = ((u32) addr[4] | ((u32) addr[5] << 8));
  317. /* Stop the MAC Address of index. */
  318. adrmask = ioread32(&hw->reg->ADDR_MASK);
  319. iowrite32((adrmask | (0x0001 << index)), &hw->reg->ADDR_MASK);
  320. /* wait busy */
  321. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  322. /* Set the MAC address to the MAC address 1A/1B register */
  323. iowrite32(mar_high, &hw->reg->mac_adr[index].high);
  324. iowrite32(mar_low, &hw->reg->mac_adr[index].low);
  325. /* Start the MAC address of index */
  326. iowrite32((adrmask & ~(0x0001 << index)), &hw->reg->ADDR_MASK);
  327. /* wait busy */
  328. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  329. }
  330. /**
  331. * pch_gbe_mac_reset_hw - Reset hardware
  332. * @hw: Pointer to the HW structure
  333. */
  334. static void pch_gbe_mac_reset_hw(struct pch_gbe_hw *hw)
  335. {
  336. /* Read the MAC address. and store to the private data */
  337. pch_gbe_mac_read_mac_addr(hw);
  338. iowrite32(PCH_GBE_ALL_RST, &hw->reg->RESET);
  339. #ifdef PCH_GBE_MAC_IFOP_RGMII
  340. iowrite32(PCH_GBE_MODE_GMII_ETHER, &hw->reg->MODE);
  341. #endif
  342. pch_gbe_wait_clr_bit(&hw->reg->RESET, PCH_GBE_ALL_RST);
  343. /* Setup the receive addresses */
  344. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  345. return;
  346. }
  347. static void pch_gbe_mac_reset_rx(struct pch_gbe_hw *hw)
  348. {
  349. /* Read the MAC addresses. and store to the private data */
  350. pch_gbe_mac_read_mac_addr(hw);
  351. iowrite32(PCH_GBE_RX_RST, &hw->reg->RESET);
  352. pch_gbe_wait_clr_bit_irq(&hw->reg->RESET, PCH_GBE_RX_RST);
  353. /* Setup the MAC addresses */
  354. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  355. return;
  356. }
  357. /**
  358. * pch_gbe_mac_init_rx_addrs - Initialize receive address's
  359. * @hw: Pointer to the HW structure
  360. * @mar_count: Receive address registers
  361. */
  362. static void pch_gbe_mac_init_rx_addrs(struct pch_gbe_hw *hw, u16 mar_count)
  363. {
  364. u32 i;
  365. /* Setup the receive address */
  366. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  367. /* Zero out the other receive addresses */
  368. for (i = 1; i < mar_count; i++) {
  369. iowrite32(0, &hw->reg->mac_adr[i].high);
  370. iowrite32(0, &hw->reg->mac_adr[i].low);
  371. }
  372. iowrite32(0xFFFE, &hw->reg->ADDR_MASK);
  373. /* wait busy */
  374. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  375. }
  376. /**
  377. * pch_gbe_mac_mc_addr_list_update - Update Multicast addresses
  378. * @hw: Pointer to the HW structure
  379. * @mc_addr_list: Array of multicast addresses to program
  380. * @mc_addr_count: Number of multicast addresses to program
  381. * @mar_used_count: The first MAC Address register free to program
  382. * @mar_total_num: Total number of supported MAC Address Registers
  383. */
  384. static void pch_gbe_mac_mc_addr_list_update(struct pch_gbe_hw *hw,
  385. u8 *mc_addr_list, u32 mc_addr_count,
  386. u32 mar_used_count, u32 mar_total_num)
  387. {
  388. u32 i, adrmask;
  389. /* Load the first set of multicast addresses into the exact
  390. * filters (RAR). If there are not enough to fill the RAR
  391. * array, clear the filters.
  392. */
  393. for (i = mar_used_count; i < mar_total_num; i++) {
  394. if (mc_addr_count) {
  395. pch_gbe_mac_mar_set(hw, mc_addr_list, i);
  396. mc_addr_count--;
  397. mc_addr_list += ETH_ALEN;
  398. } else {
  399. /* Clear MAC address mask */
  400. adrmask = ioread32(&hw->reg->ADDR_MASK);
  401. iowrite32((adrmask | (0x0001 << i)),
  402. &hw->reg->ADDR_MASK);
  403. /* wait busy */
  404. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  405. /* Clear MAC address */
  406. iowrite32(0, &hw->reg->mac_adr[i].high);
  407. iowrite32(0, &hw->reg->mac_adr[i].low);
  408. }
  409. }
  410. }
  411. /**
  412. * pch_gbe_mac_force_mac_fc - Force the MAC's flow control settings
  413. * @hw: Pointer to the HW structure
  414. * Returns:
  415. * 0: Successful.
  416. * Negative value: Failed.
  417. */
  418. s32 pch_gbe_mac_force_mac_fc(struct pch_gbe_hw *hw)
  419. {
  420. struct pch_gbe_mac_info *mac = &hw->mac;
  421. u32 rx_fctrl;
  422. pr_debug("mac->fc = %u\n", mac->fc);
  423. rx_fctrl = ioread32(&hw->reg->RX_FCTRL);
  424. switch (mac->fc) {
  425. case PCH_GBE_FC_NONE:
  426. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  427. mac->tx_fc_enable = false;
  428. break;
  429. case PCH_GBE_FC_RX_PAUSE:
  430. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  431. mac->tx_fc_enable = false;
  432. break;
  433. case PCH_GBE_FC_TX_PAUSE:
  434. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  435. mac->tx_fc_enable = true;
  436. break;
  437. case PCH_GBE_FC_FULL:
  438. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  439. mac->tx_fc_enable = true;
  440. break;
  441. default:
  442. pr_err("Flow control param set incorrectly\n");
  443. return -EINVAL;
  444. }
  445. if (mac->link_duplex == DUPLEX_HALF)
  446. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  447. iowrite32(rx_fctrl, &hw->reg->RX_FCTRL);
  448. pr_debug("RX_FCTRL reg : 0x%08x mac->tx_fc_enable : %d\n",
  449. ioread32(&hw->reg->RX_FCTRL), mac->tx_fc_enable);
  450. return 0;
  451. }
  452. /**
  453. * pch_gbe_mac_set_wol_event - Set wake-on-lan event
  454. * @hw: Pointer to the HW structure
  455. * @wu_evt: Wake up event
  456. */
  457. static void pch_gbe_mac_set_wol_event(struct pch_gbe_hw *hw, u32 wu_evt)
  458. {
  459. u32 addr_mask;
  460. pr_debug("wu_evt : 0x%08x ADDR_MASK reg : 0x%08x\n",
  461. wu_evt, ioread32(&hw->reg->ADDR_MASK));
  462. if (wu_evt) {
  463. /* Set Wake-On-Lan address mask */
  464. addr_mask = ioread32(&hw->reg->ADDR_MASK);
  465. iowrite32(addr_mask, &hw->reg->WOL_ADDR_MASK);
  466. /* wait busy */
  467. pch_gbe_wait_clr_bit(&hw->reg->WOL_ADDR_MASK, PCH_GBE_WLA_BUSY);
  468. iowrite32(0, &hw->reg->WOL_ST);
  469. iowrite32((wu_evt | PCH_GBE_WLC_WOL_MODE), &hw->reg->WOL_CTRL);
  470. iowrite32(0x02, &hw->reg->TCPIP_ACC);
  471. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  472. } else {
  473. iowrite32(0, &hw->reg->WOL_CTRL);
  474. iowrite32(0, &hw->reg->WOL_ST);
  475. }
  476. return;
  477. }
  478. /**
  479. * pch_gbe_mac_ctrl_miim - Control MIIM interface
  480. * @hw: Pointer to the HW structure
  481. * @addr: Address of PHY
  482. * @dir: Operetion. (Write or Read)
  483. * @reg: Access register of PHY
  484. * @data: Write data.
  485. *
  486. * Returns: Read date.
  487. */
  488. u16 pch_gbe_mac_ctrl_miim(struct pch_gbe_hw *hw, u32 addr, u32 dir, u32 reg,
  489. u16 data)
  490. {
  491. u32 data_out = 0;
  492. unsigned int i;
  493. unsigned long flags;
  494. spin_lock_irqsave(&hw->miim_lock, flags);
  495. for (i = 100; i; --i) {
  496. if ((ioread32(&hw->reg->MIIM) & PCH_GBE_MIIM_OPER_READY))
  497. break;
  498. udelay(20);
  499. }
  500. if (i == 0) {
  501. pr_err("pch-gbe.miim won't go Ready\n");
  502. spin_unlock_irqrestore(&hw->miim_lock, flags);
  503. return 0; /* No way to indicate timeout error */
  504. }
  505. iowrite32(((reg << PCH_GBE_MIIM_REG_ADDR_SHIFT) |
  506. (addr << PCH_GBE_MIIM_PHY_ADDR_SHIFT) |
  507. dir | data), &hw->reg->MIIM);
  508. for (i = 0; i < 100; i++) {
  509. udelay(20);
  510. data_out = ioread32(&hw->reg->MIIM);
  511. if ((data_out & PCH_GBE_MIIM_OPER_READY))
  512. break;
  513. }
  514. spin_unlock_irqrestore(&hw->miim_lock, flags);
  515. pr_debug("PHY %s: reg=%d, data=0x%04X\n",
  516. dir == PCH_GBE_MIIM_OPER_READ ? "READ" : "WRITE", reg,
  517. dir == PCH_GBE_MIIM_OPER_READ ? data_out : data);
  518. return (u16) data_out;
  519. }
  520. /**
  521. * pch_gbe_mac_set_pause_packet - Set pause packet
  522. * @hw: Pointer to the HW structure
  523. */
  524. static void pch_gbe_mac_set_pause_packet(struct pch_gbe_hw *hw)
  525. {
  526. unsigned long tmp2, tmp3;
  527. /* Set Pause packet */
  528. tmp2 = hw->mac.addr[1];
  529. tmp2 = (tmp2 << 8) | hw->mac.addr[0];
  530. tmp2 = PCH_GBE_PAUSE_PKT2_VALUE | (tmp2 << 16);
  531. tmp3 = hw->mac.addr[5];
  532. tmp3 = (tmp3 << 8) | hw->mac.addr[4];
  533. tmp3 = (tmp3 << 8) | hw->mac.addr[3];
  534. tmp3 = (tmp3 << 8) | hw->mac.addr[2];
  535. iowrite32(PCH_GBE_PAUSE_PKT1_VALUE, &hw->reg->PAUSE_PKT1);
  536. iowrite32(tmp2, &hw->reg->PAUSE_PKT2);
  537. iowrite32(tmp3, &hw->reg->PAUSE_PKT3);
  538. iowrite32(PCH_GBE_PAUSE_PKT4_VALUE, &hw->reg->PAUSE_PKT4);
  539. iowrite32(PCH_GBE_PAUSE_PKT5_VALUE, &hw->reg->PAUSE_PKT5);
  540. /* Transmit Pause Packet */
  541. iowrite32(PCH_GBE_PS_PKT_RQ, &hw->reg->PAUSE_REQ);
  542. pr_debug("PAUSE_PKT1-5 reg : 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
  543. ioread32(&hw->reg->PAUSE_PKT1), ioread32(&hw->reg->PAUSE_PKT2),
  544. ioread32(&hw->reg->PAUSE_PKT3), ioread32(&hw->reg->PAUSE_PKT4),
  545. ioread32(&hw->reg->PAUSE_PKT5));
  546. return;
  547. }
  548. /**
  549. * pch_gbe_alloc_queues - Allocate memory for all rings
  550. * @adapter: Board private structure to initialize
  551. * Returns:
  552. * 0: Successfully
  553. * Negative value: Failed
  554. */
  555. static int pch_gbe_alloc_queues(struct pch_gbe_adapter *adapter)
  556. {
  557. adapter->tx_ring = kzalloc(sizeof(*adapter->tx_ring), GFP_KERNEL);
  558. if (!adapter->tx_ring)
  559. return -ENOMEM;
  560. adapter->rx_ring = kzalloc(sizeof(*adapter->rx_ring), GFP_KERNEL);
  561. if (!adapter->rx_ring) {
  562. kfree(adapter->tx_ring);
  563. return -ENOMEM;
  564. }
  565. return 0;
  566. }
  567. /**
  568. * pch_gbe_init_stats - Initialize status
  569. * @adapter: Board private structure to initialize
  570. */
  571. static void pch_gbe_init_stats(struct pch_gbe_adapter *adapter)
  572. {
  573. memset(&adapter->stats, 0, sizeof(adapter->stats));
  574. return;
  575. }
  576. /**
  577. * pch_gbe_init_phy - Initialize PHY
  578. * @adapter: Board private structure to initialize
  579. * Returns:
  580. * 0: Successfully
  581. * Negative value: Failed
  582. */
  583. static int pch_gbe_init_phy(struct pch_gbe_adapter *adapter)
  584. {
  585. struct net_device *netdev = adapter->netdev;
  586. u32 addr;
  587. u16 bmcr, stat;
  588. /* Discover phy addr by searching addrs in order {1,0,2,..., 31} */
  589. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  590. adapter->mii.phy_id = (addr == 0) ? 1 : (addr == 1) ? 0 : addr;
  591. bmcr = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMCR);
  592. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  593. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  594. if (!((bmcr == 0xFFFF) || ((stat == 0) && (bmcr == 0))))
  595. break;
  596. }
  597. adapter->hw.phy.addr = adapter->mii.phy_id;
  598. pr_debug("phy_addr = %d\n", adapter->mii.phy_id);
  599. if (addr == 32)
  600. return -EAGAIN;
  601. /* Selected the phy and isolate the rest */
  602. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  603. if (addr != adapter->mii.phy_id) {
  604. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  605. BMCR_ISOLATE);
  606. } else {
  607. bmcr = pch_gbe_mdio_read(netdev, addr, MII_BMCR);
  608. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  609. bmcr & ~BMCR_ISOLATE);
  610. }
  611. }
  612. /* MII setup */
  613. adapter->mii.phy_id_mask = 0x1F;
  614. adapter->mii.reg_num_mask = 0x1F;
  615. adapter->mii.dev = adapter->netdev;
  616. adapter->mii.mdio_read = pch_gbe_mdio_read;
  617. adapter->mii.mdio_write = pch_gbe_mdio_write;
  618. adapter->mii.supports_gmii = mii_check_gmii_support(&adapter->mii);
  619. return 0;
  620. }
  621. /**
  622. * pch_gbe_mdio_read - The read function for mii
  623. * @netdev: Network interface device structure
  624. * @addr: Phy ID
  625. * @reg: Access location
  626. * Returns:
  627. * 0: Successfully
  628. * Negative value: Failed
  629. */
  630. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg)
  631. {
  632. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  633. struct pch_gbe_hw *hw = &adapter->hw;
  634. return pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_READ, reg,
  635. (u16) 0);
  636. }
  637. /**
  638. * pch_gbe_mdio_write - The write function for mii
  639. * @netdev: Network interface device structure
  640. * @addr: Phy ID (not used)
  641. * @reg: Access location
  642. * @data: Write data
  643. */
  644. static void pch_gbe_mdio_write(struct net_device *netdev,
  645. int addr, int reg, int data)
  646. {
  647. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  648. struct pch_gbe_hw *hw = &adapter->hw;
  649. pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_WRITE, reg, data);
  650. }
  651. /**
  652. * pch_gbe_reset_task - Reset processing at the time of transmission timeout
  653. * @work: Pointer of board private structure
  654. */
  655. static void pch_gbe_reset_task(struct work_struct *work)
  656. {
  657. struct pch_gbe_adapter *adapter;
  658. adapter = container_of(work, struct pch_gbe_adapter, reset_task);
  659. rtnl_lock();
  660. pch_gbe_reinit_locked(adapter);
  661. rtnl_unlock();
  662. }
  663. /**
  664. * pch_gbe_reinit_locked- Re-initialization
  665. * @adapter: Board private structure
  666. */
  667. void pch_gbe_reinit_locked(struct pch_gbe_adapter *adapter)
  668. {
  669. pch_gbe_down(adapter);
  670. pch_gbe_up(adapter);
  671. }
  672. /**
  673. * pch_gbe_reset - Reset GbE
  674. * @adapter: Board private structure
  675. */
  676. void pch_gbe_reset(struct pch_gbe_adapter *adapter)
  677. {
  678. pch_gbe_mac_reset_hw(&adapter->hw);
  679. /* reprogram multicast address register after reset */
  680. pch_gbe_set_multi(adapter->netdev);
  681. /* Setup the receive address. */
  682. pch_gbe_mac_init_rx_addrs(&adapter->hw, PCH_GBE_MAR_ENTRIES);
  683. if (pch_gbe_hal_init_hw(&adapter->hw))
  684. pr_err("Hardware Error\n");
  685. }
  686. /**
  687. * pch_gbe_free_irq - Free an interrupt
  688. * @adapter: Board private structure
  689. */
  690. static void pch_gbe_free_irq(struct pch_gbe_adapter *adapter)
  691. {
  692. struct net_device *netdev = adapter->netdev;
  693. free_irq(adapter->pdev->irq, netdev);
  694. if (adapter->have_msi) {
  695. pci_disable_msi(adapter->pdev);
  696. pr_debug("call pci_disable_msi\n");
  697. }
  698. }
  699. /**
  700. * pch_gbe_irq_disable - Mask off interrupt generation on the NIC
  701. * @adapter: Board private structure
  702. */
  703. static void pch_gbe_irq_disable(struct pch_gbe_adapter *adapter)
  704. {
  705. struct pch_gbe_hw *hw = &adapter->hw;
  706. atomic_inc(&adapter->irq_sem);
  707. iowrite32(0, &hw->reg->INT_EN);
  708. ioread32(&hw->reg->INT_ST);
  709. synchronize_irq(adapter->pdev->irq);
  710. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  711. }
  712. /**
  713. * pch_gbe_irq_enable - Enable default interrupt generation settings
  714. * @adapter: Board private structure
  715. */
  716. static void pch_gbe_irq_enable(struct pch_gbe_adapter *adapter)
  717. {
  718. struct pch_gbe_hw *hw = &adapter->hw;
  719. if (likely(atomic_dec_and_test(&adapter->irq_sem)))
  720. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  721. ioread32(&hw->reg->INT_ST);
  722. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  723. }
  724. /**
  725. * pch_gbe_setup_tctl - configure the Transmit control registers
  726. * @adapter: Board private structure
  727. */
  728. static void pch_gbe_setup_tctl(struct pch_gbe_adapter *adapter)
  729. {
  730. struct pch_gbe_hw *hw = &adapter->hw;
  731. u32 tx_mode, tcpip;
  732. tx_mode = PCH_GBE_TM_LONG_PKT |
  733. PCH_GBE_TM_ST_AND_FD |
  734. PCH_GBE_TM_SHORT_PKT |
  735. PCH_GBE_TM_TH_TX_STRT_8 |
  736. PCH_GBE_TM_TH_ALM_EMP_4 | PCH_GBE_TM_TH_ALM_FULL_8;
  737. iowrite32(tx_mode, &hw->reg->TX_MODE);
  738. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  739. tcpip |= PCH_GBE_TX_TCPIPACC_EN;
  740. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  741. return;
  742. }
  743. /**
  744. * pch_gbe_configure_tx - Configure Transmit Unit after Reset
  745. * @adapter: Board private structure
  746. */
  747. static void pch_gbe_configure_tx(struct pch_gbe_adapter *adapter)
  748. {
  749. struct pch_gbe_hw *hw = &adapter->hw;
  750. u32 tdba, tdlen, dctrl;
  751. pr_debug("dma addr = 0x%08llx size = 0x%08x\n",
  752. (unsigned long long)adapter->tx_ring->dma,
  753. adapter->tx_ring->size);
  754. /* Setup the HW Tx Head and Tail descriptor pointers */
  755. tdba = adapter->tx_ring->dma;
  756. tdlen = adapter->tx_ring->size - 0x10;
  757. iowrite32(tdba, &hw->reg->TX_DSC_BASE);
  758. iowrite32(tdlen, &hw->reg->TX_DSC_SIZE);
  759. iowrite32(tdba, &hw->reg->TX_DSC_SW_P);
  760. /* Enables Transmission DMA */
  761. dctrl = ioread32(&hw->reg->DMA_CTRL);
  762. dctrl |= PCH_GBE_TX_DMA_EN;
  763. iowrite32(dctrl, &hw->reg->DMA_CTRL);
  764. }
  765. /**
  766. * pch_gbe_setup_rctl - Configure the receive control registers
  767. * @adapter: Board private structure
  768. */
  769. static void pch_gbe_setup_rctl(struct pch_gbe_adapter *adapter)
  770. {
  771. struct pch_gbe_hw *hw = &adapter->hw;
  772. u32 rx_mode, tcpip;
  773. rx_mode = PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN |
  774. PCH_GBE_RH_ALM_EMP_4 | PCH_GBE_RH_ALM_FULL_4 | PCH_GBE_RH_RD_TRG_8;
  775. iowrite32(rx_mode, &hw->reg->RX_MODE);
  776. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  777. tcpip |= PCH_GBE_RX_TCPIPACC_OFF;
  778. tcpip &= ~PCH_GBE_RX_TCPIPACC_EN;
  779. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  780. return;
  781. }
  782. /**
  783. * pch_gbe_configure_rx - Configure Receive Unit after Reset
  784. * @adapter: Board private structure
  785. */
  786. static void pch_gbe_configure_rx(struct pch_gbe_adapter *adapter)
  787. {
  788. struct pch_gbe_hw *hw = &adapter->hw;
  789. u32 rdba, rdlen, rctl, rxdma;
  790. pr_debug("dma adr = 0x%08llx size = 0x%08x\n",
  791. (unsigned long long)adapter->rx_ring->dma,
  792. adapter->rx_ring->size);
  793. pch_gbe_mac_force_mac_fc(hw);
  794. /* Disables Receive MAC */
  795. rctl = ioread32(&hw->reg->MAC_RX_EN);
  796. iowrite32((rctl & ~PCH_GBE_MRE_MAC_RX_EN), &hw->reg->MAC_RX_EN);
  797. /* Disables Receive DMA */
  798. rxdma = ioread32(&hw->reg->DMA_CTRL);
  799. rxdma &= ~PCH_GBE_RX_DMA_EN;
  800. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  801. pr_debug("MAC_RX_EN reg = 0x%08x DMA_CTRL reg = 0x%08x\n",
  802. ioread32(&hw->reg->MAC_RX_EN),
  803. ioread32(&hw->reg->DMA_CTRL));
  804. /* Setup the HW Rx Head and Tail Descriptor Pointers and
  805. * the Base and Length of the Rx Descriptor Ring */
  806. rdba = adapter->rx_ring->dma;
  807. rdlen = adapter->rx_ring->size - 0x10;
  808. iowrite32(rdba, &hw->reg->RX_DSC_BASE);
  809. iowrite32(rdlen, &hw->reg->RX_DSC_SIZE);
  810. iowrite32((rdba + rdlen), &hw->reg->RX_DSC_SW_P);
  811. }
  812. /**
  813. * pch_gbe_unmap_and_free_tx_resource - Unmap and free tx socket buffer
  814. * @adapter: Board private structure
  815. * @buffer_info: Buffer information structure
  816. */
  817. static void pch_gbe_unmap_and_free_tx_resource(
  818. struct pch_gbe_adapter *adapter, struct pch_gbe_buffer *buffer_info)
  819. {
  820. if (buffer_info->mapped) {
  821. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  822. buffer_info->length, DMA_TO_DEVICE);
  823. buffer_info->mapped = false;
  824. }
  825. if (buffer_info->skb) {
  826. dev_kfree_skb_any(buffer_info->skb);
  827. buffer_info->skb = NULL;
  828. }
  829. }
  830. /**
  831. * pch_gbe_unmap_and_free_rx_resource - Unmap and free rx socket buffer
  832. * @adapter: Board private structure
  833. * @buffer_info: Buffer information structure
  834. */
  835. static void pch_gbe_unmap_and_free_rx_resource(
  836. struct pch_gbe_adapter *adapter,
  837. struct pch_gbe_buffer *buffer_info)
  838. {
  839. if (buffer_info->mapped) {
  840. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  841. buffer_info->length, DMA_FROM_DEVICE);
  842. buffer_info->mapped = false;
  843. }
  844. if (buffer_info->skb) {
  845. dev_kfree_skb_any(buffer_info->skb);
  846. buffer_info->skb = NULL;
  847. }
  848. }
  849. /**
  850. * pch_gbe_clean_tx_ring - Free Tx Buffers
  851. * @adapter: Board private structure
  852. * @tx_ring: Ring to be cleaned
  853. */
  854. static void pch_gbe_clean_tx_ring(struct pch_gbe_adapter *adapter,
  855. struct pch_gbe_tx_ring *tx_ring)
  856. {
  857. struct pch_gbe_hw *hw = &adapter->hw;
  858. struct pch_gbe_buffer *buffer_info;
  859. unsigned long size;
  860. unsigned int i;
  861. /* Free all the Tx ring sk_buffs */
  862. for (i = 0; i < tx_ring->count; i++) {
  863. buffer_info = &tx_ring->buffer_info[i];
  864. pch_gbe_unmap_and_free_tx_resource(adapter, buffer_info);
  865. }
  866. pr_debug("call pch_gbe_unmap_and_free_tx_resource() %d count\n", i);
  867. size = (unsigned long)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  868. memset(tx_ring->buffer_info, 0, size);
  869. /* Zero out the descriptor ring */
  870. memset(tx_ring->desc, 0, tx_ring->size);
  871. tx_ring->next_to_use = 0;
  872. tx_ring->next_to_clean = 0;
  873. iowrite32(tx_ring->dma, &hw->reg->TX_DSC_HW_P);
  874. iowrite32((tx_ring->size - 0x10), &hw->reg->TX_DSC_SIZE);
  875. }
  876. /**
  877. * pch_gbe_clean_rx_ring - Free Rx Buffers
  878. * @adapter: Board private structure
  879. * @rx_ring: Ring to free buffers from
  880. */
  881. static void
  882. pch_gbe_clean_rx_ring(struct pch_gbe_adapter *adapter,
  883. struct pch_gbe_rx_ring *rx_ring)
  884. {
  885. struct pch_gbe_hw *hw = &adapter->hw;
  886. struct pch_gbe_buffer *buffer_info;
  887. unsigned long size;
  888. unsigned int i;
  889. /* Free all the Rx ring sk_buffs */
  890. for (i = 0; i < rx_ring->count; i++) {
  891. buffer_info = &rx_ring->buffer_info[i];
  892. pch_gbe_unmap_and_free_rx_resource(adapter, buffer_info);
  893. }
  894. pr_debug("call pch_gbe_unmap_and_free_rx_resource() %d count\n", i);
  895. size = (unsigned long)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  896. memset(rx_ring->buffer_info, 0, size);
  897. /* Zero out the descriptor ring */
  898. memset(rx_ring->desc, 0, rx_ring->size);
  899. rx_ring->next_to_clean = 0;
  900. rx_ring->next_to_use = 0;
  901. iowrite32(rx_ring->dma, &hw->reg->RX_DSC_HW_P);
  902. iowrite32((rx_ring->size - 0x10), &hw->reg->RX_DSC_SIZE);
  903. }
  904. static void pch_gbe_set_rgmii_ctrl(struct pch_gbe_adapter *adapter, u16 speed,
  905. u16 duplex)
  906. {
  907. struct pch_gbe_hw *hw = &adapter->hw;
  908. unsigned long rgmii = 0;
  909. /* Set the RGMII control. */
  910. #ifdef PCH_GBE_MAC_IFOP_RGMII
  911. switch (speed) {
  912. case SPEED_10:
  913. rgmii = (PCH_GBE_RGMII_RATE_2_5M |
  914. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  915. break;
  916. case SPEED_100:
  917. rgmii = (PCH_GBE_RGMII_RATE_25M |
  918. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  919. break;
  920. case SPEED_1000:
  921. rgmii = (PCH_GBE_RGMII_RATE_125M |
  922. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  923. break;
  924. }
  925. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  926. #else /* GMII */
  927. rgmii = 0;
  928. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  929. #endif
  930. }
  931. static void pch_gbe_set_mode(struct pch_gbe_adapter *adapter, u16 speed,
  932. u16 duplex)
  933. {
  934. struct net_device *netdev = adapter->netdev;
  935. struct pch_gbe_hw *hw = &adapter->hw;
  936. unsigned long mode = 0;
  937. /* Set the communication mode */
  938. switch (speed) {
  939. case SPEED_10:
  940. mode = PCH_GBE_MODE_MII_ETHER;
  941. netdev->tx_queue_len = 10;
  942. break;
  943. case SPEED_100:
  944. mode = PCH_GBE_MODE_MII_ETHER;
  945. netdev->tx_queue_len = 100;
  946. break;
  947. case SPEED_1000:
  948. mode = PCH_GBE_MODE_GMII_ETHER;
  949. break;
  950. }
  951. if (duplex == DUPLEX_FULL)
  952. mode |= PCH_GBE_MODE_FULL_DUPLEX;
  953. else
  954. mode |= PCH_GBE_MODE_HALF_DUPLEX;
  955. iowrite32(mode, &hw->reg->MODE);
  956. }
  957. /**
  958. * pch_gbe_watchdog - Watchdog process
  959. * @data: Board private structure
  960. */
  961. static void pch_gbe_watchdog(unsigned long data)
  962. {
  963. struct pch_gbe_adapter *adapter = (struct pch_gbe_adapter *)data;
  964. struct net_device *netdev = adapter->netdev;
  965. struct pch_gbe_hw *hw = &adapter->hw;
  966. pr_debug("right now = %ld\n", jiffies);
  967. pch_gbe_update_stats(adapter);
  968. if ((mii_link_ok(&adapter->mii)) && (!netif_carrier_ok(netdev))) {
  969. struct ethtool_cmd cmd = { .cmd = ETHTOOL_GSET };
  970. netdev->tx_queue_len = adapter->tx_queue_len;
  971. /* mii library handles link maintenance tasks */
  972. if (mii_ethtool_gset(&adapter->mii, &cmd)) {
  973. pr_err("ethtool get setting Error\n");
  974. mod_timer(&adapter->watchdog_timer,
  975. round_jiffies(jiffies +
  976. PCH_GBE_WATCHDOG_PERIOD));
  977. return;
  978. }
  979. hw->mac.link_speed = ethtool_cmd_speed(&cmd);
  980. hw->mac.link_duplex = cmd.duplex;
  981. /* Set the RGMII control. */
  982. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  983. hw->mac.link_duplex);
  984. /* Set the communication mode */
  985. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  986. hw->mac.link_duplex);
  987. netdev_dbg(netdev,
  988. "Link is Up %d Mbps %s-Duplex\n",
  989. hw->mac.link_speed,
  990. cmd.duplex == DUPLEX_FULL ? "Full" : "Half");
  991. netif_carrier_on(netdev);
  992. netif_wake_queue(netdev);
  993. } else if ((!mii_link_ok(&adapter->mii)) &&
  994. (netif_carrier_ok(netdev))) {
  995. netdev_dbg(netdev, "NIC Link is Down\n");
  996. hw->mac.link_speed = SPEED_10;
  997. hw->mac.link_duplex = DUPLEX_HALF;
  998. netif_carrier_off(netdev);
  999. netif_stop_queue(netdev);
  1000. }
  1001. mod_timer(&adapter->watchdog_timer,
  1002. round_jiffies(jiffies + PCH_GBE_WATCHDOG_PERIOD));
  1003. }
  1004. /**
  1005. * pch_gbe_tx_queue - Carry out queuing of the transmission data
  1006. * @adapter: Board private structure
  1007. * @tx_ring: Tx descriptor ring structure
  1008. * @skb: Sockt buffer structure
  1009. */
  1010. static void pch_gbe_tx_queue(struct pch_gbe_adapter *adapter,
  1011. struct pch_gbe_tx_ring *tx_ring,
  1012. struct sk_buff *skb)
  1013. {
  1014. struct pch_gbe_hw *hw = &adapter->hw;
  1015. struct pch_gbe_tx_desc *tx_desc;
  1016. struct pch_gbe_buffer *buffer_info;
  1017. struct sk_buff *tmp_skb;
  1018. unsigned int frame_ctrl;
  1019. unsigned int ring_num;
  1020. /*-- Set frame control --*/
  1021. frame_ctrl = 0;
  1022. if (unlikely(skb->len < PCH_GBE_SHORT_PKT))
  1023. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD;
  1024. if (skb->ip_summed == CHECKSUM_NONE)
  1025. frame_ctrl |= PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  1026. /* Performs checksum processing */
  1027. /*
  1028. * It is because the hardware accelerator does not support a checksum,
  1029. * when the received data size is less than 64 bytes.
  1030. */
  1031. if (skb->len < PCH_GBE_SHORT_PKT && skb->ip_summed != CHECKSUM_NONE) {
  1032. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD |
  1033. PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  1034. if (skb->protocol == htons(ETH_P_IP)) {
  1035. struct iphdr *iph = ip_hdr(skb);
  1036. unsigned int offset;
  1037. offset = skb_transport_offset(skb);
  1038. if (iph->protocol == IPPROTO_TCP) {
  1039. skb->csum = 0;
  1040. tcp_hdr(skb)->check = 0;
  1041. skb->csum = skb_checksum(skb, offset,
  1042. skb->len - offset, 0);
  1043. tcp_hdr(skb)->check =
  1044. csum_tcpudp_magic(iph->saddr,
  1045. iph->daddr,
  1046. skb->len - offset,
  1047. IPPROTO_TCP,
  1048. skb->csum);
  1049. } else if (iph->protocol == IPPROTO_UDP) {
  1050. skb->csum = 0;
  1051. udp_hdr(skb)->check = 0;
  1052. skb->csum =
  1053. skb_checksum(skb, offset,
  1054. skb->len - offset, 0);
  1055. udp_hdr(skb)->check =
  1056. csum_tcpudp_magic(iph->saddr,
  1057. iph->daddr,
  1058. skb->len - offset,
  1059. IPPROTO_UDP,
  1060. skb->csum);
  1061. }
  1062. }
  1063. }
  1064. ring_num = tx_ring->next_to_use;
  1065. if (unlikely((ring_num + 1) == tx_ring->count))
  1066. tx_ring->next_to_use = 0;
  1067. else
  1068. tx_ring->next_to_use = ring_num + 1;
  1069. buffer_info = &tx_ring->buffer_info[ring_num];
  1070. tmp_skb = buffer_info->skb;
  1071. /* [Header:14][payload] ---> [Header:14][paddong:2][payload] */
  1072. memcpy(tmp_skb->data, skb->data, ETH_HLEN);
  1073. tmp_skb->data[ETH_HLEN] = 0x00;
  1074. tmp_skb->data[ETH_HLEN + 1] = 0x00;
  1075. tmp_skb->len = skb->len;
  1076. memcpy(&tmp_skb->data[ETH_HLEN + 2], &skb->data[ETH_HLEN],
  1077. (skb->len - ETH_HLEN));
  1078. /*-- Set Buffer information --*/
  1079. buffer_info->length = tmp_skb->len;
  1080. buffer_info->dma = dma_map_single(&adapter->pdev->dev, tmp_skb->data,
  1081. buffer_info->length,
  1082. DMA_TO_DEVICE);
  1083. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1084. pr_err("TX DMA map failed\n");
  1085. buffer_info->dma = 0;
  1086. buffer_info->time_stamp = 0;
  1087. tx_ring->next_to_use = ring_num;
  1088. return;
  1089. }
  1090. buffer_info->mapped = true;
  1091. buffer_info->time_stamp = jiffies;
  1092. /*-- Set Tx descriptor --*/
  1093. tx_desc = PCH_GBE_TX_DESC(*tx_ring, ring_num);
  1094. tx_desc->buffer_addr = (buffer_info->dma);
  1095. tx_desc->length = (tmp_skb->len);
  1096. tx_desc->tx_words_eob = ((tmp_skb->len + 3));
  1097. tx_desc->tx_frame_ctrl = (frame_ctrl);
  1098. tx_desc->gbec_status = (DSC_INIT16);
  1099. if (unlikely(++ring_num == tx_ring->count))
  1100. ring_num = 0;
  1101. /* Update software pointer of TX descriptor */
  1102. iowrite32(tx_ring->dma +
  1103. (int)sizeof(struct pch_gbe_tx_desc) * ring_num,
  1104. &hw->reg->TX_DSC_SW_P);
  1105. #ifdef CONFIG_PCH_PTP
  1106. pch_tx_timestamp(adapter, skb);
  1107. #endif
  1108. dev_kfree_skb_any(skb);
  1109. }
  1110. /**
  1111. * pch_gbe_update_stats - Update the board statistics counters
  1112. * @adapter: Board private structure
  1113. */
  1114. void pch_gbe_update_stats(struct pch_gbe_adapter *adapter)
  1115. {
  1116. struct net_device *netdev = adapter->netdev;
  1117. struct pci_dev *pdev = adapter->pdev;
  1118. struct pch_gbe_hw_stats *stats = &adapter->stats;
  1119. unsigned long flags;
  1120. /*
  1121. * Prevent stats update while adapter is being reset, or if the pci
  1122. * connection is down.
  1123. */
  1124. if ((pdev->error_state) && (pdev->error_state != pci_channel_io_normal))
  1125. return;
  1126. spin_lock_irqsave(&adapter->stats_lock, flags);
  1127. /* Update device status "adapter->stats" */
  1128. stats->rx_errors = stats->rx_crc_errors + stats->rx_frame_errors;
  1129. stats->tx_errors = stats->tx_length_errors +
  1130. stats->tx_aborted_errors +
  1131. stats->tx_carrier_errors + stats->tx_timeout_count;
  1132. /* Update network device status "adapter->net_stats" */
  1133. netdev->stats.rx_packets = stats->rx_packets;
  1134. netdev->stats.rx_bytes = stats->rx_bytes;
  1135. netdev->stats.rx_dropped = stats->rx_dropped;
  1136. netdev->stats.tx_packets = stats->tx_packets;
  1137. netdev->stats.tx_bytes = stats->tx_bytes;
  1138. netdev->stats.tx_dropped = stats->tx_dropped;
  1139. /* Fill out the OS statistics structure */
  1140. netdev->stats.multicast = stats->multicast;
  1141. netdev->stats.collisions = stats->collisions;
  1142. /* Rx Errors */
  1143. netdev->stats.rx_errors = stats->rx_errors;
  1144. netdev->stats.rx_crc_errors = stats->rx_crc_errors;
  1145. netdev->stats.rx_frame_errors = stats->rx_frame_errors;
  1146. /* Tx Errors */
  1147. netdev->stats.tx_errors = stats->tx_errors;
  1148. netdev->stats.tx_aborted_errors = stats->tx_aborted_errors;
  1149. netdev->stats.tx_carrier_errors = stats->tx_carrier_errors;
  1150. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  1151. }
  1152. static void pch_gbe_stop_receive(struct pch_gbe_adapter *adapter)
  1153. {
  1154. struct pch_gbe_hw *hw = &adapter->hw;
  1155. u32 rxdma;
  1156. u16 value;
  1157. int ret;
  1158. /* Disable Receive DMA */
  1159. rxdma = ioread32(&hw->reg->DMA_CTRL);
  1160. rxdma &= ~PCH_GBE_RX_DMA_EN;
  1161. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  1162. /* Wait Rx DMA BUS is IDLE */
  1163. ret = pch_gbe_wait_clr_bit_irq(&hw->reg->RX_DMA_ST, PCH_GBE_IDLE_CHECK);
  1164. if (ret) {
  1165. /* Disable Bus master */
  1166. pci_read_config_word(adapter->pdev, PCI_COMMAND, &value);
  1167. value &= ~PCI_COMMAND_MASTER;
  1168. pci_write_config_word(adapter->pdev, PCI_COMMAND, value);
  1169. /* Stop Receive */
  1170. pch_gbe_mac_reset_rx(hw);
  1171. /* Enable Bus master */
  1172. value |= PCI_COMMAND_MASTER;
  1173. pci_write_config_word(adapter->pdev, PCI_COMMAND, value);
  1174. } else {
  1175. /* Stop Receive */
  1176. pch_gbe_mac_reset_rx(hw);
  1177. }
  1178. /* reprogram multicast address register after reset */
  1179. pch_gbe_set_multi(adapter->netdev);
  1180. }
  1181. static void pch_gbe_start_receive(struct pch_gbe_hw *hw)
  1182. {
  1183. u32 rxdma;
  1184. /* Enables Receive DMA */
  1185. rxdma = ioread32(&hw->reg->DMA_CTRL);
  1186. rxdma |= PCH_GBE_RX_DMA_EN;
  1187. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  1188. /* Enables Receive */
  1189. iowrite32(PCH_GBE_MRE_MAC_RX_EN, &hw->reg->MAC_RX_EN);
  1190. return;
  1191. }
  1192. /**
  1193. * pch_gbe_intr - Interrupt Handler
  1194. * @irq: Interrupt number
  1195. * @data: Pointer to a network interface device structure
  1196. * Returns:
  1197. * - IRQ_HANDLED: Our interrupt
  1198. * - IRQ_NONE: Not our interrupt
  1199. */
  1200. static irqreturn_t pch_gbe_intr(int irq, void *data)
  1201. {
  1202. struct net_device *netdev = data;
  1203. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1204. struct pch_gbe_hw *hw = &adapter->hw;
  1205. u32 int_st;
  1206. u32 int_en;
  1207. /* Check request status */
  1208. int_st = ioread32(&hw->reg->INT_ST);
  1209. int_st = int_st & ioread32(&hw->reg->INT_EN);
  1210. /* When request status is no interruption factor */
  1211. if (unlikely(!int_st))
  1212. return IRQ_NONE; /* Not our interrupt. End processing. */
  1213. pr_debug("%s occur int_st = 0x%08x\n", __func__, int_st);
  1214. if (int_st & PCH_GBE_INT_RX_FRAME_ERR)
  1215. adapter->stats.intr_rx_frame_err_count++;
  1216. if (int_st & PCH_GBE_INT_RX_FIFO_ERR)
  1217. if (!adapter->rx_stop_flag) {
  1218. adapter->stats.intr_rx_fifo_err_count++;
  1219. pr_debug("Rx fifo over run\n");
  1220. adapter->rx_stop_flag = true;
  1221. int_en = ioread32(&hw->reg->INT_EN);
  1222. iowrite32((int_en & ~PCH_GBE_INT_RX_FIFO_ERR),
  1223. &hw->reg->INT_EN);
  1224. pch_gbe_stop_receive(adapter);
  1225. int_st |= ioread32(&hw->reg->INT_ST);
  1226. int_st = int_st & ioread32(&hw->reg->INT_EN);
  1227. }
  1228. if (int_st & PCH_GBE_INT_RX_DMA_ERR)
  1229. adapter->stats.intr_rx_dma_err_count++;
  1230. if (int_st & PCH_GBE_INT_TX_FIFO_ERR)
  1231. adapter->stats.intr_tx_fifo_err_count++;
  1232. if (int_st & PCH_GBE_INT_TX_DMA_ERR)
  1233. adapter->stats.intr_tx_dma_err_count++;
  1234. if (int_st & PCH_GBE_INT_TCPIP_ERR)
  1235. adapter->stats.intr_tcpip_err_count++;
  1236. /* When Rx descriptor is empty */
  1237. if ((int_st & PCH_GBE_INT_RX_DSC_EMP)) {
  1238. adapter->stats.intr_rx_dsc_empty_count++;
  1239. pr_debug("Rx descriptor is empty\n");
  1240. int_en = ioread32(&hw->reg->INT_EN);
  1241. iowrite32((int_en & ~PCH_GBE_INT_RX_DSC_EMP), &hw->reg->INT_EN);
  1242. if (hw->mac.tx_fc_enable) {
  1243. /* Set Pause packet */
  1244. pch_gbe_mac_set_pause_packet(hw);
  1245. }
  1246. }
  1247. /* When request status is Receive interruption */
  1248. if ((int_st & (PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT)) ||
  1249. (adapter->rx_stop_flag)) {
  1250. if (likely(napi_schedule_prep(&adapter->napi))) {
  1251. /* Enable only Rx Descriptor empty */
  1252. atomic_inc(&adapter->irq_sem);
  1253. int_en = ioread32(&hw->reg->INT_EN);
  1254. int_en &=
  1255. ~(PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT);
  1256. iowrite32(int_en, &hw->reg->INT_EN);
  1257. /* Start polling for NAPI */
  1258. __napi_schedule(&adapter->napi);
  1259. }
  1260. }
  1261. pr_debug("return = 0x%08x INT_EN reg = 0x%08x\n",
  1262. IRQ_HANDLED, ioread32(&hw->reg->INT_EN));
  1263. return IRQ_HANDLED;
  1264. }
  1265. /**
  1266. * pch_gbe_alloc_rx_buffers - Replace used receive buffers; legacy & extended
  1267. * @adapter: Board private structure
  1268. * @rx_ring: Rx descriptor ring
  1269. * @cleaned_count: Cleaned count
  1270. */
  1271. static void
  1272. pch_gbe_alloc_rx_buffers(struct pch_gbe_adapter *adapter,
  1273. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1274. {
  1275. struct net_device *netdev = adapter->netdev;
  1276. struct pci_dev *pdev = adapter->pdev;
  1277. struct pch_gbe_hw *hw = &adapter->hw;
  1278. struct pch_gbe_rx_desc *rx_desc;
  1279. struct pch_gbe_buffer *buffer_info;
  1280. struct sk_buff *skb;
  1281. unsigned int i;
  1282. unsigned int bufsz;
  1283. bufsz = adapter->rx_buffer_len + NET_IP_ALIGN;
  1284. i = rx_ring->next_to_use;
  1285. while ((cleaned_count--)) {
  1286. buffer_info = &rx_ring->buffer_info[i];
  1287. skb = netdev_alloc_skb(netdev, bufsz);
  1288. if (unlikely(!skb)) {
  1289. /* Better luck next round */
  1290. adapter->stats.rx_alloc_buff_failed++;
  1291. break;
  1292. }
  1293. /* align */
  1294. skb_reserve(skb, NET_IP_ALIGN);
  1295. buffer_info->skb = skb;
  1296. buffer_info->dma = dma_map_single(&pdev->dev,
  1297. buffer_info->rx_buffer,
  1298. buffer_info->length,
  1299. DMA_FROM_DEVICE);
  1300. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1301. dev_kfree_skb(skb);
  1302. buffer_info->skb = NULL;
  1303. buffer_info->dma = 0;
  1304. adapter->stats.rx_alloc_buff_failed++;
  1305. break; /* while !buffer_info->skb */
  1306. }
  1307. buffer_info->mapped = true;
  1308. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1309. rx_desc->buffer_addr = (buffer_info->dma);
  1310. rx_desc->gbec_status = DSC_INIT16;
  1311. pr_debug("i = %d buffer_info->dma = 0x08%llx buffer_info->length = 0x%x\n",
  1312. i, (unsigned long long)buffer_info->dma,
  1313. buffer_info->length);
  1314. if (unlikely(++i == rx_ring->count))
  1315. i = 0;
  1316. }
  1317. if (likely(rx_ring->next_to_use != i)) {
  1318. rx_ring->next_to_use = i;
  1319. if (unlikely(i-- == 0))
  1320. i = (rx_ring->count - 1);
  1321. iowrite32(rx_ring->dma +
  1322. (int)sizeof(struct pch_gbe_rx_desc) * i,
  1323. &hw->reg->RX_DSC_SW_P);
  1324. }
  1325. return;
  1326. }
  1327. static int
  1328. pch_gbe_alloc_rx_buffers_pool(struct pch_gbe_adapter *adapter,
  1329. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1330. {
  1331. struct pci_dev *pdev = adapter->pdev;
  1332. struct pch_gbe_buffer *buffer_info;
  1333. unsigned int i;
  1334. unsigned int bufsz;
  1335. unsigned int size;
  1336. bufsz = adapter->rx_buffer_len;
  1337. size = rx_ring->count * bufsz + PCH_GBE_RESERVE_MEMORY;
  1338. rx_ring->rx_buff_pool = dma_alloc_coherent(&pdev->dev, size,
  1339. &rx_ring->rx_buff_pool_logic,
  1340. GFP_KERNEL);
  1341. if (!rx_ring->rx_buff_pool) {
  1342. pr_err("Unable to allocate memory for the receive pool buffer\n");
  1343. return -ENOMEM;
  1344. }
  1345. memset(rx_ring->rx_buff_pool, 0, size);
  1346. rx_ring->rx_buff_pool_size = size;
  1347. for (i = 0; i < rx_ring->count; i++) {
  1348. buffer_info = &rx_ring->buffer_info[i];
  1349. buffer_info->rx_buffer = rx_ring->rx_buff_pool + bufsz * i;
  1350. buffer_info->length = bufsz;
  1351. }
  1352. return 0;
  1353. }
  1354. /**
  1355. * pch_gbe_alloc_tx_buffers - Allocate transmit buffers
  1356. * @adapter: Board private structure
  1357. * @tx_ring: Tx descriptor ring
  1358. */
  1359. static void pch_gbe_alloc_tx_buffers(struct pch_gbe_adapter *adapter,
  1360. struct pch_gbe_tx_ring *tx_ring)
  1361. {
  1362. struct pch_gbe_buffer *buffer_info;
  1363. struct sk_buff *skb;
  1364. unsigned int i;
  1365. unsigned int bufsz;
  1366. struct pch_gbe_tx_desc *tx_desc;
  1367. bufsz =
  1368. adapter->hw.mac.max_frame_size + PCH_GBE_DMA_ALIGN + NET_IP_ALIGN;
  1369. for (i = 0; i < tx_ring->count; i++) {
  1370. buffer_info = &tx_ring->buffer_info[i];
  1371. skb = netdev_alloc_skb(adapter->netdev, bufsz);
  1372. skb_reserve(skb, PCH_GBE_DMA_ALIGN);
  1373. buffer_info->skb = skb;
  1374. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1375. tx_desc->gbec_status = (DSC_INIT16);
  1376. }
  1377. return;
  1378. }
  1379. /**
  1380. * pch_gbe_clean_tx - Reclaim resources after transmit completes
  1381. * @adapter: Board private structure
  1382. * @tx_ring: Tx descriptor ring
  1383. * Returns:
  1384. * true: Cleaned the descriptor
  1385. * false: Not cleaned the descriptor
  1386. */
  1387. static bool
  1388. pch_gbe_clean_tx(struct pch_gbe_adapter *adapter,
  1389. struct pch_gbe_tx_ring *tx_ring)
  1390. {
  1391. struct pch_gbe_tx_desc *tx_desc;
  1392. struct pch_gbe_buffer *buffer_info;
  1393. struct sk_buff *skb;
  1394. unsigned int i;
  1395. unsigned int cleaned_count = 0;
  1396. bool cleaned = true;
  1397. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1398. i = tx_ring->next_to_clean;
  1399. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1400. pr_debug("gbec_status:0x%04x dma_status:0x%04x\n",
  1401. tx_desc->gbec_status, tx_desc->dma_status);
  1402. while ((tx_desc->gbec_status & DSC_INIT16) == 0x0000) {
  1403. pr_debug("gbec_status:0x%04x\n", tx_desc->gbec_status);
  1404. buffer_info = &tx_ring->buffer_info[i];
  1405. skb = buffer_info->skb;
  1406. if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_ABT)) {
  1407. adapter->stats.tx_aborted_errors++;
  1408. pr_err("Transfer Abort Error\n");
  1409. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CRSER)
  1410. ) {
  1411. adapter->stats.tx_carrier_errors++;
  1412. pr_err("Transfer Carrier Sense Error\n");
  1413. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_EXCOL)
  1414. ) {
  1415. adapter->stats.tx_aborted_errors++;
  1416. pr_err("Transfer Collision Abort Error\n");
  1417. } else if ((tx_desc->gbec_status &
  1418. (PCH_GBE_TXD_GMAC_STAT_SNGCOL |
  1419. PCH_GBE_TXD_GMAC_STAT_MLTCOL))) {
  1420. adapter->stats.collisions++;
  1421. adapter->stats.tx_packets++;
  1422. adapter->stats.tx_bytes += skb->len;
  1423. pr_debug("Transfer Collision\n");
  1424. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CMPLT)
  1425. ) {
  1426. adapter->stats.tx_packets++;
  1427. adapter->stats.tx_bytes += skb->len;
  1428. }
  1429. if (buffer_info->mapped) {
  1430. pr_debug("unmap buffer_info->dma : %d\n", i);
  1431. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  1432. buffer_info->length, DMA_TO_DEVICE);
  1433. buffer_info->mapped = false;
  1434. }
  1435. if (buffer_info->skb) {
  1436. pr_debug("trim buffer_info->skb : %d\n", i);
  1437. skb_trim(buffer_info->skb, 0);
  1438. }
  1439. tx_desc->gbec_status = DSC_INIT16;
  1440. if (unlikely(++i == tx_ring->count))
  1441. i = 0;
  1442. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1443. /* weight of a sort for tx, to avoid endless transmit cleanup */
  1444. if (cleaned_count++ == PCH_GBE_TX_WEIGHT) {
  1445. cleaned = false;
  1446. break;
  1447. }
  1448. }
  1449. pr_debug("called pch_gbe_unmap_and_free_tx_resource() %d count\n",
  1450. cleaned_count);
  1451. /* Recover from running out of Tx resources in xmit_frame */
  1452. spin_lock(&tx_ring->tx_lock);
  1453. if (unlikely(cleaned && (netif_queue_stopped(adapter->netdev)))) {
  1454. netif_wake_queue(adapter->netdev);
  1455. adapter->stats.tx_restart_count++;
  1456. pr_debug("Tx wake queue\n");
  1457. }
  1458. tx_ring->next_to_clean = i;
  1459. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1460. spin_unlock(&tx_ring->tx_lock);
  1461. return cleaned;
  1462. }
  1463. /**
  1464. * pch_gbe_clean_rx - Send received data up the network stack; legacy
  1465. * @adapter: Board private structure
  1466. * @rx_ring: Rx descriptor ring
  1467. * @work_done: Completed count
  1468. * @work_to_do: Request count
  1469. * Returns:
  1470. * true: Cleaned the descriptor
  1471. * false: Not cleaned the descriptor
  1472. */
  1473. static bool
  1474. pch_gbe_clean_rx(struct pch_gbe_adapter *adapter,
  1475. struct pch_gbe_rx_ring *rx_ring,
  1476. int *work_done, int work_to_do)
  1477. {
  1478. struct net_device *netdev = adapter->netdev;
  1479. struct pci_dev *pdev = adapter->pdev;
  1480. struct pch_gbe_buffer *buffer_info;
  1481. struct pch_gbe_rx_desc *rx_desc;
  1482. u32 length;
  1483. unsigned int i;
  1484. unsigned int cleaned_count = 0;
  1485. bool cleaned = false;
  1486. struct sk_buff *skb;
  1487. u8 dma_status;
  1488. u16 gbec_status;
  1489. u32 tcp_ip_status;
  1490. i = rx_ring->next_to_clean;
  1491. while (*work_done < work_to_do) {
  1492. /* Check Rx descriptor status */
  1493. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1494. if (rx_desc->gbec_status == DSC_INIT16)
  1495. break;
  1496. cleaned = true;
  1497. cleaned_count++;
  1498. dma_status = rx_desc->dma_status;
  1499. gbec_status = rx_desc->gbec_status;
  1500. tcp_ip_status = rx_desc->tcp_ip_status;
  1501. rx_desc->gbec_status = DSC_INIT16;
  1502. buffer_info = &rx_ring->buffer_info[i];
  1503. skb = buffer_info->skb;
  1504. buffer_info->skb = NULL;
  1505. /* unmap dma */
  1506. dma_unmap_single(&pdev->dev, buffer_info->dma,
  1507. buffer_info->length, DMA_FROM_DEVICE);
  1508. buffer_info->mapped = false;
  1509. pr_debug("RxDecNo = 0x%04x Status[DMA:0x%02x GBE:0x%04x "
  1510. "TCP:0x%08x] BufInf = 0x%p\n",
  1511. i, dma_status, gbec_status, tcp_ip_status,
  1512. buffer_info);
  1513. /* Error check */
  1514. if (unlikely(gbec_status & PCH_GBE_RXD_GMAC_STAT_NOTOCTAL)) {
  1515. adapter->stats.rx_frame_errors++;
  1516. pr_err("Receive Not Octal Error\n");
  1517. } else if (unlikely(gbec_status &
  1518. PCH_GBE_RXD_GMAC_STAT_NBLERR)) {
  1519. adapter->stats.rx_frame_errors++;
  1520. pr_err("Receive Nibble Error\n");
  1521. } else if (unlikely(gbec_status &
  1522. PCH_GBE_RXD_GMAC_STAT_CRCERR)) {
  1523. adapter->stats.rx_crc_errors++;
  1524. pr_err("Receive CRC Error\n");
  1525. } else {
  1526. /* get receive length */
  1527. /* length convert[-3], length includes FCS length */
  1528. length = (rx_desc->rx_words_eob) - 3 - ETH_FCS_LEN;
  1529. if (rx_desc->rx_words_eob & 0x02)
  1530. length = length - 4;
  1531. /*
  1532. * buffer_info->rx_buffer: [Header:14][payload]
  1533. * skb->data: [Reserve:2][Header:14][payload]
  1534. */
  1535. memcpy(skb->data, buffer_info->rx_buffer, length);
  1536. /* update status of driver */
  1537. adapter->stats.rx_bytes += length;
  1538. adapter->stats.rx_packets++;
  1539. if ((gbec_status & PCH_GBE_RXD_GMAC_STAT_MARMLT))
  1540. adapter->stats.multicast++;
  1541. /* Write meta date of skb */
  1542. skb_put(skb, length);
  1543. #ifdef CONFIG_PCH_PTP
  1544. pch_rx_timestamp(adapter, skb);
  1545. #endif
  1546. skb->protocol = eth_type_trans(skb, netdev);
  1547. if (tcp_ip_status & PCH_GBE_RXD_ACC_STAT_TCPIPOK)
  1548. skb->ip_summed = CHECKSUM_NONE;
  1549. else
  1550. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1551. napi_gro_receive(&adapter->napi, skb);
  1552. (*work_done)++;
  1553. pr_debug("Receive skb->ip_summed: %d length: %d\n",
  1554. skb->ip_summed, length);
  1555. }
  1556. /* return some buffers to hardware, one at a time is too slow */
  1557. if (unlikely(cleaned_count >= PCH_GBE_RX_BUFFER_WRITE)) {
  1558. pch_gbe_alloc_rx_buffers(adapter, rx_ring,
  1559. cleaned_count);
  1560. cleaned_count = 0;
  1561. }
  1562. if (++i == rx_ring->count)
  1563. i = 0;
  1564. }
  1565. rx_ring->next_to_clean = i;
  1566. if (cleaned_count)
  1567. pch_gbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
  1568. return cleaned;
  1569. }
  1570. /**
  1571. * pch_gbe_setup_tx_resources - Allocate Tx resources (Descriptors)
  1572. * @adapter: Board private structure
  1573. * @tx_ring: Tx descriptor ring (for a specific queue) to setup
  1574. * Returns:
  1575. * 0: Successfully
  1576. * Negative value: Failed
  1577. */
  1578. int pch_gbe_setup_tx_resources(struct pch_gbe_adapter *adapter,
  1579. struct pch_gbe_tx_ring *tx_ring)
  1580. {
  1581. struct pci_dev *pdev = adapter->pdev;
  1582. struct pch_gbe_tx_desc *tx_desc;
  1583. int size;
  1584. int desNo;
  1585. size = (int)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  1586. tx_ring->buffer_info = vzalloc(size);
  1587. if (!tx_ring->buffer_info)
  1588. return -ENOMEM;
  1589. tx_ring->size = tx_ring->count * (int)sizeof(struct pch_gbe_tx_desc);
  1590. tx_ring->desc = dma_alloc_coherent(&pdev->dev, tx_ring->size,
  1591. &tx_ring->dma, GFP_KERNEL);
  1592. if (!tx_ring->desc) {
  1593. vfree(tx_ring->buffer_info);
  1594. pr_err("Unable to allocate memory for the transmit descriptor ring\n");
  1595. return -ENOMEM;
  1596. }
  1597. memset(tx_ring->desc, 0, tx_ring->size);
  1598. tx_ring->next_to_use = 0;
  1599. tx_ring->next_to_clean = 0;
  1600. spin_lock_init(&tx_ring->tx_lock);
  1601. for (desNo = 0; desNo < tx_ring->count; desNo++) {
  1602. tx_desc = PCH_GBE_TX_DESC(*tx_ring, desNo);
  1603. tx_desc->gbec_status = DSC_INIT16;
  1604. }
  1605. pr_debug("tx_ring->desc = 0x%p tx_ring->dma = 0x%08llx\n"
  1606. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1607. tx_ring->desc, (unsigned long long)tx_ring->dma,
  1608. tx_ring->next_to_clean, tx_ring->next_to_use);
  1609. return 0;
  1610. }
  1611. /**
  1612. * pch_gbe_setup_rx_resources - Allocate Rx resources (Descriptors)
  1613. * @adapter: Board private structure
  1614. * @rx_ring: Rx descriptor ring (for a specific queue) to setup
  1615. * Returns:
  1616. * 0: Successfully
  1617. * Negative value: Failed
  1618. */
  1619. int pch_gbe_setup_rx_resources(struct pch_gbe_adapter *adapter,
  1620. struct pch_gbe_rx_ring *rx_ring)
  1621. {
  1622. struct pci_dev *pdev = adapter->pdev;
  1623. struct pch_gbe_rx_desc *rx_desc;
  1624. int size;
  1625. int desNo;
  1626. size = (int)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  1627. rx_ring->buffer_info = vzalloc(size);
  1628. if (!rx_ring->buffer_info)
  1629. return -ENOMEM;
  1630. rx_ring->size = rx_ring->count * (int)sizeof(struct pch_gbe_rx_desc);
  1631. rx_ring->desc = dma_alloc_coherent(&pdev->dev, rx_ring->size,
  1632. &rx_ring->dma, GFP_KERNEL);
  1633. if (!rx_ring->desc) {
  1634. pr_err("Unable to allocate memory for the receive descriptor ring\n");
  1635. vfree(rx_ring->buffer_info);
  1636. return -ENOMEM;
  1637. }
  1638. memset(rx_ring->desc, 0, rx_ring->size);
  1639. rx_ring->next_to_clean = 0;
  1640. rx_ring->next_to_use = 0;
  1641. for (desNo = 0; desNo < rx_ring->count; desNo++) {
  1642. rx_desc = PCH_GBE_RX_DESC(*rx_ring, desNo);
  1643. rx_desc->gbec_status = DSC_INIT16;
  1644. }
  1645. pr_debug("rx_ring->desc = 0x%p rx_ring->dma = 0x%08llx "
  1646. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1647. rx_ring->desc, (unsigned long long)rx_ring->dma,
  1648. rx_ring->next_to_clean, rx_ring->next_to_use);
  1649. return 0;
  1650. }
  1651. /**
  1652. * pch_gbe_free_tx_resources - Free Tx Resources
  1653. * @adapter: Board private structure
  1654. * @tx_ring: Tx descriptor ring for a specific queue
  1655. */
  1656. void pch_gbe_free_tx_resources(struct pch_gbe_adapter *adapter,
  1657. struct pch_gbe_tx_ring *tx_ring)
  1658. {
  1659. struct pci_dev *pdev = adapter->pdev;
  1660. pch_gbe_clean_tx_ring(adapter, tx_ring);
  1661. vfree(tx_ring->buffer_info);
  1662. tx_ring->buffer_info = NULL;
  1663. pci_free_consistent(pdev, tx_ring->size, tx_ring->desc, tx_ring->dma);
  1664. tx_ring->desc = NULL;
  1665. }
  1666. /**
  1667. * pch_gbe_free_rx_resources - Free Rx Resources
  1668. * @adapter: Board private structure
  1669. * @rx_ring: Ring to clean the resources from
  1670. */
  1671. void pch_gbe_free_rx_resources(struct pch_gbe_adapter *adapter,
  1672. struct pch_gbe_rx_ring *rx_ring)
  1673. {
  1674. struct pci_dev *pdev = adapter->pdev;
  1675. pch_gbe_clean_rx_ring(adapter, rx_ring);
  1676. vfree(rx_ring->buffer_info);
  1677. rx_ring->buffer_info = NULL;
  1678. pci_free_consistent(pdev, rx_ring->size, rx_ring->desc, rx_ring->dma);
  1679. rx_ring->desc = NULL;
  1680. }
  1681. /**
  1682. * pch_gbe_request_irq - Allocate an interrupt line
  1683. * @adapter: Board private structure
  1684. * Returns:
  1685. * 0: Successfully
  1686. * Negative value: Failed
  1687. */
  1688. static int pch_gbe_request_irq(struct pch_gbe_adapter *adapter)
  1689. {
  1690. struct net_device *netdev = adapter->netdev;
  1691. int err;
  1692. int flags;
  1693. flags = IRQF_SHARED;
  1694. adapter->have_msi = false;
  1695. err = pci_enable_msi(adapter->pdev);
  1696. pr_debug("call pci_enable_msi\n");
  1697. if (err) {
  1698. pr_debug("call pci_enable_msi - Error: %d\n", err);
  1699. } else {
  1700. flags = 0;
  1701. adapter->have_msi = true;
  1702. }
  1703. err = request_irq(adapter->pdev->irq, &pch_gbe_intr,
  1704. flags, netdev->name, netdev);
  1705. if (err)
  1706. pr_err("Unable to allocate interrupt Error: %d\n", err);
  1707. pr_debug("adapter->have_msi : %d flags : 0x%04x return : 0x%04x\n",
  1708. adapter->have_msi, flags, err);
  1709. return err;
  1710. }
  1711. /**
  1712. * pch_gbe_up - Up GbE network device
  1713. * @adapter: Board private structure
  1714. * Returns:
  1715. * 0: Successfully
  1716. * Negative value: Failed
  1717. */
  1718. int pch_gbe_up(struct pch_gbe_adapter *adapter)
  1719. {
  1720. struct net_device *netdev = adapter->netdev;
  1721. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1722. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1723. int err;
  1724. /* Ensure we have a valid MAC */
  1725. if (!is_valid_ether_addr(adapter->hw.mac.addr)) {
  1726. pr_err("Error: Invalid MAC address\n");
  1727. return -EINVAL;
  1728. }
  1729. /* hardware has been reset, we need to reload some things */
  1730. pch_gbe_set_multi(netdev);
  1731. pch_gbe_setup_tctl(adapter);
  1732. pch_gbe_configure_tx(adapter);
  1733. pch_gbe_setup_rctl(adapter);
  1734. pch_gbe_configure_rx(adapter);
  1735. err = pch_gbe_request_irq(adapter);
  1736. if (err) {
  1737. pr_err("Error: can't bring device up\n");
  1738. return err;
  1739. }
  1740. err = pch_gbe_alloc_rx_buffers_pool(adapter, rx_ring, rx_ring->count);
  1741. if (err) {
  1742. pr_err("Error: can't bring device up\n");
  1743. return err;
  1744. }
  1745. pch_gbe_alloc_tx_buffers(adapter, tx_ring);
  1746. pch_gbe_alloc_rx_buffers(adapter, rx_ring, rx_ring->count);
  1747. adapter->tx_queue_len = netdev->tx_queue_len;
  1748. pch_gbe_start_receive(&adapter->hw);
  1749. mod_timer(&adapter->watchdog_timer, jiffies);
  1750. napi_enable(&adapter->napi);
  1751. pch_gbe_irq_enable(adapter);
  1752. netif_start_queue(adapter->netdev);
  1753. return 0;
  1754. }
  1755. /**
  1756. * pch_gbe_down - Down GbE network device
  1757. * @adapter: Board private structure
  1758. */
  1759. void pch_gbe_down(struct pch_gbe_adapter *adapter)
  1760. {
  1761. struct net_device *netdev = adapter->netdev;
  1762. struct pci_dev *pdev = adapter->pdev;
  1763. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1764. /* signal that we're down so the interrupt handler does not
  1765. * reschedule our watchdog timer */
  1766. napi_disable(&adapter->napi);
  1767. atomic_set(&adapter->irq_sem, 0);
  1768. pch_gbe_irq_disable(adapter);
  1769. pch_gbe_free_irq(adapter);
  1770. del_timer_sync(&adapter->watchdog_timer);
  1771. netdev->tx_queue_len = adapter->tx_queue_len;
  1772. netif_carrier_off(netdev);
  1773. netif_stop_queue(netdev);
  1774. if ((pdev->error_state) && (pdev->error_state != pci_channel_io_normal))
  1775. pch_gbe_reset(adapter);
  1776. pch_gbe_clean_tx_ring(adapter, adapter->tx_ring);
  1777. pch_gbe_clean_rx_ring(adapter, adapter->rx_ring);
  1778. pci_free_consistent(adapter->pdev, rx_ring->rx_buff_pool_size,
  1779. rx_ring->rx_buff_pool, rx_ring->rx_buff_pool_logic);
  1780. rx_ring->rx_buff_pool_logic = 0;
  1781. rx_ring->rx_buff_pool_size = 0;
  1782. rx_ring->rx_buff_pool = NULL;
  1783. }
  1784. /**
  1785. * pch_gbe_sw_init - Initialize general software structures (struct pch_gbe_adapter)
  1786. * @adapter: Board private structure to initialize
  1787. * Returns:
  1788. * 0: Successfully
  1789. * Negative value: Failed
  1790. */
  1791. static int pch_gbe_sw_init(struct pch_gbe_adapter *adapter)
  1792. {
  1793. struct pch_gbe_hw *hw = &adapter->hw;
  1794. struct net_device *netdev = adapter->netdev;
  1795. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  1796. hw->mac.max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
  1797. hw->mac.min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  1798. /* Initialize the hardware-specific values */
  1799. if (pch_gbe_hal_setup_init_funcs(hw)) {
  1800. pr_err("Hardware Initialization Failure\n");
  1801. return -EIO;
  1802. }
  1803. if (pch_gbe_alloc_queues(adapter)) {
  1804. pr_err("Unable to allocate memory for queues\n");
  1805. return -ENOMEM;
  1806. }
  1807. spin_lock_init(&adapter->hw.miim_lock);
  1808. spin_lock_init(&adapter->stats_lock);
  1809. spin_lock_init(&adapter->ethtool_lock);
  1810. atomic_set(&adapter->irq_sem, 0);
  1811. pch_gbe_irq_disable(adapter);
  1812. pch_gbe_init_stats(adapter);
  1813. pr_debug("rx_buffer_len : %d mac.min_frame_size : %d mac.max_frame_size : %d\n",
  1814. (u32) adapter->rx_buffer_len,
  1815. hw->mac.min_frame_size, hw->mac.max_frame_size);
  1816. return 0;
  1817. }
  1818. /**
  1819. * pch_gbe_open - Called when a network interface is made active
  1820. * @netdev: Network interface device structure
  1821. * Returns:
  1822. * 0: Successfully
  1823. * Negative value: Failed
  1824. */
  1825. static int pch_gbe_open(struct net_device *netdev)
  1826. {
  1827. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1828. struct pch_gbe_hw *hw = &adapter->hw;
  1829. int err;
  1830. /* allocate transmit descriptors */
  1831. err = pch_gbe_setup_tx_resources(adapter, adapter->tx_ring);
  1832. if (err)
  1833. goto err_setup_tx;
  1834. /* allocate receive descriptors */
  1835. err = pch_gbe_setup_rx_resources(adapter, adapter->rx_ring);
  1836. if (err)
  1837. goto err_setup_rx;
  1838. pch_gbe_hal_power_up_phy(hw);
  1839. err = pch_gbe_up(adapter);
  1840. if (err)
  1841. goto err_up;
  1842. pr_debug("Success End\n");
  1843. return 0;
  1844. err_up:
  1845. if (!adapter->wake_up_evt)
  1846. pch_gbe_hal_power_down_phy(hw);
  1847. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1848. err_setup_rx:
  1849. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1850. err_setup_tx:
  1851. pch_gbe_reset(adapter);
  1852. pr_err("Error End\n");
  1853. return err;
  1854. }
  1855. /**
  1856. * pch_gbe_stop - Disables a network interface
  1857. * @netdev: Network interface device structure
  1858. * Returns:
  1859. * 0: Successfully
  1860. */
  1861. static int pch_gbe_stop(struct net_device *netdev)
  1862. {
  1863. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1864. struct pch_gbe_hw *hw = &adapter->hw;
  1865. pch_gbe_down(adapter);
  1866. if (!adapter->wake_up_evt)
  1867. pch_gbe_hal_power_down_phy(hw);
  1868. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1869. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1870. return 0;
  1871. }
  1872. /**
  1873. * pch_gbe_xmit_frame - Packet transmitting start
  1874. * @skb: Socket buffer structure
  1875. * @netdev: Network interface device structure
  1876. * Returns:
  1877. * - NETDEV_TX_OK: Normal end
  1878. * - NETDEV_TX_BUSY: Error end
  1879. */
  1880. static int pch_gbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  1881. {
  1882. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1883. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1884. unsigned long flags;
  1885. if (unlikely(skb->len > (adapter->hw.mac.max_frame_size - 4))) {
  1886. pr_err("Transfer length Error: skb len: %d > max: %d\n",
  1887. skb->len, adapter->hw.mac.max_frame_size);
  1888. dev_kfree_skb_any(skb);
  1889. adapter->stats.tx_length_errors++;
  1890. return NETDEV_TX_OK;
  1891. }
  1892. if (!spin_trylock_irqsave(&tx_ring->tx_lock, flags)) {
  1893. /* Collision - tell upper layer to requeue */
  1894. return NETDEV_TX_LOCKED;
  1895. }
  1896. if (unlikely(!PCH_GBE_DESC_UNUSED(tx_ring))) {
  1897. netif_stop_queue(netdev);
  1898. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1899. pr_debug("Return : BUSY next_to use : 0x%08x next_to clean : 0x%08x\n",
  1900. tx_ring->next_to_use, tx_ring->next_to_clean);
  1901. return NETDEV_TX_BUSY;
  1902. }
  1903. /* CRC,ITAG no support */
  1904. pch_gbe_tx_queue(adapter, tx_ring, skb);
  1905. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1906. return NETDEV_TX_OK;
  1907. }
  1908. /**
  1909. * pch_gbe_get_stats - Get System Network Statistics
  1910. * @netdev: Network interface device structure
  1911. * Returns: The current stats
  1912. */
  1913. static struct net_device_stats *pch_gbe_get_stats(struct net_device *netdev)
  1914. {
  1915. /* only return the current stats */
  1916. return &netdev->stats;
  1917. }
  1918. /**
  1919. * pch_gbe_set_multi - Multicast and Promiscuous mode set
  1920. * @netdev: Network interface device structure
  1921. */
  1922. static void pch_gbe_set_multi(struct net_device *netdev)
  1923. {
  1924. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1925. struct pch_gbe_hw *hw = &adapter->hw;
  1926. struct netdev_hw_addr *ha;
  1927. u8 *mta_list;
  1928. u32 rctl;
  1929. int i;
  1930. int mc_count;
  1931. pr_debug("netdev->flags : 0x%08x\n", netdev->flags);
  1932. /* Check for Promiscuous and All Multicast modes */
  1933. rctl = ioread32(&hw->reg->RX_MODE);
  1934. mc_count = netdev_mc_count(netdev);
  1935. if ((netdev->flags & IFF_PROMISC)) {
  1936. rctl &= ~PCH_GBE_ADD_FIL_EN;
  1937. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1938. } else if ((netdev->flags & IFF_ALLMULTI)) {
  1939. /* all the multicasting receive permissions */
  1940. rctl |= PCH_GBE_ADD_FIL_EN;
  1941. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1942. } else {
  1943. if (mc_count >= PCH_GBE_MAR_ENTRIES) {
  1944. /* all the multicasting receive permissions */
  1945. rctl |= PCH_GBE_ADD_FIL_EN;
  1946. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1947. } else {
  1948. rctl |= (PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN);
  1949. }
  1950. }
  1951. iowrite32(rctl, &hw->reg->RX_MODE);
  1952. if (mc_count >= PCH_GBE_MAR_ENTRIES)
  1953. return;
  1954. mta_list = kmalloc(mc_count * ETH_ALEN, GFP_ATOMIC);
  1955. if (!mta_list)
  1956. return;
  1957. /* The shared function expects a packed array of only addresses. */
  1958. i = 0;
  1959. netdev_for_each_mc_addr(ha, netdev) {
  1960. if (i == mc_count)
  1961. break;
  1962. memcpy(mta_list + (i++ * ETH_ALEN), &ha->addr, ETH_ALEN);
  1963. }
  1964. pch_gbe_mac_mc_addr_list_update(hw, mta_list, i, 1,
  1965. PCH_GBE_MAR_ENTRIES);
  1966. kfree(mta_list);
  1967. pr_debug("RX_MODE reg(check bit31,30 ADD,MLT) : 0x%08x netdev->mc_count : 0x%08x\n",
  1968. ioread32(&hw->reg->RX_MODE), mc_count);
  1969. }
  1970. /**
  1971. * pch_gbe_set_mac - Change the Ethernet Address of the NIC
  1972. * @netdev: Network interface device structure
  1973. * @addr: Pointer to an address structure
  1974. * Returns:
  1975. * 0: Successfully
  1976. * -EADDRNOTAVAIL: Failed
  1977. */
  1978. static int pch_gbe_set_mac(struct net_device *netdev, void *addr)
  1979. {
  1980. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1981. struct sockaddr *skaddr = addr;
  1982. int ret_val;
  1983. if (!is_valid_ether_addr(skaddr->sa_data)) {
  1984. ret_val = -EADDRNOTAVAIL;
  1985. } else {
  1986. memcpy(netdev->dev_addr, skaddr->sa_data, netdev->addr_len);
  1987. memcpy(adapter->hw.mac.addr, skaddr->sa_data, netdev->addr_len);
  1988. pch_gbe_mac_mar_set(&adapter->hw, adapter->hw.mac.addr, 0);
  1989. ret_val = 0;
  1990. }
  1991. pr_debug("ret_val : 0x%08x\n", ret_val);
  1992. pr_debug("dev_addr : %pM\n", netdev->dev_addr);
  1993. pr_debug("mac_addr : %pM\n", adapter->hw.mac.addr);
  1994. pr_debug("MAC_ADR1AB reg : 0x%08x 0x%08x\n",
  1995. ioread32(&adapter->hw.reg->mac_adr[0].high),
  1996. ioread32(&adapter->hw.reg->mac_adr[0].low));
  1997. return ret_val;
  1998. }
  1999. /**
  2000. * pch_gbe_change_mtu - Change the Maximum Transfer Unit
  2001. * @netdev: Network interface device structure
  2002. * @new_mtu: New value for maximum frame size
  2003. * Returns:
  2004. * 0: Successfully
  2005. * -EINVAL: Failed
  2006. */
  2007. static int pch_gbe_change_mtu(struct net_device *netdev, int new_mtu)
  2008. {
  2009. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2010. int max_frame;
  2011. unsigned long old_rx_buffer_len = adapter->rx_buffer_len;
  2012. int err;
  2013. max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
  2014. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  2015. (max_frame > PCH_GBE_MAX_JUMBO_FRAME_SIZE)) {
  2016. pr_err("Invalid MTU setting\n");
  2017. return -EINVAL;
  2018. }
  2019. if (max_frame <= PCH_GBE_FRAME_SIZE_2048)
  2020. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  2021. else if (max_frame <= PCH_GBE_FRAME_SIZE_4096)
  2022. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_4096;
  2023. else if (max_frame <= PCH_GBE_FRAME_SIZE_8192)
  2024. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_8192;
  2025. else
  2026. adapter->rx_buffer_len = PCH_GBE_MAX_RX_BUFFER_SIZE;
  2027. if (netif_running(netdev)) {
  2028. pch_gbe_down(adapter);
  2029. err = pch_gbe_up(adapter);
  2030. if (err) {
  2031. adapter->rx_buffer_len = old_rx_buffer_len;
  2032. pch_gbe_up(adapter);
  2033. return -ENOMEM;
  2034. } else {
  2035. netdev->mtu = new_mtu;
  2036. adapter->hw.mac.max_frame_size = max_frame;
  2037. }
  2038. } else {
  2039. pch_gbe_reset(adapter);
  2040. netdev->mtu = new_mtu;
  2041. adapter->hw.mac.max_frame_size = max_frame;
  2042. }
  2043. pr_debug("max_frame : %d rx_buffer_len : %d mtu : %d max_frame_size : %d\n",
  2044. max_frame, (u32) adapter->rx_buffer_len, netdev->mtu,
  2045. adapter->hw.mac.max_frame_size);
  2046. return 0;
  2047. }
  2048. /**
  2049. * pch_gbe_set_features - Reset device after features changed
  2050. * @netdev: Network interface device structure
  2051. * @features: New features
  2052. * Returns:
  2053. * 0: HW state updated successfully
  2054. */
  2055. static int pch_gbe_set_features(struct net_device *netdev,
  2056. netdev_features_t features)
  2057. {
  2058. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2059. netdev_features_t changed = features ^ netdev->features;
  2060. if (!(changed & NETIF_F_RXCSUM))
  2061. return 0;
  2062. if (netif_running(netdev))
  2063. pch_gbe_reinit_locked(adapter);
  2064. else
  2065. pch_gbe_reset(adapter);
  2066. return 0;
  2067. }
  2068. /**
  2069. * pch_gbe_ioctl - Controls register through a MII interface
  2070. * @netdev: Network interface device structure
  2071. * @ifr: Pointer to ifr structure
  2072. * @cmd: Control command
  2073. * Returns:
  2074. * 0: Successfully
  2075. * Negative value: Failed
  2076. */
  2077. static int pch_gbe_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  2078. {
  2079. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2080. pr_debug("cmd : 0x%04x\n", cmd);
  2081. #ifdef CONFIG_PCH_PTP
  2082. if (cmd == SIOCSHWTSTAMP)
  2083. return hwtstamp_ioctl(netdev, ifr, cmd);
  2084. #endif
  2085. return generic_mii_ioctl(&adapter->mii, if_mii(ifr), cmd, NULL);
  2086. }
  2087. /**
  2088. * pch_gbe_tx_timeout - Respond to a Tx Hang
  2089. * @netdev: Network interface device structure
  2090. */
  2091. static void pch_gbe_tx_timeout(struct net_device *netdev)
  2092. {
  2093. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2094. /* Do the reset outside of interrupt context */
  2095. adapter->stats.tx_timeout_count++;
  2096. schedule_work(&adapter->reset_task);
  2097. }
  2098. /**
  2099. * pch_gbe_napi_poll - NAPI receive and transfer polling callback
  2100. * @napi: Pointer of polling device struct
  2101. * @budget: The maximum number of a packet
  2102. * Returns:
  2103. * false: Exit the polling mode
  2104. * true: Continue the polling mode
  2105. */
  2106. static int pch_gbe_napi_poll(struct napi_struct *napi, int budget)
  2107. {
  2108. struct pch_gbe_adapter *adapter =
  2109. container_of(napi, struct pch_gbe_adapter, napi);
  2110. int work_done = 0;
  2111. bool poll_end_flag = false;
  2112. bool cleaned = false;
  2113. u32 int_en;
  2114. pr_debug("budget : %d\n", budget);
  2115. pch_gbe_clean_rx(adapter, adapter->rx_ring, &work_done, budget);
  2116. cleaned = pch_gbe_clean_tx(adapter, adapter->tx_ring);
  2117. if (!cleaned)
  2118. work_done = budget;
  2119. /* If no Tx and not enough Rx work done,
  2120. * exit the polling mode
  2121. */
  2122. if (work_done < budget)
  2123. poll_end_flag = true;
  2124. if (poll_end_flag) {
  2125. napi_complete(napi);
  2126. if (adapter->rx_stop_flag) {
  2127. adapter->rx_stop_flag = false;
  2128. pch_gbe_start_receive(&adapter->hw);
  2129. }
  2130. pch_gbe_irq_enable(adapter);
  2131. } else
  2132. if (adapter->rx_stop_flag) {
  2133. adapter->rx_stop_flag = false;
  2134. pch_gbe_start_receive(&adapter->hw);
  2135. int_en = ioread32(&adapter->hw.reg->INT_EN);
  2136. iowrite32((int_en | PCH_GBE_INT_RX_FIFO_ERR),
  2137. &adapter->hw.reg->INT_EN);
  2138. }
  2139. pr_debug("poll_end_flag : %d work_done : %d budget : %d\n",
  2140. poll_end_flag, work_done, budget);
  2141. return work_done;
  2142. }
  2143. #ifdef CONFIG_NET_POLL_CONTROLLER
  2144. /**
  2145. * pch_gbe_netpoll - Used by things like netconsole to send skbs
  2146. * @netdev: Network interface device structure
  2147. */
  2148. static void pch_gbe_netpoll(struct net_device *netdev)
  2149. {
  2150. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2151. disable_irq(adapter->pdev->irq);
  2152. pch_gbe_intr(adapter->pdev->irq, netdev);
  2153. enable_irq(adapter->pdev->irq);
  2154. }
  2155. #endif
  2156. static const struct net_device_ops pch_gbe_netdev_ops = {
  2157. .ndo_open = pch_gbe_open,
  2158. .ndo_stop = pch_gbe_stop,
  2159. .ndo_start_xmit = pch_gbe_xmit_frame,
  2160. .ndo_get_stats = pch_gbe_get_stats,
  2161. .ndo_set_mac_address = pch_gbe_set_mac,
  2162. .ndo_tx_timeout = pch_gbe_tx_timeout,
  2163. .ndo_change_mtu = pch_gbe_change_mtu,
  2164. .ndo_set_features = pch_gbe_set_features,
  2165. .ndo_do_ioctl = pch_gbe_ioctl,
  2166. .ndo_set_rx_mode = pch_gbe_set_multi,
  2167. #ifdef CONFIG_NET_POLL_CONTROLLER
  2168. .ndo_poll_controller = pch_gbe_netpoll,
  2169. #endif
  2170. };
  2171. static pci_ers_result_t pch_gbe_io_error_detected(struct pci_dev *pdev,
  2172. pci_channel_state_t state)
  2173. {
  2174. struct net_device *netdev = pci_get_drvdata(pdev);
  2175. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2176. netif_device_detach(netdev);
  2177. if (netif_running(netdev))
  2178. pch_gbe_down(adapter);
  2179. pci_disable_device(pdev);
  2180. /* Request a slot slot reset. */
  2181. return PCI_ERS_RESULT_NEED_RESET;
  2182. }
  2183. static pci_ers_result_t pch_gbe_io_slot_reset(struct pci_dev *pdev)
  2184. {
  2185. struct net_device *netdev = pci_get_drvdata(pdev);
  2186. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2187. struct pch_gbe_hw *hw = &adapter->hw;
  2188. if (pci_enable_device(pdev)) {
  2189. pr_err("Cannot re-enable PCI device after reset\n");
  2190. return PCI_ERS_RESULT_DISCONNECT;
  2191. }
  2192. pci_set_master(pdev);
  2193. pci_enable_wake(pdev, PCI_D0, 0);
  2194. pch_gbe_hal_power_up_phy(hw);
  2195. pch_gbe_reset(adapter);
  2196. /* Clear wake up status */
  2197. pch_gbe_mac_set_wol_event(hw, 0);
  2198. return PCI_ERS_RESULT_RECOVERED;
  2199. }
  2200. static void pch_gbe_io_resume(struct pci_dev *pdev)
  2201. {
  2202. struct net_device *netdev = pci_get_drvdata(pdev);
  2203. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2204. if (netif_running(netdev)) {
  2205. if (pch_gbe_up(adapter)) {
  2206. pr_debug("can't bring device back up after reset\n");
  2207. return;
  2208. }
  2209. }
  2210. netif_device_attach(netdev);
  2211. }
  2212. static int __pch_gbe_suspend(struct pci_dev *pdev)
  2213. {
  2214. struct net_device *netdev = pci_get_drvdata(pdev);
  2215. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2216. struct pch_gbe_hw *hw = &adapter->hw;
  2217. u32 wufc = adapter->wake_up_evt;
  2218. int retval = 0;
  2219. netif_device_detach(netdev);
  2220. if (netif_running(netdev))
  2221. pch_gbe_down(adapter);
  2222. if (wufc) {
  2223. pch_gbe_set_multi(netdev);
  2224. pch_gbe_setup_rctl(adapter);
  2225. pch_gbe_configure_rx(adapter);
  2226. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  2227. hw->mac.link_duplex);
  2228. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  2229. hw->mac.link_duplex);
  2230. pch_gbe_mac_set_wol_event(hw, wufc);
  2231. pci_disable_device(pdev);
  2232. } else {
  2233. pch_gbe_hal_power_down_phy(hw);
  2234. pch_gbe_mac_set_wol_event(hw, wufc);
  2235. pci_disable_device(pdev);
  2236. }
  2237. return retval;
  2238. }
  2239. #ifdef CONFIG_PM
  2240. static int pch_gbe_suspend(struct device *device)
  2241. {
  2242. struct pci_dev *pdev = to_pci_dev(device);
  2243. return __pch_gbe_suspend(pdev);
  2244. }
  2245. static int pch_gbe_resume(struct device *device)
  2246. {
  2247. struct pci_dev *pdev = to_pci_dev(device);
  2248. struct net_device *netdev = pci_get_drvdata(pdev);
  2249. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2250. struct pch_gbe_hw *hw = &adapter->hw;
  2251. u32 err;
  2252. err = pci_enable_device(pdev);
  2253. if (err) {
  2254. pr_err("Cannot enable PCI device from suspend\n");
  2255. return err;
  2256. }
  2257. pci_set_master(pdev);
  2258. pch_gbe_hal_power_up_phy(hw);
  2259. pch_gbe_reset(adapter);
  2260. /* Clear wake on lan control and status */
  2261. pch_gbe_mac_set_wol_event(hw, 0);
  2262. if (netif_running(netdev))
  2263. pch_gbe_up(adapter);
  2264. netif_device_attach(netdev);
  2265. return 0;
  2266. }
  2267. #endif /* CONFIG_PM */
  2268. static void pch_gbe_shutdown(struct pci_dev *pdev)
  2269. {
  2270. __pch_gbe_suspend(pdev);
  2271. if (system_state == SYSTEM_POWER_OFF) {
  2272. pci_wake_from_d3(pdev, true);
  2273. pci_set_power_state(pdev, PCI_D3hot);
  2274. }
  2275. }
  2276. static void pch_gbe_remove(struct pci_dev *pdev)
  2277. {
  2278. struct net_device *netdev = pci_get_drvdata(pdev);
  2279. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2280. cancel_work_sync(&adapter->reset_task);
  2281. unregister_netdev(netdev);
  2282. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2283. kfree(adapter->tx_ring);
  2284. kfree(adapter->rx_ring);
  2285. iounmap(adapter->hw.reg);
  2286. pci_release_regions(pdev);
  2287. free_netdev(netdev);
  2288. pci_disable_device(pdev);
  2289. }
  2290. static int pch_gbe_probe(struct pci_dev *pdev,
  2291. const struct pci_device_id *pci_id)
  2292. {
  2293. struct net_device *netdev;
  2294. struct pch_gbe_adapter *adapter;
  2295. int ret;
  2296. ret = pci_enable_device(pdev);
  2297. if (ret)
  2298. return ret;
  2299. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64))
  2300. || pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
  2301. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2302. if (ret) {
  2303. ret = pci_set_consistent_dma_mask(pdev,
  2304. DMA_BIT_MASK(32));
  2305. if (ret) {
  2306. dev_err(&pdev->dev, "ERR: No usable DMA "
  2307. "configuration, aborting\n");
  2308. goto err_disable_device;
  2309. }
  2310. }
  2311. }
  2312. ret = pci_request_regions(pdev, KBUILD_MODNAME);
  2313. if (ret) {
  2314. dev_err(&pdev->dev,
  2315. "ERR: Can't reserve PCI I/O and memory resources\n");
  2316. goto err_disable_device;
  2317. }
  2318. pci_set_master(pdev);
  2319. netdev = alloc_etherdev((int)sizeof(struct pch_gbe_adapter));
  2320. if (!netdev) {
  2321. ret = -ENOMEM;
  2322. goto err_release_pci;
  2323. }
  2324. SET_NETDEV_DEV(netdev, &pdev->dev);
  2325. pci_set_drvdata(pdev, netdev);
  2326. adapter = netdev_priv(netdev);
  2327. adapter->netdev = netdev;
  2328. adapter->pdev = pdev;
  2329. adapter->hw.back = adapter;
  2330. adapter->hw.reg = pci_iomap(pdev, PCH_GBE_PCI_BAR, 0);
  2331. if (!adapter->hw.reg) {
  2332. ret = -EIO;
  2333. dev_err(&pdev->dev, "Can't ioremap\n");
  2334. goto err_free_netdev;
  2335. }
  2336. #ifdef CONFIG_PCH_PTP
  2337. adapter->ptp_pdev = pci_get_bus_and_slot(adapter->pdev->bus->number,
  2338. PCI_DEVFN(12, 4));
  2339. if (ptp_filter_init(ptp_filter, ARRAY_SIZE(ptp_filter))) {
  2340. pr_err("Bad ptp filter\n");
  2341. return -EINVAL;
  2342. }
  2343. #endif
  2344. netdev->netdev_ops = &pch_gbe_netdev_ops;
  2345. netdev->watchdog_timeo = PCH_GBE_WATCHDOG_PERIOD;
  2346. netif_napi_add(netdev, &adapter->napi,
  2347. pch_gbe_napi_poll, PCH_GBE_RX_WEIGHT);
  2348. netdev->hw_features = NETIF_F_RXCSUM |
  2349. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  2350. netdev->features = netdev->hw_features;
  2351. pch_gbe_set_ethtool_ops(netdev);
  2352. pch_gbe_mac_load_mac_addr(&adapter->hw);
  2353. pch_gbe_mac_reset_hw(&adapter->hw);
  2354. /* setup the private structure */
  2355. ret = pch_gbe_sw_init(adapter);
  2356. if (ret)
  2357. goto err_iounmap;
  2358. /* Initialize PHY */
  2359. ret = pch_gbe_init_phy(adapter);
  2360. if (ret) {
  2361. dev_err(&pdev->dev, "PHY initialize error\n");
  2362. goto err_free_adapter;
  2363. }
  2364. pch_gbe_hal_get_bus_info(&adapter->hw);
  2365. /* Read the MAC address. and store to the private data */
  2366. ret = pch_gbe_hal_read_mac_addr(&adapter->hw);
  2367. if (ret) {
  2368. dev_err(&pdev->dev, "MAC address Read Error\n");
  2369. goto err_free_adapter;
  2370. }
  2371. memcpy(netdev->dev_addr, adapter->hw.mac.addr, netdev->addr_len);
  2372. if (!is_valid_ether_addr(netdev->dev_addr)) {
  2373. /*
  2374. * If the MAC is invalid (or just missing), display a warning
  2375. * but do not abort setting up the device. pch_gbe_up will
  2376. * prevent the interface from being brought up until a valid MAC
  2377. * is set.
  2378. */
  2379. dev_err(&pdev->dev, "Invalid MAC address, "
  2380. "interface disabled.\n");
  2381. }
  2382. setup_timer(&adapter->watchdog_timer, pch_gbe_watchdog,
  2383. (unsigned long)adapter);
  2384. INIT_WORK(&adapter->reset_task, pch_gbe_reset_task);
  2385. pch_gbe_check_options(adapter);
  2386. /* initialize the wol settings based on the eeprom settings */
  2387. adapter->wake_up_evt = PCH_GBE_WL_INIT_SETTING;
  2388. dev_info(&pdev->dev, "MAC address : %pM\n", netdev->dev_addr);
  2389. /* reset the hardware with the new settings */
  2390. pch_gbe_reset(adapter);
  2391. ret = register_netdev(netdev);
  2392. if (ret)
  2393. goto err_free_adapter;
  2394. /* tell the stack to leave us alone until pch_gbe_open() is called */
  2395. netif_carrier_off(netdev);
  2396. netif_stop_queue(netdev);
  2397. dev_dbg(&pdev->dev, "PCH Network Connection\n");
  2398. device_set_wakeup_enable(&pdev->dev, 1);
  2399. return 0;
  2400. err_free_adapter:
  2401. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2402. kfree(adapter->tx_ring);
  2403. kfree(adapter->rx_ring);
  2404. err_iounmap:
  2405. iounmap(adapter->hw.reg);
  2406. err_free_netdev:
  2407. free_netdev(netdev);
  2408. err_release_pci:
  2409. pci_release_regions(pdev);
  2410. err_disable_device:
  2411. pci_disable_device(pdev);
  2412. return ret;
  2413. }
  2414. static DEFINE_PCI_DEVICE_TABLE(pch_gbe_pcidev_id) = {
  2415. {.vendor = PCI_VENDOR_ID_INTEL,
  2416. .device = PCI_DEVICE_ID_INTEL_IOH1_GBE,
  2417. .subvendor = PCI_ANY_ID,
  2418. .subdevice = PCI_ANY_ID,
  2419. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2420. .class_mask = (0xFFFF00)
  2421. },
  2422. {.vendor = PCI_VENDOR_ID_ROHM,
  2423. .device = PCI_DEVICE_ID_ROHM_ML7223_GBE,
  2424. .subvendor = PCI_ANY_ID,
  2425. .subdevice = PCI_ANY_ID,
  2426. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2427. .class_mask = (0xFFFF00)
  2428. },
  2429. {.vendor = PCI_VENDOR_ID_ROHM,
  2430. .device = PCI_DEVICE_ID_ROHM_ML7831_GBE,
  2431. .subvendor = PCI_ANY_ID,
  2432. .subdevice = PCI_ANY_ID,
  2433. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2434. .class_mask = (0xFFFF00)
  2435. },
  2436. /* required last entry */
  2437. {0}
  2438. };
  2439. #ifdef CONFIG_PM
  2440. static const struct dev_pm_ops pch_gbe_pm_ops = {
  2441. .suspend = pch_gbe_suspend,
  2442. .resume = pch_gbe_resume,
  2443. .freeze = pch_gbe_suspend,
  2444. .thaw = pch_gbe_resume,
  2445. .poweroff = pch_gbe_suspend,
  2446. .restore = pch_gbe_resume,
  2447. };
  2448. #endif
  2449. static struct pci_error_handlers pch_gbe_err_handler = {
  2450. .error_detected = pch_gbe_io_error_detected,
  2451. .slot_reset = pch_gbe_io_slot_reset,
  2452. .resume = pch_gbe_io_resume
  2453. };
  2454. static struct pci_driver pch_gbe_driver = {
  2455. .name = KBUILD_MODNAME,
  2456. .id_table = pch_gbe_pcidev_id,
  2457. .probe = pch_gbe_probe,
  2458. .remove = pch_gbe_remove,
  2459. #ifdef CONFIG_PM
  2460. .driver.pm = &pch_gbe_pm_ops,
  2461. #endif
  2462. .shutdown = pch_gbe_shutdown,
  2463. .err_handler = &pch_gbe_err_handler
  2464. };
  2465. static int __init pch_gbe_init_module(void)
  2466. {
  2467. int ret;
  2468. ret = pci_register_driver(&pch_gbe_driver);
  2469. if (copybreak != PCH_GBE_COPYBREAK_DEFAULT) {
  2470. if (copybreak == 0) {
  2471. pr_info("copybreak disabled\n");
  2472. } else {
  2473. pr_info("copybreak enabled for packets <= %u bytes\n",
  2474. copybreak);
  2475. }
  2476. }
  2477. return ret;
  2478. }
  2479. static void __exit pch_gbe_exit_module(void)
  2480. {
  2481. pci_unregister_driver(&pch_gbe_driver);
  2482. }
  2483. module_init(pch_gbe_init_module);
  2484. module_exit(pch_gbe_exit_module);
  2485. MODULE_DESCRIPTION("EG20T PCH Gigabit ethernet Driver");
  2486. MODULE_AUTHOR("LAPIS SEMICONDUCTOR, <tshimizu818@gmail.com>");
  2487. MODULE_LICENSE("GPL");
  2488. MODULE_VERSION(DRV_VERSION);
  2489. MODULE_DEVICE_TABLE(pci, pch_gbe_pcidev_id);
  2490. module_param(copybreak, uint, 0644);
  2491. MODULE_PARM_DESC(copybreak,
  2492. "Maximum size of packet that is copied to a new buffer on receive");
  2493. /* pch_gbe_main.c */