tlv320dac33.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672
  1. /*
  2. * ALSA SoC Texas Instruments TLV320DAC33 codec driver
  3. *
  4. * Author: Peter Ujfalusi <peter.ujfalusi@nokia.com>
  5. *
  6. * Copyright: (C) 2009 Nokia Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. */
  23. #include <linux/module.h>
  24. #include <linux/moduleparam.h>
  25. #include <linux/init.h>
  26. #include <linux/delay.h>
  27. #include <linux/pm.h>
  28. #include <linux/i2c.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/gpio.h>
  32. #include <linux/regulator/consumer.h>
  33. #include <linux/slab.h>
  34. #include <sound/core.h>
  35. #include <sound/pcm.h>
  36. #include <sound/pcm_params.h>
  37. #include <sound/soc.h>
  38. #include <sound/soc-dapm.h>
  39. #include <sound/initval.h>
  40. #include <sound/tlv.h>
  41. #include <sound/tlv320dac33-plat.h>
  42. #include "tlv320dac33.h"
  43. #define DAC33_BUFFER_SIZE_BYTES 24576 /* bytes, 12288 16 bit words,
  44. * 6144 stereo */
  45. #define DAC33_BUFFER_SIZE_SAMPLES 6144
  46. #define NSAMPLE_MAX 5700
  47. #define MODE7_LTHR 10
  48. #define MODE7_UTHR (DAC33_BUFFER_SIZE_SAMPLES - 10)
  49. #define BURST_BASEFREQ_HZ 49152000
  50. #define SAMPLES_TO_US(rate, samples) \
  51. (1000000000 / ((rate * 1000) / samples))
  52. #define US_TO_SAMPLES(rate, us) \
  53. (rate / (1000000 / us))
  54. #define UTHR_FROM_PERIOD_SIZE(samples, playrate, burstrate) \
  55. ((samples * 5000) / ((burstrate * 5000) / (burstrate - playrate)))
  56. static void dac33_calculate_times(struct snd_pcm_substream *substream);
  57. static int dac33_prepare_chip(struct snd_pcm_substream *substream);
  58. enum dac33_state {
  59. DAC33_IDLE = 0,
  60. DAC33_PREFILL,
  61. DAC33_PLAYBACK,
  62. DAC33_FLUSH,
  63. };
  64. enum dac33_fifo_modes {
  65. DAC33_FIFO_BYPASS = 0,
  66. DAC33_FIFO_MODE1,
  67. DAC33_FIFO_MODE7,
  68. DAC33_FIFO_LAST_MODE,
  69. };
  70. #define DAC33_NUM_SUPPLIES 3
  71. static const char *dac33_supply_names[DAC33_NUM_SUPPLIES] = {
  72. "AVDD",
  73. "DVDD",
  74. "IOVDD",
  75. };
  76. struct tlv320dac33_priv {
  77. struct mutex mutex;
  78. struct workqueue_struct *dac33_wq;
  79. struct work_struct work;
  80. struct snd_soc_codec *codec;
  81. struct regulator_bulk_data supplies[DAC33_NUM_SUPPLIES];
  82. struct snd_pcm_substream *substream;
  83. int power_gpio;
  84. int chip_power;
  85. int irq;
  86. unsigned int refclk;
  87. unsigned int alarm_threshold; /* set to be half of LATENCY_TIME_MS */
  88. unsigned int nsample_min; /* nsample should not be lower than
  89. * this */
  90. unsigned int nsample_max; /* nsample should not be higher than
  91. * this */
  92. enum dac33_fifo_modes fifo_mode;/* FIFO mode selection */
  93. unsigned int nsample; /* burst read amount from host */
  94. int mode1_latency; /* latency caused by the i2c writes in
  95. * us */
  96. int auto_fifo_config; /* Configure the FIFO based on the
  97. * period size */
  98. u8 burst_bclkdiv; /* BCLK divider value in burst mode */
  99. unsigned int burst_rate; /* Interface speed in Burst modes */
  100. int keep_bclk; /* Keep the BCLK continuously running
  101. * in FIFO modes */
  102. spinlock_t lock;
  103. unsigned long long t_stamp1; /* Time stamp for FIFO modes to */
  104. unsigned long long t_stamp2; /* calculate the FIFO caused delay */
  105. unsigned int mode1_us_burst; /* Time to burst read n number of
  106. * samples */
  107. unsigned int mode7_us_to_lthr; /* Time to reach lthr from uthr */
  108. unsigned int uthr;
  109. enum dac33_state state;
  110. enum snd_soc_control_type control_type;
  111. void *control_data;
  112. };
  113. static const u8 dac33_reg[DAC33_CACHEREGNUM] = {
  114. 0x00, 0x00, 0x00, 0x00, /* 0x00 - 0x03 */
  115. 0x00, 0x00, 0x00, 0x00, /* 0x04 - 0x07 */
  116. 0x00, 0x00, 0x00, 0x00, /* 0x08 - 0x0b */
  117. 0x00, 0x00, 0x00, 0x00, /* 0x0c - 0x0f */
  118. 0x00, 0x00, 0x00, 0x00, /* 0x10 - 0x13 */
  119. 0x00, 0x00, 0x00, 0x00, /* 0x14 - 0x17 */
  120. 0x00, 0x00, 0x00, 0x00, /* 0x18 - 0x1b */
  121. 0x00, 0x00, 0x00, 0x00, /* 0x1c - 0x1f */
  122. 0x00, 0x00, 0x00, 0x00, /* 0x20 - 0x23 */
  123. 0x00, 0x00, 0x00, 0x00, /* 0x24 - 0x27 */
  124. 0x00, 0x00, 0x00, 0x00, /* 0x28 - 0x2b */
  125. 0x00, 0x00, 0x00, 0x80, /* 0x2c - 0x2f */
  126. 0x80, 0x00, 0x00, 0x00, /* 0x30 - 0x33 */
  127. 0x00, 0x00, 0x00, 0x00, /* 0x34 - 0x37 */
  128. 0x00, 0x00, /* 0x38 - 0x39 */
  129. /* Registers 0x3a - 0x3f are reserved */
  130. 0x00, 0x00, /* 0x3a - 0x3b */
  131. 0x00, 0x00, 0x00, 0x00, /* 0x3c - 0x3f */
  132. 0x00, 0x00, 0x00, 0x00, /* 0x40 - 0x43 */
  133. 0x00, 0x80, /* 0x44 - 0x45 */
  134. /* Registers 0x46 - 0x47 are reserved */
  135. 0x80, 0x80, /* 0x46 - 0x47 */
  136. 0x80, 0x00, 0x00, /* 0x48 - 0x4a */
  137. /* Registers 0x4b - 0x7c are reserved */
  138. 0x00, /* 0x4b */
  139. 0x00, 0x00, 0x00, 0x00, /* 0x4c - 0x4f */
  140. 0x00, 0x00, 0x00, 0x00, /* 0x50 - 0x53 */
  141. 0x00, 0x00, 0x00, 0x00, /* 0x54 - 0x57 */
  142. 0x00, 0x00, 0x00, 0x00, /* 0x58 - 0x5b */
  143. 0x00, 0x00, 0x00, 0x00, /* 0x5c - 0x5f */
  144. 0x00, 0x00, 0x00, 0x00, /* 0x60 - 0x63 */
  145. 0x00, 0x00, 0x00, 0x00, /* 0x64 - 0x67 */
  146. 0x00, 0x00, 0x00, 0x00, /* 0x68 - 0x6b */
  147. 0x00, 0x00, 0x00, 0x00, /* 0x6c - 0x6f */
  148. 0x00, 0x00, 0x00, 0x00, /* 0x70 - 0x73 */
  149. 0x00, 0x00, 0x00, 0x00, /* 0x74 - 0x77 */
  150. 0x00, 0x00, 0x00, 0x00, /* 0x78 - 0x7b */
  151. 0x00, /* 0x7c */
  152. 0xda, 0x33, 0x03, /* 0x7d - 0x7f */
  153. };
  154. /* Register read and write */
  155. static inline unsigned int dac33_read_reg_cache(struct snd_soc_codec *codec,
  156. unsigned reg)
  157. {
  158. u8 *cache = codec->reg_cache;
  159. if (reg >= DAC33_CACHEREGNUM)
  160. return 0;
  161. return cache[reg];
  162. }
  163. static inline void dac33_write_reg_cache(struct snd_soc_codec *codec,
  164. u8 reg, u8 value)
  165. {
  166. u8 *cache = codec->reg_cache;
  167. if (reg >= DAC33_CACHEREGNUM)
  168. return;
  169. cache[reg] = value;
  170. }
  171. static int dac33_read(struct snd_soc_codec *codec, unsigned int reg,
  172. u8 *value)
  173. {
  174. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  175. int val, ret = 0;
  176. *value = reg & 0xff;
  177. /* If powered off, return the cached value */
  178. if (dac33->chip_power) {
  179. val = i2c_smbus_read_byte_data(codec->control_data, value[0]);
  180. if (val < 0) {
  181. dev_err(codec->dev, "Read failed (%d)\n", val);
  182. value[0] = dac33_read_reg_cache(codec, reg);
  183. ret = val;
  184. } else {
  185. value[0] = val;
  186. dac33_write_reg_cache(codec, reg, val);
  187. }
  188. } else {
  189. value[0] = dac33_read_reg_cache(codec, reg);
  190. }
  191. return ret;
  192. }
  193. static int dac33_write(struct snd_soc_codec *codec, unsigned int reg,
  194. unsigned int value)
  195. {
  196. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  197. u8 data[2];
  198. int ret = 0;
  199. /*
  200. * data is
  201. * D15..D8 dac33 register offset
  202. * D7...D0 register data
  203. */
  204. data[0] = reg & 0xff;
  205. data[1] = value & 0xff;
  206. dac33_write_reg_cache(codec, data[0], data[1]);
  207. if (dac33->chip_power) {
  208. ret = codec->hw_write(codec->control_data, data, 2);
  209. if (ret != 2)
  210. dev_err(codec->dev, "Write failed (%d)\n", ret);
  211. else
  212. ret = 0;
  213. }
  214. return ret;
  215. }
  216. static int dac33_write_locked(struct snd_soc_codec *codec, unsigned int reg,
  217. unsigned int value)
  218. {
  219. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  220. int ret;
  221. mutex_lock(&dac33->mutex);
  222. ret = dac33_write(codec, reg, value);
  223. mutex_unlock(&dac33->mutex);
  224. return ret;
  225. }
  226. #define DAC33_I2C_ADDR_AUTOINC 0x80
  227. static int dac33_write16(struct snd_soc_codec *codec, unsigned int reg,
  228. unsigned int value)
  229. {
  230. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  231. u8 data[3];
  232. int ret = 0;
  233. /*
  234. * data is
  235. * D23..D16 dac33 register offset
  236. * D15..D8 register data MSB
  237. * D7...D0 register data LSB
  238. */
  239. data[0] = reg & 0xff;
  240. data[1] = (value >> 8) & 0xff;
  241. data[2] = value & 0xff;
  242. dac33_write_reg_cache(codec, data[0], data[1]);
  243. dac33_write_reg_cache(codec, data[0] + 1, data[2]);
  244. if (dac33->chip_power) {
  245. /* We need to set autoincrement mode for 16 bit writes */
  246. data[0] |= DAC33_I2C_ADDR_AUTOINC;
  247. ret = codec->hw_write(codec->control_data, data, 3);
  248. if (ret != 3)
  249. dev_err(codec->dev, "Write failed (%d)\n", ret);
  250. else
  251. ret = 0;
  252. }
  253. return ret;
  254. }
  255. static void dac33_init_chip(struct snd_soc_codec *codec)
  256. {
  257. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  258. if (unlikely(!dac33->chip_power))
  259. return;
  260. /* 44-46: DAC Control Registers */
  261. /* A : DAC sample rate Fsref/1.5 */
  262. dac33_write(codec, DAC33_DAC_CTRL_A, DAC33_DACRATE(0));
  263. /* B : DAC src=normal, not muted */
  264. dac33_write(codec, DAC33_DAC_CTRL_B, DAC33_DACSRCR_RIGHT |
  265. DAC33_DACSRCL_LEFT);
  266. /* C : (defaults) */
  267. dac33_write(codec, DAC33_DAC_CTRL_C, 0x00);
  268. /* 73 : volume soft stepping control,
  269. clock source = internal osc (?) */
  270. dac33_write(codec, DAC33_ANA_VOL_SOFT_STEP_CTRL, DAC33_VOLCLKEN);
  271. dac33_write(codec, DAC33_PWR_CTRL, DAC33_PDNALLB);
  272. /* Restore only selected registers (gains mostly) */
  273. dac33_write(codec, DAC33_LDAC_DIG_VOL_CTRL,
  274. dac33_read_reg_cache(codec, DAC33_LDAC_DIG_VOL_CTRL));
  275. dac33_write(codec, DAC33_RDAC_DIG_VOL_CTRL,
  276. dac33_read_reg_cache(codec, DAC33_RDAC_DIG_VOL_CTRL));
  277. dac33_write(codec, DAC33_LINEL_TO_LLO_VOL,
  278. dac33_read_reg_cache(codec, DAC33_LINEL_TO_LLO_VOL));
  279. dac33_write(codec, DAC33_LINER_TO_RLO_VOL,
  280. dac33_read_reg_cache(codec, DAC33_LINER_TO_RLO_VOL));
  281. }
  282. static inline int dac33_read_id(struct snd_soc_codec *codec)
  283. {
  284. int i, ret = 0;
  285. u8 reg;
  286. for (i = 0; i < 3; i++) {
  287. ret = dac33_read(codec, DAC33_DEVICE_ID_MSB + i, &reg);
  288. if (ret < 0)
  289. break;
  290. }
  291. return ret;
  292. }
  293. static inline void dac33_soft_power(struct snd_soc_codec *codec, int power)
  294. {
  295. u8 reg;
  296. reg = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  297. if (power)
  298. reg |= DAC33_PDNALLB;
  299. else
  300. reg &= ~(DAC33_PDNALLB | DAC33_OSCPDNB |
  301. DAC33_DACRPDNB | DAC33_DACLPDNB);
  302. dac33_write(codec, DAC33_PWR_CTRL, reg);
  303. }
  304. static int dac33_hard_power(struct snd_soc_codec *codec, int power)
  305. {
  306. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  307. int ret = 0;
  308. mutex_lock(&dac33->mutex);
  309. /* Safety check */
  310. if (unlikely(power == dac33->chip_power)) {
  311. dev_dbg(codec->dev, "Trying to set the same power state: %s\n",
  312. power ? "ON" : "OFF");
  313. goto exit;
  314. }
  315. if (power) {
  316. ret = regulator_bulk_enable(ARRAY_SIZE(dac33->supplies),
  317. dac33->supplies);
  318. if (ret != 0) {
  319. dev_err(codec->dev,
  320. "Failed to enable supplies: %d\n", ret);
  321. goto exit;
  322. }
  323. if (dac33->power_gpio >= 0)
  324. gpio_set_value(dac33->power_gpio, 1);
  325. dac33->chip_power = 1;
  326. } else {
  327. dac33_soft_power(codec, 0);
  328. if (dac33->power_gpio >= 0)
  329. gpio_set_value(dac33->power_gpio, 0);
  330. ret = regulator_bulk_disable(ARRAY_SIZE(dac33->supplies),
  331. dac33->supplies);
  332. if (ret != 0) {
  333. dev_err(codec->dev,
  334. "Failed to disable supplies: %d\n", ret);
  335. goto exit;
  336. }
  337. dac33->chip_power = 0;
  338. }
  339. exit:
  340. mutex_unlock(&dac33->mutex);
  341. return ret;
  342. }
  343. static int playback_event(struct snd_soc_dapm_widget *w,
  344. struct snd_kcontrol *kcontrol, int event)
  345. {
  346. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(w->codec);
  347. switch (event) {
  348. case SND_SOC_DAPM_PRE_PMU:
  349. if (likely(dac33->substream)) {
  350. dac33_calculate_times(dac33->substream);
  351. dac33_prepare_chip(dac33->substream);
  352. }
  353. break;
  354. }
  355. return 0;
  356. }
  357. static int dac33_get_nsample(struct snd_kcontrol *kcontrol,
  358. struct snd_ctl_elem_value *ucontrol)
  359. {
  360. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  361. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  362. ucontrol->value.integer.value[0] = dac33->nsample;
  363. return 0;
  364. }
  365. static int dac33_set_nsample(struct snd_kcontrol *kcontrol,
  366. struct snd_ctl_elem_value *ucontrol)
  367. {
  368. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  369. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  370. int ret = 0;
  371. if (dac33->nsample == ucontrol->value.integer.value[0])
  372. return 0;
  373. if (ucontrol->value.integer.value[0] < dac33->nsample_min ||
  374. ucontrol->value.integer.value[0] > dac33->nsample_max) {
  375. ret = -EINVAL;
  376. } else {
  377. dac33->nsample = ucontrol->value.integer.value[0];
  378. /* Re calculate the burst time */
  379. dac33->mode1_us_burst = SAMPLES_TO_US(dac33->burst_rate,
  380. dac33->nsample);
  381. }
  382. return ret;
  383. }
  384. static int dac33_get_uthr(struct snd_kcontrol *kcontrol,
  385. struct snd_ctl_elem_value *ucontrol)
  386. {
  387. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  388. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  389. ucontrol->value.integer.value[0] = dac33->uthr;
  390. return 0;
  391. }
  392. static int dac33_set_uthr(struct snd_kcontrol *kcontrol,
  393. struct snd_ctl_elem_value *ucontrol)
  394. {
  395. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  396. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  397. int ret = 0;
  398. if (dac33->substream)
  399. return -EBUSY;
  400. if (dac33->uthr == ucontrol->value.integer.value[0])
  401. return 0;
  402. if (ucontrol->value.integer.value[0] < (MODE7_LTHR + 10) ||
  403. ucontrol->value.integer.value[0] > MODE7_UTHR)
  404. ret = -EINVAL;
  405. else
  406. dac33->uthr = ucontrol->value.integer.value[0];
  407. return ret;
  408. }
  409. static int dac33_get_fifo_mode(struct snd_kcontrol *kcontrol,
  410. struct snd_ctl_elem_value *ucontrol)
  411. {
  412. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  413. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  414. ucontrol->value.integer.value[0] = dac33->fifo_mode;
  415. return 0;
  416. }
  417. static int dac33_set_fifo_mode(struct snd_kcontrol *kcontrol,
  418. struct snd_ctl_elem_value *ucontrol)
  419. {
  420. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  421. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  422. int ret = 0;
  423. if (dac33->fifo_mode == ucontrol->value.integer.value[0])
  424. return 0;
  425. /* Do not allow changes while stream is running*/
  426. if (codec->active)
  427. return -EPERM;
  428. if (ucontrol->value.integer.value[0] < 0 ||
  429. ucontrol->value.integer.value[0] >= DAC33_FIFO_LAST_MODE)
  430. ret = -EINVAL;
  431. else
  432. dac33->fifo_mode = ucontrol->value.integer.value[0];
  433. return ret;
  434. }
  435. /* Codec operation modes */
  436. static const char *dac33_fifo_mode_texts[] = {
  437. "Bypass", "Mode 1", "Mode 7"
  438. };
  439. static const struct soc_enum dac33_fifo_mode_enum =
  440. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dac33_fifo_mode_texts),
  441. dac33_fifo_mode_texts);
  442. /* L/R Line Output Gain */
  443. static const char *lr_lineout_gain_texts[] = {
  444. "Line -12dB DAC 0dB", "Line -6dB DAC 6dB",
  445. "Line 0dB DAC 12dB", "Line 6dB DAC 18dB",
  446. };
  447. static const struct soc_enum l_lineout_gain_enum =
  448. SOC_ENUM_SINGLE(DAC33_LDAC_PWR_CTRL, 0,
  449. ARRAY_SIZE(lr_lineout_gain_texts),
  450. lr_lineout_gain_texts);
  451. static const struct soc_enum r_lineout_gain_enum =
  452. SOC_ENUM_SINGLE(DAC33_RDAC_PWR_CTRL, 0,
  453. ARRAY_SIZE(lr_lineout_gain_texts),
  454. lr_lineout_gain_texts);
  455. /*
  456. * DACL/R digital volume control:
  457. * from 0 dB to -63.5 in 0.5 dB steps
  458. * Need to be inverted later on:
  459. * 0x00 == 0 dB
  460. * 0x7f == -63.5 dB
  461. */
  462. static DECLARE_TLV_DB_SCALE(dac_digivol_tlv, -6350, 50, 0);
  463. static const struct snd_kcontrol_new dac33_snd_controls[] = {
  464. SOC_DOUBLE_R_TLV("DAC Digital Playback Volume",
  465. DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL,
  466. 0, 0x7f, 1, dac_digivol_tlv),
  467. SOC_DOUBLE_R("DAC Digital Playback Switch",
  468. DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL, 7, 1, 1),
  469. SOC_DOUBLE_R("Line to Line Out Volume",
  470. DAC33_LINEL_TO_LLO_VOL, DAC33_LINER_TO_RLO_VOL, 0, 127, 1),
  471. SOC_ENUM("Left Line Output Gain", l_lineout_gain_enum),
  472. SOC_ENUM("Right Line Output Gain", r_lineout_gain_enum),
  473. };
  474. static const struct snd_kcontrol_new dac33_mode_snd_controls[] = {
  475. SOC_ENUM_EXT("FIFO Mode", dac33_fifo_mode_enum,
  476. dac33_get_fifo_mode, dac33_set_fifo_mode),
  477. };
  478. static const struct snd_kcontrol_new dac33_fifo_snd_controls[] = {
  479. SOC_SINGLE_EXT("nSample", 0, 0, 5900, 0,
  480. dac33_get_nsample, dac33_set_nsample),
  481. SOC_SINGLE_EXT("UTHR", 0, 0, MODE7_UTHR, 0,
  482. dac33_get_uthr, dac33_set_uthr),
  483. };
  484. /* Analog bypass */
  485. static const struct snd_kcontrol_new dac33_dapm_abypassl_control =
  486. SOC_DAPM_SINGLE("Switch", DAC33_LINEL_TO_LLO_VOL, 7, 1, 1);
  487. static const struct snd_kcontrol_new dac33_dapm_abypassr_control =
  488. SOC_DAPM_SINGLE("Switch", DAC33_LINER_TO_RLO_VOL, 7, 1, 1);
  489. static const struct snd_soc_dapm_widget dac33_dapm_widgets[] = {
  490. SND_SOC_DAPM_OUTPUT("LEFT_LO"),
  491. SND_SOC_DAPM_OUTPUT("RIGHT_LO"),
  492. SND_SOC_DAPM_INPUT("LINEL"),
  493. SND_SOC_DAPM_INPUT("LINER"),
  494. SND_SOC_DAPM_DAC("DACL", "Left Playback", DAC33_LDAC_PWR_CTRL, 2, 0),
  495. SND_SOC_DAPM_DAC("DACR", "Right Playback", DAC33_RDAC_PWR_CTRL, 2, 0),
  496. /* Analog bypass */
  497. SND_SOC_DAPM_SWITCH("Analog Left Bypass", SND_SOC_NOPM, 0, 0,
  498. &dac33_dapm_abypassl_control),
  499. SND_SOC_DAPM_SWITCH("Analog Right Bypass", SND_SOC_NOPM, 0, 0,
  500. &dac33_dapm_abypassr_control),
  501. SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Left Amp Power",
  502. DAC33_OUT_AMP_PWR_CTRL, 6, 3, 3, 0),
  503. SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Right Amp Power",
  504. DAC33_OUT_AMP_PWR_CTRL, 4, 3, 3, 0),
  505. SND_SOC_DAPM_PRE("Prepare Playback", playback_event),
  506. };
  507. static const struct snd_soc_dapm_route audio_map[] = {
  508. /* Analog bypass */
  509. {"Analog Left Bypass", "Switch", "LINEL"},
  510. {"Analog Right Bypass", "Switch", "LINER"},
  511. {"Output Left Amp Power", NULL, "DACL"},
  512. {"Output Right Amp Power", NULL, "DACR"},
  513. {"Output Left Amp Power", NULL, "Analog Left Bypass"},
  514. {"Output Right Amp Power", NULL, "Analog Right Bypass"},
  515. /* output */
  516. {"LEFT_LO", NULL, "Output Left Amp Power"},
  517. {"RIGHT_LO", NULL, "Output Right Amp Power"},
  518. };
  519. static int dac33_add_widgets(struct snd_soc_codec *codec)
  520. {
  521. snd_soc_dapm_new_controls(codec, dac33_dapm_widgets,
  522. ARRAY_SIZE(dac33_dapm_widgets));
  523. /* set up audio path interconnects */
  524. snd_soc_dapm_add_routes(codec, audio_map, ARRAY_SIZE(audio_map));
  525. return 0;
  526. }
  527. static int dac33_set_bias_level(struct snd_soc_codec *codec,
  528. enum snd_soc_bias_level level)
  529. {
  530. int ret;
  531. switch (level) {
  532. case SND_SOC_BIAS_ON:
  533. dac33_soft_power(codec, 1);
  534. break;
  535. case SND_SOC_BIAS_PREPARE:
  536. break;
  537. case SND_SOC_BIAS_STANDBY:
  538. if (codec->bias_level == SND_SOC_BIAS_OFF) {
  539. /* Coming from OFF, switch on the codec */
  540. ret = dac33_hard_power(codec, 1);
  541. if (ret != 0)
  542. return ret;
  543. dac33_init_chip(codec);
  544. }
  545. break;
  546. case SND_SOC_BIAS_OFF:
  547. /* Do not power off, when the codec is already off */
  548. if (codec->bias_level == SND_SOC_BIAS_OFF)
  549. return 0;
  550. ret = dac33_hard_power(codec, 0);
  551. if (ret != 0)
  552. return ret;
  553. break;
  554. }
  555. codec->bias_level = level;
  556. return 0;
  557. }
  558. static inline void dac33_prefill_handler(struct tlv320dac33_priv *dac33)
  559. {
  560. struct snd_soc_codec *codec = dac33->codec;
  561. unsigned int delay;
  562. switch (dac33->fifo_mode) {
  563. case DAC33_FIFO_MODE1:
  564. dac33_write16(codec, DAC33_NSAMPLE_MSB,
  565. DAC33_THRREG(dac33->nsample));
  566. /* Take the timestamps */
  567. spin_lock_irq(&dac33->lock);
  568. dac33->t_stamp2 = ktime_to_us(ktime_get());
  569. dac33->t_stamp1 = dac33->t_stamp2;
  570. spin_unlock_irq(&dac33->lock);
  571. dac33_write16(codec, DAC33_PREFILL_MSB,
  572. DAC33_THRREG(dac33->alarm_threshold));
  573. /* Enable Alarm Threshold IRQ with a delay */
  574. delay = SAMPLES_TO_US(dac33->burst_rate,
  575. dac33->alarm_threshold) + 1000;
  576. usleep_range(delay, delay + 500);
  577. dac33_write(codec, DAC33_FIFO_IRQ_MASK, DAC33_MAT);
  578. break;
  579. case DAC33_FIFO_MODE7:
  580. /* Take the timestamp */
  581. spin_lock_irq(&dac33->lock);
  582. dac33->t_stamp1 = ktime_to_us(ktime_get());
  583. /* Move back the timestamp with drain time */
  584. dac33->t_stamp1 -= dac33->mode7_us_to_lthr;
  585. spin_unlock_irq(&dac33->lock);
  586. dac33_write16(codec, DAC33_PREFILL_MSB,
  587. DAC33_THRREG(MODE7_LTHR));
  588. /* Enable Upper Threshold IRQ */
  589. dac33_write(codec, DAC33_FIFO_IRQ_MASK, DAC33_MUT);
  590. break;
  591. default:
  592. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  593. dac33->fifo_mode);
  594. break;
  595. }
  596. }
  597. static inline void dac33_playback_handler(struct tlv320dac33_priv *dac33)
  598. {
  599. struct snd_soc_codec *codec = dac33->codec;
  600. switch (dac33->fifo_mode) {
  601. case DAC33_FIFO_MODE1:
  602. /* Take the timestamp */
  603. spin_lock_irq(&dac33->lock);
  604. dac33->t_stamp2 = ktime_to_us(ktime_get());
  605. spin_unlock_irq(&dac33->lock);
  606. dac33_write16(codec, DAC33_NSAMPLE_MSB,
  607. DAC33_THRREG(dac33->nsample));
  608. break;
  609. case DAC33_FIFO_MODE7:
  610. /* At the moment we are not using interrupts in mode7 */
  611. break;
  612. default:
  613. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  614. dac33->fifo_mode);
  615. break;
  616. }
  617. }
  618. static void dac33_work(struct work_struct *work)
  619. {
  620. struct snd_soc_codec *codec;
  621. struct tlv320dac33_priv *dac33;
  622. u8 reg;
  623. dac33 = container_of(work, struct tlv320dac33_priv, work);
  624. codec = dac33->codec;
  625. mutex_lock(&dac33->mutex);
  626. switch (dac33->state) {
  627. case DAC33_PREFILL:
  628. dac33->state = DAC33_PLAYBACK;
  629. dac33_prefill_handler(dac33);
  630. break;
  631. case DAC33_PLAYBACK:
  632. dac33_playback_handler(dac33);
  633. break;
  634. case DAC33_IDLE:
  635. break;
  636. case DAC33_FLUSH:
  637. dac33->state = DAC33_IDLE;
  638. /* Mask all interrupts from dac33 */
  639. dac33_write(codec, DAC33_FIFO_IRQ_MASK, 0);
  640. /* flush fifo */
  641. reg = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
  642. reg |= DAC33_FIFOFLUSH;
  643. dac33_write(codec, DAC33_FIFO_CTRL_A, reg);
  644. break;
  645. }
  646. mutex_unlock(&dac33->mutex);
  647. }
  648. static irqreturn_t dac33_interrupt_handler(int irq, void *dev)
  649. {
  650. struct snd_soc_codec *codec = dev;
  651. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  652. spin_lock(&dac33->lock);
  653. dac33->t_stamp1 = ktime_to_us(ktime_get());
  654. spin_unlock(&dac33->lock);
  655. /* Do not schedule the workqueue in Mode7 */
  656. if (dac33->fifo_mode != DAC33_FIFO_MODE7)
  657. queue_work(dac33->dac33_wq, &dac33->work);
  658. return IRQ_HANDLED;
  659. }
  660. static void dac33_oscwait(struct snd_soc_codec *codec)
  661. {
  662. int timeout = 60;
  663. u8 reg;
  664. do {
  665. usleep_range(1000, 2000);
  666. dac33_read(codec, DAC33_INT_OSC_STATUS, &reg);
  667. } while (((reg & 0x03) != DAC33_OSCSTATUS_NORMAL) && timeout--);
  668. if ((reg & 0x03) != DAC33_OSCSTATUS_NORMAL)
  669. dev_err(codec->dev,
  670. "internal oscillator calibration failed\n");
  671. }
  672. static int dac33_startup(struct snd_pcm_substream *substream,
  673. struct snd_soc_dai *dai)
  674. {
  675. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  676. struct snd_soc_codec *codec = rtd->codec;
  677. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  678. /* Stream started, save the substream pointer */
  679. dac33->substream = substream;
  680. return 0;
  681. }
  682. static void dac33_shutdown(struct snd_pcm_substream *substream,
  683. struct snd_soc_dai *dai)
  684. {
  685. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  686. struct snd_soc_codec *codec = rtd->codec;
  687. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  688. dac33->substream = NULL;
  689. /* Reset the nSample restrictions */
  690. dac33->nsample_min = 0;
  691. dac33->nsample_max = NSAMPLE_MAX;
  692. }
  693. static int dac33_hw_params(struct snd_pcm_substream *substream,
  694. struct snd_pcm_hw_params *params,
  695. struct snd_soc_dai *dai)
  696. {
  697. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  698. struct snd_soc_codec *codec = rtd->codec;
  699. /* Check parameters for validity */
  700. switch (params_rate(params)) {
  701. case 44100:
  702. case 48000:
  703. break;
  704. default:
  705. dev_err(codec->dev, "unsupported rate %d\n",
  706. params_rate(params));
  707. return -EINVAL;
  708. }
  709. switch (params_format(params)) {
  710. case SNDRV_PCM_FORMAT_S16_LE:
  711. break;
  712. default:
  713. dev_err(codec->dev, "unsupported format %d\n",
  714. params_format(params));
  715. return -EINVAL;
  716. }
  717. return 0;
  718. }
  719. #define CALC_OSCSET(rate, refclk) ( \
  720. ((((rate * 10000) / refclk) * 4096) + 7000) / 10000)
  721. #define CALC_RATIOSET(rate, refclk) ( \
  722. ((((refclk * 100000) / rate) * 16384) + 50000) / 100000)
  723. /*
  724. * tlv320dac33 is strict on the sequence of the register writes, if the register
  725. * writes happens in different order, than dac33 might end up in unknown state.
  726. * Use the known, working sequence of register writes to initialize the dac33.
  727. */
  728. static int dac33_prepare_chip(struct snd_pcm_substream *substream)
  729. {
  730. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  731. struct snd_soc_codec *codec = rtd->codec;
  732. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  733. unsigned int oscset, ratioset, pwr_ctrl, reg_tmp;
  734. u8 aictrl_a, aictrl_b, fifoctrl_a;
  735. switch (substream->runtime->rate) {
  736. case 44100:
  737. case 48000:
  738. oscset = CALC_OSCSET(substream->runtime->rate, dac33->refclk);
  739. ratioset = CALC_RATIOSET(substream->runtime->rate,
  740. dac33->refclk);
  741. break;
  742. default:
  743. dev_err(codec->dev, "unsupported rate %d\n",
  744. substream->runtime->rate);
  745. return -EINVAL;
  746. }
  747. aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
  748. aictrl_a &= ~(DAC33_NCYCL_MASK | DAC33_WLEN_MASK);
  749. /* Read FIFO control A, and clear FIFO flush bit */
  750. fifoctrl_a = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
  751. fifoctrl_a &= ~DAC33_FIFOFLUSH;
  752. fifoctrl_a &= ~DAC33_WIDTH;
  753. switch (substream->runtime->format) {
  754. case SNDRV_PCM_FORMAT_S16_LE:
  755. aictrl_a |= (DAC33_NCYCL_16 | DAC33_WLEN_16);
  756. fifoctrl_a |= DAC33_WIDTH;
  757. break;
  758. default:
  759. dev_err(codec->dev, "unsupported format %d\n",
  760. substream->runtime->format);
  761. return -EINVAL;
  762. }
  763. mutex_lock(&dac33->mutex);
  764. if (!dac33->chip_power) {
  765. /*
  766. * Chip is not powered yet.
  767. * Do the init in the dac33_set_bias_level later.
  768. */
  769. mutex_unlock(&dac33->mutex);
  770. return 0;
  771. }
  772. dac33_soft_power(codec, 0);
  773. dac33_soft_power(codec, 1);
  774. reg_tmp = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
  775. dac33_write(codec, DAC33_INT_OSC_CTRL, reg_tmp);
  776. /* Write registers 0x08 and 0x09 (MSB, LSB) */
  777. dac33_write16(codec, DAC33_INT_OSC_FREQ_RAT_A, oscset);
  778. /* calib time: 128 is a nice number ;) */
  779. dac33_write(codec, DAC33_CALIB_TIME, 128);
  780. /* adjustment treshold & step */
  781. dac33_write(codec, DAC33_INT_OSC_CTRL_B, DAC33_ADJTHRSHLD(2) |
  782. DAC33_ADJSTEP(1));
  783. /* div=4 / gain=1 / div */
  784. dac33_write(codec, DAC33_INT_OSC_CTRL_C, DAC33_REFDIV(4));
  785. pwr_ctrl = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  786. pwr_ctrl |= DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB;
  787. dac33_write(codec, DAC33_PWR_CTRL, pwr_ctrl);
  788. dac33_oscwait(codec);
  789. if (dac33->fifo_mode) {
  790. /* Generic for all FIFO modes */
  791. /* 50-51 : ASRC Control registers */
  792. dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCLKDIV(1));
  793. dac33_write(codec, DAC33_ASRC_CTRL_B, 1); /* ??? */
  794. /* Write registers 0x34 and 0x35 (MSB, LSB) */
  795. dac33_write16(codec, DAC33_SRC_REF_CLK_RATIO_A, ratioset);
  796. /* Set interrupts to high active */
  797. dac33_write(codec, DAC33_INTP_CTRL_A, DAC33_INTPM_AHIGH);
  798. } else {
  799. /* FIFO bypass mode */
  800. /* 50-51 : ASRC Control registers */
  801. dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCBYP);
  802. dac33_write(codec, DAC33_ASRC_CTRL_B, 0); /* ??? */
  803. }
  804. /* Interrupt behaviour configuration */
  805. switch (dac33->fifo_mode) {
  806. case DAC33_FIFO_MODE1:
  807. dac33_write(codec, DAC33_FIFO_IRQ_MODE_B,
  808. DAC33_ATM(DAC33_FIFO_IRQ_MODE_LEVEL));
  809. break;
  810. case DAC33_FIFO_MODE7:
  811. dac33_write(codec, DAC33_FIFO_IRQ_MODE_A,
  812. DAC33_UTM(DAC33_FIFO_IRQ_MODE_LEVEL));
  813. break;
  814. default:
  815. /* in FIFO bypass mode, the interrupts are not used */
  816. break;
  817. }
  818. aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  819. switch (dac33->fifo_mode) {
  820. case DAC33_FIFO_MODE1:
  821. /*
  822. * For mode1:
  823. * Disable the FIFO bypass (Enable the use of FIFO)
  824. * Select nSample mode
  825. * BCLK is only running when data is needed by DAC33
  826. */
  827. fifoctrl_a &= ~DAC33_FBYPAS;
  828. fifoctrl_a &= ~DAC33_FAUTO;
  829. if (dac33->keep_bclk)
  830. aictrl_b |= DAC33_BCLKON;
  831. else
  832. aictrl_b &= ~DAC33_BCLKON;
  833. break;
  834. case DAC33_FIFO_MODE7:
  835. /*
  836. * For mode1:
  837. * Disable the FIFO bypass (Enable the use of FIFO)
  838. * Select Threshold mode
  839. * BCLK is only running when data is needed by DAC33
  840. */
  841. fifoctrl_a &= ~DAC33_FBYPAS;
  842. fifoctrl_a |= DAC33_FAUTO;
  843. if (dac33->keep_bclk)
  844. aictrl_b |= DAC33_BCLKON;
  845. else
  846. aictrl_b &= ~DAC33_BCLKON;
  847. break;
  848. default:
  849. /*
  850. * For FIFO bypass mode:
  851. * Enable the FIFO bypass (Disable the FIFO use)
  852. * Set the BCLK as continous
  853. */
  854. fifoctrl_a |= DAC33_FBYPAS;
  855. aictrl_b |= DAC33_BCLKON;
  856. break;
  857. }
  858. dac33_write(codec, DAC33_FIFO_CTRL_A, fifoctrl_a);
  859. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
  860. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
  861. /*
  862. * BCLK divide ratio
  863. * 0: 1.5
  864. * 1: 1
  865. * 2: 2
  866. * ...
  867. * 254: 254
  868. * 255: 255
  869. */
  870. if (dac33->fifo_mode)
  871. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C,
  872. dac33->burst_bclkdiv);
  873. else
  874. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C, 32);
  875. switch (dac33->fifo_mode) {
  876. case DAC33_FIFO_MODE1:
  877. dac33_write16(codec, DAC33_ATHR_MSB,
  878. DAC33_THRREG(dac33->alarm_threshold));
  879. break;
  880. case DAC33_FIFO_MODE7:
  881. /*
  882. * Configure the threshold levels, and leave 10 sample space
  883. * at the bottom, and also at the top of the FIFO
  884. */
  885. dac33_write16(codec, DAC33_UTHR_MSB, DAC33_THRREG(dac33->uthr));
  886. dac33_write16(codec, DAC33_LTHR_MSB, DAC33_THRREG(MODE7_LTHR));
  887. break;
  888. default:
  889. break;
  890. }
  891. mutex_unlock(&dac33->mutex);
  892. return 0;
  893. }
  894. static void dac33_calculate_times(struct snd_pcm_substream *substream)
  895. {
  896. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  897. struct snd_soc_codec *codec = rtd->codec;
  898. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  899. unsigned int period_size = substream->runtime->period_size;
  900. unsigned int rate = substream->runtime->rate;
  901. unsigned int nsample_limit;
  902. /* In bypass mode we don't need to calculate */
  903. if (!dac33->fifo_mode)
  904. return;
  905. switch (dac33->fifo_mode) {
  906. case DAC33_FIFO_MODE1:
  907. /* Number of samples under i2c latency */
  908. dac33->alarm_threshold = US_TO_SAMPLES(rate,
  909. dac33->mode1_latency);
  910. if (dac33->auto_fifo_config) {
  911. if (period_size <= dac33->alarm_threshold)
  912. /*
  913. * Configure nSamaple to number of periods,
  914. * which covers the latency requironment.
  915. */
  916. dac33->nsample = period_size *
  917. ((dac33->alarm_threshold / period_size) +
  918. (dac33->alarm_threshold % period_size ?
  919. 1 : 0));
  920. else
  921. dac33->nsample = period_size;
  922. } else {
  923. /* nSample time shall not be shorter than i2c latency */
  924. dac33->nsample_min = dac33->alarm_threshold;
  925. /*
  926. * nSample should not be bigger than alsa buffer minus
  927. * size of one period to avoid overruns
  928. */
  929. dac33->nsample_max = substream->runtime->buffer_size -
  930. period_size;
  931. nsample_limit = DAC33_BUFFER_SIZE_SAMPLES -
  932. dac33->alarm_threshold;
  933. if (dac33->nsample_max > nsample_limit)
  934. dac33->nsample_max = nsample_limit;
  935. /* Correct the nSample if it is outside of the ranges */
  936. if (dac33->nsample < dac33->nsample_min)
  937. dac33->nsample = dac33->nsample_min;
  938. if (dac33->nsample > dac33->nsample_max)
  939. dac33->nsample = dac33->nsample_max;
  940. }
  941. dac33->mode1_us_burst = SAMPLES_TO_US(dac33->burst_rate,
  942. dac33->nsample);
  943. dac33->t_stamp1 = 0;
  944. dac33->t_stamp2 = 0;
  945. break;
  946. case DAC33_FIFO_MODE7:
  947. if (dac33->auto_fifo_config) {
  948. dac33->uthr = UTHR_FROM_PERIOD_SIZE(
  949. period_size,
  950. rate,
  951. dac33->burst_rate) + 9;
  952. if (dac33->uthr > MODE7_UTHR)
  953. dac33->uthr = MODE7_UTHR;
  954. if (dac33->uthr < (MODE7_LTHR + 10))
  955. dac33->uthr = (MODE7_LTHR + 10);
  956. }
  957. dac33->mode7_us_to_lthr =
  958. SAMPLES_TO_US(substream->runtime->rate,
  959. dac33->uthr - MODE7_LTHR + 1);
  960. dac33->t_stamp1 = 0;
  961. break;
  962. default:
  963. break;
  964. }
  965. }
  966. static int dac33_pcm_trigger(struct snd_pcm_substream *substream, int cmd,
  967. struct snd_soc_dai *dai)
  968. {
  969. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  970. struct snd_soc_codec *codec = rtd->codec;
  971. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  972. int ret = 0;
  973. switch (cmd) {
  974. case SNDRV_PCM_TRIGGER_START:
  975. case SNDRV_PCM_TRIGGER_RESUME:
  976. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  977. if (dac33->fifo_mode) {
  978. dac33->state = DAC33_PREFILL;
  979. queue_work(dac33->dac33_wq, &dac33->work);
  980. }
  981. break;
  982. case SNDRV_PCM_TRIGGER_STOP:
  983. case SNDRV_PCM_TRIGGER_SUSPEND:
  984. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  985. if (dac33->fifo_mode) {
  986. dac33->state = DAC33_FLUSH;
  987. queue_work(dac33->dac33_wq, &dac33->work);
  988. }
  989. break;
  990. default:
  991. ret = -EINVAL;
  992. }
  993. return ret;
  994. }
  995. static snd_pcm_sframes_t dac33_dai_delay(
  996. struct snd_pcm_substream *substream,
  997. struct snd_soc_dai *dai)
  998. {
  999. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  1000. struct snd_soc_codec *codec = rtd->codec;
  1001. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1002. unsigned long long t0, t1, t_now;
  1003. unsigned int time_delta, uthr;
  1004. int samples_out, samples_in, samples;
  1005. snd_pcm_sframes_t delay = 0;
  1006. switch (dac33->fifo_mode) {
  1007. case DAC33_FIFO_BYPASS:
  1008. break;
  1009. case DAC33_FIFO_MODE1:
  1010. spin_lock(&dac33->lock);
  1011. t0 = dac33->t_stamp1;
  1012. t1 = dac33->t_stamp2;
  1013. spin_unlock(&dac33->lock);
  1014. t_now = ktime_to_us(ktime_get());
  1015. /* We have not started to fill the FIFO yet, delay is 0 */
  1016. if (!t1)
  1017. goto out;
  1018. if (t0 > t1) {
  1019. /*
  1020. * Phase 1:
  1021. * After Alarm threshold, and before nSample write
  1022. */
  1023. time_delta = t_now - t0;
  1024. samples_out = time_delta ? US_TO_SAMPLES(
  1025. substream->runtime->rate,
  1026. time_delta) : 0;
  1027. if (likely(dac33->alarm_threshold > samples_out))
  1028. delay = dac33->alarm_threshold - samples_out;
  1029. else
  1030. delay = 0;
  1031. } else if ((t_now - t1) <= dac33->mode1_us_burst) {
  1032. /*
  1033. * Phase 2:
  1034. * After nSample write (during burst operation)
  1035. */
  1036. time_delta = t_now - t0;
  1037. samples_out = time_delta ? US_TO_SAMPLES(
  1038. substream->runtime->rate,
  1039. time_delta) : 0;
  1040. time_delta = t_now - t1;
  1041. samples_in = time_delta ? US_TO_SAMPLES(
  1042. dac33->burst_rate,
  1043. time_delta) : 0;
  1044. samples = dac33->alarm_threshold;
  1045. samples += (samples_in - samples_out);
  1046. if (likely(samples > 0))
  1047. delay = samples;
  1048. else
  1049. delay = 0;
  1050. } else {
  1051. /*
  1052. * Phase 3:
  1053. * After burst operation, before next alarm threshold
  1054. */
  1055. time_delta = t_now - t0;
  1056. samples_out = time_delta ? US_TO_SAMPLES(
  1057. substream->runtime->rate,
  1058. time_delta) : 0;
  1059. samples_in = dac33->nsample;
  1060. samples = dac33->alarm_threshold;
  1061. samples += (samples_in - samples_out);
  1062. if (likely(samples > 0))
  1063. delay = samples > DAC33_BUFFER_SIZE_SAMPLES ?
  1064. DAC33_BUFFER_SIZE_SAMPLES : samples;
  1065. else
  1066. delay = 0;
  1067. }
  1068. break;
  1069. case DAC33_FIFO_MODE7:
  1070. spin_lock(&dac33->lock);
  1071. t0 = dac33->t_stamp1;
  1072. uthr = dac33->uthr;
  1073. spin_unlock(&dac33->lock);
  1074. t_now = ktime_to_us(ktime_get());
  1075. /* We have not started to fill the FIFO yet, delay is 0 */
  1076. if (!t0)
  1077. goto out;
  1078. if (t_now <= t0) {
  1079. /*
  1080. * Either the timestamps are messed or equal. Report
  1081. * maximum delay
  1082. */
  1083. delay = uthr;
  1084. goto out;
  1085. }
  1086. time_delta = t_now - t0;
  1087. if (time_delta <= dac33->mode7_us_to_lthr) {
  1088. /*
  1089. * Phase 1:
  1090. * After burst (draining phase)
  1091. */
  1092. samples_out = US_TO_SAMPLES(
  1093. substream->runtime->rate,
  1094. time_delta);
  1095. if (likely(uthr > samples_out))
  1096. delay = uthr - samples_out;
  1097. else
  1098. delay = 0;
  1099. } else {
  1100. /*
  1101. * Phase 2:
  1102. * During burst operation
  1103. */
  1104. time_delta = time_delta - dac33->mode7_us_to_lthr;
  1105. samples_out = US_TO_SAMPLES(
  1106. substream->runtime->rate,
  1107. time_delta);
  1108. samples_in = US_TO_SAMPLES(
  1109. dac33->burst_rate,
  1110. time_delta);
  1111. delay = MODE7_LTHR + samples_in - samples_out;
  1112. if (unlikely(delay > uthr))
  1113. delay = uthr;
  1114. }
  1115. break;
  1116. default:
  1117. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  1118. dac33->fifo_mode);
  1119. break;
  1120. }
  1121. out:
  1122. return delay;
  1123. }
  1124. static int dac33_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  1125. int clk_id, unsigned int freq, int dir)
  1126. {
  1127. struct snd_soc_codec *codec = codec_dai->codec;
  1128. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1129. u8 ioc_reg, asrcb_reg;
  1130. ioc_reg = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
  1131. asrcb_reg = dac33_read_reg_cache(codec, DAC33_ASRC_CTRL_B);
  1132. switch (clk_id) {
  1133. case TLV320DAC33_MCLK:
  1134. ioc_reg |= DAC33_REFSEL;
  1135. asrcb_reg |= DAC33_SRCREFSEL;
  1136. break;
  1137. case TLV320DAC33_SLEEPCLK:
  1138. ioc_reg &= ~DAC33_REFSEL;
  1139. asrcb_reg &= ~DAC33_SRCREFSEL;
  1140. break;
  1141. default:
  1142. dev_err(codec->dev, "Invalid clock ID (%d)\n", clk_id);
  1143. break;
  1144. }
  1145. dac33->refclk = freq;
  1146. dac33_write_reg_cache(codec, DAC33_INT_OSC_CTRL, ioc_reg);
  1147. dac33_write_reg_cache(codec, DAC33_ASRC_CTRL_B, asrcb_reg);
  1148. return 0;
  1149. }
  1150. static int dac33_set_dai_fmt(struct snd_soc_dai *codec_dai,
  1151. unsigned int fmt)
  1152. {
  1153. struct snd_soc_codec *codec = codec_dai->codec;
  1154. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1155. u8 aictrl_a, aictrl_b;
  1156. aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
  1157. aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  1158. /* set master/slave audio interface */
  1159. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1160. case SND_SOC_DAIFMT_CBM_CFM:
  1161. /* Codec Master */
  1162. aictrl_a |= (DAC33_MSBCLK | DAC33_MSWCLK);
  1163. break;
  1164. case SND_SOC_DAIFMT_CBS_CFS:
  1165. /* Codec Slave */
  1166. if (dac33->fifo_mode) {
  1167. dev_err(codec->dev, "FIFO mode requires master mode\n");
  1168. return -EINVAL;
  1169. } else
  1170. aictrl_a &= ~(DAC33_MSBCLK | DAC33_MSWCLK);
  1171. break;
  1172. default:
  1173. return -EINVAL;
  1174. }
  1175. aictrl_a &= ~DAC33_AFMT_MASK;
  1176. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1177. case SND_SOC_DAIFMT_I2S:
  1178. aictrl_a |= DAC33_AFMT_I2S;
  1179. break;
  1180. case SND_SOC_DAIFMT_DSP_A:
  1181. aictrl_a |= DAC33_AFMT_DSP;
  1182. aictrl_b &= ~DAC33_DATA_DELAY_MASK;
  1183. aictrl_b |= DAC33_DATA_DELAY(0);
  1184. break;
  1185. case SND_SOC_DAIFMT_RIGHT_J:
  1186. aictrl_a |= DAC33_AFMT_RIGHT_J;
  1187. break;
  1188. case SND_SOC_DAIFMT_LEFT_J:
  1189. aictrl_a |= DAC33_AFMT_LEFT_J;
  1190. break;
  1191. default:
  1192. dev_err(codec->dev, "Unsupported format (%u)\n",
  1193. fmt & SND_SOC_DAIFMT_FORMAT_MASK);
  1194. return -EINVAL;
  1195. }
  1196. dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
  1197. dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
  1198. return 0;
  1199. }
  1200. static int dac33_soc_probe(struct snd_soc_codec *codec)
  1201. {
  1202. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1203. int ret = 0;
  1204. codec->control_data = dac33->control_data;
  1205. codec->hw_write = (hw_write_t) i2c_master_send;
  1206. codec->idle_bias_off = 1;
  1207. dac33->codec = codec;
  1208. /* Read the tlv320dac33 ID registers */
  1209. ret = dac33_hard_power(codec, 1);
  1210. if (ret != 0) {
  1211. dev_err(codec->dev, "Failed to power up codec: %d\n", ret);
  1212. goto err_power;
  1213. }
  1214. ret = dac33_read_id(codec);
  1215. dac33_hard_power(codec, 0);
  1216. if (ret < 0) {
  1217. dev_err(codec->dev, "Failed to read chip ID: %d\n", ret);
  1218. ret = -ENODEV;
  1219. goto err_power;
  1220. }
  1221. /* Check if the IRQ number is valid and request it */
  1222. if (dac33->irq >= 0) {
  1223. ret = request_irq(dac33->irq, dac33_interrupt_handler,
  1224. IRQF_TRIGGER_RISING | IRQF_DISABLED,
  1225. codec->name, codec);
  1226. if (ret < 0) {
  1227. dev_err(codec->dev, "Could not request IRQ%d (%d)\n",
  1228. dac33->irq, ret);
  1229. dac33->irq = -1;
  1230. }
  1231. if (dac33->irq != -1) {
  1232. /* Setup work queue */
  1233. dac33->dac33_wq =
  1234. create_singlethread_workqueue("tlv320dac33");
  1235. if (dac33->dac33_wq == NULL) {
  1236. free_irq(dac33->irq, codec);
  1237. return -ENOMEM;
  1238. }
  1239. INIT_WORK(&dac33->work, dac33_work);
  1240. }
  1241. }
  1242. snd_soc_add_controls(codec, dac33_snd_controls,
  1243. ARRAY_SIZE(dac33_snd_controls));
  1244. /* Only add the FIFO controls, if we have valid IRQ number */
  1245. if (dac33->irq >= 0) {
  1246. snd_soc_add_controls(codec, dac33_mode_snd_controls,
  1247. ARRAY_SIZE(dac33_mode_snd_controls));
  1248. /* FIFO usage controls only, if autoio config is not selected */
  1249. if (!dac33->auto_fifo_config)
  1250. snd_soc_add_controls(codec, dac33_fifo_snd_controls,
  1251. ARRAY_SIZE(dac33_fifo_snd_controls));
  1252. }
  1253. dac33_add_widgets(codec);
  1254. err_power:
  1255. return ret;
  1256. }
  1257. static int dac33_soc_remove(struct snd_soc_codec *codec)
  1258. {
  1259. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1260. dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1261. if (dac33->irq >= 0) {
  1262. free_irq(dac33->irq, dac33->codec);
  1263. destroy_workqueue(dac33->dac33_wq);
  1264. }
  1265. return 0;
  1266. }
  1267. static int dac33_soc_suspend(struct snd_soc_codec *codec, pm_message_t state)
  1268. {
  1269. dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1270. return 0;
  1271. }
  1272. static int dac33_soc_resume(struct snd_soc_codec *codec)
  1273. {
  1274. dac33_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1275. return 0;
  1276. }
  1277. static struct snd_soc_codec_driver soc_codec_dev_tlv320dac33 = {
  1278. .read = dac33_read_reg_cache,
  1279. .write = dac33_write_locked,
  1280. .set_bias_level = dac33_set_bias_level,
  1281. .reg_cache_size = ARRAY_SIZE(dac33_reg),
  1282. .reg_word_size = sizeof(u8),
  1283. .reg_cache_default = dac33_reg,
  1284. .probe = dac33_soc_probe,
  1285. .remove = dac33_soc_remove,
  1286. .suspend = dac33_soc_suspend,
  1287. .resume = dac33_soc_resume,
  1288. };
  1289. #define DAC33_RATES (SNDRV_PCM_RATE_44100 | \
  1290. SNDRV_PCM_RATE_48000)
  1291. #define DAC33_FORMATS SNDRV_PCM_FMTBIT_S16_LE
  1292. static struct snd_soc_dai_ops dac33_dai_ops = {
  1293. .startup = dac33_startup,
  1294. .shutdown = dac33_shutdown,
  1295. .hw_params = dac33_hw_params,
  1296. .trigger = dac33_pcm_trigger,
  1297. .delay = dac33_dai_delay,
  1298. .set_sysclk = dac33_set_dai_sysclk,
  1299. .set_fmt = dac33_set_dai_fmt,
  1300. };
  1301. static struct snd_soc_dai_driver dac33_dai = {
  1302. .name = "tlv320dac33-hifi",
  1303. .playback = {
  1304. .stream_name = "Playback",
  1305. .channels_min = 2,
  1306. .channels_max = 2,
  1307. .rates = DAC33_RATES,
  1308. .formats = DAC33_FORMATS,},
  1309. .ops = &dac33_dai_ops,
  1310. };
  1311. static int __devinit dac33_i2c_probe(struct i2c_client *client,
  1312. const struct i2c_device_id *id)
  1313. {
  1314. struct tlv320dac33_platform_data *pdata;
  1315. struct tlv320dac33_priv *dac33;
  1316. int ret, i;
  1317. if (client->dev.platform_data == NULL) {
  1318. dev_err(&client->dev, "Platform data not set\n");
  1319. return -ENODEV;
  1320. }
  1321. pdata = client->dev.platform_data;
  1322. dac33 = kzalloc(sizeof(struct tlv320dac33_priv), GFP_KERNEL);
  1323. if (dac33 == NULL)
  1324. return -ENOMEM;
  1325. dac33->control_data = client;
  1326. mutex_init(&dac33->mutex);
  1327. spin_lock_init(&dac33->lock);
  1328. i2c_set_clientdata(client, dac33);
  1329. dac33->power_gpio = pdata->power_gpio;
  1330. dac33->burst_bclkdiv = pdata->burst_bclkdiv;
  1331. /* Pre calculate the burst rate */
  1332. dac33->burst_rate = BURST_BASEFREQ_HZ / dac33->burst_bclkdiv / 32;
  1333. dac33->keep_bclk = pdata->keep_bclk;
  1334. dac33->auto_fifo_config = pdata->auto_fifo_config;
  1335. dac33->mode1_latency = pdata->mode1_latency;
  1336. if (!dac33->mode1_latency)
  1337. dac33->mode1_latency = 10000; /* 10ms */
  1338. dac33->irq = client->irq;
  1339. dac33->nsample = NSAMPLE_MAX;
  1340. dac33->nsample_max = NSAMPLE_MAX;
  1341. dac33->uthr = MODE7_UTHR;
  1342. /* Disable FIFO use by default */
  1343. dac33->fifo_mode = DAC33_FIFO_BYPASS;
  1344. /* Check if the reset GPIO number is valid and request it */
  1345. if (dac33->power_gpio >= 0) {
  1346. ret = gpio_request(dac33->power_gpio, "tlv320dac33 reset");
  1347. if (ret < 0) {
  1348. dev_err(&client->dev,
  1349. "Failed to request reset GPIO (%d)\n",
  1350. dac33->power_gpio);
  1351. goto err_gpio;
  1352. }
  1353. gpio_direction_output(dac33->power_gpio, 0);
  1354. }
  1355. for (i = 0; i < ARRAY_SIZE(dac33->supplies); i++)
  1356. dac33->supplies[i].supply = dac33_supply_names[i];
  1357. ret = regulator_bulk_get(&client->dev, ARRAY_SIZE(dac33->supplies),
  1358. dac33->supplies);
  1359. if (ret != 0) {
  1360. dev_err(&client->dev, "Failed to request supplies: %d\n", ret);
  1361. goto err_get;
  1362. }
  1363. ret = snd_soc_register_codec(&client->dev,
  1364. &soc_codec_dev_tlv320dac33, &dac33_dai, 1);
  1365. if (ret < 0)
  1366. goto err_register;
  1367. return ret;
  1368. err_register:
  1369. regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1370. err_get:
  1371. if (dac33->power_gpio >= 0)
  1372. gpio_free(dac33->power_gpio);
  1373. err_gpio:
  1374. kfree(dac33);
  1375. return ret;
  1376. }
  1377. static int __devexit dac33_i2c_remove(struct i2c_client *client)
  1378. {
  1379. struct tlv320dac33_priv *dac33 = i2c_get_clientdata(client);
  1380. if (unlikely(dac33->chip_power))
  1381. dac33_hard_power(dac33->codec, 0);
  1382. if (dac33->power_gpio >= 0)
  1383. gpio_free(dac33->power_gpio);
  1384. regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1385. snd_soc_unregister_codec(&client->dev);
  1386. kfree(dac33);
  1387. return 0;
  1388. }
  1389. static const struct i2c_device_id tlv320dac33_i2c_id[] = {
  1390. {
  1391. .name = "tlv320dac33",
  1392. .driver_data = 0,
  1393. },
  1394. { },
  1395. };
  1396. static struct i2c_driver tlv320dac33_i2c_driver = {
  1397. .driver = {
  1398. .name = "tlv320dac33-codec",
  1399. .owner = THIS_MODULE,
  1400. },
  1401. .probe = dac33_i2c_probe,
  1402. .remove = __devexit_p(dac33_i2c_remove),
  1403. .id_table = tlv320dac33_i2c_id,
  1404. };
  1405. static int __init dac33_module_init(void)
  1406. {
  1407. int r;
  1408. r = i2c_add_driver(&tlv320dac33_i2c_driver);
  1409. if (r < 0) {
  1410. printk(KERN_ERR "DAC33: driver registration failed\n");
  1411. return r;
  1412. }
  1413. return 0;
  1414. }
  1415. module_init(dac33_module_init);
  1416. static void __exit dac33_module_exit(void)
  1417. {
  1418. i2c_del_driver(&tlv320dac33_i2c_driver);
  1419. }
  1420. module_exit(dac33_module_exit);
  1421. MODULE_DESCRIPTION("ASoC TLV320DAC33 codec driver");
  1422. MODULE_AUTHOR("Peter Ujfalusi <peter.ujfalusi@nokia.com>");
  1423. MODULE_LICENSE("GPL");