sh-sci.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737
  1. /* $Id: sh-sci.h,v 1.4 2004/02/19 16:43:56 lethal Exp $
  2. *
  3. * linux/drivers/serial/sh-sci.h
  4. *
  5. * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
  6. * Copyright (C) 1999, 2000 Niibe Yutaka
  7. * Copyright (C) 2000 Greg Banks
  8. * Copyright (C) 2002, 2003 Paul Mundt
  9. * Modified to support multiple serial ports. Stuart Menefy (May 2000).
  10. * Modified to support SH7300(SH-Mobile) SCIF. Takashi Kusuda (Jun 2003).
  11. * Modified to support H8/300 Series Yoshinori Sato (Feb 2004).
  12. * Removed SH7300 support (Jul 2007).
  13. * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Aug 2007).
  14. */
  15. #include <linux/serial_core.h>
  16. #include <asm/io.h>
  17. #include <asm/gpio.h>
  18. #if defined(CONFIG_H83007) || defined(CONFIG_H83068)
  19. #include <asm/regs306x.h>
  20. #endif
  21. #if defined(CONFIG_H8S2678)
  22. #include <asm/regs267x.h>
  23. #endif
  24. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  25. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  26. defined(CONFIG_CPU_SUBTYPE_SH7708) || \
  27. defined(CONFIG_CPU_SUBTYPE_SH7709)
  28. # define SCPCR 0xA4000116 /* 16 bit SCI and SCIF */
  29. # define SCPDR 0xA4000136 /* 8 bit SCI and SCIF */
  30. # define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
  31. # define SCI_AND_SCIF
  32. #elif defined(CONFIG_CPU_SUBTYPE_SH7705)
  33. # define SCIF0 0xA4400000
  34. # define SCIF2 0xA4410000
  35. # define SCSMR_Ir 0xA44A0000
  36. # define IRDA_SCIF SCIF0
  37. # define SCPCR 0xA4000116
  38. # define SCPDR 0xA4000136
  39. /* Set the clock source,
  40. * SCIF2 (0xA4410000) -> External clock, SCK pin used as clock input
  41. * SCIF0 (0xA4400000) -> Internal clock, SCK pin as serial clock output
  42. */
  43. # define SCSCR_INIT(port) (port->mapbase == SCIF2) ? 0xF3 : 0xF0
  44. # define SCIF_ONLY
  45. #elif defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  46. defined(CONFIG_CPU_SUBTYPE_SH7721)
  47. # define SCSCR_INIT(port) 0x0030 /* TIE=0,RIE=0,TE=1,RE=1 */
  48. # define SCIF_ONLY
  49. #define SCIF_ORER 0x0200 /* overrun error bit */
  50. #elif defined(CONFIG_SH_RTS7751R2D)
  51. # define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
  52. # define SCIF_ORER 0x0001 /* overrun error bit */
  53. # define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  54. # define SCIF_ONLY
  55. #elif defined(CONFIG_CPU_SUBTYPE_SH7750) || \
  56. defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
  57. defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
  58. defined(CONFIG_CPU_SUBTYPE_SH7091) || \
  59. defined(CONFIG_CPU_SUBTYPE_SH7751) || \
  60. defined(CONFIG_CPU_SUBTYPE_SH7751R)
  61. # define SCSPTR1 0xffe0001c /* 8 bit SCI */
  62. # define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
  63. # define SCIF_ORER 0x0001 /* overrun error bit */
  64. # define SCSCR_INIT(port) (((port)->type == PORT_SCI) ? \
  65. 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */ : \
  66. 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */ )
  67. # define SCI_AND_SCIF
  68. #elif defined(CONFIG_CPU_SUBTYPE_SH7760)
  69. # define SCSPTR0 0xfe600024 /* 16 bit SCIF */
  70. # define SCSPTR1 0xfe610024 /* 16 bit SCIF */
  71. # define SCSPTR2 0xfe620024 /* 16 bit SCIF */
  72. # define SCIF_ORER 0x0001 /* overrun error bit */
  73. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  74. # define SCIF_ONLY
  75. #elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  76. # define SCSPTR0 0xA4400000 /* 16 bit SCIF */
  77. # define SCIF_ORER 0x0001 /* overrun error bit */
  78. # define PACR 0xa4050100
  79. # define PBCR 0xa4050102
  80. # define SCSCR_INIT(port) 0x3B
  81. # define SCIF_ONLY
  82. #elif defined(CONFIG_CPU_SUBTYPE_SH7343)
  83. # define SCSPTR0 0xffe00010 /* 16 bit SCIF */
  84. # define SCSPTR1 0xffe10010 /* 16 bit SCIF */
  85. # define SCSPTR2 0xffe20010 /* 16 bit SCIF */
  86. # define SCSPTR3 0xffe30010 /* 16 bit SCIF */
  87. # define SCSCR_INIT(port) 0x32 /* TIE=0,RIE=0,TE=1,RE=1,REIE=0,CKE=1 */
  88. # define SCIF_ONLY
  89. #elif defined(CONFIG_CPU_SUBTYPE_SH7722)
  90. # define SCPDR0 0xA405013E /* 16 bit SCIF0 PSDR */
  91. # define SCSPTR0 SCPDR0
  92. # define SCIF_ORER 0x0001 /* overrun error bit */
  93. # define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  94. # define SCIF_ONLY
  95. # define PORT_PSCR 0xA405011E
  96. #elif defined(CONFIG_CPU_SUBTYPE_SH7366)
  97. # define SCPDR0 0xA405013E /* 16 bit SCIF0 PSDR */
  98. # define SCSPTR0 SCPDR0
  99. # define SCIF_ORER 0x0001 /* overrun error bit */
  100. # define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  101. # define SCIF_ONLY
  102. #elif defined(CONFIG_CPU_SUBTYPE_SH4_202)
  103. # define SCSPTR2 0xffe80020 /* 16 bit SCIF */
  104. # define SCIF_ORER 0x0001 /* overrun error bit */
  105. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  106. # define SCIF_ONLY
  107. #elif defined(CONFIG_CPU_SUBTYPE_SH5_101) || defined(CONFIG_CPU_SUBTYPE_SH5_103)
  108. # include <asm/hardware.h>
  109. # define SCIF_BASE_ADDR 0x01030000
  110. # define SCIF_ADDR_SH5 PHYS_PERIPHERAL_BLOCK+SCIF_BASE_ADDR
  111. # define SCIF_PTR2_OFFS 0x0000020
  112. # define SCIF_LSR2_OFFS 0x0000024
  113. # define SCSPTR2 ((port->mapbase)+SCIF_PTR2_OFFS) /* 16 bit SCIF */
  114. # define SCLSR2 ((port->mapbase)+SCIF_LSR2_OFFS) /* 16 bit SCIF */
  115. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0, TE=1,RE=1,REIE=1 */
  116. # define SCIF_ONLY
  117. #elif defined(CONFIG_H83007) || defined(CONFIG_H83068)
  118. # define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
  119. # define SCI_ONLY
  120. # define H8300_SCI_DR(ch) *(volatile char *)(P1DR + h8300_sci_pins[ch].port)
  121. #elif defined(CONFIG_H8S2678)
  122. # define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
  123. # define SCI_ONLY
  124. # define H8300_SCI_DR(ch) *(volatile char *)(P1DR + h8300_sci_pins[ch].port)
  125. #elif defined(CONFIG_CPU_SUBTYPE_SH7763)
  126. # define SCSPTR0 0xffe00024 /* 16 bit SCIF */
  127. # define SCSPTR1 0xffe08024 /* 16 bit SCIF */
  128. # define SCIF_ORER 0x0001 /* overrun error bit */
  129. # define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  130. # define SCIF_ONLY
  131. #elif defined(CONFIG_CPU_SUBTYPE_SH7770)
  132. # define SCSPTR0 0xff923020 /* 16 bit SCIF */
  133. # define SCSPTR1 0xff924020 /* 16 bit SCIF */
  134. # define SCSPTR2 0xff925020 /* 16 bit SCIF */
  135. # define SCIF_ORER 0x0001 /* overrun error bit */
  136. # define SCSCR_INIT(port) 0x3c /* TIE=0,RIE=0,TE=1,RE=1,REIE=1,cke=2 */
  137. # define SCIF_ONLY
  138. #elif defined(CONFIG_CPU_SUBTYPE_SH7780)
  139. # define SCSPTR0 0xffe00024 /* 16 bit SCIF */
  140. # define SCSPTR1 0xffe10024 /* 16 bit SCIF */
  141. # define SCIF_ORER 0x0001 /* Overrun error bit */
  142. # define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  143. # define SCIF_ONLY
  144. #elif defined(CONFIG_CPU_SUBTYPE_SH7785)
  145. # define SCSPTR0 0xffea0024 /* 16 bit SCIF */
  146. # define SCSPTR1 0xffeb0024 /* 16 bit SCIF */
  147. # define SCSPTR2 0xffec0024 /* 16 bit SCIF */
  148. # define SCSPTR3 0xffed0024 /* 16 bit SCIF */
  149. # define SCSPTR4 0xffee0024 /* 16 bit SCIF */
  150. # define SCSPTR5 0xffef0024 /* 16 bit SCIF */
  151. # define SCIF_OPER 0x0001 /* Overrun error bit */
  152. # define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  153. # define SCIF_ONLY
  154. #elif defined(CONFIG_CPU_SUBTYPE_SH7203) || \
  155. defined(CONFIG_CPU_SUBTYPE_SH7206) || \
  156. defined(CONFIG_CPU_SUBTYPE_SH7263)
  157. # define SCSPTR0 0xfffe8020 /* 16 bit SCIF */
  158. # define SCSPTR1 0xfffe8820 /* 16 bit SCIF */
  159. # define SCSPTR2 0xfffe9020 /* 16 bit SCIF */
  160. # define SCSPTR3 0xfffe9820 /* 16 bit SCIF */
  161. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  162. # define SCIF_ONLY
  163. #elif defined(CONFIG_CPU_SUBTYPE_SH7619)
  164. # define SCSPTR0 0xf8400020 /* 16 bit SCIF */
  165. # define SCSPTR1 0xf8410020 /* 16 bit SCIF */
  166. # define SCSPTR2 0xf8420020 /* 16 bit SCIF */
  167. # define SCIF_ORER 0x0001 /* overrun error bit */
  168. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  169. # define SCIF_ONLY
  170. #elif defined(CONFIG_CPU_SUBTYPE_SHX3)
  171. # define SCSPTR0 0xffc30020 /* 16 bit SCIF */
  172. # define SCSPTR1 0xffc40020 /* 16 bit SCIF */
  173. # define SCSPTR2 0xffc50020 /* 16 bit SCIF */
  174. # define SCSPTR3 0xffc60020 /* 16 bit SCIF */
  175. # define SCIF_ORER 0x0001 /* Overrun error bit */
  176. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  177. # define SCIF_ONLY
  178. #else
  179. # error CPU subtype not defined
  180. #endif
  181. /* SCSCR */
  182. #define SCI_CTRL_FLAGS_TIE 0x80 /* all */
  183. #define SCI_CTRL_FLAGS_RIE 0x40 /* all */
  184. #define SCI_CTRL_FLAGS_TE 0x20 /* all */
  185. #define SCI_CTRL_FLAGS_RE 0x10 /* all */
  186. #if defined(CONFIG_CPU_SUBTYPE_SH7750) || \
  187. defined(CONFIG_CPU_SUBTYPE_SH7091) || \
  188. defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
  189. defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
  190. defined(CONFIG_CPU_SUBTYPE_SH7751) || \
  191. defined(CONFIG_CPU_SUBTYPE_SH7751R) || \
  192. defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  193. defined(CONFIG_CPU_SUBTYPE_SH7785) || \
  194. defined(CONFIG_CPU_SUBTYPE_SHX3)
  195. #define SCI_CTRL_FLAGS_REIE 0x08 /* 7750 SCIF */
  196. #else
  197. #define SCI_CTRL_FLAGS_REIE 0
  198. #endif
  199. /* SCI_CTRL_FLAGS_MPIE 0x08 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  200. /* SCI_CTRL_FLAGS_TEIE 0x04 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  201. /* SCI_CTRL_FLAGS_CKE1 0x02 * all */
  202. /* SCI_CTRL_FLAGS_CKE0 0x01 * 7707 SCI/SCIF, 7708 SCI, 7709 SCI/SCIF, 7750 SCI */
  203. /* SCxSR SCI */
  204. #define SCI_TDRE 0x80 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  205. #define SCI_RDRF 0x40 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  206. #define SCI_ORER 0x20 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  207. #define SCI_FER 0x10 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  208. #define SCI_PER 0x08 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  209. #define SCI_TEND 0x04 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  210. /* SCI_MPB 0x02 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  211. /* SCI_MPBT 0x01 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  212. #define SCI_ERRORS ( SCI_PER | SCI_FER | SCI_ORER)
  213. /* SCxSR SCIF */
  214. #define SCIF_ER 0x0080 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  215. #define SCIF_TEND 0x0040 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  216. #define SCIF_TDFE 0x0020 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  217. #define SCIF_BRK 0x0010 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  218. #define SCIF_FER 0x0008 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  219. #define SCIF_PER 0x0004 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  220. #define SCIF_RDF 0x0002 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  221. #define SCIF_DR 0x0001 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  222. #if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  223. defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  224. defined(CONFIG_CPU_SUBTYPE_SH7721)
  225. #define SCIF_ORER 0x0200
  226. #define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK | SCIF_ORER)
  227. #define SCIF_RFDC_MASK 0x007f
  228. #define SCIF_TXROOM_MAX 64
  229. #else
  230. #define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK)
  231. #define SCIF_RFDC_MASK 0x001f
  232. #define SCIF_TXROOM_MAX 16
  233. #endif
  234. #if defined(SCI_ONLY)
  235. # define SCxSR_TEND(port) SCI_TEND
  236. # define SCxSR_ERRORS(port) SCI_ERRORS
  237. # define SCxSR_RDxF(port) SCI_RDRF
  238. # define SCxSR_TDxE(port) SCI_TDRE
  239. # define SCxSR_ORER(port) SCI_ORER
  240. # define SCxSR_FER(port) SCI_FER
  241. # define SCxSR_PER(port) SCI_PER
  242. # define SCxSR_BRK(port) 0x00
  243. # define SCxSR_RDxF_CLEAR(port) 0xbc
  244. # define SCxSR_ERROR_CLEAR(port) 0xc4
  245. # define SCxSR_TDxE_CLEAR(port) 0x78
  246. # define SCxSR_BREAK_CLEAR(port) 0xc4
  247. #elif defined(SCIF_ONLY)
  248. # define SCxSR_TEND(port) SCIF_TEND
  249. # define SCxSR_ERRORS(port) SCIF_ERRORS
  250. # define SCxSR_RDxF(port) SCIF_RDF
  251. # define SCxSR_TDxE(port) SCIF_TDFE
  252. #if defined(CONFIG_CPU_SUBTYPE_SH7705)
  253. # define SCxSR_ORER(port) SCIF_ORER
  254. #else
  255. # define SCxSR_ORER(port) 0x0000
  256. #endif
  257. # define SCxSR_FER(port) SCIF_FER
  258. # define SCxSR_PER(port) SCIF_PER
  259. # define SCxSR_BRK(port) SCIF_BRK
  260. #if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  261. defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  262. defined(CONFIG_CPU_SUBTYPE_SH7721)
  263. # define SCxSR_RDxF_CLEAR(port) (sci_in(port,SCxSR)&0xfffc)
  264. # define SCxSR_ERROR_CLEAR(port) (sci_in(port,SCxSR)&0xfd73)
  265. # define SCxSR_TDxE_CLEAR(port) (sci_in(port,SCxSR)&0xffdf)
  266. # define SCxSR_BREAK_CLEAR(port) (sci_in(port,SCxSR)&0xffe3)
  267. #else
  268. /* SH7705 can also use this, clearing is same between 7705 and 7709 */
  269. # define SCxSR_RDxF_CLEAR(port) 0x00fc
  270. # define SCxSR_ERROR_CLEAR(port) 0x0073
  271. # define SCxSR_TDxE_CLEAR(port) 0x00df
  272. # define SCxSR_BREAK_CLEAR(port) 0x00e3
  273. #endif
  274. #else
  275. # define SCxSR_TEND(port) (((port)->type == PORT_SCI) ? SCI_TEND : SCIF_TEND)
  276. # define SCxSR_ERRORS(port) (((port)->type == PORT_SCI) ? SCI_ERRORS : SCIF_ERRORS)
  277. # define SCxSR_RDxF(port) (((port)->type == PORT_SCI) ? SCI_RDRF : SCIF_RDF)
  278. # define SCxSR_TDxE(port) (((port)->type == PORT_SCI) ? SCI_TDRE : SCIF_TDFE)
  279. # define SCxSR_ORER(port) (((port)->type == PORT_SCI) ? SCI_ORER : 0x0000)
  280. # define SCxSR_FER(port) (((port)->type == PORT_SCI) ? SCI_FER : SCIF_FER)
  281. # define SCxSR_PER(port) (((port)->type == PORT_SCI) ? SCI_PER : SCIF_PER)
  282. # define SCxSR_BRK(port) (((port)->type == PORT_SCI) ? 0x00 : SCIF_BRK)
  283. # define SCxSR_RDxF_CLEAR(port) (((port)->type == PORT_SCI) ? 0xbc : 0x00fc)
  284. # define SCxSR_ERROR_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x0073)
  285. # define SCxSR_TDxE_CLEAR(port) (((port)->type == PORT_SCI) ? 0x78 : 0x00df)
  286. # define SCxSR_BREAK_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x00e3)
  287. #endif
  288. /* SCFCR */
  289. #define SCFCR_RFRST 0x0002
  290. #define SCFCR_TFRST 0x0004
  291. #define SCFCR_TCRST 0x4000
  292. #define SCFCR_MCE 0x0008
  293. #define SCI_MAJOR 204
  294. #define SCI_MINOR_START 8
  295. /* Generic serial flags */
  296. #define SCI_RX_THROTTLE 0x0000001
  297. #define SCI_MAGIC 0xbabeface
  298. /*
  299. * Events are used to schedule things to happen at timer-interrupt
  300. * time, instead of at rs interrupt time.
  301. */
  302. #define SCI_EVENT_WRITE_WAKEUP 0
  303. #define SCI_IN(size, offset) \
  304. unsigned int addr = port->mapbase + (offset); \
  305. if ((size) == 8) { \
  306. return ctrl_inb(addr); \
  307. } else { \
  308. return ctrl_inw(addr); \
  309. }
  310. #define SCI_OUT(size, offset, value) \
  311. unsigned int addr = port->mapbase + (offset); \
  312. if ((size) == 8) { \
  313. ctrl_outb(value, addr); \
  314. } else { \
  315. ctrl_outw(value, addr); \
  316. }
  317. #define CPU_SCIx_FNS(name, sci_offset, sci_size, scif_offset, scif_size)\
  318. static inline unsigned int sci_##name##_in(struct uart_port *port) \
  319. { \
  320. if (port->type == PORT_SCI) { \
  321. SCI_IN(sci_size, sci_offset) \
  322. } else { \
  323. SCI_IN(scif_size, scif_offset); \
  324. } \
  325. } \
  326. static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
  327. { \
  328. if (port->type == PORT_SCI) { \
  329. SCI_OUT(sci_size, sci_offset, value) \
  330. } else { \
  331. SCI_OUT(scif_size, scif_offset, value); \
  332. } \
  333. }
  334. #define CPU_SCIF_FNS(name, scif_offset, scif_size) \
  335. static inline unsigned int sci_##name##_in(struct uart_port *port) \
  336. { \
  337. SCI_IN(scif_size, scif_offset); \
  338. } \
  339. static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
  340. { \
  341. SCI_OUT(scif_size, scif_offset, value); \
  342. }
  343. #define CPU_SCI_FNS(name, sci_offset, sci_size) \
  344. static inline unsigned int sci_##name##_in(struct uart_port* port) \
  345. { \
  346. SCI_IN(sci_size, sci_offset); \
  347. } \
  348. static inline void sci_##name##_out(struct uart_port* port, unsigned int value) \
  349. { \
  350. SCI_OUT(sci_size, sci_offset, value); \
  351. }
  352. #ifdef CONFIG_CPU_SH3
  353. #if defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  354. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  355. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  356. h8_sci_offset, h8_sci_size) \
  357. CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size, sh4_scif_offset, sh4_scif_size)
  358. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  359. CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
  360. #elif defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  361. defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  362. defined(CONFIG_CPU_SUBTYPE_SH7721)
  363. #define SCIF_FNS(name, scif_offset, scif_size) \
  364. CPU_SCIF_FNS(name, scif_offset, scif_size)
  365. #else
  366. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  367. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  368. h8_sci_offset, h8_sci_size) \
  369. CPU_SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh3_scif_offset, sh3_scif_size)
  370. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  371. CPU_SCIF_FNS(name, sh3_scif_offset, sh3_scif_size)
  372. #endif
  373. #elif defined(__H8300H__) || defined(__H8300S__)
  374. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  375. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  376. h8_sci_offset, h8_sci_size) \
  377. CPU_SCI_FNS(name, h8_sci_offset, h8_sci_size)
  378. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size)
  379. #else
  380. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  381. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  382. h8_sci_offset, h8_sci_size) \
  383. CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size, sh4_scif_offset, sh4_scif_size)
  384. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  385. CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
  386. #endif
  387. #if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  388. defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  389. defined(CONFIG_CPU_SUBTYPE_SH7721)
  390. SCIF_FNS(SCSMR, 0x00, 16)
  391. SCIF_FNS(SCBRR, 0x04, 8)
  392. SCIF_FNS(SCSCR, 0x08, 16)
  393. SCIF_FNS(SCTDSR, 0x0c, 8)
  394. SCIF_FNS(SCFER, 0x10, 16)
  395. SCIF_FNS(SCxSR, 0x14, 16)
  396. SCIF_FNS(SCFCR, 0x18, 16)
  397. SCIF_FNS(SCFDR, 0x1c, 16)
  398. SCIF_FNS(SCxTDR, 0x20, 8)
  399. SCIF_FNS(SCxRDR, 0x24, 8)
  400. SCIF_FNS(SCLSR, 0x24, 16)
  401. #else
  402. /* reg SCI/SH3 SCI/SH4 SCIF/SH3 SCIF/SH4 SCI/H8*/
  403. /* name off sz off sz off sz off sz off sz*/
  404. SCIx_FNS(SCSMR, 0x00, 8, 0x00, 8, 0x00, 8, 0x00, 16, 0x00, 8)
  405. SCIx_FNS(SCBRR, 0x02, 8, 0x04, 8, 0x02, 8, 0x04, 8, 0x01, 8)
  406. SCIx_FNS(SCSCR, 0x04, 8, 0x08, 8, 0x04, 8, 0x08, 16, 0x02, 8)
  407. SCIx_FNS(SCxTDR, 0x06, 8, 0x0c, 8, 0x06, 8, 0x0C, 8, 0x03, 8)
  408. SCIx_FNS(SCxSR, 0x08, 8, 0x10, 8, 0x08, 16, 0x10, 16, 0x04, 8)
  409. SCIx_FNS(SCxRDR, 0x0a, 8, 0x14, 8, 0x0A, 8, 0x14, 8, 0x05, 8)
  410. SCIF_FNS(SCFCR, 0x0c, 8, 0x18, 16)
  411. #if defined(CONFIG_CPU_SUBTYPE_SH7760) || \
  412. defined(CONFIG_CPU_SUBTYPE_SH7763) || \
  413. defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  414. defined(CONFIG_CPU_SUBTYPE_SH7785)
  415. SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
  416. SCIF_FNS(SCTFDR, 0x0e, 16, 0x1C, 16)
  417. SCIF_FNS(SCRFDR, 0x0e, 16, 0x20, 16)
  418. SCIF_FNS(SCSPTR, 0, 0, 0x24, 16)
  419. SCIF_FNS(SCLSR, 0, 0, 0x28, 16)
  420. #else
  421. SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
  422. SCIF_FNS(SCSPTR, 0, 0, 0x20, 16)
  423. SCIF_FNS(SCLSR, 0, 0, 0x24, 16)
  424. #endif
  425. #endif
  426. #define sci_in(port, reg) sci_##reg##_in(port)
  427. #define sci_out(port, reg, value) sci_##reg##_out(port, value)
  428. /* H8/300 series SCI pins assignment */
  429. #if defined(__H8300H__) || defined(__H8300S__)
  430. static const struct __attribute__((packed)) {
  431. int port; /* GPIO port no */
  432. unsigned short rx,tx; /* GPIO bit no */
  433. } h8300_sci_pins[] = {
  434. #if defined(CONFIG_H83007) || defined(CONFIG_H83068)
  435. { /* SCI0 */
  436. .port = H8300_GPIO_P9,
  437. .rx = H8300_GPIO_B2,
  438. .tx = H8300_GPIO_B0,
  439. },
  440. { /* SCI1 */
  441. .port = H8300_GPIO_P9,
  442. .rx = H8300_GPIO_B3,
  443. .tx = H8300_GPIO_B1,
  444. },
  445. { /* SCI2 */
  446. .port = H8300_GPIO_PB,
  447. .rx = H8300_GPIO_B7,
  448. .tx = H8300_GPIO_B6,
  449. }
  450. #elif defined(CONFIG_H8S2678)
  451. { /* SCI0 */
  452. .port = H8300_GPIO_P3,
  453. .rx = H8300_GPIO_B2,
  454. .tx = H8300_GPIO_B0,
  455. },
  456. { /* SCI1 */
  457. .port = H8300_GPIO_P3,
  458. .rx = H8300_GPIO_B3,
  459. .tx = H8300_GPIO_B1,
  460. },
  461. { /* SCI2 */
  462. .port = H8300_GPIO_P5,
  463. .rx = H8300_GPIO_B1,
  464. .tx = H8300_GPIO_B0,
  465. }
  466. #endif
  467. };
  468. #endif
  469. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  470. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  471. defined(CONFIG_CPU_SUBTYPE_SH7708) || \
  472. defined(CONFIG_CPU_SUBTYPE_SH7709)
  473. static inline int sci_rxd_in(struct uart_port *port)
  474. {
  475. if (port->mapbase == 0xfffffe80)
  476. return ctrl_inb(SCPDR)&0x01 ? 1 : 0; /* SCI */
  477. if (port->mapbase == 0xa4000150)
  478. return ctrl_inb(SCPDR)&0x10 ? 1 : 0; /* SCIF */
  479. if (port->mapbase == 0xa4000140)
  480. return ctrl_inb(SCPDR)&0x04 ? 1 : 0; /* IRDA */
  481. return 1;
  482. }
  483. #elif defined(CONFIG_CPU_SUBTYPE_SH7705)
  484. static inline int sci_rxd_in(struct uart_port *port)
  485. {
  486. if (port->mapbase == SCIF0)
  487. return ctrl_inb(SCPDR)&0x04 ? 1 : 0; /* IRDA */
  488. if (port->mapbase == SCIF2)
  489. return ctrl_inb(SCPDR)&0x10 ? 1 : 0; /* SCIF */
  490. return 1;
  491. }
  492. #elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  493. static inline int sci_rxd_in(struct uart_port *port)
  494. {
  495. return sci_in(port,SCxSR)&0x0010 ? 1 : 0;
  496. }
  497. static inline void set_sh771x_scif_pfc(struct uart_port *port)
  498. {
  499. if (port->mapbase == 0xA4400000){
  500. ctrl_outw(ctrl_inw(PACR)&0xffc0,PACR);
  501. ctrl_outw(ctrl_inw(PBCR)&0x0fff,PBCR);
  502. return;
  503. }
  504. if (port->mapbase == 0xA4410000){
  505. ctrl_outw(ctrl_inw(PBCR)&0xf003,PBCR);
  506. return;
  507. }
  508. }
  509. #elif defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  510. defined(CONFIG_CPU_SUBTYPE_SH7721)
  511. static inline int sci_rxd_in(struct uart_port *port)
  512. {
  513. if (port->mapbase == 0xa4430000)
  514. return sci_in(port, SCxSR) & 0x0003 ? 1 : 0;
  515. else if (port->mapbase == 0xa4438000)
  516. return sci_in(port, SCxSR) & 0x0003 ? 1 : 0;
  517. return 1;
  518. }
  519. #elif defined(CONFIG_CPU_SUBTYPE_SH7750) || \
  520. defined(CONFIG_CPU_SUBTYPE_SH7751) || \
  521. defined(CONFIG_CPU_SUBTYPE_SH7751R) || \
  522. defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
  523. defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
  524. defined(CONFIG_CPU_SUBTYPE_SH7091) || \
  525. defined(CONFIG_CPU_SUBTYPE_SH4_202)
  526. static inline int sci_rxd_in(struct uart_port *port)
  527. {
  528. #ifndef SCIF_ONLY
  529. if (port->mapbase == 0xffe00000)
  530. return ctrl_inb(SCSPTR1)&0x01 ? 1 : 0; /* SCI */
  531. #endif
  532. #ifndef SCI_ONLY
  533. if (port->mapbase == 0xffe80000)
  534. return ctrl_inw(SCSPTR2)&0x0001 ? 1 : 0; /* SCIF */
  535. #endif
  536. return 1;
  537. }
  538. #elif defined(CONFIG_CPU_SUBTYPE_SH7760)
  539. static inline int sci_rxd_in(struct uart_port *port)
  540. {
  541. if (port->mapbase == 0xfe600000)
  542. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  543. if (port->mapbase == 0xfe610000)
  544. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  545. if (port->mapbase == 0xfe620000)
  546. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  547. return 1;
  548. }
  549. #elif defined(CONFIG_CPU_SUBTYPE_SH7343)
  550. static inline int sci_rxd_in(struct uart_port *port)
  551. {
  552. if (port->mapbase == 0xffe00000)
  553. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  554. if (port->mapbase == 0xffe10000)
  555. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  556. if (port->mapbase == 0xffe20000)
  557. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  558. if (port->mapbase == 0xffe30000)
  559. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  560. return 1;
  561. }
  562. #elif defined(CONFIG_CPU_SUBTYPE_SH7722) || defined(CONFIG_CPU_SUBTYPE_SH7366)
  563. static inline int sci_rxd_in(struct uart_port *port)
  564. {
  565. if (port->mapbase == 0xffe00000)
  566. return ctrl_inb(SCPDR0) & 0x0001 ? 1 : 0; /* SCIF0 */
  567. return 1;
  568. }
  569. #elif defined(CONFIG_CPU_SUBTYPE_SH5_101) || defined(CONFIG_CPU_SUBTYPE_SH5_103)
  570. static inline int sci_rxd_in(struct uart_port *port)
  571. {
  572. return sci_in(port, SCSPTR)&0x0001 ? 1 : 0; /* SCIF */
  573. }
  574. #elif defined(__H8300H__) || defined(__H8300S__)
  575. static inline int sci_rxd_in(struct uart_port *port)
  576. {
  577. int ch = (port->mapbase - SMR0) >> 3;
  578. return (H8300_SCI_DR(ch) & h8300_sci_pins[ch].rx) ? 1 : 0;
  579. }
  580. #elif defined(CONFIG_CPU_SUBTYPE_SH7763)
  581. static inline int sci_rxd_in(struct uart_port *port)
  582. {
  583. if (port->mapbase == 0xffe00000)
  584. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  585. if (port->mapbase == 0xffe08000)
  586. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  587. return 1;
  588. }
  589. #elif defined(CONFIG_CPU_SUBTYPE_SH7770)
  590. static inline int sci_rxd_in(struct uart_port *port)
  591. {
  592. if (port->mapbase == 0xff923000)
  593. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  594. if (port->mapbase == 0xff924000)
  595. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  596. if (port->mapbase == 0xff925000)
  597. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  598. return 1;
  599. }
  600. #elif defined(CONFIG_CPU_SUBTYPE_SH7780)
  601. static inline int sci_rxd_in(struct uart_port *port)
  602. {
  603. if (port->mapbase == 0xffe00000)
  604. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  605. if (port->mapbase == 0xffe10000)
  606. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  607. return 1;
  608. }
  609. #elif defined(CONFIG_CPU_SUBTYPE_SH7785)
  610. static inline int sci_rxd_in(struct uart_port *port)
  611. {
  612. if (port->mapbase == 0xffea0000)
  613. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  614. if (port->mapbase == 0xffeb0000)
  615. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  616. if (port->mapbase == 0xffec0000)
  617. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  618. if (port->mapbase == 0xffed0000)
  619. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  620. if (port->mapbase == 0xffee0000)
  621. return ctrl_inw(SCSPTR4) & 0x0001 ? 1 : 0; /* SCIF */
  622. if (port->mapbase == 0xffef0000)
  623. return ctrl_inw(SCSPTR5) & 0x0001 ? 1 : 0; /* SCIF */
  624. return 1;
  625. }
  626. #elif defined(CONFIG_CPU_SUBTYPE_SH7203) || \
  627. defined(CONFIG_CPU_SUBTYPE_SH7206) || \
  628. defined(CONFIG_CPU_SUBTYPE_SH7263)
  629. static inline int sci_rxd_in(struct uart_port *port)
  630. {
  631. if (port->mapbase == 0xfffe8000)
  632. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  633. if (port->mapbase == 0xfffe8800)
  634. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  635. if (port->mapbase == 0xfffe9000)
  636. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  637. if (port->mapbase == 0xfffe9800)
  638. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  639. return 1;
  640. }
  641. #elif defined(CONFIG_CPU_SUBTYPE_SH7619)
  642. static inline int sci_rxd_in(struct uart_port *port)
  643. {
  644. if (port->mapbase == 0xf8400000)
  645. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  646. if (port->mapbase == 0xf8410000)
  647. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  648. if (port->mapbase == 0xf8420000)
  649. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  650. return 1;
  651. }
  652. #elif defined(CONFIG_CPU_SUBTYPE_SHX3)
  653. static inline int sci_rxd_in(struct uart_port *port)
  654. {
  655. if (port->mapbase == 0xffc30000)
  656. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  657. if (port->mapbase == 0xffc40000)
  658. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  659. if (port->mapbase == 0xffc50000)
  660. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  661. if (port->mapbase == 0xffc60000)
  662. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  663. return 1;
  664. }
  665. #endif
  666. /*
  667. * Values for the BitRate Register (SCBRR)
  668. *
  669. * The values are actually divisors for a frequency which can
  670. * be internal to the SH3 (14.7456MHz) or derived from an external
  671. * clock source. This driver assumes the internal clock is used;
  672. * to support using an external clock source, config options or
  673. * possibly command-line options would need to be added.
  674. *
  675. * Also, to support speeds below 2400 (why?) the lower 2 bits of
  676. * the SCSMR register would also need to be set to non-zero values.
  677. *
  678. * -- Greg Banks 27Feb2000
  679. *
  680. * Answer: The SCBRR register is only eight bits, and the value in
  681. * it gets larger with lower baud rates. At around 2400 (depending on
  682. * the peripherial module clock) you run out of bits. However the
  683. * lower two bits of SCSMR allow the module clock to be divided down,
  684. * scaling the value which is needed in SCBRR.
  685. *
  686. * -- Stuart Menefy - 23 May 2000
  687. *
  688. * I meant, why would anyone bother with bitrates below 2400.
  689. *
  690. * -- Greg Banks - 7Jul2000
  691. *
  692. * You "speedist"! How will I use my 110bps ASR-33 teletype with paper
  693. * tape reader as a console!
  694. *
  695. * -- Mitch Davis - 15 Jul 2000
  696. */
  697. #if defined(CONFIG_CPU_SUBTYPE_SH7763) || \
  698. defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  699. defined(CONFIG_CPU_SUBTYPE_SH7785)
  700. #define SCBRR_VALUE(bps, clk) ((clk+16*bps)/(16*bps)-1)
  701. #elif defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  702. defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  703. defined(CONFIG_CPU_SUBTYPE_SH7721)
  704. #define SCBRR_VALUE(bps, clk) (((clk*2)+16*bps)/(32*bps)-1)
  705. #elif defined(__H8300H__) || defined(__H8300S__)
  706. #define SCBRR_VALUE(bps) (((CONFIG_CPU_CLOCK*1000/32)/bps)-1)
  707. #elif defined(CONFIG_SUPERH64)
  708. #define SCBRR_VALUE(bps) ((current_cpu_data.module_clock+16*bps)/(32*bps)-1)
  709. #else /* Generic SH */
  710. #define SCBRR_VALUE(bps, clk) ((clk+16*bps)/(32*bps)-1)
  711. #endif