intel-agp.c 60 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include "agp.h"
  11. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  12. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  13. #define PCI_DEVICE_ID_INTEL_82965G_1_HB 0x2980
  14. #define PCI_DEVICE_ID_INTEL_82965G_1_IG 0x2982
  15. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  16. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  17. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  18. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  19. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  20. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  21. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  22. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_1_HB || \
  23. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  24. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  25. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB)
  26. extern int agp_memory_reserved;
  27. /* Intel 815 register */
  28. #define INTEL_815_APCONT 0x51
  29. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  30. /* Intel i820 registers */
  31. #define INTEL_I820_RDCR 0x51
  32. #define INTEL_I820_ERRSTS 0xc8
  33. /* Intel i840 registers */
  34. #define INTEL_I840_MCHCFG 0x50
  35. #define INTEL_I840_ERRSTS 0xc8
  36. /* Intel i850 registers */
  37. #define INTEL_I850_MCHCFG 0x50
  38. #define INTEL_I850_ERRSTS 0xc8
  39. /* intel 915G registers */
  40. #define I915_GMADDR 0x18
  41. #define I915_MMADDR 0x10
  42. #define I915_PTEADDR 0x1C
  43. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  44. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  45. /* Intel 965G registers */
  46. #define I965_MSAC 0x62
  47. /* Intel 7505 registers */
  48. #define INTEL_I7505_APSIZE 0x74
  49. #define INTEL_I7505_NCAPID 0x60
  50. #define INTEL_I7505_NISTAT 0x6c
  51. #define INTEL_I7505_ATTBASE 0x78
  52. #define INTEL_I7505_ERRSTS 0x42
  53. #define INTEL_I7505_AGPCTRL 0x70
  54. #define INTEL_I7505_MCHCFG 0x50
  55. static const struct aper_size_info_fixed intel_i810_sizes[] =
  56. {
  57. {64, 16384, 4},
  58. /* The 32M mode still requires a 64k gatt */
  59. {32, 8192, 4}
  60. };
  61. #define AGP_DCACHE_MEMORY 1
  62. #define AGP_PHYS_MEMORY 2
  63. #define INTEL_AGP_CACHED_MEMORY 3
  64. static struct gatt_mask intel_i810_masks[] =
  65. {
  66. {.mask = I810_PTE_VALID, .type = 0},
  67. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  68. {.mask = I810_PTE_VALID, .type = 0},
  69. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  70. .type = INTEL_AGP_CACHED_MEMORY}
  71. };
  72. static struct _intel_i810_private {
  73. struct pci_dev *i810_dev; /* device one */
  74. volatile u8 __iomem *registers;
  75. int num_dcache_entries;
  76. } intel_i810_private;
  77. static int intel_i810_fetch_size(void)
  78. {
  79. u32 smram_miscc;
  80. struct aper_size_info_fixed *values;
  81. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  82. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  83. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  84. printk(KERN_WARNING PFX "i810 is disabled\n");
  85. return 0;
  86. }
  87. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  88. agp_bridge->previous_size =
  89. agp_bridge->current_size = (void *) (values + 1);
  90. agp_bridge->aperture_size_idx = 1;
  91. return values[1].size;
  92. } else {
  93. agp_bridge->previous_size =
  94. agp_bridge->current_size = (void *) (values);
  95. agp_bridge->aperture_size_idx = 0;
  96. return values[0].size;
  97. }
  98. return 0;
  99. }
  100. static int intel_i810_configure(void)
  101. {
  102. struct aper_size_info_fixed *current_size;
  103. u32 temp;
  104. int i;
  105. current_size = A_SIZE_FIX(agp_bridge->current_size);
  106. if (!intel_i810_private.registers) {
  107. pci_read_config_dword(intel_i810_private.i810_dev, I810_MMADDR, &temp);
  108. temp &= 0xfff80000;
  109. intel_i810_private.registers = ioremap(temp, 128 * 4096);
  110. if (!intel_i810_private.registers) {
  111. printk(KERN_ERR PFX "Unable to remap memory.\n");
  112. return -ENOMEM;
  113. }
  114. }
  115. if ((readl(intel_i810_private.registers+I810_DRAM_CTL)
  116. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  117. /* This will need to be dynamically assigned */
  118. printk(KERN_INFO PFX "detected 4MB dedicated video ram.\n");
  119. intel_i810_private.num_dcache_entries = 1024;
  120. }
  121. pci_read_config_dword(intel_i810_private.i810_dev, I810_GMADDR, &temp);
  122. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  123. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_i810_private.registers+I810_PGETBL_CTL);
  124. readl(intel_i810_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  125. if (agp_bridge->driver->needs_scratch_page) {
  126. for (i = 0; i < current_size->num_entries; i++) {
  127. writel(agp_bridge->scratch_page, intel_i810_private.registers+I810_PTE_BASE+(i*4));
  128. readl(intel_i810_private.registers+I810_PTE_BASE+(i*4)); /* PCI posting. */
  129. }
  130. }
  131. global_cache_flush();
  132. return 0;
  133. }
  134. static void intel_i810_cleanup(void)
  135. {
  136. writel(0, intel_i810_private.registers+I810_PGETBL_CTL);
  137. readl(intel_i810_private.registers); /* PCI Posting. */
  138. iounmap(intel_i810_private.registers);
  139. }
  140. static void intel_i810_tlbflush(struct agp_memory *mem)
  141. {
  142. return;
  143. }
  144. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  145. {
  146. return;
  147. }
  148. /* Exists to support ARGB cursors */
  149. static void *i8xx_alloc_pages(void)
  150. {
  151. struct page * page;
  152. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  153. if (page == NULL)
  154. return NULL;
  155. if (change_page_attr(page, 4, PAGE_KERNEL_NOCACHE) < 0) {
  156. global_flush_tlb();
  157. __free_page(page);
  158. return NULL;
  159. }
  160. global_flush_tlb();
  161. get_page(page);
  162. SetPageLocked(page);
  163. atomic_inc(&agp_bridge->current_memory_agp);
  164. return page_address(page);
  165. }
  166. static void i8xx_destroy_pages(void *addr)
  167. {
  168. struct page *page;
  169. if (addr == NULL)
  170. return;
  171. page = virt_to_page(addr);
  172. change_page_attr(page, 4, PAGE_KERNEL);
  173. global_flush_tlb();
  174. put_page(page);
  175. unlock_page(page);
  176. free_pages((unsigned long)addr, 2);
  177. atomic_dec(&agp_bridge->current_memory_agp);
  178. }
  179. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  180. int type)
  181. {
  182. if (type < AGP_USER_TYPES)
  183. return type;
  184. else if (type == AGP_USER_CACHED_MEMORY)
  185. return INTEL_AGP_CACHED_MEMORY;
  186. else
  187. return 0;
  188. }
  189. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  190. int type)
  191. {
  192. int i, j, num_entries;
  193. void *temp;
  194. int ret = -EINVAL;
  195. int mask_type;
  196. if (mem->page_count == 0)
  197. goto out;
  198. temp = agp_bridge->current_size;
  199. num_entries = A_SIZE_FIX(temp)->num_entries;
  200. if ((pg_start + mem->page_count) > num_entries)
  201. goto out_err;
  202. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  203. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  204. ret = -EBUSY;
  205. goto out_err;
  206. }
  207. }
  208. if (type != mem->type)
  209. goto out_err;
  210. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  211. switch (mask_type) {
  212. case AGP_DCACHE_MEMORY:
  213. if (!mem->is_flushed)
  214. global_cache_flush();
  215. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  216. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  217. intel_i810_private.registers+I810_PTE_BASE+(i*4));
  218. }
  219. readl(intel_i810_private.registers+I810_PTE_BASE+((i-1)*4));
  220. break;
  221. case AGP_PHYS_MEMORY:
  222. case AGP_NORMAL_MEMORY:
  223. if (!mem->is_flushed)
  224. global_cache_flush();
  225. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  226. writel(agp_bridge->driver->mask_memory(agp_bridge,
  227. mem->memory[i],
  228. mask_type),
  229. intel_i810_private.registers+I810_PTE_BASE+(j*4));
  230. }
  231. readl(intel_i810_private.registers+I810_PTE_BASE+((j-1)*4));
  232. break;
  233. default:
  234. goto out_err;
  235. }
  236. agp_bridge->driver->tlb_flush(mem);
  237. out:
  238. ret = 0;
  239. out_err:
  240. mem->is_flushed = 1;
  241. return ret;
  242. }
  243. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  244. int type)
  245. {
  246. int i;
  247. if (mem->page_count == 0)
  248. return 0;
  249. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  250. writel(agp_bridge->scratch_page, intel_i810_private.registers+I810_PTE_BASE+(i*4));
  251. }
  252. readl(intel_i810_private.registers+I810_PTE_BASE+((i-1)*4));
  253. agp_bridge->driver->tlb_flush(mem);
  254. return 0;
  255. }
  256. /*
  257. * The i810/i830 requires a physical address to program its mouse
  258. * pointer into hardware.
  259. * However the Xserver still writes to it through the agp aperture.
  260. */
  261. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  262. {
  263. struct agp_memory *new;
  264. void *addr;
  265. if (pg_count != 1 && pg_count != 4)
  266. return NULL;
  267. switch (pg_count) {
  268. case 1: addr = agp_bridge->driver->agp_alloc_page(agp_bridge);
  269. global_flush_tlb();
  270. break;
  271. case 4:
  272. /* kludge to get 4 physical pages for ARGB cursor */
  273. addr = i8xx_alloc_pages();
  274. break;
  275. default:
  276. return NULL;
  277. }
  278. if (addr == NULL)
  279. return NULL;
  280. new = agp_create_memory(pg_count);
  281. if (new == NULL)
  282. return NULL;
  283. new->memory[0] = virt_to_gart(addr);
  284. if (pg_count == 4) {
  285. /* kludge to get 4 physical pages for ARGB cursor */
  286. new->memory[1] = new->memory[0] + PAGE_SIZE;
  287. new->memory[2] = new->memory[1] + PAGE_SIZE;
  288. new->memory[3] = new->memory[2] + PAGE_SIZE;
  289. }
  290. new->page_count = pg_count;
  291. new->num_scratch_pages = pg_count;
  292. new->type = AGP_PHYS_MEMORY;
  293. new->physical = new->memory[0];
  294. return new;
  295. }
  296. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  297. {
  298. struct agp_memory *new;
  299. if (type == AGP_DCACHE_MEMORY) {
  300. if (pg_count != intel_i810_private.num_dcache_entries)
  301. return NULL;
  302. new = agp_create_memory(1);
  303. if (new == NULL)
  304. return NULL;
  305. new->type = AGP_DCACHE_MEMORY;
  306. new->page_count = pg_count;
  307. new->num_scratch_pages = 0;
  308. agp_free_page_array(new);
  309. return new;
  310. }
  311. if (type == AGP_PHYS_MEMORY)
  312. return alloc_agpphysmem_i8xx(pg_count, type);
  313. return NULL;
  314. }
  315. static void intel_i810_free_by_type(struct agp_memory *curr)
  316. {
  317. agp_free_key(curr->key);
  318. if (curr->type == AGP_PHYS_MEMORY) {
  319. if (curr->page_count == 4)
  320. i8xx_destroy_pages(gart_to_virt(curr->memory[0]));
  321. else {
  322. agp_bridge->driver->agp_destroy_page(
  323. gart_to_virt(curr->memory[0]));
  324. global_flush_tlb();
  325. }
  326. agp_free_page_array(curr);
  327. }
  328. kfree(curr);
  329. }
  330. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  331. unsigned long addr, int type)
  332. {
  333. /* Type checking must be done elsewhere */
  334. return addr | bridge->driver->masks[type].mask;
  335. }
  336. static struct aper_size_info_fixed intel_i830_sizes[] =
  337. {
  338. {128, 32768, 5},
  339. /* The 64M mode still requires a 128k gatt */
  340. {64, 16384, 5},
  341. {256, 65536, 6},
  342. {512, 131072, 7},
  343. };
  344. static struct _intel_i830_private {
  345. struct pci_dev *i830_dev; /* device one */
  346. volatile u8 __iomem *registers;
  347. volatile u32 __iomem *gtt; /* I915G */
  348. /* gtt_entries is the number of gtt entries that are already mapped
  349. * to stolen memory. Stolen memory is larger than the memory mapped
  350. * through gtt_entries, as it includes some reserved space for the BIOS
  351. * popup and for the GTT.
  352. */
  353. int gtt_entries;
  354. } intel_i830_private;
  355. static void intel_i830_init_gtt_entries(void)
  356. {
  357. u16 gmch_ctrl;
  358. int gtt_entries;
  359. u8 rdct;
  360. int local = 0;
  361. static const int ddt[4] = { 0, 16, 32, 64 };
  362. int size; /* reserved space (in kb) at the top of stolen memory */
  363. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  364. if (IS_I965) {
  365. u32 pgetbl_ctl;
  366. pci_read_config_dword(agp_bridge->dev, I810_PGETBL_CTL,
  367. &pgetbl_ctl);
  368. /* The 965 has a field telling us the size of the GTT,
  369. * which may be larger than what is necessary to map the
  370. * aperture.
  371. */
  372. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  373. case I965_PGETBL_SIZE_128KB:
  374. size = 128;
  375. break;
  376. case I965_PGETBL_SIZE_256KB:
  377. size = 256;
  378. break;
  379. case I965_PGETBL_SIZE_512KB:
  380. size = 512;
  381. break;
  382. default:
  383. printk(KERN_INFO PFX "Unknown page table size, "
  384. "assuming 512KB\n");
  385. size = 512;
  386. }
  387. size += 4; /* add in BIOS popup space */
  388. } else {
  389. /* On previous hardware, the GTT size was just what was
  390. * required to map the aperture.
  391. */
  392. size = agp_bridge->driver->fetch_size() + 4;
  393. }
  394. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  395. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  396. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  397. case I830_GMCH_GMS_STOLEN_512:
  398. gtt_entries = KB(512) - KB(size);
  399. break;
  400. case I830_GMCH_GMS_STOLEN_1024:
  401. gtt_entries = MB(1) - KB(size);
  402. break;
  403. case I830_GMCH_GMS_STOLEN_8192:
  404. gtt_entries = MB(8) - KB(size);
  405. break;
  406. case I830_GMCH_GMS_LOCAL:
  407. rdct = readb(intel_i830_private.registers+I830_RDRAM_CHANNEL_TYPE);
  408. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  409. MB(ddt[I830_RDRAM_DDT(rdct)]);
  410. local = 1;
  411. break;
  412. default:
  413. gtt_entries = 0;
  414. break;
  415. }
  416. } else {
  417. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  418. case I855_GMCH_GMS_STOLEN_1M:
  419. gtt_entries = MB(1) - KB(size);
  420. break;
  421. case I855_GMCH_GMS_STOLEN_4M:
  422. gtt_entries = MB(4) - KB(size);
  423. break;
  424. case I855_GMCH_GMS_STOLEN_8M:
  425. gtt_entries = MB(8) - KB(size);
  426. break;
  427. case I855_GMCH_GMS_STOLEN_16M:
  428. gtt_entries = MB(16) - KB(size);
  429. break;
  430. case I855_GMCH_GMS_STOLEN_32M:
  431. gtt_entries = MB(32) - KB(size);
  432. break;
  433. case I915_GMCH_GMS_STOLEN_48M:
  434. /* Check it's really I915G */
  435. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  436. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  437. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB ||
  438. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || IS_I965 )
  439. gtt_entries = MB(48) - KB(size);
  440. else
  441. gtt_entries = 0;
  442. break;
  443. case I915_GMCH_GMS_STOLEN_64M:
  444. /* Check it's really I915G */
  445. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  446. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  447. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB ||
  448. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || IS_I965)
  449. gtt_entries = MB(64) - KB(size);
  450. else
  451. gtt_entries = 0;
  452. default:
  453. gtt_entries = 0;
  454. break;
  455. }
  456. }
  457. if (gtt_entries > 0)
  458. printk(KERN_INFO PFX "Detected %dK %s memory.\n",
  459. gtt_entries / KB(1), local ? "local" : "stolen");
  460. else
  461. printk(KERN_INFO PFX
  462. "No pre-allocated video memory detected.\n");
  463. gtt_entries /= KB(4);
  464. intel_i830_private.gtt_entries = gtt_entries;
  465. }
  466. /* The intel i830 automatically initializes the agp aperture during POST.
  467. * Use the memory already set aside for in the GTT.
  468. */
  469. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  470. {
  471. int page_order;
  472. struct aper_size_info_fixed *size;
  473. int num_entries;
  474. u32 temp;
  475. size = agp_bridge->current_size;
  476. page_order = size->page_order;
  477. num_entries = size->num_entries;
  478. agp_bridge->gatt_table_real = NULL;
  479. pci_read_config_dword(intel_i830_private.i830_dev,I810_MMADDR,&temp);
  480. temp &= 0xfff80000;
  481. intel_i830_private.registers = ioremap(temp,128 * 4096);
  482. if (!intel_i830_private.registers)
  483. return -ENOMEM;
  484. temp = readl(intel_i830_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  485. global_cache_flush(); /* FIXME: ?? */
  486. /* we have to call this as early as possible after the MMIO base address is known */
  487. intel_i830_init_gtt_entries();
  488. agp_bridge->gatt_table = NULL;
  489. agp_bridge->gatt_bus_addr = temp;
  490. return 0;
  491. }
  492. /* Return the gatt table to a sane state. Use the top of stolen
  493. * memory for the GTT.
  494. */
  495. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  496. {
  497. return 0;
  498. }
  499. static int intel_i830_fetch_size(void)
  500. {
  501. u16 gmch_ctrl;
  502. struct aper_size_info_fixed *values;
  503. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  504. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  505. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  506. /* 855GM/852GM/865G has 128MB aperture size */
  507. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  508. agp_bridge->aperture_size_idx = 0;
  509. return values[0].size;
  510. }
  511. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  512. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  513. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  514. agp_bridge->aperture_size_idx = 0;
  515. return values[0].size;
  516. } else {
  517. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  518. agp_bridge->aperture_size_idx = 1;
  519. return values[1].size;
  520. }
  521. return 0;
  522. }
  523. static int intel_i830_configure(void)
  524. {
  525. struct aper_size_info_fixed *current_size;
  526. u32 temp;
  527. u16 gmch_ctrl;
  528. int i;
  529. current_size = A_SIZE_FIX(agp_bridge->current_size);
  530. pci_read_config_dword(intel_i830_private.i830_dev,I810_GMADDR,&temp);
  531. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  532. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  533. gmch_ctrl |= I830_GMCH_ENABLED;
  534. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  535. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_i830_private.registers+I810_PGETBL_CTL);
  536. readl(intel_i830_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  537. if (agp_bridge->driver->needs_scratch_page) {
  538. for (i = intel_i830_private.gtt_entries; i < current_size->num_entries; i++) {
  539. writel(agp_bridge->scratch_page, intel_i830_private.registers+I810_PTE_BASE+(i*4));
  540. readl(intel_i830_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
  541. }
  542. }
  543. global_cache_flush();
  544. return 0;
  545. }
  546. static void intel_i830_cleanup(void)
  547. {
  548. iounmap(intel_i830_private.registers);
  549. }
  550. static int intel_i830_insert_entries(struct agp_memory *mem,off_t pg_start, int type)
  551. {
  552. int i,j,num_entries;
  553. void *temp;
  554. int ret = -EINVAL;
  555. int mask_type;
  556. if (mem->page_count == 0)
  557. goto out;
  558. temp = agp_bridge->current_size;
  559. num_entries = A_SIZE_FIX(temp)->num_entries;
  560. if (pg_start < intel_i830_private.gtt_entries) {
  561. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_i830_private.gtt_entries == 0x%.8x\n",
  562. pg_start,intel_i830_private.gtt_entries);
  563. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  564. goto out_err;
  565. }
  566. if ((pg_start + mem->page_count) > num_entries)
  567. goto out_err;
  568. /* The i830 can't check the GTT for entries since its read only,
  569. * depend on the caller to make the correct offset decisions.
  570. */
  571. if (type != mem->type)
  572. goto out_err;
  573. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  574. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  575. mask_type != INTEL_AGP_CACHED_MEMORY)
  576. goto out_err;
  577. if (!mem->is_flushed)
  578. global_cache_flush();
  579. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  580. writel(agp_bridge->driver->mask_memory(agp_bridge,
  581. mem->memory[i], mask_type),
  582. intel_i830_private.registers+I810_PTE_BASE+(j*4));
  583. }
  584. readl(intel_i830_private.registers+I810_PTE_BASE+((j-1)*4));
  585. agp_bridge->driver->tlb_flush(mem);
  586. out:
  587. ret = 0;
  588. out_err:
  589. mem->is_flushed = 1;
  590. return ret;
  591. }
  592. static int intel_i830_remove_entries(struct agp_memory *mem,off_t pg_start,
  593. int type)
  594. {
  595. int i;
  596. if (mem->page_count == 0)
  597. return 0;
  598. if (pg_start < intel_i830_private.gtt_entries) {
  599. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  600. return -EINVAL;
  601. }
  602. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  603. writel(agp_bridge->scratch_page, intel_i830_private.registers+I810_PTE_BASE+(i*4));
  604. }
  605. readl(intel_i830_private.registers+I810_PTE_BASE+((i-1)*4));
  606. agp_bridge->driver->tlb_flush(mem);
  607. return 0;
  608. }
  609. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count,int type)
  610. {
  611. if (type == AGP_PHYS_MEMORY)
  612. return alloc_agpphysmem_i8xx(pg_count, type);
  613. /* always return NULL for other allocation types for now */
  614. return NULL;
  615. }
  616. static int intel_i915_configure(void)
  617. {
  618. struct aper_size_info_fixed *current_size;
  619. u32 temp;
  620. u16 gmch_ctrl;
  621. int i;
  622. current_size = A_SIZE_FIX(agp_bridge->current_size);
  623. pci_read_config_dword(intel_i830_private.i830_dev, I915_GMADDR, &temp);
  624. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  625. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  626. gmch_ctrl |= I830_GMCH_ENABLED;
  627. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  628. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_i830_private.registers+I810_PGETBL_CTL);
  629. readl(intel_i830_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  630. if (agp_bridge->driver->needs_scratch_page) {
  631. for (i = intel_i830_private.gtt_entries; i < current_size->num_entries; i++) {
  632. writel(agp_bridge->scratch_page, intel_i830_private.gtt+i);
  633. readl(intel_i830_private.gtt+i); /* PCI Posting. */
  634. }
  635. }
  636. global_cache_flush();
  637. return 0;
  638. }
  639. static void intel_i915_cleanup(void)
  640. {
  641. iounmap(intel_i830_private.gtt);
  642. iounmap(intel_i830_private.registers);
  643. }
  644. static int intel_i915_insert_entries(struct agp_memory *mem,off_t pg_start,
  645. int type)
  646. {
  647. int i,j,num_entries;
  648. void *temp;
  649. int ret = -EINVAL;
  650. int mask_type;
  651. if (mem->page_count == 0)
  652. goto out;
  653. temp = agp_bridge->current_size;
  654. num_entries = A_SIZE_FIX(temp)->num_entries;
  655. if (pg_start < intel_i830_private.gtt_entries) {
  656. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_i830_private.gtt_entries == 0x%.8x\n",
  657. pg_start,intel_i830_private.gtt_entries);
  658. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  659. goto out_err;
  660. }
  661. if ((pg_start + mem->page_count) > num_entries)
  662. goto out_err;
  663. /* The i915 can't check the GTT for entries since its read only,
  664. * depend on the caller to make the correct offset decisions.
  665. */
  666. if (type != mem->type)
  667. goto out_err;
  668. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  669. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  670. mask_type != INTEL_AGP_CACHED_MEMORY)
  671. goto out_err;
  672. if (!mem->is_flushed)
  673. global_cache_flush();
  674. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  675. writel(agp_bridge->driver->mask_memory(agp_bridge,
  676. mem->memory[i], mask_type), intel_i830_private.gtt+j);
  677. }
  678. readl(intel_i830_private.gtt+j-1);
  679. agp_bridge->driver->tlb_flush(mem);
  680. out:
  681. ret = 0;
  682. out_err:
  683. mem->is_flushed = 1;
  684. return ret;
  685. }
  686. static int intel_i915_remove_entries(struct agp_memory *mem,off_t pg_start,
  687. int type)
  688. {
  689. int i;
  690. if (mem->page_count == 0)
  691. return 0;
  692. if (pg_start < intel_i830_private.gtt_entries) {
  693. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  694. return -EINVAL;
  695. }
  696. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  697. writel(agp_bridge->scratch_page, intel_i830_private.gtt+i);
  698. }
  699. readl(intel_i830_private.gtt+i-1);
  700. agp_bridge->driver->tlb_flush(mem);
  701. return 0;
  702. }
  703. /* Return the aperture size by just checking the resource length. The effect
  704. * described in the spec of the MSAC registers is just changing of the
  705. * resource size.
  706. */
  707. static int intel_i9xx_fetch_size(void)
  708. {
  709. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  710. int aper_size; /* size in megabytes */
  711. int i;
  712. aper_size = pci_resource_len(intel_i830_private.i830_dev, 2) / MB(1);
  713. for (i = 0; i < num_sizes; i++) {
  714. if (aper_size == intel_i830_sizes[i].size) {
  715. agp_bridge->current_size = intel_i830_sizes + i;
  716. agp_bridge->previous_size = agp_bridge->current_size;
  717. return aper_size;
  718. }
  719. }
  720. return 0;
  721. }
  722. /* The intel i915 automatically initializes the agp aperture during POST.
  723. * Use the memory already set aside for in the GTT.
  724. */
  725. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  726. {
  727. int page_order;
  728. struct aper_size_info_fixed *size;
  729. int num_entries;
  730. u32 temp, temp2;
  731. size = agp_bridge->current_size;
  732. page_order = size->page_order;
  733. num_entries = size->num_entries;
  734. agp_bridge->gatt_table_real = NULL;
  735. pci_read_config_dword(intel_i830_private.i830_dev, I915_MMADDR, &temp);
  736. pci_read_config_dword(intel_i830_private.i830_dev, I915_PTEADDR,&temp2);
  737. intel_i830_private.gtt = ioremap(temp2, 256 * 1024);
  738. if (!intel_i830_private.gtt)
  739. return -ENOMEM;
  740. temp &= 0xfff80000;
  741. intel_i830_private.registers = ioremap(temp,128 * 4096);
  742. if (!intel_i830_private.registers)
  743. return -ENOMEM;
  744. temp = readl(intel_i830_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  745. global_cache_flush(); /* FIXME: ? */
  746. /* we have to call this as early as possible after the MMIO base address is known */
  747. intel_i830_init_gtt_entries();
  748. agp_bridge->gatt_table = NULL;
  749. agp_bridge->gatt_bus_addr = temp;
  750. return 0;
  751. }
  752. /*
  753. * The i965 supports 36-bit physical addresses, but to keep
  754. * the format of the GTT the same, the bits that don't fit
  755. * in a 32-bit word are shifted down to bits 4..7.
  756. *
  757. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  758. * is always zero on 32-bit architectures, so no need to make
  759. * this conditional.
  760. */
  761. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  762. unsigned long addr, int type)
  763. {
  764. /* Shift high bits down */
  765. addr |= (addr >> 28) & 0xf0;
  766. /* Type checking must be done elsewhere */
  767. return addr | bridge->driver->masks[type].mask;
  768. }
  769. /* The intel i965 automatically initializes the agp aperture during POST.
  770. * Use the memory already set aside for in the GTT.
  771. */
  772. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  773. {
  774. int page_order;
  775. struct aper_size_info_fixed *size;
  776. int num_entries;
  777. u32 temp;
  778. size = agp_bridge->current_size;
  779. page_order = size->page_order;
  780. num_entries = size->num_entries;
  781. agp_bridge->gatt_table_real = NULL;
  782. pci_read_config_dword(intel_i830_private.i830_dev, I915_MMADDR, &temp);
  783. temp &= 0xfff00000;
  784. intel_i830_private.gtt = ioremap((temp + (512 * 1024)) , 512 * 1024);
  785. if (!intel_i830_private.gtt)
  786. return -ENOMEM;
  787. intel_i830_private.registers = ioremap(temp,128 * 4096);
  788. if (!intel_i830_private.registers)
  789. return -ENOMEM;
  790. temp = readl(intel_i830_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  791. global_cache_flush(); /* FIXME: ? */
  792. /* we have to call this as early as possible after the MMIO base address is known */
  793. intel_i830_init_gtt_entries();
  794. agp_bridge->gatt_table = NULL;
  795. agp_bridge->gatt_bus_addr = temp;
  796. return 0;
  797. }
  798. static int intel_fetch_size(void)
  799. {
  800. int i;
  801. u16 temp;
  802. struct aper_size_info_16 *values;
  803. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  804. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  805. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  806. if (temp == values[i].size_value) {
  807. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  808. agp_bridge->aperture_size_idx = i;
  809. return values[i].size;
  810. }
  811. }
  812. return 0;
  813. }
  814. static int __intel_8xx_fetch_size(u8 temp)
  815. {
  816. int i;
  817. struct aper_size_info_8 *values;
  818. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  819. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  820. if (temp == values[i].size_value) {
  821. agp_bridge->previous_size =
  822. agp_bridge->current_size = (void *) (values + i);
  823. agp_bridge->aperture_size_idx = i;
  824. return values[i].size;
  825. }
  826. }
  827. return 0;
  828. }
  829. static int intel_8xx_fetch_size(void)
  830. {
  831. u8 temp;
  832. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  833. return __intel_8xx_fetch_size(temp);
  834. }
  835. static int intel_815_fetch_size(void)
  836. {
  837. u8 temp;
  838. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  839. * one non-reserved bit, so mask the others out ... */
  840. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  841. temp &= (1 << 3);
  842. return __intel_8xx_fetch_size(temp);
  843. }
  844. static void intel_tlbflush(struct agp_memory *mem)
  845. {
  846. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  847. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  848. }
  849. static void intel_8xx_tlbflush(struct agp_memory *mem)
  850. {
  851. u32 temp;
  852. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  853. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  854. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  855. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  856. }
  857. static void intel_cleanup(void)
  858. {
  859. u16 temp;
  860. struct aper_size_info_16 *previous_size;
  861. previous_size = A_SIZE_16(agp_bridge->previous_size);
  862. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  863. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  864. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  865. }
  866. static void intel_8xx_cleanup(void)
  867. {
  868. u16 temp;
  869. struct aper_size_info_8 *previous_size;
  870. previous_size = A_SIZE_8(agp_bridge->previous_size);
  871. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  872. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  873. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  874. }
  875. static int intel_configure(void)
  876. {
  877. u32 temp;
  878. u16 temp2;
  879. struct aper_size_info_16 *current_size;
  880. current_size = A_SIZE_16(agp_bridge->current_size);
  881. /* aperture size */
  882. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  883. /* address to map to */
  884. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  885. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  886. /* attbase - aperture base */
  887. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  888. /* agpctrl */
  889. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  890. /* paccfg/nbxcfg */
  891. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  892. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  893. (temp2 & ~(1 << 10)) | (1 << 9));
  894. /* clear any possible error conditions */
  895. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  896. return 0;
  897. }
  898. static int intel_815_configure(void)
  899. {
  900. u32 temp, addr;
  901. u8 temp2;
  902. struct aper_size_info_8 *current_size;
  903. /* attbase - aperture base */
  904. /* the Intel 815 chipset spec. says that bits 29-31 in the
  905. * ATTBASE register are reserved -> try not to write them */
  906. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  907. printk (KERN_EMERG PFX "gatt bus addr too high");
  908. return -EINVAL;
  909. }
  910. current_size = A_SIZE_8(agp_bridge->current_size);
  911. /* aperture size */
  912. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  913. current_size->size_value);
  914. /* address to map to */
  915. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  916. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  917. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  918. addr &= INTEL_815_ATTBASE_MASK;
  919. addr |= agp_bridge->gatt_bus_addr;
  920. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  921. /* agpctrl */
  922. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  923. /* apcont */
  924. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  925. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  926. /* clear any possible error conditions */
  927. /* Oddness : this chipset seems to have no ERRSTS register ! */
  928. return 0;
  929. }
  930. static void intel_820_tlbflush(struct agp_memory *mem)
  931. {
  932. return;
  933. }
  934. static void intel_820_cleanup(void)
  935. {
  936. u8 temp;
  937. struct aper_size_info_8 *previous_size;
  938. previous_size = A_SIZE_8(agp_bridge->previous_size);
  939. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  940. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  941. temp & ~(1 << 1));
  942. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  943. previous_size->size_value);
  944. }
  945. static int intel_820_configure(void)
  946. {
  947. u32 temp;
  948. u8 temp2;
  949. struct aper_size_info_8 *current_size;
  950. current_size = A_SIZE_8(agp_bridge->current_size);
  951. /* aperture size */
  952. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  953. /* address to map to */
  954. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  955. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  956. /* attbase - aperture base */
  957. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  958. /* agpctrl */
  959. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  960. /* global enable aperture access */
  961. /* This flag is not accessed through MCHCFG register as in */
  962. /* i850 chipset. */
  963. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  964. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  965. /* clear any possible AGP-related error conditions */
  966. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  967. return 0;
  968. }
  969. static int intel_840_configure(void)
  970. {
  971. u32 temp;
  972. u16 temp2;
  973. struct aper_size_info_8 *current_size;
  974. current_size = A_SIZE_8(agp_bridge->current_size);
  975. /* aperture size */
  976. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  977. /* address to map to */
  978. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  979. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  980. /* attbase - aperture base */
  981. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  982. /* agpctrl */
  983. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  984. /* mcgcfg */
  985. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  986. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  987. /* clear any possible error conditions */
  988. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  989. return 0;
  990. }
  991. static int intel_845_configure(void)
  992. {
  993. u32 temp;
  994. u8 temp2;
  995. struct aper_size_info_8 *current_size;
  996. current_size = A_SIZE_8(agp_bridge->current_size);
  997. /* aperture size */
  998. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  999. if (agp_bridge->apbase_config != 0) {
  1000. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  1001. agp_bridge->apbase_config);
  1002. } else {
  1003. /* address to map to */
  1004. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1005. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1006. agp_bridge->apbase_config = temp;
  1007. }
  1008. /* attbase - aperture base */
  1009. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1010. /* agpctrl */
  1011. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1012. /* agpm */
  1013. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1014. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1015. /* clear any possible error conditions */
  1016. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1017. return 0;
  1018. }
  1019. static int intel_850_configure(void)
  1020. {
  1021. u32 temp;
  1022. u16 temp2;
  1023. struct aper_size_info_8 *current_size;
  1024. current_size = A_SIZE_8(agp_bridge->current_size);
  1025. /* aperture size */
  1026. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1027. /* address to map to */
  1028. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1029. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1030. /* attbase - aperture base */
  1031. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1032. /* agpctrl */
  1033. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1034. /* mcgcfg */
  1035. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1036. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1037. /* clear any possible AGP-related error conditions */
  1038. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1039. return 0;
  1040. }
  1041. static int intel_860_configure(void)
  1042. {
  1043. u32 temp;
  1044. u16 temp2;
  1045. struct aper_size_info_8 *current_size;
  1046. current_size = A_SIZE_8(agp_bridge->current_size);
  1047. /* aperture size */
  1048. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1049. /* address to map to */
  1050. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1051. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1052. /* attbase - aperture base */
  1053. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1054. /* agpctrl */
  1055. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1056. /* mcgcfg */
  1057. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1058. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1059. /* clear any possible AGP-related error conditions */
  1060. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1061. return 0;
  1062. }
  1063. static int intel_830mp_configure(void)
  1064. {
  1065. u32 temp;
  1066. u16 temp2;
  1067. struct aper_size_info_8 *current_size;
  1068. current_size = A_SIZE_8(agp_bridge->current_size);
  1069. /* aperture size */
  1070. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1071. /* address to map to */
  1072. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1073. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1074. /* attbase - aperture base */
  1075. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1076. /* agpctrl */
  1077. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1078. /* gmch */
  1079. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1080. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1081. /* clear any possible AGP-related error conditions */
  1082. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1083. return 0;
  1084. }
  1085. static int intel_7505_configure(void)
  1086. {
  1087. u32 temp;
  1088. u16 temp2;
  1089. struct aper_size_info_8 *current_size;
  1090. current_size = A_SIZE_8(agp_bridge->current_size);
  1091. /* aperture size */
  1092. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1093. /* address to map to */
  1094. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1095. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1096. /* attbase - aperture base */
  1097. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1098. /* agpctrl */
  1099. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1100. /* mchcfg */
  1101. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1102. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1103. return 0;
  1104. }
  1105. /* Setup function */
  1106. static const struct gatt_mask intel_generic_masks[] =
  1107. {
  1108. {.mask = 0x00000017, .type = 0}
  1109. };
  1110. static const struct aper_size_info_8 intel_815_sizes[2] =
  1111. {
  1112. {64, 16384, 4, 0},
  1113. {32, 8192, 3, 8},
  1114. };
  1115. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1116. {
  1117. {256, 65536, 6, 0},
  1118. {128, 32768, 5, 32},
  1119. {64, 16384, 4, 48},
  1120. {32, 8192, 3, 56},
  1121. {16, 4096, 2, 60},
  1122. {8, 2048, 1, 62},
  1123. {4, 1024, 0, 63}
  1124. };
  1125. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1126. {
  1127. {256, 65536, 6, 0},
  1128. {128, 32768, 5, 32},
  1129. {64, 16384, 4, 48},
  1130. {32, 8192, 3, 56},
  1131. {16, 4096, 2, 60},
  1132. {8, 2048, 1, 62},
  1133. {4, 1024, 0, 63}
  1134. };
  1135. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1136. {
  1137. {256, 65536, 6, 0},
  1138. {128, 32768, 5, 32},
  1139. {64, 16384, 4, 48},
  1140. {32, 8192, 3, 56}
  1141. };
  1142. static const struct agp_bridge_driver intel_generic_driver = {
  1143. .owner = THIS_MODULE,
  1144. .aperture_sizes = intel_generic_sizes,
  1145. .size_type = U16_APER_SIZE,
  1146. .num_aperture_sizes = 7,
  1147. .configure = intel_configure,
  1148. .fetch_size = intel_fetch_size,
  1149. .cleanup = intel_cleanup,
  1150. .tlb_flush = intel_tlbflush,
  1151. .mask_memory = agp_generic_mask_memory,
  1152. .masks = intel_generic_masks,
  1153. .agp_enable = agp_generic_enable,
  1154. .cache_flush = global_cache_flush,
  1155. .create_gatt_table = agp_generic_create_gatt_table,
  1156. .free_gatt_table = agp_generic_free_gatt_table,
  1157. .insert_memory = agp_generic_insert_memory,
  1158. .remove_memory = agp_generic_remove_memory,
  1159. .alloc_by_type = agp_generic_alloc_by_type,
  1160. .free_by_type = agp_generic_free_by_type,
  1161. .agp_alloc_page = agp_generic_alloc_page,
  1162. .agp_destroy_page = agp_generic_destroy_page,
  1163. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1164. };
  1165. static const struct agp_bridge_driver intel_810_driver = {
  1166. .owner = THIS_MODULE,
  1167. .aperture_sizes = intel_i810_sizes,
  1168. .size_type = FIXED_APER_SIZE,
  1169. .num_aperture_sizes = 2,
  1170. .needs_scratch_page = TRUE,
  1171. .configure = intel_i810_configure,
  1172. .fetch_size = intel_i810_fetch_size,
  1173. .cleanup = intel_i810_cleanup,
  1174. .tlb_flush = intel_i810_tlbflush,
  1175. .mask_memory = intel_i810_mask_memory,
  1176. .masks = intel_i810_masks,
  1177. .agp_enable = intel_i810_agp_enable,
  1178. .cache_flush = global_cache_flush,
  1179. .create_gatt_table = agp_generic_create_gatt_table,
  1180. .free_gatt_table = agp_generic_free_gatt_table,
  1181. .insert_memory = intel_i810_insert_entries,
  1182. .remove_memory = intel_i810_remove_entries,
  1183. .alloc_by_type = intel_i810_alloc_by_type,
  1184. .free_by_type = intel_i810_free_by_type,
  1185. .agp_alloc_page = agp_generic_alloc_page,
  1186. .agp_destroy_page = agp_generic_destroy_page,
  1187. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1188. };
  1189. static const struct agp_bridge_driver intel_815_driver = {
  1190. .owner = THIS_MODULE,
  1191. .aperture_sizes = intel_815_sizes,
  1192. .size_type = U8_APER_SIZE,
  1193. .num_aperture_sizes = 2,
  1194. .configure = intel_815_configure,
  1195. .fetch_size = intel_815_fetch_size,
  1196. .cleanup = intel_8xx_cleanup,
  1197. .tlb_flush = intel_8xx_tlbflush,
  1198. .mask_memory = agp_generic_mask_memory,
  1199. .masks = intel_generic_masks,
  1200. .agp_enable = agp_generic_enable,
  1201. .cache_flush = global_cache_flush,
  1202. .create_gatt_table = agp_generic_create_gatt_table,
  1203. .free_gatt_table = agp_generic_free_gatt_table,
  1204. .insert_memory = agp_generic_insert_memory,
  1205. .remove_memory = agp_generic_remove_memory,
  1206. .alloc_by_type = agp_generic_alloc_by_type,
  1207. .free_by_type = agp_generic_free_by_type,
  1208. .agp_alloc_page = agp_generic_alloc_page,
  1209. .agp_destroy_page = agp_generic_destroy_page,
  1210. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1211. };
  1212. static const struct agp_bridge_driver intel_830_driver = {
  1213. .owner = THIS_MODULE,
  1214. .aperture_sizes = intel_i830_sizes,
  1215. .size_type = FIXED_APER_SIZE,
  1216. .num_aperture_sizes = 4,
  1217. .needs_scratch_page = TRUE,
  1218. .configure = intel_i830_configure,
  1219. .fetch_size = intel_i830_fetch_size,
  1220. .cleanup = intel_i830_cleanup,
  1221. .tlb_flush = intel_i810_tlbflush,
  1222. .mask_memory = intel_i810_mask_memory,
  1223. .masks = intel_i810_masks,
  1224. .agp_enable = intel_i810_agp_enable,
  1225. .cache_flush = global_cache_flush,
  1226. .create_gatt_table = intel_i830_create_gatt_table,
  1227. .free_gatt_table = intel_i830_free_gatt_table,
  1228. .insert_memory = intel_i830_insert_entries,
  1229. .remove_memory = intel_i830_remove_entries,
  1230. .alloc_by_type = intel_i830_alloc_by_type,
  1231. .free_by_type = intel_i810_free_by_type,
  1232. .agp_alloc_page = agp_generic_alloc_page,
  1233. .agp_destroy_page = agp_generic_destroy_page,
  1234. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1235. };
  1236. static const struct agp_bridge_driver intel_820_driver = {
  1237. .owner = THIS_MODULE,
  1238. .aperture_sizes = intel_8xx_sizes,
  1239. .size_type = U8_APER_SIZE,
  1240. .num_aperture_sizes = 7,
  1241. .configure = intel_820_configure,
  1242. .fetch_size = intel_8xx_fetch_size,
  1243. .cleanup = intel_820_cleanup,
  1244. .tlb_flush = intel_820_tlbflush,
  1245. .mask_memory = agp_generic_mask_memory,
  1246. .masks = intel_generic_masks,
  1247. .agp_enable = agp_generic_enable,
  1248. .cache_flush = global_cache_flush,
  1249. .create_gatt_table = agp_generic_create_gatt_table,
  1250. .free_gatt_table = agp_generic_free_gatt_table,
  1251. .insert_memory = agp_generic_insert_memory,
  1252. .remove_memory = agp_generic_remove_memory,
  1253. .alloc_by_type = agp_generic_alloc_by_type,
  1254. .free_by_type = agp_generic_free_by_type,
  1255. .agp_alloc_page = agp_generic_alloc_page,
  1256. .agp_destroy_page = agp_generic_destroy_page,
  1257. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1258. };
  1259. static const struct agp_bridge_driver intel_830mp_driver = {
  1260. .owner = THIS_MODULE,
  1261. .aperture_sizes = intel_830mp_sizes,
  1262. .size_type = U8_APER_SIZE,
  1263. .num_aperture_sizes = 4,
  1264. .configure = intel_830mp_configure,
  1265. .fetch_size = intel_8xx_fetch_size,
  1266. .cleanup = intel_8xx_cleanup,
  1267. .tlb_flush = intel_8xx_tlbflush,
  1268. .mask_memory = agp_generic_mask_memory,
  1269. .masks = intel_generic_masks,
  1270. .agp_enable = agp_generic_enable,
  1271. .cache_flush = global_cache_flush,
  1272. .create_gatt_table = agp_generic_create_gatt_table,
  1273. .free_gatt_table = agp_generic_free_gatt_table,
  1274. .insert_memory = agp_generic_insert_memory,
  1275. .remove_memory = agp_generic_remove_memory,
  1276. .alloc_by_type = agp_generic_alloc_by_type,
  1277. .free_by_type = agp_generic_free_by_type,
  1278. .agp_alloc_page = agp_generic_alloc_page,
  1279. .agp_destroy_page = agp_generic_destroy_page,
  1280. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1281. };
  1282. static const struct agp_bridge_driver intel_840_driver = {
  1283. .owner = THIS_MODULE,
  1284. .aperture_sizes = intel_8xx_sizes,
  1285. .size_type = U8_APER_SIZE,
  1286. .num_aperture_sizes = 7,
  1287. .configure = intel_840_configure,
  1288. .fetch_size = intel_8xx_fetch_size,
  1289. .cleanup = intel_8xx_cleanup,
  1290. .tlb_flush = intel_8xx_tlbflush,
  1291. .mask_memory = agp_generic_mask_memory,
  1292. .masks = intel_generic_masks,
  1293. .agp_enable = agp_generic_enable,
  1294. .cache_flush = global_cache_flush,
  1295. .create_gatt_table = agp_generic_create_gatt_table,
  1296. .free_gatt_table = agp_generic_free_gatt_table,
  1297. .insert_memory = agp_generic_insert_memory,
  1298. .remove_memory = agp_generic_remove_memory,
  1299. .alloc_by_type = agp_generic_alloc_by_type,
  1300. .free_by_type = agp_generic_free_by_type,
  1301. .agp_alloc_page = agp_generic_alloc_page,
  1302. .agp_destroy_page = agp_generic_destroy_page,
  1303. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1304. };
  1305. static const struct agp_bridge_driver intel_845_driver = {
  1306. .owner = THIS_MODULE,
  1307. .aperture_sizes = intel_8xx_sizes,
  1308. .size_type = U8_APER_SIZE,
  1309. .num_aperture_sizes = 7,
  1310. .configure = intel_845_configure,
  1311. .fetch_size = intel_8xx_fetch_size,
  1312. .cleanup = intel_8xx_cleanup,
  1313. .tlb_flush = intel_8xx_tlbflush,
  1314. .mask_memory = agp_generic_mask_memory,
  1315. .masks = intel_generic_masks,
  1316. .agp_enable = agp_generic_enable,
  1317. .cache_flush = global_cache_flush,
  1318. .create_gatt_table = agp_generic_create_gatt_table,
  1319. .free_gatt_table = agp_generic_free_gatt_table,
  1320. .insert_memory = agp_generic_insert_memory,
  1321. .remove_memory = agp_generic_remove_memory,
  1322. .alloc_by_type = agp_generic_alloc_by_type,
  1323. .free_by_type = agp_generic_free_by_type,
  1324. .agp_alloc_page = agp_generic_alloc_page,
  1325. .agp_destroy_page = agp_generic_destroy_page,
  1326. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1327. };
  1328. static const struct agp_bridge_driver intel_850_driver = {
  1329. .owner = THIS_MODULE,
  1330. .aperture_sizes = intel_8xx_sizes,
  1331. .size_type = U8_APER_SIZE,
  1332. .num_aperture_sizes = 7,
  1333. .configure = intel_850_configure,
  1334. .fetch_size = intel_8xx_fetch_size,
  1335. .cleanup = intel_8xx_cleanup,
  1336. .tlb_flush = intel_8xx_tlbflush,
  1337. .mask_memory = agp_generic_mask_memory,
  1338. .masks = intel_generic_masks,
  1339. .agp_enable = agp_generic_enable,
  1340. .cache_flush = global_cache_flush,
  1341. .create_gatt_table = agp_generic_create_gatt_table,
  1342. .free_gatt_table = agp_generic_free_gatt_table,
  1343. .insert_memory = agp_generic_insert_memory,
  1344. .remove_memory = agp_generic_remove_memory,
  1345. .alloc_by_type = agp_generic_alloc_by_type,
  1346. .free_by_type = agp_generic_free_by_type,
  1347. .agp_alloc_page = agp_generic_alloc_page,
  1348. .agp_destroy_page = agp_generic_destroy_page,
  1349. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1350. };
  1351. static const struct agp_bridge_driver intel_860_driver = {
  1352. .owner = THIS_MODULE,
  1353. .aperture_sizes = intel_8xx_sizes,
  1354. .size_type = U8_APER_SIZE,
  1355. .num_aperture_sizes = 7,
  1356. .configure = intel_860_configure,
  1357. .fetch_size = intel_8xx_fetch_size,
  1358. .cleanup = intel_8xx_cleanup,
  1359. .tlb_flush = intel_8xx_tlbflush,
  1360. .mask_memory = agp_generic_mask_memory,
  1361. .masks = intel_generic_masks,
  1362. .agp_enable = agp_generic_enable,
  1363. .cache_flush = global_cache_flush,
  1364. .create_gatt_table = agp_generic_create_gatt_table,
  1365. .free_gatt_table = agp_generic_free_gatt_table,
  1366. .insert_memory = agp_generic_insert_memory,
  1367. .remove_memory = agp_generic_remove_memory,
  1368. .alloc_by_type = agp_generic_alloc_by_type,
  1369. .free_by_type = agp_generic_free_by_type,
  1370. .agp_alloc_page = agp_generic_alloc_page,
  1371. .agp_destroy_page = agp_generic_destroy_page,
  1372. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1373. };
  1374. static const struct agp_bridge_driver intel_915_driver = {
  1375. .owner = THIS_MODULE,
  1376. .aperture_sizes = intel_i830_sizes,
  1377. .size_type = FIXED_APER_SIZE,
  1378. .num_aperture_sizes = 4,
  1379. .needs_scratch_page = TRUE,
  1380. .configure = intel_i915_configure,
  1381. .fetch_size = intel_i9xx_fetch_size,
  1382. .cleanup = intel_i915_cleanup,
  1383. .tlb_flush = intel_i810_tlbflush,
  1384. .mask_memory = intel_i810_mask_memory,
  1385. .masks = intel_i810_masks,
  1386. .agp_enable = intel_i810_agp_enable,
  1387. .cache_flush = global_cache_flush,
  1388. .create_gatt_table = intel_i915_create_gatt_table,
  1389. .free_gatt_table = intel_i830_free_gatt_table,
  1390. .insert_memory = intel_i915_insert_entries,
  1391. .remove_memory = intel_i915_remove_entries,
  1392. .alloc_by_type = intel_i830_alloc_by_type,
  1393. .free_by_type = intel_i810_free_by_type,
  1394. .agp_alloc_page = agp_generic_alloc_page,
  1395. .agp_destroy_page = agp_generic_destroy_page,
  1396. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1397. };
  1398. static const struct agp_bridge_driver intel_i965_driver = {
  1399. .owner = THIS_MODULE,
  1400. .aperture_sizes = intel_i830_sizes,
  1401. .size_type = FIXED_APER_SIZE,
  1402. .num_aperture_sizes = 4,
  1403. .needs_scratch_page = TRUE,
  1404. .configure = intel_i915_configure,
  1405. .fetch_size = intel_i9xx_fetch_size,
  1406. .cleanup = intel_i915_cleanup,
  1407. .tlb_flush = intel_i810_tlbflush,
  1408. .mask_memory = intel_i965_mask_memory,
  1409. .masks = intel_i810_masks,
  1410. .agp_enable = intel_i810_agp_enable,
  1411. .cache_flush = global_cache_flush,
  1412. .create_gatt_table = intel_i965_create_gatt_table,
  1413. .free_gatt_table = intel_i830_free_gatt_table,
  1414. .insert_memory = intel_i915_insert_entries,
  1415. .remove_memory = intel_i915_remove_entries,
  1416. .alloc_by_type = intel_i830_alloc_by_type,
  1417. .free_by_type = intel_i810_free_by_type,
  1418. .agp_alloc_page = agp_generic_alloc_page,
  1419. .agp_destroy_page = agp_generic_destroy_page,
  1420. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1421. };
  1422. static const struct agp_bridge_driver intel_7505_driver = {
  1423. .owner = THIS_MODULE,
  1424. .aperture_sizes = intel_8xx_sizes,
  1425. .size_type = U8_APER_SIZE,
  1426. .num_aperture_sizes = 7,
  1427. .configure = intel_7505_configure,
  1428. .fetch_size = intel_8xx_fetch_size,
  1429. .cleanup = intel_8xx_cleanup,
  1430. .tlb_flush = intel_8xx_tlbflush,
  1431. .mask_memory = agp_generic_mask_memory,
  1432. .masks = intel_generic_masks,
  1433. .agp_enable = agp_generic_enable,
  1434. .cache_flush = global_cache_flush,
  1435. .create_gatt_table = agp_generic_create_gatt_table,
  1436. .free_gatt_table = agp_generic_free_gatt_table,
  1437. .insert_memory = agp_generic_insert_memory,
  1438. .remove_memory = agp_generic_remove_memory,
  1439. .alloc_by_type = agp_generic_alloc_by_type,
  1440. .free_by_type = agp_generic_free_by_type,
  1441. .agp_alloc_page = agp_generic_alloc_page,
  1442. .agp_destroy_page = agp_generic_destroy_page,
  1443. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1444. };
  1445. static int find_i810(u16 device)
  1446. {
  1447. struct pci_dev *i810_dev;
  1448. i810_dev = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1449. if (!i810_dev)
  1450. return 0;
  1451. intel_i810_private.i810_dev = i810_dev;
  1452. return 1;
  1453. }
  1454. static int find_i830(u16 device)
  1455. {
  1456. struct pci_dev *i830_dev;
  1457. i830_dev = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1458. if (i830_dev && PCI_FUNC(i830_dev->devfn) != 0) {
  1459. i830_dev = pci_get_device(PCI_VENDOR_ID_INTEL,
  1460. device, i830_dev);
  1461. }
  1462. if (!i830_dev)
  1463. return 0;
  1464. intel_i830_private.i830_dev = i830_dev;
  1465. return 1;
  1466. }
  1467. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  1468. const struct pci_device_id *ent)
  1469. {
  1470. struct agp_bridge_data *bridge;
  1471. char *name = "(unknown)";
  1472. u8 cap_ptr = 0;
  1473. struct resource *r;
  1474. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  1475. bridge = agp_alloc_bridge();
  1476. if (!bridge)
  1477. return -ENOMEM;
  1478. switch (pdev->device) {
  1479. case PCI_DEVICE_ID_INTEL_82443LX_0:
  1480. bridge->driver = &intel_generic_driver;
  1481. name = "440LX";
  1482. break;
  1483. case PCI_DEVICE_ID_INTEL_82443BX_0:
  1484. bridge->driver = &intel_generic_driver;
  1485. name = "440BX";
  1486. break;
  1487. case PCI_DEVICE_ID_INTEL_82443GX_0:
  1488. bridge->driver = &intel_generic_driver;
  1489. name = "440GX";
  1490. break;
  1491. case PCI_DEVICE_ID_INTEL_82810_MC1:
  1492. name = "i810";
  1493. if (!find_i810(PCI_DEVICE_ID_INTEL_82810_IG1))
  1494. goto fail;
  1495. bridge->driver = &intel_810_driver;
  1496. break;
  1497. case PCI_DEVICE_ID_INTEL_82810_MC3:
  1498. name = "i810 DC100";
  1499. if (!find_i810(PCI_DEVICE_ID_INTEL_82810_IG3))
  1500. goto fail;
  1501. bridge->driver = &intel_810_driver;
  1502. break;
  1503. case PCI_DEVICE_ID_INTEL_82810E_MC:
  1504. name = "i810 E";
  1505. if (!find_i810(PCI_DEVICE_ID_INTEL_82810E_IG))
  1506. goto fail;
  1507. bridge->driver = &intel_810_driver;
  1508. break;
  1509. case PCI_DEVICE_ID_INTEL_82815_MC:
  1510. /*
  1511. * The i815 can operate either as an i810 style
  1512. * integrated device, or as an AGP4X motherboard.
  1513. */
  1514. if (find_i810(PCI_DEVICE_ID_INTEL_82815_CGC))
  1515. bridge->driver = &intel_810_driver;
  1516. else
  1517. bridge->driver = &intel_815_driver;
  1518. name = "i815";
  1519. break;
  1520. case PCI_DEVICE_ID_INTEL_82820_HB:
  1521. case PCI_DEVICE_ID_INTEL_82820_UP_HB:
  1522. bridge->driver = &intel_820_driver;
  1523. name = "i820";
  1524. break;
  1525. case PCI_DEVICE_ID_INTEL_82830_HB:
  1526. if (find_i830(PCI_DEVICE_ID_INTEL_82830_CGC))
  1527. bridge->driver = &intel_830_driver;
  1528. else
  1529. bridge->driver = &intel_830mp_driver;
  1530. name = "830M";
  1531. break;
  1532. case PCI_DEVICE_ID_INTEL_82840_HB:
  1533. bridge->driver = &intel_840_driver;
  1534. name = "i840";
  1535. break;
  1536. case PCI_DEVICE_ID_INTEL_82845_HB:
  1537. bridge->driver = &intel_845_driver;
  1538. name = "i845";
  1539. break;
  1540. case PCI_DEVICE_ID_INTEL_82845G_HB:
  1541. if (find_i830(PCI_DEVICE_ID_INTEL_82845G_IG))
  1542. bridge->driver = &intel_830_driver;
  1543. else
  1544. bridge->driver = &intel_845_driver;
  1545. name = "845G";
  1546. break;
  1547. case PCI_DEVICE_ID_INTEL_82850_HB:
  1548. bridge->driver = &intel_850_driver;
  1549. name = "i850";
  1550. break;
  1551. case PCI_DEVICE_ID_INTEL_82855PM_HB:
  1552. bridge->driver = &intel_845_driver;
  1553. name = "855PM";
  1554. break;
  1555. case PCI_DEVICE_ID_INTEL_82855GM_HB:
  1556. if (find_i830(PCI_DEVICE_ID_INTEL_82855GM_IG)) {
  1557. bridge->driver = &intel_830_driver;
  1558. name = "855";
  1559. } else {
  1560. bridge->driver = &intel_845_driver;
  1561. name = "855GM";
  1562. }
  1563. break;
  1564. case PCI_DEVICE_ID_INTEL_82860_HB:
  1565. bridge->driver = &intel_860_driver;
  1566. name = "i860";
  1567. break;
  1568. case PCI_DEVICE_ID_INTEL_82865_HB:
  1569. if (find_i830(PCI_DEVICE_ID_INTEL_82865_IG))
  1570. bridge->driver = &intel_830_driver;
  1571. else
  1572. bridge->driver = &intel_845_driver;
  1573. name = "865";
  1574. break;
  1575. case PCI_DEVICE_ID_INTEL_82875_HB:
  1576. bridge->driver = &intel_845_driver;
  1577. name = "i875";
  1578. break;
  1579. case PCI_DEVICE_ID_INTEL_82915G_HB:
  1580. if (find_i830(PCI_DEVICE_ID_INTEL_82915G_IG))
  1581. bridge->driver = &intel_915_driver;
  1582. else
  1583. bridge->driver = &intel_845_driver;
  1584. name = "915G";
  1585. break;
  1586. case PCI_DEVICE_ID_INTEL_82915GM_HB:
  1587. if (find_i830(PCI_DEVICE_ID_INTEL_82915GM_IG))
  1588. bridge->driver = &intel_915_driver;
  1589. else
  1590. bridge->driver = &intel_845_driver;
  1591. name = "915GM";
  1592. break;
  1593. case PCI_DEVICE_ID_INTEL_82945G_HB:
  1594. if (find_i830(PCI_DEVICE_ID_INTEL_82945G_IG))
  1595. bridge->driver = &intel_915_driver;
  1596. else
  1597. bridge->driver = &intel_845_driver;
  1598. name = "945G";
  1599. break;
  1600. case PCI_DEVICE_ID_INTEL_82945GM_HB:
  1601. if (find_i830(PCI_DEVICE_ID_INTEL_82945GM_IG))
  1602. bridge->driver = &intel_915_driver;
  1603. else
  1604. bridge->driver = &intel_845_driver;
  1605. name = "945GM";
  1606. break;
  1607. case PCI_DEVICE_ID_INTEL_82946GZ_HB:
  1608. if (find_i830(PCI_DEVICE_ID_INTEL_82946GZ_IG))
  1609. bridge->driver = &intel_i965_driver;
  1610. else
  1611. bridge->driver = &intel_845_driver;
  1612. name = "946GZ";
  1613. break;
  1614. case PCI_DEVICE_ID_INTEL_82965G_1_HB:
  1615. if (find_i830(PCI_DEVICE_ID_INTEL_82965G_1_IG))
  1616. bridge->driver = &intel_i965_driver;
  1617. else
  1618. bridge->driver = &intel_845_driver;
  1619. name = "965G";
  1620. break;
  1621. case PCI_DEVICE_ID_INTEL_82965Q_HB:
  1622. if (find_i830(PCI_DEVICE_ID_INTEL_82965Q_IG))
  1623. bridge->driver = &intel_i965_driver;
  1624. else
  1625. bridge->driver = &intel_845_driver;
  1626. name = "965Q";
  1627. break;
  1628. case PCI_DEVICE_ID_INTEL_82965G_HB:
  1629. if (find_i830(PCI_DEVICE_ID_INTEL_82965G_IG))
  1630. bridge->driver = &intel_i965_driver;
  1631. else
  1632. bridge->driver = &intel_845_driver;
  1633. name = "965G";
  1634. break;
  1635. case PCI_DEVICE_ID_INTEL_82965GM_HB:
  1636. if (find_i830(PCI_DEVICE_ID_INTEL_82965GM_IG))
  1637. bridge->driver = &intel_i965_driver;
  1638. else
  1639. bridge->driver = &intel_845_driver;
  1640. name = "965GM";
  1641. break;
  1642. case PCI_DEVICE_ID_INTEL_7505_0:
  1643. bridge->driver = &intel_7505_driver;
  1644. name = "E7505";
  1645. break;
  1646. case PCI_DEVICE_ID_INTEL_7205_0:
  1647. bridge->driver = &intel_7505_driver;
  1648. name = "E7205";
  1649. break;
  1650. default:
  1651. if (cap_ptr)
  1652. printk(KERN_WARNING PFX "Unsupported Intel chipset (device id: %04x)\n",
  1653. pdev->device);
  1654. agp_put_bridge(bridge);
  1655. return -ENODEV;
  1656. };
  1657. bridge->dev = pdev;
  1658. bridge->capndx = cap_ptr;
  1659. if (bridge->driver == &intel_810_driver)
  1660. bridge->dev_private_data = &intel_i810_private;
  1661. else if (bridge->driver == &intel_830_driver)
  1662. bridge->dev_private_data = &intel_i830_private;
  1663. printk(KERN_INFO PFX "Detected an Intel %s Chipset.\n", name);
  1664. /*
  1665. * The following fixes the case where the BIOS has "forgotten" to
  1666. * provide an address range for the GART.
  1667. * 20030610 - hamish@zot.org
  1668. */
  1669. r = &pdev->resource[0];
  1670. if (!r->start && r->end) {
  1671. if (pci_assign_resource(pdev, 0)) {
  1672. printk(KERN_ERR PFX "could not assign resource 0\n");
  1673. agp_put_bridge(bridge);
  1674. return -ENODEV;
  1675. }
  1676. }
  1677. /*
  1678. * If the device has not been properly setup, the following will catch
  1679. * the problem and should stop the system from crashing.
  1680. * 20030610 - hamish@zot.org
  1681. */
  1682. if (pci_enable_device(pdev)) {
  1683. printk(KERN_ERR PFX "Unable to Enable PCI device\n");
  1684. agp_put_bridge(bridge);
  1685. return -ENODEV;
  1686. }
  1687. /* Fill in the mode register */
  1688. if (cap_ptr) {
  1689. pci_read_config_dword(pdev,
  1690. bridge->capndx+PCI_AGP_STATUS,
  1691. &bridge->mode);
  1692. }
  1693. pci_set_drvdata(pdev, bridge);
  1694. return agp_add_bridge(bridge);
  1695. fail:
  1696. printk(KERN_ERR PFX "Detected an Intel %s chipset, "
  1697. "but could not find the secondary device.\n", name);
  1698. agp_put_bridge(bridge);
  1699. return -ENODEV;
  1700. }
  1701. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  1702. {
  1703. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1704. agp_remove_bridge(bridge);
  1705. if (intel_i810_private.i810_dev)
  1706. pci_dev_put(intel_i810_private.i810_dev);
  1707. if (intel_i830_private.i830_dev)
  1708. pci_dev_put(intel_i830_private.i830_dev);
  1709. agp_put_bridge(bridge);
  1710. }
  1711. #ifdef CONFIG_PM
  1712. static int agp_intel_resume(struct pci_dev *pdev)
  1713. {
  1714. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1715. pci_restore_state(pdev);
  1716. /* We should restore our graphics device's config space,
  1717. * as host bridge (00:00) resumes before graphics device (02:00),
  1718. * then our access to its pci space can work right.
  1719. */
  1720. if (intel_i810_private.i810_dev)
  1721. pci_restore_state(intel_i810_private.i810_dev);
  1722. if (intel_i830_private.i830_dev)
  1723. pci_restore_state(intel_i830_private.i830_dev);
  1724. if (bridge->driver == &intel_generic_driver)
  1725. intel_configure();
  1726. else if (bridge->driver == &intel_850_driver)
  1727. intel_850_configure();
  1728. else if (bridge->driver == &intel_845_driver)
  1729. intel_845_configure();
  1730. else if (bridge->driver == &intel_830mp_driver)
  1731. intel_830mp_configure();
  1732. else if (bridge->driver == &intel_915_driver)
  1733. intel_i915_configure();
  1734. else if (bridge->driver == &intel_830_driver)
  1735. intel_i830_configure();
  1736. else if (bridge->driver == &intel_810_driver)
  1737. intel_i810_configure();
  1738. else if (bridge->driver == &intel_i965_driver)
  1739. intel_i915_configure();
  1740. return 0;
  1741. }
  1742. #endif
  1743. static struct pci_device_id agp_intel_pci_table[] = {
  1744. #define ID(x) \
  1745. { \
  1746. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  1747. .class_mask = ~0, \
  1748. .vendor = PCI_VENDOR_ID_INTEL, \
  1749. .device = x, \
  1750. .subvendor = PCI_ANY_ID, \
  1751. .subdevice = PCI_ANY_ID, \
  1752. }
  1753. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  1754. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  1755. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  1756. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  1757. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  1758. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  1759. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  1760. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  1761. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  1762. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  1763. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  1764. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  1765. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  1766. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  1767. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  1768. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  1769. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  1770. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  1771. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  1772. ID(PCI_DEVICE_ID_INTEL_7505_0),
  1773. ID(PCI_DEVICE_ID_INTEL_7205_0),
  1774. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  1775. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  1776. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  1777. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  1778. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  1779. ID(PCI_DEVICE_ID_INTEL_82965G_1_HB),
  1780. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  1781. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  1782. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  1783. { }
  1784. };
  1785. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  1786. static struct pci_driver agp_intel_pci_driver = {
  1787. .name = "agpgart-intel",
  1788. .id_table = agp_intel_pci_table,
  1789. .probe = agp_intel_probe,
  1790. .remove = __devexit_p(agp_intel_remove),
  1791. #ifdef CONFIG_PM
  1792. .resume = agp_intel_resume,
  1793. #endif
  1794. };
  1795. static int __init agp_intel_init(void)
  1796. {
  1797. if (agp_off)
  1798. return -EINVAL;
  1799. return pci_register_driver(&agp_intel_pci_driver);
  1800. }
  1801. static void __exit agp_intel_cleanup(void)
  1802. {
  1803. pci_unregister_driver(&agp_intel_pci_driver);
  1804. }
  1805. module_init(agp_intel_init);
  1806. module_exit(agp_intel_cleanup);
  1807. MODULE_AUTHOR("Dave Jones <davej@codemonkey.org.uk>");
  1808. MODULE_LICENSE("GPL and additional rights");