ssbi.c 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393
  1. /* Copyright (c) 2009-2011, Code Aurora Forum. All rights reserved.
  2. * Copyright (c) 2010, Google Inc.
  3. *
  4. * Original authors: Code Aurora Forum
  5. *
  6. * Author: Dima Zavin <dima@android.com>
  7. * - Largely rewritten from original to not be an i2c driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 and
  11. * only version 2 as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #define pr_fmt(fmt) "%s: " fmt, __func__
  19. #include <linux/delay.h>
  20. #include <linux/err.h>
  21. #include <linux/io.h>
  22. #include <linux/kernel.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/slab.h>
  25. #include <linux/msm_ssbi.h>
  26. #include <linux/module.h>
  27. #include <linux/of.h>
  28. #include <linux/of_device.h>
  29. /* SSBI 2.0 controller registers */
  30. #define SSBI2_CMD 0x0008
  31. #define SSBI2_RD 0x0010
  32. #define SSBI2_STATUS 0x0014
  33. #define SSBI2_MODE2 0x001C
  34. /* SSBI_CMD fields */
  35. #define SSBI_CMD_RDWRN (1 << 24)
  36. /* SSBI_STATUS fields */
  37. #define SSBI_STATUS_RD_READY (1 << 2)
  38. #define SSBI_STATUS_READY (1 << 1)
  39. #define SSBI_STATUS_MCHN_BUSY (1 << 0)
  40. /* SSBI_MODE2 fields */
  41. #define SSBI_MODE2_REG_ADDR_15_8_SHFT 0x04
  42. #define SSBI_MODE2_REG_ADDR_15_8_MASK (0x7f << SSBI_MODE2_REG_ADDR_15_8_SHFT)
  43. #define SET_SSBI_MODE2_REG_ADDR_15_8(MD, AD) \
  44. (((MD) & 0x0F) | ((((AD) >> 8) << SSBI_MODE2_REG_ADDR_15_8_SHFT) & \
  45. SSBI_MODE2_REG_ADDR_15_8_MASK))
  46. /* SSBI PMIC Arbiter command registers */
  47. #define SSBI_PA_CMD 0x0000
  48. #define SSBI_PA_RD_STATUS 0x0004
  49. /* SSBI_PA_CMD fields */
  50. #define SSBI_PA_CMD_RDWRN (1 << 24)
  51. #define SSBI_PA_CMD_ADDR_MASK 0x7fff /* REG_ADDR_7_0, REG_ADDR_8_14*/
  52. /* SSBI_PA_RD_STATUS fields */
  53. #define SSBI_PA_RD_STATUS_TRANS_DONE (1 << 27)
  54. #define SSBI_PA_RD_STATUS_TRANS_DENIED (1 << 26)
  55. #define SSBI_TIMEOUT_US 100
  56. struct msm_ssbi {
  57. struct device *dev;
  58. struct device *slave;
  59. void __iomem *base;
  60. spinlock_t lock;
  61. enum msm_ssbi_controller_type controller_type;
  62. int (*read)(struct msm_ssbi *, u16 addr, u8 *buf, int len);
  63. int (*write)(struct msm_ssbi *, u16 addr, u8 *buf, int len);
  64. };
  65. #define to_msm_ssbi(dev) platform_get_drvdata(to_platform_device(dev))
  66. static inline u32 ssbi_readl(struct msm_ssbi *ssbi, u32 reg)
  67. {
  68. return readl(ssbi->base + reg);
  69. }
  70. static inline void ssbi_writel(struct msm_ssbi *ssbi, u32 val, u32 reg)
  71. {
  72. writel(val, ssbi->base + reg);
  73. }
  74. /*
  75. * Via private exchange with one of the original authors, the hardware
  76. * should generally finish a transaction in about 5us. The worst
  77. * case, is when using the arbiter and both other CPUs have just
  78. * started trying to use the SSBI bus will result in a time of about
  79. * 20us. It should never take longer than this.
  80. *
  81. * As such, this wait merely spins, with a udelay.
  82. */
  83. static int ssbi_wait_mask(struct msm_ssbi *ssbi, u32 set_mask, u32 clr_mask)
  84. {
  85. u32 timeout = SSBI_TIMEOUT_US;
  86. u32 val;
  87. while (timeout--) {
  88. val = ssbi_readl(ssbi, SSBI2_STATUS);
  89. if (((val & set_mask) == set_mask) && ((val & clr_mask) == 0))
  90. return 0;
  91. udelay(1);
  92. }
  93. dev_err(ssbi->dev, "%s: timeout (status %x set_mask %x clr_mask %x)\n",
  94. __func__, ssbi_readl(ssbi, SSBI2_STATUS), set_mask, clr_mask);
  95. return -ETIMEDOUT;
  96. }
  97. static int
  98. msm_ssbi_read_bytes(struct msm_ssbi *ssbi, u16 addr, u8 *buf, int len)
  99. {
  100. u32 cmd = SSBI_CMD_RDWRN | ((addr & 0xff) << 16);
  101. int ret = 0;
  102. if (ssbi->controller_type == MSM_SBI_CTRL_SSBI2) {
  103. u32 mode2 = ssbi_readl(ssbi, SSBI2_MODE2);
  104. mode2 = SET_SSBI_MODE2_REG_ADDR_15_8(mode2, addr);
  105. ssbi_writel(ssbi, mode2, SSBI2_MODE2);
  106. }
  107. while (len) {
  108. ret = ssbi_wait_mask(ssbi, SSBI_STATUS_READY, 0);
  109. if (ret)
  110. goto err;
  111. ssbi_writel(ssbi, cmd, SSBI2_CMD);
  112. ret = ssbi_wait_mask(ssbi, SSBI_STATUS_RD_READY, 0);
  113. if (ret)
  114. goto err;
  115. *buf++ = ssbi_readl(ssbi, SSBI2_RD) & 0xff;
  116. len--;
  117. }
  118. err:
  119. return ret;
  120. }
  121. static int
  122. msm_ssbi_write_bytes(struct msm_ssbi *ssbi, u16 addr, u8 *buf, int len)
  123. {
  124. int ret = 0;
  125. if (ssbi->controller_type == MSM_SBI_CTRL_SSBI2) {
  126. u32 mode2 = ssbi_readl(ssbi, SSBI2_MODE2);
  127. mode2 = SET_SSBI_MODE2_REG_ADDR_15_8(mode2, addr);
  128. ssbi_writel(ssbi, mode2, SSBI2_MODE2);
  129. }
  130. while (len) {
  131. ret = ssbi_wait_mask(ssbi, SSBI_STATUS_READY, 0);
  132. if (ret)
  133. goto err;
  134. ssbi_writel(ssbi, ((addr & 0xff) << 16) | *buf, SSBI2_CMD);
  135. ret = ssbi_wait_mask(ssbi, 0, SSBI_STATUS_MCHN_BUSY);
  136. if (ret)
  137. goto err;
  138. buf++;
  139. len--;
  140. }
  141. err:
  142. return ret;
  143. }
  144. /*
  145. * See ssbi_wait_mask for an explanation of the time and the
  146. * busywait.
  147. */
  148. static inline int
  149. msm_ssbi_pa_transfer(struct msm_ssbi *ssbi, u32 cmd, u8 *data)
  150. {
  151. u32 timeout = SSBI_TIMEOUT_US;
  152. u32 rd_status = 0;
  153. ssbi_writel(ssbi, cmd, SSBI_PA_CMD);
  154. while (timeout--) {
  155. rd_status = ssbi_readl(ssbi, SSBI_PA_RD_STATUS);
  156. if (rd_status & SSBI_PA_RD_STATUS_TRANS_DENIED) {
  157. dev_err(ssbi->dev, "%s: transaction denied (0x%x)\n",
  158. __func__, rd_status);
  159. return -EPERM;
  160. }
  161. if (rd_status & SSBI_PA_RD_STATUS_TRANS_DONE) {
  162. if (data)
  163. *data = rd_status & 0xff;
  164. return 0;
  165. }
  166. udelay(1);
  167. }
  168. dev_err(ssbi->dev, "%s: timeout, status 0x%x\n", __func__, rd_status);
  169. return -ETIMEDOUT;
  170. }
  171. static int
  172. msm_ssbi_pa_read_bytes(struct msm_ssbi *ssbi, u16 addr, u8 *buf, int len)
  173. {
  174. u32 cmd;
  175. int ret = 0;
  176. cmd = SSBI_PA_CMD_RDWRN | (addr & SSBI_PA_CMD_ADDR_MASK) << 8;
  177. while (len) {
  178. ret = msm_ssbi_pa_transfer(ssbi, cmd, buf);
  179. if (ret)
  180. goto err;
  181. buf++;
  182. len--;
  183. }
  184. err:
  185. return ret;
  186. }
  187. static int
  188. msm_ssbi_pa_write_bytes(struct msm_ssbi *ssbi, u16 addr, u8 *buf, int len)
  189. {
  190. u32 cmd;
  191. int ret = 0;
  192. while (len) {
  193. cmd = (addr & SSBI_PA_CMD_ADDR_MASK) << 8 | *buf;
  194. ret = msm_ssbi_pa_transfer(ssbi, cmd, NULL);
  195. if (ret)
  196. goto err;
  197. buf++;
  198. len--;
  199. }
  200. err:
  201. return ret;
  202. }
  203. int msm_ssbi_read(struct device *dev, u16 addr, u8 *buf, int len)
  204. {
  205. struct msm_ssbi *ssbi = to_msm_ssbi(dev);
  206. unsigned long flags;
  207. int ret;
  208. if (ssbi->dev != dev)
  209. return -ENXIO;
  210. spin_lock_irqsave(&ssbi->lock, flags);
  211. ret = ssbi->read(ssbi, addr, buf, len);
  212. spin_unlock_irqrestore(&ssbi->lock, flags);
  213. return ret;
  214. }
  215. EXPORT_SYMBOL_GPL(msm_ssbi_read);
  216. int msm_ssbi_write(struct device *dev, u16 addr, u8 *buf, int len)
  217. {
  218. struct msm_ssbi *ssbi = to_msm_ssbi(dev);
  219. unsigned long flags;
  220. int ret;
  221. if (ssbi->dev != dev)
  222. return -ENXIO;
  223. spin_lock_irqsave(&ssbi->lock, flags);
  224. ret = ssbi->write(ssbi, addr, buf, len);
  225. spin_unlock_irqrestore(&ssbi->lock, flags);
  226. return ret;
  227. }
  228. EXPORT_SYMBOL_GPL(msm_ssbi_write);
  229. static int msm_ssbi_probe(struct platform_device *pdev)
  230. {
  231. struct device_node *np = pdev->dev.of_node;
  232. struct resource *mem_res;
  233. struct msm_ssbi *ssbi;
  234. int ret = 0;
  235. const char *type;
  236. ssbi = kzalloc(sizeof(struct msm_ssbi), GFP_KERNEL);
  237. if (!ssbi) {
  238. pr_err("can not allocate ssbi_data\n");
  239. return -ENOMEM;
  240. }
  241. mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  242. if (!mem_res) {
  243. pr_err("missing mem resource\n");
  244. ret = -EINVAL;
  245. goto err_get_mem_res;
  246. }
  247. ssbi->base = ioremap(mem_res->start, resource_size(mem_res));
  248. if (!ssbi->base) {
  249. pr_err("ioremap of 0x%p failed\n", (void *)mem_res->start);
  250. ret = -EINVAL;
  251. goto err_ioremap;
  252. }
  253. ssbi->dev = &pdev->dev;
  254. platform_set_drvdata(pdev, ssbi);
  255. type = of_get_property(np, "qcom,controller-type", NULL);
  256. if (type == NULL) {
  257. pr_err("Missing qcom,controller-type property\n");
  258. ret = -EINVAL;
  259. goto err_ssbi_controller;
  260. }
  261. dev_info(&pdev->dev, "SSBI controller type: '%s'\n", type);
  262. if (strcmp(type, "ssbi") == 0)
  263. ssbi->controller_type = MSM_SBI_CTRL_SSBI;
  264. else if (strcmp(type, "ssbi2") == 0)
  265. ssbi->controller_type = MSM_SBI_CTRL_SSBI2;
  266. else if (strcmp(type, "pmic-arbiter") == 0)
  267. ssbi->controller_type = MSM_SBI_CTRL_PMIC_ARBITER;
  268. else {
  269. pr_err("Unknown qcom,controller-type\n");
  270. ret = -EINVAL;
  271. goto err_ssbi_controller;
  272. }
  273. if (ssbi->controller_type == MSM_SBI_CTRL_PMIC_ARBITER) {
  274. ssbi->read = msm_ssbi_pa_read_bytes;
  275. ssbi->write = msm_ssbi_pa_write_bytes;
  276. } else {
  277. ssbi->read = msm_ssbi_read_bytes;
  278. ssbi->write = msm_ssbi_write_bytes;
  279. }
  280. spin_lock_init(&ssbi->lock);
  281. ret = of_platform_populate(np, NULL, NULL, &pdev->dev);
  282. if (ret)
  283. goto err_ssbi_controller;
  284. return 0;
  285. err_ssbi_controller:
  286. platform_set_drvdata(pdev, NULL);
  287. iounmap(ssbi->base);
  288. err_ioremap:
  289. err_get_mem_res:
  290. kfree(ssbi);
  291. return ret;
  292. }
  293. static int msm_ssbi_remove(struct platform_device *pdev)
  294. {
  295. struct msm_ssbi *ssbi = platform_get_drvdata(pdev);
  296. platform_set_drvdata(pdev, NULL);
  297. iounmap(ssbi->base);
  298. kfree(ssbi);
  299. return 0;
  300. }
  301. static struct of_device_id ssbi_match_table[] = {
  302. { .compatible = "qcom,ssbi" },
  303. {}
  304. };
  305. static struct platform_driver msm_ssbi_driver = {
  306. .probe = msm_ssbi_probe,
  307. .remove = msm_ssbi_remove,
  308. .driver = {
  309. .name = "msm_ssbi",
  310. .owner = THIS_MODULE,
  311. .of_match_table = ssbi_match_table,
  312. },
  313. };
  314. static int __init msm_ssbi_init(void)
  315. {
  316. return platform_driver_register(&msm_ssbi_driver);
  317. }
  318. module_init(msm_ssbi_init);
  319. static void __exit msm_ssbi_exit(void)
  320. {
  321. platform_driver_unregister(&msm_ssbi_driver);
  322. }
  323. module_exit(msm_ssbi_exit)
  324. MODULE_LICENSE("GPL v2");
  325. MODULE_VERSION("1.0");
  326. MODULE_ALIAS("platform:msm_ssbi");
  327. MODULE_AUTHOR("Dima Zavin <dima@android.com>");