sccnxp.c 26 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054
  1. /*
  2. * NXP (Philips) SCC+++(SCN+++) serial driver
  3. *
  4. * Copyright (C) 2012 Alexander Shiyan <shc_work@mail.ru>
  5. *
  6. * Based on sc26xx.c, by Thomas Bogendörfer (tsbogend@alpha.franken.de)
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. */
  13. #if defined(CONFIG_SERIAL_SCCNXP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  14. #define SUPPORT_SYSRQ
  15. #endif
  16. #include <linux/clk.h>
  17. #include <linux/err.h>
  18. #include <linux/module.h>
  19. #include <linux/device.h>
  20. #include <linux/console.h>
  21. #include <linux/serial_core.h>
  22. #include <linux/serial.h>
  23. #include <linux/io.h>
  24. #include <linux/tty.h>
  25. #include <linux/tty_flip.h>
  26. #include <linux/spinlock.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/platform_data/serial-sccnxp.h>
  29. #include <linux/regulator/consumer.h>
  30. #define SCCNXP_NAME "uart-sccnxp"
  31. #define SCCNXP_MAJOR 204
  32. #define SCCNXP_MINOR 205
  33. #define SCCNXP_MR_REG (0x00)
  34. # define MR0_BAUD_NORMAL (0 << 0)
  35. # define MR0_BAUD_EXT1 (1 << 0)
  36. # define MR0_BAUD_EXT2 (5 << 0)
  37. # define MR0_FIFO (1 << 3)
  38. # define MR0_TXLVL (1 << 4)
  39. # define MR1_BITS_5 (0 << 0)
  40. # define MR1_BITS_6 (1 << 0)
  41. # define MR1_BITS_7 (2 << 0)
  42. # define MR1_BITS_8 (3 << 0)
  43. # define MR1_PAR_EVN (0 << 2)
  44. # define MR1_PAR_ODD (1 << 2)
  45. # define MR1_PAR_NO (4 << 2)
  46. # define MR2_STOP1 (7 << 0)
  47. # define MR2_STOP2 (0xf << 0)
  48. #define SCCNXP_SR_REG (0x01)
  49. #define SCCNXP_CSR_REG SCCNXP_SR_REG
  50. # define SR_RXRDY (1 << 0)
  51. # define SR_FULL (1 << 1)
  52. # define SR_TXRDY (1 << 2)
  53. # define SR_TXEMT (1 << 3)
  54. # define SR_OVR (1 << 4)
  55. # define SR_PE (1 << 5)
  56. # define SR_FE (1 << 6)
  57. # define SR_BRK (1 << 7)
  58. #define SCCNXP_CR_REG (0x02)
  59. # define CR_RX_ENABLE (1 << 0)
  60. # define CR_RX_DISABLE (1 << 1)
  61. # define CR_TX_ENABLE (1 << 2)
  62. # define CR_TX_DISABLE (1 << 3)
  63. # define CR_CMD_MRPTR1 (0x01 << 4)
  64. # define CR_CMD_RX_RESET (0x02 << 4)
  65. # define CR_CMD_TX_RESET (0x03 << 4)
  66. # define CR_CMD_STATUS_RESET (0x04 << 4)
  67. # define CR_CMD_BREAK_RESET (0x05 << 4)
  68. # define CR_CMD_START_BREAK (0x06 << 4)
  69. # define CR_CMD_STOP_BREAK (0x07 << 4)
  70. # define CR_CMD_MRPTR0 (0x0b << 4)
  71. #define SCCNXP_RHR_REG (0x03)
  72. #define SCCNXP_THR_REG SCCNXP_RHR_REG
  73. #define SCCNXP_IPCR_REG (0x04)
  74. #define SCCNXP_ACR_REG SCCNXP_IPCR_REG
  75. # define ACR_BAUD0 (0 << 7)
  76. # define ACR_BAUD1 (1 << 7)
  77. # define ACR_TIMER_MODE (6 << 4)
  78. #define SCCNXP_ISR_REG (0x05)
  79. #define SCCNXP_IMR_REG SCCNXP_ISR_REG
  80. # define IMR_TXRDY (1 << 0)
  81. # define IMR_RXRDY (1 << 1)
  82. # define ISR_TXRDY(x) (1 << ((x * 4) + 0))
  83. # define ISR_RXRDY(x) (1 << ((x * 4) + 1))
  84. #define SCCNXP_IPR_REG (0x0d)
  85. #define SCCNXP_OPCR_REG SCCNXP_IPR_REG
  86. #define SCCNXP_SOP_REG (0x0e)
  87. #define SCCNXP_ROP_REG (0x0f)
  88. /* Route helpers */
  89. #define MCTRL_MASK(sig) (0xf << (sig))
  90. #define MCTRL_IBIT(cfg, sig) ((((cfg) >> (sig)) & 0xf) - LINE_IP0)
  91. #define MCTRL_OBIT(cfg, sig) ((((cfg) >> (sig)) & 0xf) - LINE_OP0)
  92. /* Supported chip types */
  93. enum {
  94. SCCNXP_TYPE_SC2681 = 2681,
  95. SCCNXP_TYPE_SC2691 = 2691,
  96. SCCNXP_TYPE_SC2692 = 2692,
  97. SCCNXP_TYPE_SC2891 = 2891,
  98. SCCNXP_TYPE_SC2892 = 2892,
  99. SCCNXP_TYPE_SC28202 = 28202,
  100. SCCNXP_TYPE_SC68681 = 68681,
  101. SCCNXP_TYPE_SC68692 = 68692,
  102. };
  103. struct sccnxp_port {
  104. struct uart_driver uart;
  105. struct uart_port port[SCCNXP_MAX_UARTS];
  106. bool opened[SCCNXP_MAX_UARTS];
  107. const char *name;
  108. int irq;
  109. u8 imr;
  110. u8 addr_mask;
  111. int freq_std;
  112. int flags;
  113. #define SCCNXP_HAVE_IO 0x00000001
  114. #define SCCNXP_HAVE_MR0 0x00000002
  115. #ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
  116. struct console console;
  117. #endif
  118. spinlock_t lock;
  119. bool poll;
  120. struct timer_list timer;
  121. struct sccnxp_pdata pdata;
  122. struct regulator *regulator;
  123. };
  124. static inline u8 sccnxp_raw_read(void __iomem *base, u8 reg, u8 shift)
  125. {
  126. return readb(base + (reg << shift));
  127. }
  128. static inline void sccnxp_raw_write(void __iomem *base, u8 reg, u8 shift, u8 v)
  129. {
  130. writeb(v, base + (reg << shift));
  131. }
  132. static inline u8 sccnxp_read(struct uart_port *port, u8 reg)
  133. {
  134. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  135. return sccnxp_raw_read(port->membase, reg & s->addr_mask,
  136. port->regshift);
  137. }
  138. static inline void sccnxp_write(struct uart_port *port, u8 reg, u8 v)
  139. {
  140. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  141. sccnxp_raw_write(port->membase, reg & s->addr_mask, port->regshift, v);
  142. }
  143. static inline u8 sccnxp_port_read(struct uart_port *port, u8 reg)
  144. {
  145. return sccnxp_read(port, (port->line << 3) + reg);
  146. }
  147. static inline void sccnxp_port_write(struct uart_port *port, u8 reg, u8 v)
  148. {
  149. sccnxp_write(port, (port->line << 3) + reg, v);
  150. }
  151. static int sccnxp_update_best_err(int a, int b, int *besterr)
  152. {
  153. int err = abs(a - b);
  154. if ((*besterr < 0) || (*besterr > err)) {
  155. *besterr = err;
  156. return 0;
  157. }
  158. return 1;
  159. }
  160. static const struct {
  161. u8 csr;
  162. u8 acr;
  163. u8 mr0;
  164. int baud;
  165. } baud_std[] = {
  166. { 0, ACR_BAUD0, MR0_BAUD_NORMAL, 50, },
  167. { 0, ACR_BAUD1, MR0_BAUD_NORMAL, 75, },
  168. { 1, ACR_BAUD0, MR0_BAUD_NORMAL, 110, },
  169. { 2, ACR_BAUD0, MR0_BAUD_NORMAL, 134, },
  170. { 3, ACR_BAUD1, MR0_BAUD_NORMAL, 150, },
  171. { 3, ACR_BAUD0, MR0_BAUD_NORMAL, 200, },
  172. { 4, ACR_BAUD0, MR0_BAUD_NORMAL, 300, },
  173. { 0, ACR_BAUD1, MR0_BAUD_EXT1, 450, },
  174. { 1, ACR_BAUD0, MR0_BAUD_EXT2, 880, },
  175. { 3, ACR_BAUD1, MR0_BAUD_EXT1, 900, },
  176. { 5, ACR_BAUD0, MR0_BAUD_NORMAL, 600, },
  177. { 7, ACR_BAUD0, MR0_BAUD_NORMAL, 1050, },
  178. { 2, ACR_BAUD0, MR0_BAUD_EXT2, 1076, },
  179. { 6, ACR_BAUD0, MR0_BAUD_NORMAL, 1200, },
  180. { 10, ACR_BAUD1, MR0_BAUD_NORMAL, 1800, },
  181. { 7, ACR_BAUD1, MR0_BAUD_NORMAL, 2000, },
  182. { 8, ACR_BAUD0, MR0_BAUD_NORMAL, 2400, },
  183. { 5, ACR_BAUD1, MR0_BAUD_EXT1, 3600, },
  184. { 9, ACR_BAUD0, MR0_BAUD_NORMAL, 4800, },
  185. { 10, ACR_BAUD0, MR0_BAUD_NORMAL, 7200, },
  186. { 11, ACR_BAUD0, MR0_BAUD_NORMAL, 9600, },
  187. { 8, ACR_BAUD0, MR0_BAUD_EXT1, 14400, },
  188. { 12, ACR_BAUD1, MR0_BAUD_NORMAL, 19200, },
  189. { 9, ACR_BAUD0, MR0_BAUD_EXT1, 28800, },
  190. { 12, ACR_BAUD0, MR0_BAUD_NORMAL, 38400, },
  191. { 11, ACR_BAUD0, MR0_BAUD_EXT1, 57600, },
  192. { 12, ACR_BAUD1, MR0_BAUD_EXT1, 115200, },
  193. { 12, ACR_BAUD0, MR0_BAUD_EXT1, 230400, },
  194. { 0, 0, 0, 0 }
  195. };
  196. static int sccnxp_set_baud(struct uart_port *port, int baud)
  197. {
  198. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  199. int div_std, tmp_baud, bestbaud = baud, besterr = -1;
  200. u8 i, acr = 0, csr = 0, mr0 = 0;
  201. /* Find best baud from table */
  202. for (i = 0; baud_std[i].baud && besterr; i++) {
  203. if (baud_std[i].mr0 && !(s->flags & SCCNXP_HAVE_MR0))
  204. continue;
  205. div_std = DIV_ROUND_CLOSEST(s->freq_std, baud_std[i].baud);
  206. tmp_baud = DIV_ROUND_CLOSEST(port->uartclk, div_std);
  207. if (!sccnxp_update_best_err(baud, tmp_baud, &besterr)) {
  208. acr = baud_std[i].acr;
  209. csr = baud_std[i].csr;
  210. mr0 = baud_std[i].mr0;
  211. bestbaud = tmp_baud;
  212. }
  213. }
  214. if (s->flags & SCCNXP_HAVE_MR0) {
  215. /* Enable FIFO, set half level for TX */
  216. mr0 |= MR0_FIFO | MR0_TXLVL;
  217. /* Update MR0 */
  218. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_MRPTR0);
  219. sccnxp_port_write(port, SCCNXP_MR_REG, mr0);
  220. }
  221. sccnxp_port_write(port, SCCNXP_ACR_REG, acr | ACR_TIMER_MODE);
  222. sccnxp_port_write(port, SCCNXP_CSR_REG, (csr << 4) | csr);
  223. if (baud != bestbaud)
  224. dev_dbg(port->dev, "Baudrate desired: %i, calculated: %i\n",
  225. baud, bestbaud);
  226. return bestbaud;
  227. }
  228. static void sccnxp_enable_irq(struct uart_port *port, int mask)
  229. {
  230. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  231. s->imr |= mask << (port->line * 4);
  232. sccnxp_write(port, SCCNXP_IMR_REG, s->imr);
  233. }
  234. static void sccnxp_disable_irq(struct uart_port *port, int mask)
  235. {
  236. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  237. s->imr &= ~(mask << (port->line * 4));
  238. sccnxp_write(port, SCCNXP_IMR_REG, s->imr);
  239. }
  240. static void sccnxp_set_bit(struct uart_port *port, int sig, int state)
  241. {
  242. u8 bitmask;
  243. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  244. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(sig)) {
  245. bitmask = 1 << MCTRL_OBIT(s->pdata.mctrl_cfg[port->line], sig);
  246. if (state)
  247. sccnxp_write(port, SCCNXP_SOP_REG, bitmask);
  248. else
  249. sccnxp_write(port, SCCNXP_ROP_REG, bitmask);
  250. }
  251. }
  252. static void sccnxp_handle_rx(struct uart_port *port)
  253. {
  254. u8 sr;
  255. unsigned int ch, flag;
  256. for (;;) {
  257. sr = sccnxp_port_read(port, SCCNXP_SR_REG);
  258. if (!(sr & SR_RXRDY))
  259. break;
  260. sr &= SR_PE | SR_FE | SR_OVR | SR_BRK;
  261. ch = sccnxp_port_read(port, SCCNXP_RHR_REG);
  262. port->icount.rx++;
  263. flag = TTY_NORMAL;
  264. if (unlikely(sr)) {
  265. if (sr & SR_BRK) {
  266. port->icount.brk++;
  267. sccnxp_port_write(port, SCCNXP_CR_REG,
  268. CR_CMD_BREAK_RESET);
  269. if (uart_handle_break(port))
  270. continue;
  271. } else if (sr & SR_PE)
  272. port->icount.parity++;
  273. else if (sr & SR_FE)
  274. port->icount.frame++;
  275. else if (sr & SR_OVR) {
  276. port->icount.overrun++;
  277. sccnxp_port_write(port, SCCNXP_CR_REG,
  278. CR_CMD_STATUS_RESET);
  279. }
  280. sr &= port->read_status_mask;
  281. if (sr & SR_BRK)
  282. flag = TTY_BREAK;
  283. else if (sr & SR_PE)
  284. flag = TTY_PARITY;
  285. else if (sr & SR_FE)
  286. flag = TTY_FRAME;
  287. else if (sr & SR_OVR)
  288. flag = TTY_OVERRUN;
  289. }
  290. if (uart_handle_sysrq_char(port, ch))
  291. continue;
  292. if (sr & port->ignore_status_mask)
  293. continue;
  294. uart_insert_char(port, sr, SR_OVR, ch, flag);
  295. }
  296. tty_flip_buffer_push(&port->state->port);
  297. }
  298. static void sccnxp_handle_tx(struct uart_port *port)
  299. {
  300. u8 sr;
  301. struct circ_buf *xmit = &port->state->xmit;
  302. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  303. if (unlikely(port->x_char)) {
  304. sccnxp_port_write(port, SCCNXP_THR_REG, port->x_char);
  305. port->icount.tx++;
  306. port->x_char = 0;
  307. return;
  308. }
  309. if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
  310. /* Disable TX if FIFO is empty */
  311. if (sccnxp_port_read(port, SCCNXP_SR_REG) & SR_TXEMT) {
  312. sccnxp_disable_irq(port, IMR_TXRDY);
  313. /* Set direction to input */
  314. if (s->flags & SCCNXP_HAVE_IO)
  315. sccnxp_set_bit(port, DIR_OP, 0);
  316. }
  317. return;
  318. }
  319. while (!uart_circ_empty(xmit)) {
  320. sr = sccnxp_port_read(port, SCCNXP_SR_REG);
  321. if (!(sr & SR_TXRDY))
  322. break;
  323. sccnxp_port_write(port, SCCNXP_THR_REG, xmit->buf[xmit->tail]);
  324. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  325. port->icount.tx++;
  326. }
  327. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  328. uart_write_wakeup(port);
  329. }
  330. static void sccnxp_handle_events(struct sccnxp_port *s)
  331. {
  332. int i;
  333. u8 isr;
  334. do {
  335. isr = sccnxp_read(&s->port[0], SCCNXP_ISR_REG);
  336. isr &= s->imr;
  337. if (!isr)
  338. break;
  339. for (i = 0; i < s->uart.nr; i++) {
  340. if (s->opened[i] && (isr & ISR_RXRDY(i)))
  341. sccnxp_handle_rx(&s->port[i]);
  342. if (s->opened[i] && (isr & ISR_TXRDY(i)))
  343. sccnxp_handle_tx(&s->port[i]);
  344. }
  345. } while (1);
  346. }
  347. static void sccnxp_timer(unsigned long data)
  348. {
  349. struct sccnxp_port *s = (struct sccnxp_port *)data;
  350. unsigned long flags;
  351. spin_lock_irqsave(&s->lock, flags);
  352. sccnxp_handle_events(s);
  353. spin_unlock_irqrestore(&s->lock, flags);
  354. if (!timer_pending(&s->timer))
  355. mod_timer(&s->timer, jiffies +
  356. usecs_to_jiffies(s->pdata.poll_time_us));
  357. }
  358. static irqreturn_t sccnxp_ist(int irq, void *dev_id)
  359. {
  360. struct sccnxp_port *s = (struct sccnxp_port *)dev_id;
  361. unsigned long flags;
  362. spin_lock_irqsave(&s->lock, flags);
  363. sccnxp_handle_events(s);
  364. spin_unlock_irqrestore(&s->lock, flags);
  365. return IRQ_HANDLED;
  366. }
  367. static void sccnxp_start_tx(struct uart_port *port)
  368. {
  369. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  370. unsigned long flags;
  371. spin_lock_irqsave(&s->lock, flags);
  372. /* Set direction to output */
  373. if (s->flags & SCCNXP_HAVE_IO)
  374. sccnxp_set_bit(port, DIR_OP, 1);
  375. sccnxp_enable_irq(port, IMR_TXRDY);
  376. spin_unlock_irqrestore(&s->lock, flags);
  377. }
  378. static void sccnxp_stop_tx(struct uart_port *port)
  379. {
  380. /* Do nothing */
  381. }
  382. static void sccnxp_stop_rx(struct uart_port *port)
  383. {
  384. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  385. unsigned long flags;
  386. spin_lock_irqsave(&s->lock, flags);
  387. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_DISABLE);
  388. spin_unlock_irqrestore(&s->lock, flags);
  389. }
  390. static unsigned int sccnxp_tx_empty(struct uart_port *port)
  391. {
  392. u8 val;
  393. unsigned long flags;
  394. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  395. spin_lock_irqsave(&s->lock, flags);
  396. val = sccnxp_port_read(port, SCCNXP_SR_REG);
  397. spin_unlock_irqrestore(&s->lock, flags);
  398. return (val & SR_TXEMT) ? TIOCSER_TEMT : 0;
  399. }
  400. static void sccnxp_enable_ms(struct uart_port *port)
  401. {
  402. /* Do nothing */
  403. }
  404. static void sccnxp_set_mctrl(struct uart_port *port, unsigned int mctrl)
  405. {
  406. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  407. unsigned long flags;
  408. if (!(s->flags & SCCNXP_HAVE_IO))
  409. return;
  410. spin_lock_irqsave(&s->lock, flags);
  411. sccnxp_set_bit(port, DTR_OP, mctrl & TIOCM_DTR);
  412. sccnxp_set_bit(port, RTS_OP, mctrl & TIOCM_RTS);
  413. spin_unlock_irqrestore(&s->lock, flags);
  414. }
  415. static unsigned int sccnxp_get_mctrl(struct uart_port *port)
  416. {
  417. u8 bitmask, ipr;
  418. unsigned long flags;
  419. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  420. unsigned int mctrl = TIOCM_DSR | TIOCM_CTS | TIOCM_CAR;
  421. if (!(s->flags & SCCNXP_HAVE_IO))
  422. return mctrl;
  423. spin_lock_irqsave(&s->lock, flags);
  424. ipr = ~sccnxp_read(port, SCCNXP_IPCR_REG);
  425. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(DSR_IP)) {
  426. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  427. DSR_IP);
  428. mctrl &= ~TIOCM_DSR;
  429. mctrl |= (ipr & bitmask) ? TIOCM_DSR : 0;
  430. }
  431. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(CTS_IP)) {
  432. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  433. CTS_IP);
  434. mctrl &= ~TIOCM_CTS;
  435. mctrl |= (ipr & bitmask) ? TIOCM_CTS : 0;
  436. }
  437. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(DCD_IP)) {
  438. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  439. DCD_IP);
  440. mctrl &= ~TIOCM_CAR;
  441. mctrl |= (ipr & bitmask) ? TIOCM_CAR : 0;
  442. }
  443. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(RNG_IP)) {
  444. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  445. RNG_IP);
  446. mctrl &= ~TIOCM_RNG;
  447. mctrl |= (ipr & bitmask) ? TIOCM_RNG : 0;
  448. }
  449. spin_unlock_irqrestore(&s->lock, flags);
  450. return mctrl;
  451. }
  452. static void sccnxp_break_ctl(struct uart_port *port, int break_state)
  453. {
  454. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  455. unsigned long flags;
  456. spin_lock_irqsave(&s->lock, flags);
  457. sccnxp_port_write(port, SCCNXP_CR_REG, break_state ?
  458. CR_CMD_START_BREAK : CR_CMD_STOP_BREAK);
  459. spin_unlock_irqrestore(&s->lock, flags);
  460. }
  461. static void sccnxp_set_termios(struct uart_port *port,
  462. struct ktermios *termios, struct ktermios *old)
  463. {
  464. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  465. unsigned long flags;
  466. u8 mr1, mr2;
  467. int baud;
  468. spin_lock_irqsave(&s->lock, flags);
  469. /* Mask termios capabilities we don't support */
  470. termios->c_cflag &= ~CMSPAR;
  471. /* Disable RX & TX, reset break condition, status and FIFOs */
  472. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_RX_RESET |
  473. CR_RX_DISABLE | CR_TX_DISABLE);
  474. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_TX_RESET);
  475. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_STATUS_RESET);
  476. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_BREAK_RESET);
  477. /* Word size */
  478. switch (termios->c_cflag & CSIZE) {
  479. case CS5:
  480. mr1 = MR1_BITS_5;
  481. break;
  482. case CS6:
  483. mr1 = MR1_BITS_6;
  484. break;
  485. case CS7:
  486. mr1 = MR1_BITS_7;
  487. break;
  488. case CS8:
  489. default:
  490. mr1 = MR1_BITS_8;
  491. break;
  492. }
  493. /* Parity */
  494. if (termios->c_cflag & PARENB) {
  495. if (termios->c_cflag & PARODD)
  496. mr1 |= MR1_PAR_ODD;
  497. } else
  498. mr1 |= MR1_PAR_NO;
  499. /* Stop bits */
  500. mr2 = (termios->c_cflag & CSTOPB) ? MR2_STOP2 : MR2_STOP1;
  501. /* Update desired format */
  502. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_MRPTR1);
  503. sccnxp_port_write(port, SCCNXP_MR_REG, mr1);
  504. sccnxp_port_write(port, SCCNXP_MR_REG, mr2);
  505. /* Set read status mask */
  506. port->read_status_mask = SR_OVR;
  507. if (termios->c_iflag & INPCK)
  508. port->read_status_mask |= SR_PE | SR_FE;
  509. if (termios->c_iflag & (BRKINT | PARMRK))
  510. port->read_status_mask |= SR_BRK;
  511. /* Set status ignore mask */
  512. port->ignore_status_mask = 0;
  513. if (termios->c_iflag & IGNBRK)
  514. port->ignore_status_mask |= SR_BRK;
  515. if (!(termios->c_cflag & CREAD))
  516. port->ignore_status_mask |= SR_PE | SR_OVR | SR_FE | SR_BRK;
  517. /* Setup baudrate */
  518. baud = uart_get_baud_rate(port, termios, old, 50,
  519. (s->flags & SCCNXP_HAVE_MR0) ?
  520. 230400 : 38400);
  521. baud = sccnxp_set_baud(port, baud);
  522. /* Update timeout according to new baud rate */
  523. uart_update_timeout(port, termios->c_cflag, baud);
  524. /* Report actual baudrate back to core */
  525. if (tty_termios_baud_rate(termios))
  526. tty_termios_encode_baud_rate(termios, baud, baud);
  527. /* Enable RX & TX */
  528. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_ENABLE | CR_TX_ENABLE);
  529. spin_unlock_irqrestore(&s->lock, flags);
  530. }
  531. static int sccnxp_startup(struct uart_port *port)
  532. {
  533. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  534. unsigned long flags;
  535. spin_lock_irqsave(&s->lock, flags);
  536. if (s->flags & SCCNXP_HAVE_IO) {
  537. /* Outputs are controlled manually */
  538. sccnxp_write(port, SCCNXP_OPCR_REG, 0);
  539. }
  540. /* Reset break condition, status and FIFOs */
  541. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_RX_RESET);
  542. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_TX_RESET);
  543. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_STATUS_RESET);
  544. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_BREAK_RESET);
  545. /* Enable RX & TX */
  546. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_ENABLE | CR_TX_ENABLE);
  547. /* Enable RX interrupt */
  548. sccnxp_enable_irq(port, IMR_RXRDY);
  549. s->opened[port->line] = 1;
  550. spin_unlock_irqrestore(&s->lock, flags);
  551. return 0;
  552. }
  553. static void sccnxp_shutdown(struct uart_port *port)
  554. {
  555. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  556. unsigned long flags;
  557. spin_lock_irqsave(&s->lock, flags);
  558. s->opened[port->line] = 0;
  559. /* Disable interrupts */
  560. sccnxp_disable_irq(port, IMR_TXRDY | IMR_RXRDY);
  561. /* Disable TX & RX */
  562. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_DISABLE | CR_TX_DISABLE);
  563. /* Leave direction to input */
  564. if (s->flags & SCCNXP_HAVE_IO)
  565. sccnxp_set_bit(port, DIR_OP, 0);
  566. spin_unlock_irqrestore(&s->lock, flags);
  567. }
  568. static const char *sccnxp_type(struct uart_port *port)
  569. {
  570. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  571. return (port->type == PORT_SC26XX) ? s->name : NULL;
  572. }
  573. static void sccnxp_release_port(struct uart_port *port)
  574. {
  575. /* Do nothing */
  576. }
  577. static int sccnxp_request_port(struct uart_port *port)
  578. {
  579. /* Do nothing */
  580. return 0;
  581. }
  582. static void sccnxp_config_port(struct uart_port *port, int flags)
  583. {
  584. if (flags & UART_CONFIG_TYPE)
  585. port->type = PORT_SC26XX;
  586. }
  587. static int sccnxp_verify_port(struct uart_port *port, struct serial_struct *s)
  588. {
  589. if ((s->type == PORT_UNKNOWN) || (s->type == PORT_SC26XX))
  590. return 0;
  591. if (s->irq == port->irq)
  592. return 0;
  593. return -EINVAL;
  594. }
  595. static const struct uart_ops sccnxp_ops = {
  596. .tx_empty = sccnxp_tx_empty,
  597. .set_mctrl = sccnxp_set_mctrl,
  598. .get_mctrl = sccnxp_get_mctrl,
  599. .stop_tx = sccnxp_stop_tx,
  600. .start_tx = sccnxp_start_tx,
  601. .stop_rx = sccnxp_stop_rx,
  602. .enable_ms = sccnxp_enable_ms,
  603. .break_ctl = sccnxp_break_ctl,
  604. .startup = sccnxp_startup,
  605. .shutdown = sccnxp_shutdown,
  606. .set_termios = sccnxp_set_termios,
  607. .type = sccnxp_type,
  608. .release_port = sccnxp_release_port,
  609. .request_port = sccnxp_request_port,
  610. .config_port = sccnxp_config_port,
  611. .verify_port = sccnxp_verify_port,
  612. };
  613. #ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
  614. static void sccnxp_console_putchar(struct uart_port *port, int c)
  615. {
  616. int tryes = 100000;
  617. while (tryes--) {
  618. if (sccnxp_port_read(port, SCCNXP_SR_REG) & SR_TXRDY) {
  619. sccnxp_port_write(port, SCCNXP_THR_REG, c);
  620. break;
  621. }
  622. barrier();
  623. }
  624. }
  625. static void sccnxp_console_write(struct console *co, const char *c, unsigned n)
  626. {
  627. struct sccnxp_port *s = (struct sccnxp_port *)co->data;
  628. struct uart_port *port = &s->port[co->index];
  629. unsigned long flags;
  630. spin_lock_irqsave(&s->lock, flags);
  631. uart_console_write(port, c, n, sccnxp_console_putchar);
  632. spin_unlock_irqrestore(&s->lock, flags);
  633. }
  634. static int sccnxp_console_setup(struct console *co, char *options)
  635. {
  636. struct sccnxp_port *s = (struct sccnxp_port *)co->data;
  637. struct uart_port *port = &s->port[(co->index > 0) ? co->index : 0];
  638. int baud = 9600, bits = 8, parity = 'n', flow = 'n';
  639. if (options)
  640. uart_parse_options(options, &baud, &parity, &bits, &flow);
  641. return uart_set_options(port, co, baud, parity, bits, flow);
  642. }
  643. #endif
  644. static int sccnxp_probe(struct platform_device *pdev)
  645. {
  646. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  647. int chiptype = pdev->id_entry->driver_data;
  648. struct sccnxp_pdata *pdata = dev_get_platdata(&pdev->dev);
  649. int i, ret, fifosize, freq_min, freq_max, uartclk;
  650. struct sccnxp_port *s;
  651. void __iomem *membase;
  652. struct clk *clk;
  653. membase = devm_ioremap_resource(&pdev->dev, res);
  654. if (IS_ERR(membase))
  655. return PTR_ERR(membase);
  656. s = devm_kzalloc(&pdev->dev, sizeof(struct sccnxp_port), GFP_KERNEL);
  657. if (!s) {
  658. dev_err(&pdev->dev, "Error allocating port structure\n");
  659. return -ENOMEM;
  660. }
  661. platform_set_drvdata(pdev, s);
  662. spin_lock_init(&s->lock);
  663. /* Individual chip settings */
  664. switch (chiptype) {
  665. case SCCNXP_TYPE_SC2681:
  666. s->name = "SC2681";
  667. s->uart.nr = 2;
  668. s->freq_std = 3686400;
  669. s->addr_mask = 0x0f;
  670. s->flags = SCCNXP_HAVE_IO;
  671. fifosize = 3;
  672. freq_min = 1000000;
  673. freq_max = 4000000;
  674. break;
  675. case SCCNXP_TYPE_SC2691:
  676. s->name = "SC2691";
  677. s->uart.nr = 1;
  678. s->freq_std = 3686400;
  679. s->addr_mask = 0x07;
  680. s->flags = 0;
  681. fifosize = 3;
  682. freq_min = 1000000;
  683. freq_max = 4000000;
  684. break;
  685. case SCCNXP_TYPE_SC2692:
  686. s->name = "SC2692";
  687. s->uart.nr = 2;
  688. s->freq_std = 3686400;
  689. s->addr_mask = 0x0f;
  690. s->flags = SCCNXP_HAVE_IO;
  691. fifosize = 3;
  692. freq_min = 1000000;
  693. freq_max = 4000000;
  694. break;
  695. case SCCNXP_TYPE_SC2891:
  696. s->name = "SC2891";
  697. s->uart.nr = 1;
  698. s->freq_std = 3686400;
  699. s->addr_mask = 0x0f;
  700. s->flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0;
  701. fifosize = 16;
  702. freq_min = 100000;
  703. freq_max = 8000000;
  704. break;
  705. case SCCNXP_TYPE_SC2892:
  706. s->name = "SC2892";
  707. s->uart.nr = 2;
  708. s->freq_std = 3686400;
  709. s->addr_mask = 0x0f;
  710. s->flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0;
  711. fifosize = 16;
  712. freq_min = 100000;
  713. freq_max = 8000000;
  714. break;
  715. case SCCNXP_TYPE_SC28202:
  716. s->name = "SC28202";
  717. s->uart.nr = 2;
  718. s->freq_std = 14745600;
  719. s->addr_mask = 0x7f;
  720. s->flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0;
  721. fifosize = 256;
  722. freq_min = 1000000;
  723. freq_max = 50000000;
  724. break;
  725. case SCCNXP_TYPE_SC68681:
  726. s->name = "SC68681";
  727. s->uart.nr = 2;
  728. s->freq_std = 3686400;
  729. s->addr_mask = 0x0f;
  730. s->flags = SCCNXP_HAVE_IO;
  731. fifosize = 3;
  732. freq_min = 1000000;
  733. freq_max = 4000000;
  734. break;
  735. case SCCNXP_TYPE_SC68692:
  736. s->name = "SC68692";
  737. s->uart.nr = 2;
  738. s->freq_std = 3686400;
  739. s->addr_mask = 0x0f;
  740. s->flags = SCCNXP_HAVE_IO;
  741. fifosize = 3;
  742. freq_min = 1000000;
  743. freq_max = 4000000;
  744. break;
  745. default:
  746. dev_err(&pdev->dev, "Unsupported chip type %i\n", chiptype);
  747. return -ENOTSUPP;
  748. }
  749. s->regulator = devm_regulator_get(&pdev->dev, "vcc");
  750. if (!IS_ERR(s->regulator)) {
  751. ret = regulator_enable(s->regulator);
  752. if (ret) {
  753. dev_err(&pdev->dev,
  754. "Failed to enable regulator: %i\n", ret);
  755. return ret;
  756. }
  757. } else if (PTR_ERR(s->regulator) == -EPROBE_DEFER)
  758. return -EPROBE_DEFER;
  759. clk = devm_clk_get(&pdev->dev, NULL);
  760. if (IS_ERR(clk)) {
  761. if (PTR_ERR(clk) == -EPROBE_DEFER) {
  762. ret = -EPROBE_DEFER;
  763. goto err_out;
  764. }
  765. dev_notice(&pdev->dev, "Using default clock frequency\n");
  766. uartclk = s->freq_std;
  767. } else
  768. uartclk = clk_get_rate(clk);
  769. /* Check input frequency */
  770. if ((uartclk < freq_min) || (uartclk > freq_max)) {
  771. dev_err(&pdev->dev, "Frequency out of bounds\n");
  772. ret = -EINVAL;
  773. goto err_out;
  774. }
  775. if (pdata)
  776. memcpy(&s->pdata, pdata, sizeof(struct sccnxp_pdata));
  777. if (s->pdata.poll_time_us) {
  778. dev_info(&pdev->dev, "Using poll mode, resolution %u usecs\n",
  779. s->pdata.poll_time_us);
  780. s->poll = 1;
  781. }
  782. if (!s->poll) {
  783. s->irq = platform_get_irq(pdev, 0);
  784. if (s->irq < 0) {
  785. dev_err(&pdev->dev, "Missing irq resource data\n");
  786. ret = -ENXIO;
  787. goto err_out;
  788. }
  789. }
  790. s->uart.owner = THIS_MODULE;
  791. s->uart.dev_name = "ttySC";
  792. s->uart.major = SCCNXP_MAJOR;
  793. s->uart.minor = SCCNXP_MINOR;
  794. #ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
  795. s->uart.cons = &s->console;
  796. s->uart.cons->device = uart_console_device;
  797. s->uart.cons->write = sccnxp_console_write;
  798. s->uart.cons->setup = sccnxp_console_setup;
  799. s->uart.cons->flags = CON_PRINTBUFFER;
  800. s->uart.cons->index = -1;
  801. s->uart.cons->data = s;
  802. strcpy(s->uart.cons->name, "ttySC");
  803. #endif
  804. ret = uart_register_driver(&s->uart);
  805. if (ret) {
  806. dev_err(&pdev->dev, "Registering UART driver failed\n");
  807. goto err_out;
  808. }
  809. for (i = 0; i < s->uart.nr; i++) {
  810. s->port[i].line = i;
  811. s->port[i].dev = &pdev->dev;
  812. s->port[i].irq = s->irq;
  813. s->port[i].type = PORT_SC26XX;
  814. s->port[i].fifosize = fifosize;
  815. s->port[i].flags = UPF_SKIP_TEST | UPF_FIXED_TYPE;
  816. s->port[i].iotype = UPIO_MEM;
  817. s->port[i].mapbase = res->start;
  818. s->port[i].membase = membase;
  819. s->port[i].regshift = s->pdata.reg_shift;
  820. s->port[i].uartclk = uartclk;
  821. s->port[i].ops = &sccnxp_ops;
  822. uart_add_one_port(&s->uart, &s->port[i]);
  823. /* Set direction to input */
  824. if (s->flags & SCCNXP_HAVE_IO)
  825. sccnxp_set_bit(&s->port[i], DIR_OP, 0);
  826. }
  827. /* Disable interrupts */
  828. s->imr = 0;
  829. sccnxp_write(&s->port[0], SCCNXP_IMR_REG, 0);
  830. if (!s->poll) {
  831. ret = devm_request_threaded_irq(&pdev->dev, s->irq, NULL,
  832. sccnxp_ist,
  833. IRQF_TRIGGER_FALLING |
  834. IRQF_ONESHOT,
  835. dev_name(&pdev->dev), s);
  836. if (!ret)
  837. return 0;
  838. dev_err(&pdev->dev, "Unable to reguest IRQ %i\n", s->irq);
  839. } else {
  840. init_timer(&s->timer);
  841. setup_timer(&s->timer, sccnxp_timer, (unsigned long)s);
  842. mod_timer(&s->timer, jiffies +
  843. usecs_to_jiffies(s->pdata.poll_time_us));
  844. return 0;
  845. }
  846. err_out:
  847. if (!IS_ERR(s->regulator))
  848. return regulator_disable(s->regulator);
  849. return ret;
  850. }
  851. static int sccnxp_remove(struct platform_device *pdev)
  852. {
  853. int i;
  854. struct sccnxp_port *s = platform_get_drvdata(pdev);
  855. if (!s->poll)
  856. devm_free_irq(&pdev->dev, s->irq, s);
  857. else
  858. del_timer_sync(&s->timer);
  859. for (i = 0; i < s->uart.nr; i++)
  860. uart_remove_one_port(&s->uart, &s->port[i]);
  861. uart_unregister_driver(&s->uart);
  862. if (!IS_ERR(s->regulator))
  863. return regulator_disable(s->regulator);
  864. return 0;
  865. }
  866. static const struct platform_device_id sccnxp_id_table[] = {
  867. { "sc2681", SCCNXP_TYPE_SC2681 },
  868. { "sc2691", SCCNXP_TYPE_SC2691 },
  869. { "sc2692", SCCNXP_TYPE_SC2692 },
  870. { "sc2891", SCCNXP_TYPE_SC2891 },
  871. { "sc2892", SCCNXP_TYPE_SC2892 },
  872. { "sc28202", SCCNXP_TYPE_SC28202 },
  873. { "sc68681", SCCNXP_TYPE_SC68681 },
  874. { "sc68692", SCCNXP_TYPE_SC68692 },
  875. { },
  876. };
  877. MODULE_DEVICE_TABLE(platform, sccnxp_id_table);
  878. static struct platform_driver sccnxp_uart_driver = {
  879. .driver = {
  880. .name = SCCNXP_NAME,
  881. .owner = THIS_MODULE,
  882. },
  883. .probe = sccnxp_probe,
  884. .remove = sccnxp_remove,
  885. .id_table = sccnxp_id_table,
  886. };
  887. module_platform_driver(sccnxp_uart_driver);
  888. MODULE_LICENSE("GPL v2");
  889. MODULE_AUTHOR("Alexander Shiyan <shc_work@mail.ru>");
  890. MODULE_DESCRIPTION("SCCNXP serial driver");