setup-sh7372.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551
  1. /*
  2. * sh7372 processor support
  3. *
  4. * Copyright (C) 2010 Magnus Damm
  5. * Copyright (C) 2008 Yoshihiro Shimoda
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/irq.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/delay.h>
  26. #include <linux/input.h>
  27. #include <linux/io.h>
  28. #include <linux/serial_sci.h>
  29. #include <linux/sh_dma.h>
  30. #include <linux/sh_intc.h>
  31. #include <linux/sh_timer.h>
  32. #include <mach/hardware.h>
  33. #include <mach/sh7372.h>
  34. #include <asm/mach-types.h>
  35. #include <asm/mach/arch.h>
  36. /* SCIFA0 */
  37. static struct plat_sci_port scif0_platform_data = {
  38. .mapbase = 0xe6c40000,
  39. .flags = UPF_BOOT_AUTOCONF,
  40. .type = PORT_SCIFA,
  41. .irqs = { evt2irq(0x0c00), evt2irq(0x0c00),
  42. evt2irq(0x0c00), evt2irq(0x0c00) },
  43. };
  44. static struct platform_device scif0_device = {
  45. .name = "sh-sci",
  46. .id = 0,
  47. .dev = {
  48. .platform_data = &scif0_platform_data,
  49. },
  50. };
  51. /* SCIFA1 */
  52. static struct plat_sci_port scif1_platform_data = {
  53. .mapbase = 0xe6c50000,
  54. .flags = UPF_BOOT_AUTOCONF,
  55. .type = PORT_SCIFA,
  56. .irqs = { evt2irq(0x0c20), evt2irq(0x0c20),
  57. evt2irq(0x0c20), evt2irq(0x0c20) },
  58. };
  59. static struct platform_device scif1_device = {
  60. .name = "sh-sci",
  61. .id = 1,
  62. .dev = {
  63. .platform_data = &scif1_platform_data,
  64. },
  65. };
  66. /* SCIFA2 */
  67. static struct plat_sci_port scif2_platform_data = {
  68. .mapbase = 0xe6c60000,
  69. .flags = UPF_BOOT_AUTOCONF,
  70. .type = PORT_SCIFA,
  71. .irqs = { evt2irq(0x0c40), evt2irq(0x0c40),
  72. evt2irq(0x0c40), evt2irq(0x0c40) },
  73. };
  74. static struct platform_device scif2_device = {
  75. .name = "sh-sci",
  76. .id = 2,
  77. .dev = {
  78. .platform_data = &scif2_platform_data,
  79. },
  80. };
  81. /* SCIFA3 */
  82. static struct plat_sci_port scif3_platform_data = {
  83. .mapbase = 0xe6c70000,
  84. .flags = UPF_BOOT_AUTOCONF,
  85. .type = PORT_SCIFA,
  86. .irqs = { evt2irq(0x0c60), evt2irq(0x0c60),
  87. evt2irq(0x0c60), evt2irq(0x0c60) },
  88. };
  89. static struct platform_device scif3_device = {
  90. .name = "sh-sci",
  91. .id = 3,
  92. .dev = {
  93. .platform_data = &scif3_platform_data,
  94. },
  95. };
  96. /* SCIFA4 */
  97. static struct plat_sci_port scif4_platform_data = {
  98. .mapbase = 0xe6c80000,
  99. .flags = UPF_BOOT_AUTOCONF,
  100. .type = PORT_SCIFA,
  101. .irqs = { evt2irq(0x0d20), evt2irq(0x0d20),
  102. evt2irq(0x0d20), evt2irq(0x0d20) },
  103. };
  104. static struct platform_device scif4_device = {
  105. .name = "sh-sci",
  106. .id = 4,
  107. .dev = {
  108. .platform_data = &scif4_platform_data,
  109. },
  110. };
  111. /* SCIFA5 */
  112. static struct plat_sci_port scif5_platform_data = {
  113. .mapbase = 0xe6cb0000,
  114. .flags = UPF_BOOT_AUTOCONF,
  115. .type = PORT_SCIFA,
  116. .irqs = { evt2irq(0x0d40), evt2irq(0x0d40),
  117. evt2irq(0x0d40), evt2irq(0x0d40) },
  118. };
  119. static struct platform_device scif5_device = {
  120. .name = "sh-sci",
  121. .id = 5,
  122. .dev = {
  123. .platform_data = &scif5_platform_data,
  124. },
  125. };
  126. /* SCIFB */
  127. static struct plat_sci_port scif6_platform_data = {
  128. .mapbase = 0xe6c30000,
  129. .flags = UPF_BOOT_AUTOCONF,
  130. .type = PORT_SCIFB,
  131. .irqs = { evt2irq(0x0d60), evt2irq(0x0d60),
  132. evt2irq(0x0d60), evt2irq(0x0d60) },
  133. };
  134. static struct platform_device scif6_device = {
  135. .name = "sh-sci",
  136. .id = 6,
  137. .dev = {
  138. .platform_data = &scif6_platform_data,
  139. },
  140. };
  141. /* CMT */
  142. static struct sh_timer_config cmt10_platform_data = {
  143. .name = "CMT10",
  144. .channel_offset = 0x10,
  145. .timer_bit = 0,
  146. .clockevent_rating = 125,
  147. .clocksource_rating = 125,
  148. };
  149. static struct resource cmt10_resources[] = {
  150. [0] = {
  151. .name = "CMT10",
  152. .start = 0xe6138010,
  153. .end = 0xe613801b,
  154. .flags = IORESOURCE_MEM,
  155. },
  156. [1] = {
  157. .start = evt2irq(0x0b00), /* CMT1_CMT10 */
  158. .flags = IORESOURCE_IRQ,
  159. },
  160. };
  161. static struct platform_device cmt10_device = {
  162. .name = "sh_cmt",
  163. .id = 10,
  164. .dev = {
  165. .platform_data = &cmt10_platform_data,
  166. },
  167. .resource = cmt10_resources,
  168. .num_resources = ARRAY_SIZE(cmt10_resources),
  169. };
  170. /* I2C */
  171. static struct resource iic0_resources[] = {
  172. [0] = {
  173. .name = "IIC0",
  174. .start = 0xFFF20000,
  175. .end = 0xFFF20425 - 1,
  176. .flags = IORESOURCE_MEM,
  177. },
  178. [1] = {
  179. .start = intcs_evt2irq(0xe00), /* IIC0_ALI0 */
  180. .end = intcs_evt2irq(0xe60), /* IIC0_DTEI0 */
  181. .flags = IORESOURCE_IRQ,
  182. },
  183. };
  184. static struct platform_device iic0_device = {
  185. .name = "i2c-sh_mobile",
  186. .id = 0, /* "i2c0" clock */
  187. .num_resources = ARRAY_SIZE(iic0_resources),
  188. .resource = iic0_resources,
  189. };
  190. static struct resource iic1_resources[] = {
  191. [0] = {
  192. .name = "IIC1",
  193. .start = 0xE6C20000,
  194. .end = 0xE6C20425 - 1,
  195. .flags = IORESOURCE_MEM,
  196. },
  197. [1] = {
  198. .start = evt2irq(0x780), /* IIC1_ALI1 */
  199. .end = evt2irq(0x7e0), /* IIC1_DTEI1 */
  200. .flags = IORESOURCE_IRQ,
  201. },
  202. };
  203. static struct platform_device iic1_device = {
  204. .name = "i2c-sh_mobile",
  205. .id = 1, /* "i2c1" clock */
  206. .num_resources = ARRAY_SIZE(iic1_resources),
  207. .resource = iic1_resources,
  208. };
  209. /* DMA */
  210. /* Transmit sizes and respective CHCR register values */
  211. enum {
  212. XMIT_SZ_8BIT = 0,
  213. XMIT_SZ_16BIT = 1,
  214. XMIT_SZ_32BIT = 2,
  215. XMIT_SZ_64BIT = 7,
  216. XMIT_SZ_128BIT = 3,
  217. XMIT_SZ_256BIT = 4,
  218. XMIT_SZ_512BIT = 5,
  219. };
  220. /* log2(size / 8) - used to calculate number of transfers */
  221. #define TS_SHIFT { \
  222. [XMIT_SZ_8BIT] = 0, \
  223. [XMIT_SZ_16BIT] = 1, \
  224. [XMIT_SZ_32BIT] = 2, \
  225. [XMIT_SZ_64BIT] = 3, \
  226. [XMIT_SZ_128BIT] = 4, \
  227. [XMIT_SZ_256BIT] = 5, \
  228. [XMIT_SZ_512BIT] = 6, \
  229. }
  230. #define TS_INDEX2VAL(i) ((((i) & 3) << 3) | \
  231. (((i) & 0xc) << (20 - 2)))
  232. static const struct sh_dmae_slave_config sh7372_dmae_slaves[] = {
  233. {
  234. .slave_id = SHDMA_SLAVE_SCIF0_TX,
  235. .addr = 0xe6c40020,
  236. .chcr = DM_FIX | SM_INC | 0x800 | TS_INDEX2VAL(XMIT_SZ_8BIT),
  237. .mid_rid = 0x21,
  238. }, {
  239. .slave_id = SHDMA_SLAVE_SCIF0_RX,
  240. .addr = 0xe6c40024,
  241. .chcr = DM_INC | SM_FIX | 0x800 | TS_INDEX2VAL(XMIT_SZ_8BIT),
  242. .mid_rid = 0x22,
  243. }, {
  244. .slave_id = SHDMA_SLAVE_SCIF1_TX,
  245. .addr = 0xe6c50020,
  246. .chcr = DM_FIX | SM_INC | 0x800 | TS_INDEX2VAL(XMIT_SZ_8BIT),
  247. .mid_rid = 0x25,
  248. }, {
  249. .slave_id = SHDMA_SLAVE_SCIF1_RX,
  250. .addr = 0xe6c50024,
  251. .chcr = DM_INC | SM_FIX | 0x800 | TS_INDEX2VAL(XMIT_SZ_8BIT),
  252. .mid_rid = 0x26,
  253. }, {
  254. .slave_id = SHDMA_SLAVE_SCIF2_TX,
  255. .addr = 0xe6c60020,
  256. .chcr = DM_FIX | SM_INC | 0x800 | TS_INDEX2VAL(XMIT_SZ_8BIT),
  257. .mid_rid = 0x29,
  258. }, {
  259. .slave_id = SHDMA_SLAVE_SCIF2_RX,
  260. .addr = 0xe6c60024,
  261. .chcr = DM_INC | SM_FIX | 0x800 | TS_INDEX2VAL(XMIT_SZ_8BIT),
  262. .mid_rid = 0x2a,
  263. }, {
  264. .slave_id = SHDMA_SLAVE_SCIF3_TX,
  265. .addr = 0xe6c70020,
  266. .chcr = DM_FIX | SM_INC | 0x800 | TS_INDEX2VAL(XMIT_SZ_8BIT),
  267. .mid_rid = 0x2d,
  268. }, {
  269. .slave_id = SHDMA_SLAVE_SCIF3_RX,
  270. .addr = 0xe6c70024,
  271. .chcr = DM_INC | SM_FIX | 0x800 | TS_INDEX2VAL(XMIT_SZ_8BIT),
  272. .mid_rid = 0x2e,
  273. }, {
  274. .slave_id = SHDMA_SLAVE_SCIF4_TX,
  275. .addr = 0xe6c80020,
  276. .chcr = DM_FIX | SM_INC | 0x800 | TS_INDEX2VAL(XMIT_SZ_8BIT),
  277. .mid_rid = 0x39,
  278. }, {
  279. .slave_id = SHDMA_SLAVE_SCIF4_RX,
  280. .addr = 0xe6c80024,
  281. .chcr = DM_INC | SM_FIX | 0x800 | TS_INDEX2VAL(XMIT_SZ_8BIT),
  282. .mid_rid = 0x3a,
  283. }, {
  284. .slave_id = SHDMA_SLAVE_SCIF5_TX,
  285. .addr = 0xe6cb0020,
  286. .chcr = DM_FIX | SM_INC | 0x800 | TS_INDEX2VAL(XMIT_SZ_8BIT),
  287. .mid_rid = 0x35,
  288. }, {
  289. .slave_id = SHDMA_SLAVE_SCIF5_RX,
  290. .addr = 0xe6cb0024,
  291. .chcr = DM_INC | SM_FIX | 0x800 | TS_INDEX2VAL(XMIT_SZ_8BIT),
  292. .mid_rid = 0x36,
  293. }, {
  294. .slave_id = SHDMA_SLAVE_SCIF6_TX,
  295. .addr = 0xe6c30040,
  296. .chcr = DM_FIX | SM_INC | 0x800 | TS_INDEX2VAL(XMIT_SZ_8BIT),
  297. .mid_rid = 0x3d,
  298. }, {
  299. .slave_id = SHDMA_SLAVE_SCIF6_RX,
  300. .addr = 0xe6c30060,
  301. .chcr = DM_INC | SM_FIX | 0x800 | TS_INDEX2VAL(XMIT_SZ_8BIT),
  302. .mid_rid = 0x3e,
  303. }, {
  304. .slave_id = SHDMA_SLAVE_SDHI0_TX,
  305. .addr = 0xe6850030,
  306. .chcr = DM_FIX | SM_INC | 0x800 | TS_INDEX2VAL(XMIT_SZ_16BIT),
  307. .mid_rid = 0xc1,
  308. }, {
  309. .slave_id = SHDMA_SLAVE_SDHI0_RX,
  310. .addr = 0xe6850030,
  311. .chcr = DM_INC | SM_FIX | 0x800 | TS_INDEX2VAL(XMIT_SZ_16BIT),
  312. .mid_rid = 0xc2,
  313. }, {
  314. .slave_id = SHDMA_SLAVE_SDHI1_TX,
  315. .addr = 0xe6860030,
  316. .chcr = DM_FIX | SM_INC | 0x800 | TS_INDEX2VAL(XMIT_SZ_16BIT),
  317. .mid_rid = 0xc9,
  318. }, {
  319. .slave_id = SHDMA_SLAVE_SDHI1_RX,
  320. .addr = 0xe6860030,
  321. .chcr = DM_INC | SM_FIX | 0x800 | TS_INDEX2VAL(XMIT_SZ_16BIT),
  322. .mid_rid = 0xca,
  323. }, {
  324. .slave_id = SHDMA_SLAVE_SDHI2_TX,
  325. .addr = 0xe6870030,
  326. .chcr = DM_FIX | SM_INC | 0x800 | TS_INDEX2VAL(XMIT_SZ_16BIT),
  327. .mid_rid = 0xcd,
  328. }, {
  329. .slave_id = SHDMA_SLAVE_SDHI2_RX,
  330. .addr = 0xe6870030,
  331. .chcr = DM_INC | SM_FIX | 0x800 | TS_INDEX2VAL(XMIT_SZ_16BIT),
  332. .mid_rid = 0xce,
  333. },
  334. };
  335. static const struct sh_dmae_channel sh7372_dmae_channels[] = {
  336. {
  337. .offset = 0,
  338. .dmars = 0,
  339. .dmars_bit = 0,
  340. }, {
  341. .offset = 0x10,
  342. .dmars = 0,
  343. .dmars_bit = 8,
  344. }, {
  345. .offset = 0x20,
  346. .dmars = 4,
  347. .dmars_bit = 0,
  348. }, {
  349. .offset = 0x30,
  350. .dmars = 4,
  351. .dmars_bit = 8,
  352. }, {
  353. .offset = 0x50,
  354. .dmars = 8,
  355. .dmars_bit = 0,
  356. }, {
  357. .offset = 0x60,
  358. .dmars = 8,
  359. .dmars_bit = 8,
  360. }
  361. };
  362. static const unsigned int ts_shift[] = TS_SHIFT;
  363. static struct sh_dmae_pdata dma_platform_data = {
  364. .slave = sh7372_dmae_slaves,
  365. .slave_num = ARRAY_SIZE(sh7372_dmae_slaves),
  366. .channel = sh7372_dmae_channels,
  367. .channel_num = ARRAY_SIZE(sh7372_dmae_channels),
  368. .ts_low_shift = 3,
  369. .ts_low_mask = 0x18,
  370. .ts_high_shift = (20 - 2), /* 2 bits for shifted low TS */
  371. .ts_high_mask = 0x00300000,
  372. .ts_shift = ts_shift,
  373. .ts_shift_num = ARRAY_SIZE(ts_shift),
  374. .dmaor_init = DMAOR_DME,
  375. };
  376. /* Resource order important! */
  377. static struct resource sh7372_dmae0_resources[] = {
  378. {
  379. /* Channel registers and DMAOR */
  380. .start = 0xfe008020,
  381. .end = 0xfe00808f,
  382. .flags = IORESOURCE_MEM,
  383. },
  384. {
  385. /* DMARSx */
  386. .start = 0xfe009000,
  387. .end = 0xfe00900b,
  388. .flags = IORESOURCE_MEM,
  389. },
  390. {
  391. /* DMA error IRQ */
  392. .start = evt2irq(0x20c0),
  393. .end = evt2irq(0x20c0),
  394. .flags = IORESOURCE_IRQ,
  395. },
  396. {
  397. /* IRQ for channels 0-5 */
  398. .start = evt2irq(0x2000),
  399. .end = evt2irq(0x20a0),
  400. .flags = IORESOURCE_IRQ,
  401. },
  402. };
  403. /* Resource order important! */
  404. static struct resource sh7372_dmae1_resources[] = {
  405. {
  406. /* Channel registers and DMAOR */
  407. .start = 0xfe018020,
  408. .end = 0xfe01808f,
  409. .flags = IORESOURCE_MEM,
  410. },
  411. {
  412. /* DMARSx */
  413. .start = 0xfe019000,
  414. .end = 0xfe01900b,
  415. .flags = IORESOURCE_MEM,
  416. },
  417. {
  418. /* DMA error IRQ */
  419. .start = evt2irq(0x21c0),
  420. .end = evt2irq(0x21c0),
  421. .flags = IORESOURCE_IRQ,
  422. },
  423. {
  424. /* IRQ for channels 0-5 */
  425. .start = evt2irq(0x2100),
  426. .end = evt2irq(0x21a0),
  427. .flags = IORESOURCE_IRQ,
  428. },
  429. };
  430. /* Resource order important! */
  431. static struct resource sh7372_dmae2_resources[] = {
  432. {
  433. /* Channel registers and DMAOR */
  434. .start = 0xfe028020,
  435. .end = 0xfe02808f,
  436. .flags = IORESOURCE_MEM,
  437. },
  438. {
  439. /* DMARSx */
  440. .start = 0xfe029000,
  441. .end = 0xfe02900b,
  442. .flags = IORESOURCE_MEM,
  443. },
  444. {
  445. /* DMA error IRQ */
  446. .start = evt2irq(0x22c0),
  447. .end = evt2irq(0x22c0),
  448. .flags = IORESOURCE_IRQ,
  449. },
  450. {
  451. /* IRQ for channels 0-5 */
  452. .start = evt2irq(0x2200),
  453. .end = evt2irq(0x22a0),
  454. .flags = IORESOURCE_IRQ,
  455. },
  456. };
  457. static struct platform_device dma0_device = {
  458. .name = "sh-dma-engine",
  459. .id = 0,
  460. .resource = sh7372_dmae0_resources,
  461. .num_resources = ARRAY_SIZE(sh7372_dmae0_resources),
  462. .dev = {
  463. .platform_data = &dma_platform_data,
  464. },
  465. };
  466. static struct platform_device dma1_device = {
  467. .name = "sh-dma-engine",
  468. .id = 1,
  469. .resource = sh7372_dmae1_resources,
  470. .num_resources = ARRAY_SIZE(sh7372_dmae1_resources),
  471. .dev = {
  472. .platform_data = &dma_platform_data,
  473. },
  474. };
  475. static struct platform_device dma2_device = {
  476. .name = "sh-dma-engine",
  477. .id = 2,
  478. .resource = sh7372_dmae2_resources,
  479. .num_resources = ARRAY_SIZE(sh7372_dmae2_resources),
  480. .dev = {
  481. .platform_data = &dma_platform_data,
  482. },
  483. };
  484. static struct platform_device *sh7372_early_devices[] __initdata = {
  485. &scif0_device,
  486. &scif1_device,
  487. &scif2_device,
  488. &scif3_device,
  489. &scif4_device,
  490. &scif5_device,
  491. &scif6_device,
  492. &cmt10_device,
  493. };
  494. static struct platform_device *sh7372_late_devices[] __initdata = {
  495. &iic0_device,
  496. &iic1_device,
  497. &dma0_device,
  498. &dma1_device,
  499. &dma2_device,
  500. };
  501. void __init sh7372_add_standard_devices(void)
  502. {
  503. platform_add_devices(sh7372_early_devices,
  504. ARRAY_SIZE(sh7372_early_devices));
  505. platform_add_devices(sh7372_late_devices,
  506. ARRAY_SIZE(sh7372_late_devices));
  507. }
  508. void __init sh7372_add_early_devices(void)
  509. {
  510. early_platform_add_devices(sh7372_early_devices,
  511. ARRAY_SIZE(sh7372_early_devices));
  512. }