emulate.c 97 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Opcode effective-address decode tables.
  30. * Note that we only emulate instructions that have at least one memory
  31. * operand (excluding implicit stack references). We assume that stack
  32. * references and instruction fetches will never occur in special memory
  33. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  34. * not be handled.
  35. */
  36. /* Operand sizes: 8-bit operands or specified/overridden size. */
  37. #define ByteOp (1<<0) /* 8-bit operands. */
  38. /* Destination operand type. */
  39. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  40. #define DstReg (2<<1) /* Register operand. */
  41. #define DstMem (3<<1) /* Memory operand. */
  42. #define DstAcc (4<<1) /* Destination Accumulator */
  43. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  44. #define DstMem64 (6<<1) /* 64bit memory operand */
  45. #define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
  46. #define DstMask (7<<1)
  47. /* Source operand type. */
  48. #define SrcNone (0<<4) /* No source operand. */
  49. #define SrcReg (1<<4) /* Register operand. */
  50. #define SrcMem (2<<4) /* Memory operand. */
  51. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  52. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  53. #define SrcImm (5<<4) /* Immediate operand. */
  54. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  55. #define SrcOne (7<<4) /* Implied '1' */
  56. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  57. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  58. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  59. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  60. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  61. #define SrcAcc (0xd<<4) /* Source Accumulator */
  62. #define SrcImmU16 (0xe<<4) /* Immediate operand, unsigned, 16 bits */
  63. #define SrcMask (0xf<<4)
  64. /* Generic ModRM decode. */
  65. #define ModRM (1<<8)
  66. /* Destination is only written; never read. */
  67. #define Mov (1<<9)
  68. #define BitOp (1<<10)
  69. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  70. #define String (1<<12) /* String instruction (rep capable) */
  71. #define Stack (1<<13) /* Stack instruction (push/pop) */
  72. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  73. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  74. /* Misc flags */
  75. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  76. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  77. #define Undefined (1<<25) /* No Such Instruction */
  78. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  79. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  80. #define No64 (1<<28)
  81. /* Source 2 operand type */
  82. #define Src2None (0<<29)
  83. #define Src2CL (1<<29)
  84. #define Src2ImmByte (2<<29)
  85. #define Src2One (3<<29)
  86. #define Src2Imm (4<<29)
  87. #define Src2Mask (7<<29)
  88. #define X2(x...) x, x
  89. #define X3(x...) X2(x), x
  90. #define X4(x...) X2(x), X2(x)
  91. #define X5(x...) X4(x), x
  92. #define X6(x...) X4(x), X2(x)
  93. #define X7(x...) X4(x), X3(x)
  94. #define X8(x...) X4(x), X4(x)
  95. #define X16(x...) X8(x), X8(x)
  96. struct opcode {
  97. u32 flags;
  98. union {
  99. int (*execute)(struct x86_emulate_ctxt *ctxt);
  100. struct opcode *group;
  101. struct group_dual *gdual;
  102. } u;
  103. };
  104. struct group_dual {
  105. struct opcode mod012[8];
  106. struct opcode mod3[8];
  107. };
  108. /* EFLAGS bit definitions. */
  109. #define EFLG_ID (1<<21)
  110. #define EFLG_VIP (1<<20)
  111. #define EFLG_VIF (1<<19)
  112. #define EFLG_AC (1<<18)
  113. #define EFLG_VM (1<<17)
  114. #define EFLG_RF (1<<16)
  115. #define EFLG_IOPL (3<<12)
  116. #define EFLG_NT (1<<14)
  117. #define EFLG_OF (1<<11)
  118. #define EFLG_DF (1<<10)
  119. #define EFLG_IF (1<<9)
  120. #define EFLG_TF (1<<8)
  121. #define EFLG_SF (1<<7)
  122. #define EFLG_ZF (1<<6)
  123. #define EFLG_AF (1<<4)
  124. #define EFLG_PF (1<<2)
  125. #define EFLG_CF (1<<0)
  126. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  127. #define EFLG_RESERVED_ONE_MASK 2
  128. /*
  129. * Instruction emulation:
  130. * Most instructions are emulated directly via a fragment of inline assembly
  131. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  132. * any modified flags.
  133. */
  134. #if defined(CONFIG_X86_64)
  135. #define _LO32 "k" /* force 32-bit operand */
  136. #define _STK "%%rsp" /* stack pointer */
  137. #elif defined(__i386__)
  138. #define _LO32 "" /* force 32-bit operand */
  139. #define _STK "%%esp" /* stack pointer */
  140. #endif
  141. /*
  142. * These EFLAGS bits are restored from saved value during emulation, and
  143. * any changes are written back to the saved value after emulation.
  144. */
  145. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  146. /* Before executing instruction: restore necessary bits in EFLAGS. */
  147. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  148. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  149. "movl %"_sav",%"_LO32 _tmp"; " \
  150. "push %"_tmp"; " \
  151. "push %"_tmp"; " \
  152. "movl %"_msk",%"_LO32 _tmp"; " \
  153. "andl %"_LO32 _tmp",("_STK"); " \
  154. "pushf; " \
  155. "notl %"_LO32 _tmp"; " \
  156. "andl %"_LO32 _tmp",("_STK"); " \
  157. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  158. "pop %"_tmp"; " \
  159. "orl %"_LO32 _tmp",("_STK"); " \
  160. "popf; " \
  161. "pop %"_sav"; "
  162. /* After executing instruction: write-back necessary bits in EFLAGS. */
  163. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  164. /* _sav |= EFLAGS & _msk; */ \
  165. "pushf; " \
  166. "pop %"_tmp"; " \
  167. "andl %"_msk",%"_LO32 _tmp"; " \
  168. "orl %"_LO32 _tmp",%"_sav"; "
  169. #ifdef CONFIG_X86_64
  170. #define ON64(x) x
  171. #else
  172. #define ON64(x)
  173. #endif
  174. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
  175. do { \
  176. __asm__ __volatile__ ( \
  177. _PRE_EFLAGS("0", "4", "2") \
  178. _op _suffix " %"_x"3,%1; " \
  179. _POST_EFLAGS("0", "4", "2") \
  180. : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
  181. "=&r" (_tmp) \
  182. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  183. } while (0)
  184. /* Raw emulation: instruction has two explicit operands. */
  185. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  186. do { \
  187. unsigned long _tmp; \
  188. \
  189. switch ((_dst).bytes) { \
  190. case 2: \
  191. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
  192. break; \
  193. case 4: \
  194. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
  195. break; \
  196. case 8: \
  197. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
  198. break; \
  199. } \
  200. } while (0)
  201. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  202. do { \
  203. unsigned long _tmp; \
  204. switch ((_dst).bytes) { \
  205. case 1: \
  206. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
  207. break; \
  208. default: \
  209. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  210. _wx, _wy, _lx, _ly, _qx, _qy); \
  211. break; \
  212. } \
  213. } while (0)
  214. /* Source operand is byte-sized and may be restricted to just %cl. */
  215. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  216. __emulate_2op(_op, _src, _dst, _eflags, \
  217. "b", "c", "b", "c", "b", "c", "b", "c")
  218. /* Source operand is byte, word, long or quad sized. */
  219. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  220. __emulate_2op(_op, _src, _dst, _eflags, \
  221. "b", "q", "w", "r", _LO32, "r", "", "r")
  222. /* Source operand is word, long or quad sized. */
  223. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  224. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  225. "w", "r", _LO32, "r", "", "r")
  226. /* Instruction has three operands and one operand is stored in ECX register */
  227. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  228. do { \
  229. unsigned long _tmp; \
  230. _type _clv = (_cl).val; \
  231. _type _srcv = (_src).val; \
  232. _type _dstv = (_dst).val; \
  233. \
  234. __asm__ __volatile__ ( \
  235. _PRE_EFLAGS("0", "5", "2") \
  236. _op _suffix " %4,%1 \n" \
  237. _POST_EFLAGS("0", "5", "2") \
  238. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  239. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  240. ); \
  241. \
  242. (_cl).val = (unsigned long) _clv; \
  243. (_src).val = (unsigned long) _srcv; \
  244. (_dst).val = (unsigned long) _dstv; \
  245. } while (0)
  246. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  247. do { \
  248. switch ((_dst).bytes) { \
  249. case 2: \
  250. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  251. "w", unsigned short); \
  252. break; \
  253. case 4: \
  254. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  255. "l", unsigned int); \
  256. break; \
  257. case 8: \
  258. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  259. "q", unsigned long)); \
  260. break; \
  261. } \
  262. } while (0)
  263. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  264. do { \
  265. unsigned long _tmp; \
  266. \
  267. __asm__ __volatile__ ( \
  268. _PRE_EFLAGS("0", "3", "2") \
  269. _op _suffix " %1; " \
  270. _POST_EFLAGS("0", "3", "2") \
  271. : "=m" (_eflags), "+m" ((_dst).val), \
  272. "=&r" (_tmp) \
  273. : "i" (EFLAGS_MASK)); \
  274. } while (0)
  275. /* Instruction has only one explicit operand (no source operand). */
  276. #define emulate_1op(_op, _dst, _eflags) \
  277. do { \
  278. switch ((_dst).bytes) { \
  279. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  280. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  281. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  282. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  283. } \
  284. } while (0)
  285. #define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
  286. do { \
  287. unsigned long _tmp; \
  288. \
  289. __asm__ __volatile__ ( \
  290. _PRE_EFLAGS("0", "4", "1") \
  291. _op _suffix " %5; " \
  292. _POST_EFLAGS("0", "4", "1") \
  293. : "=m" (_eflags), "=&r" (_tmp), \
  294. "+a" (_rax), "+d" (_rdx) \
  295. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  296. "a" (_rax), "d" (_rdx)); \
  297. } while (0)
  298. #define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
  299. do { \
  300. unsigned long _tmp; \
  301. \
  302. __asm__ __volatile__ ( \
  303. _PRE_EFLAGS("0", "5", "1") \
  304. "1: \n\t" \
  305. _op _suffix " %6; " \
  306. "2: \n\t" \
  307. _POST_EFLAGS("0", "5", "1") \
  308. ".pushsection .fixup,\"ax\" \n\t" \
  309. "3: movb $1, %4 \n\t" \
  310. "jmp 2b \n\t" \
  311. ".popsection \n\t" \
  312. _ASM_EXTABLE(1b, 3b) \
  313. : "=m" (_eflags), "=&r" (_tmp), \
  314. "+a" (_rax), "+d" (_rdx), "+qm"(_ex) \
  315. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  316. "a" (_rax), "d" (_rdx)); \
  317. } while (0)
  318. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  319. #define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
  320. do { \
  321. switch((_src).bytes) { \
  322. case 1: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "b"); break; \
  323. case 2: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "w"); break; \
  324. case 4: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "l"); break; \
  325. case 8: ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "q")); break; \
  326. } \
  327. } while (0)
  328. #define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex) \
  329. do { \
  330. switch((_src).bytes) { \
  331. case 1: \
  332. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  333. _eflags, "b", _ex); \
  334. break; \
  335. case 2: \
  336. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  337. _eflags, "w", _ex); \
  338. break; \
  339. case 4: \
  340. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  341. _eflags, "l", _ex); \
  342. break; \
  343. case 8: ON64( \
  344. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  345. _eflags, "q", _ex)); \
  346. break; \
  347. } \
  348. } while (0)
  349. /* Fetch next part of the instruction being emulated. */
  350. #define insn_fetch(_type, _size, _eip) \
  351. ({ unsigned long _x; \
  352. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  353. if (rc != X86EMUL_CONTINUE) \
  354. goto done; \
  355. (_eip) += (_size); \
  356. (_type)_x; \
  357. })
  358. #define insn_fetch_arr(_arr, _size, _eip) \
  359. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  360. if (rc != X86EMUL_CONTINUE) \
  361. goto done; \
  362. (_eip) += (_size); \
  363. })
  364. static inline unsigned long ad_mask(struct decode_cache *c)
  365. {
  366. return (1UL << (c->ad_bytes << 3)) - 1;
  367. }
  368. /* Access/update address held in a register, based on addressing mode. */
  369. static inline unsigned long
  370. address_mask(struct decode_cache *c, unsigned long reg)
  371. {
  372. if (c->ad_bytes == sizeof(unsigned long))
  373. return reg;
  374. else
  375. return reg & ad_mask(c);
  376. }
  377. static inline unsigned long
  378. register_address(struct decode_cache *c, unsigned long reg)
  379. {
  380. return address_mask(c, reg);
  381. }
  382. static inline void
  383. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  384. {
  385. if (c->ad_bytes == sizeof(unsigned long))
  386. *reg += inc;
  387. else
  388. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  389. }
  390. static inline void jmp_rel(struct decode_cache *c, int rel)
  391. {
  392. register_address_increment(c, &c->eip, rel);
  393. }
  394. static void set_seg_override(struct decode_cache *c, int seg)
  395. {
  396. c->has_seg_override = true;
  397. c->seg_override = seg;
  398. }
  399. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  400. struct x86_emulate_ops *ops, int seg)
  401. {
  402. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  403. return 0;
  404. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  405. }
  406. static unsigned seg_override(struct x86_emulate_ctxt *ctxt,
  407. struct x86_emulate_ops *ops,
  408. struct decode_cache *c)
  409. {
  410. if (!c->has_seg_override)
  411. return 0;
  412. return c->seg_override;
  413. }
  414. static ulong linear(struct x86_emulate_ctxt *ctxt,
  415. struct segmented_address addr)
  416. {
  417. struct decode_cache *c = &ctxt->decode;
  418. ulong la;
  419. la = seg_base(ctxt, ctxt->ops, addr.seg) + addr.ea;
  420. if (c->ad_bytes != 8)
  421. la &= (u32)-1;
  422. return la;
  423. }
  424. static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  425. u32 error, bool valid)
  426. {
  427. ctxt->exception = vec;
  428. ctxt->error_code = error;
  429. ctxt->error_code_valid = valid;
  430. }
  431. static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  432. {
  433. emulate_exception(ctxt, GP_VECTOR, err, true);
  434. }
  435. static void emulate_pf(struct x86_emulate_ctxt *ctxt)
  436. {
  437. emulate_exception(ctxt, PF_VECTOR, 0, true);
  438. }
  439. static void emulate_ud(struct x86_emulate_ctxt *ctxt)
  440. {
  441. emulate_exception(ctxt, UD_VECTOR, 0, false);
  442. }
  443. static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  444. {
  445. emulate_exception(ctxt, TS_VECTOR, err, true);
  446. }
  447. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  448. {
  449. emulate_exception(ctxt, DE_VECTOR, 0, false);
  450. return X86EMUL_PROPAGATE_FAULT;
  451. }
  452. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  453. struct x86_emulate_ops *ops,
  454. unsigned long eip, u8 *dest)
  455. {
  456. struct fetch_cache *fc = &ctxt->decode.fetch;
  457. int rc;
  458. int size, cur_size;
  459. if (eip == fc->end) {
  460. cur_size = fc->end - fc->start;
  461. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  462. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  463. size, ctxt->vcpu, NULL);
  464. if (rc != X86EMUL_CONTINUE)
  465. return rc;
  466. fc->end += size;
  467. }
  468. *dest = fc->data[eip - fc->start];
  469. return X86EMUL_CONTINUE;
  470. }
  471. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  472. struct x86_emulate_ops *ops,
  473. unsigned long eip, void *dest, unsigned size)
  474. {
  475. int rc;
  476. /* x86 instructions are limited to 15 bytes. */
  477. if (eip + size - ctxt->eip > 15)
  478. return X86EMUL_UNHANDLEABLE;
  479. while (size--) {
  480. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  481. if (rc != X86EMUL_CONTINUE)
  482. return rc;
  483. }
  484. return X86EMUL_CONTINUE;
  485. }
  486. /*
  487. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  488. * pointer into the block that addresses the relevant register.
  489. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  490. */
  491. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  492. int highbyte_regs)
  493. {
  494. void *p;
  495. p = &regs[modrm_reg];
  496. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  497. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  498. return p;
  499. }
  500. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  501. struct x86_emulate_ops *ops,
  502. struct segmented_address addr,
  503. u16 *size, unsigned long *address, int op_bytes)
  504. {
  505. int rc;
  506. if (op_bytes == 2)
  507. op_bytes = 3;
  508. *address = 0;
  509. rc = ops->read_std(linear(ctxt, addr), (unsigned long *)size, 2,
  510. ctxt->vcpu, NULL);
  511. if (rc != X86EMUL_CONTINUE)
  512. return rc;
  513. rc = ops->read_std(linear(ctxt, addr) + 2, address, op_bytes,
  514. ctxt->vcpu, NULL);
  515. return rc;
  516. }
  517. static int test_cc(unsigned int condition, unsigned int flags)
  518. {
  519. int rc = 0;
  520. switch ((condition & 15) >> 1) {
  521. case 0: /* o */
  522. rc |= (flags & EFLG_OF);
  523. break;
  524. case 1: /* b/c/nae */
  525. rc |= (flags & EFLG_CF);
  526. break;
  527. case 2: /* z/e */
  528. rc |= (flags & EFLG_ZF);
  529. break;
  530. case 3: /* be/na */
  531. rc |= (flags & (EFLG_CF|EFLG_ZF));
  532. break;
  533. case 4: /* s */
  534. rc |= (flags & EFLG_SF);
  535. break;
  536. case 5: /* p/pe */
  537. rc |= (flags & EFLG_PF);
  538. break;
  539. case 7: /* le/ng */
  540. rc |= (flags & EFLG_ZF);
  541. /* fall through */
  542. case 6: /* l/nge */
  543. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  544. break;
  545. }
  546. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  547. return (!!rc ^ (condition & 1));
  548. }
  549. static void fetch_register_operand(struct operand *op)
  550. {
  551. switch (op->bytes) {
  552. case 1:
  553. op->val = *(u8 *)op->addr.reg;
  554. break;
  555. case 2:
  556. op->val = *(u16 *)op->addr.reg;
  557. break;
  558. case 4:
  559. op->val = *(u32 *)op->addr.reg;
  560. break;
  561. case 8:
  562. op->val = *(u64 *)op->addr.reg;
  563. break;
  564. }
  565. }
  566. static void decode_register_operand(struct operand *op,
  567. struct decode_cache *c,
  568. int inhibit_bytereg)
  569. {
  570. unsigned reg = c->modrm_reg;
  571. int highbyte_regs = c->rex_prefix == 0;
  572. if (!(c->d & ModRM))
  573. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  574. op->type = OP_REG;
  575. if ((c->d & ByteOp) && !inhibit_bytereg) {
  576. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  577. op->bytes = 1;
  578. } else {
  579. op->addr.reg = decode_register(reg, c->regs, 0);
  580. op->bytes = c->op_bytes;
  581. }
  582. fetch_register_operand(op);
  583. op->orig_val = op->val;
  584. }
  585. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  586. struct x86_emulate_ops *ops,
  587. struct operand *op)
  588. {
  589. struct decode_cache *c = &ctxt->decode;
  590. u8 sib;
  591. int index_reg = 0, base_reg = 0, scale;
  592. int rc = X86EMUL_CONTINUE;
  593. ulong modrm_ea = 0;
  594. if (c->rex_prefix) {
  595. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  596. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  597. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  598. }
  599. c->modrm = insn_fetch(u8, 1, c->eip);
  600. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  601. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  602. c->modrm_rm |= (c->modrm & 0x07);
  603. c->modrm_seg = VCPU_SREG_DS;
  604. if (c->modrm_mod == 3) {
  605. op->type = OP_REG;
  606. op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  607. op->addr.reg = decode_register(c->modrm_rm,
  608. c->regs, c->d & ByteOp);
  609. fetch_register_operand(op);
  610. return rc;
  611. }
  612. op->type = OP_MEM;
  613. if (c->ad_bytes == 2) {
  614. unsigned bx = c->regs[VCPU_REGS_RBX];
  615. unsigned bp = c->regs[VCPU_REGS_RBP];
  616. unsigned si = c->regs[VCPU_REGS_RSI];
  617. unsigned di = c->regs[VCPU_REGS_RDI];
  618. /* 16-bit ModR/M decode. */
  619. switch (c->modrm_mod) {
  620. case 0:
  621. if (c->modrm_rm == 6)
  622. modrm_ea += insn_fetch(u16, 2, c->eip);
  623. break;
  624. case 1:
  625. modrm_ea += insn_fetch(s8, 1, c->eip);
  626. break;
  627. case 2:
  628. modrm_ea += insn_fetch(u16, 2, c->eip);
  629. break;
  630. }
  631. switch (c->modrm_rm) {
  632. case 0:
  633. modrm_ea += bx + si;
  634. break;
  635. case 1:
  636. modrm_ea += bx + di;
  637. break;
  638. case 2:
  639. modrm_ea += bp + si;
  640. break;
  641. case 3:
  642. modrm_ea += bp + di;
  643. break;
  644. case 4:
  645. modrm_ea += si;
  646. break;
  647. case 5:
  648. modrm_ea += di;
  649. break;
  650. case 6:
  651. if (c->modrm_mod != 0)
  652. modrm_ea += bp;
  653. break;
  654. case 7:
  655. modrm_ea += bx;
  656. break;
  657. }
  658. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  659. (c->modrm_rm == 6 && c->modrm_mod != 0))
  660. c->modrm_seg = VCPU_SREG_SS;
  661. modrm_ea = (u16)modrm_ea;
  662. } else {
  663. /* 32/64-bit ModR/M decode. */
  664. if ((c->modrm_rm & 7) == 4) {
  665. sib = insn_fetch(u8, 1, c->eip);
  666. index_reg |= (sib >> 3) & 7;
  667. base_reg |= sib & 7;
  668. scale = sib >> 6;
  669. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  670. modrm_ea += insn_fetch(s32, 4, c->eip);
  671. else
  672. modrm_ea += c->regs[base_reg];
  673. if (index_reg != 4)
  674. modrm_ea += c->regs[index_reg] << scale;
  675. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  676. if (ctxt->mode == X86EMUL_MODE_PROT64)
  677. c->rip_relative = 1;
  678. } else
  679. modrm_ea += c->regs[c->modrm_rm];
  680. switch (c->modrm_mod) {
  681. case 0:
  682. if (c->modrm_rm == 5)
  683. modrm_ea += insn_fetch(s32, 4, c->eip);
  684. break;
  685. case 1:
  686. modrm_ea += insn_fetch(s8, 1, c->eip);
  687. break;
  688. case 2:
  689. modrm_ea += insn_fetch(s32, 4, c->eip);
  690. break;
  691. }
  692. }
  693. op->addr.mem.ea = modrm_ea;
  694. done:
  695. return rc;
  696. }
  697. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  698. struct x86_emulate_ops *ops,
  699. struct operand *op)
  700. {
  701. struct decode_cache *c = &ctxt->decode;
  702. int rc = X86EMUL_CONTINUE;
  703. op->type = OP_MEM;
  704. switch (c->ad_bytes) {
  705. case 2:
  706. op->addr.mem.ea = insn_fetch(u16, 2, c->eip);
  707. break;
  708. case 4:
  709. op->addr.mem.ea = insn_fetch(u32, 4, c->eip);
  710. break;
  711. case 8:
  712. op->addr.mem.ea = insn_fetch(u64, 8, c->eip);
  713. break;
  714. }
  715. done:
  716. return rc;
  717. }
  718. static void fetch_bit_operand(struct decode_cache *c)
  719. {
  720. long sv = 0, mask;
  721. if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
  722. mask = ~(c->dst.bytes * 8 - 1);
  723. if (c->src.bytes == 2)
  724. sv = (s16)c->src.val & (s16)mask;
  725. else if (c->src.bytes == 4)
  726. sv = (s32)c->src.val & (s32)mask;
  727. c->dst.addr.mem.ea += (sv >> 3);
  728. }
  729. /* only subword offset */
  730. c->src.val &= (c->dst.bytes << 3) - 1;
  731. }
  732. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  733. struct x86_emulate_ops *ops,
  734. unsigned long addr, void *dest, unsigned size)
  735. {
  736. int rc;
  737. struct read_cache *mc = &ctxt->decode.mem_read;
  738. u32 err;
  739. while (size) {
  740. int n = min(size, 8u);
  741. size -= n;
  742. if (mc->pos < mc->end)
  743. goto read_cached;
  744. rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
  745. ctxt->vcpu);
  746. if (rc == X86EMUL_PROPAGATE_FAULT)
  747. emulate_pf(ctxt);
  748. if (rc != X86EMUL_CONTINUE)
  749. return rc;
  750. mc->end += n;
  751. read_cached:
  752. memcpy(dest, mc->data + mc->pos, n);
  753. mc->pos += n;
  754. dest += n;
  755. addr += n;
  756. }
  757. return X86EMUL_CONTINUE;
  758. }
  759. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  760. struct x86_emulate_ops *ops,
  761. unsigned int size, unsigned short port,
  762. void *dest)
  763. {
  764. struct read_cache *rc = &ctxt->decode.io_read;
  765. if (rc->pos == rc->end) { /* refill pio read ahead */
  766. struct decode_cache *c = &ctxt->decode;
  767. unsigned int in_page, n;
  768. unsigned int count = c->rep_prefix ?
  769. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  770. in_page = (ctxt->eflags & EFLG_DF) ?
  771. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  772. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  773. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  774. count);
  775. if (n == 0)
  776. n = 1;
  777. rc->pos = rc->end = 0;
  778. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  779. return 0;
  780. rc->end = n * size;
  781. }
  782. memcpy(dest, rc->data + rc->pos, size);
  783. rc->pos += size;
  784. return 1;
  785. }
  786. static u32 desc_limit_scaled(struct desc_struct *desc)
  787. {
  788. u32 limit = get_desc_limit(desc);
  789. return desc->g ? (limit << 12) | 0xfff : limit;
  790. }
  791. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  792. struct x86_emulate_ops *ops,
  793. u16 selector, struct desc_ptr *dt)
  794. {
  795. if (selector & 1 << 2) {
  796. struct desc_struct desc;
  797. memset (dt, 0, sizeof *dt);
  798. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  799. return;
  800. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  801. dt->address = get_desc_base(&desc);
  802. } else
  803. ops->get_gdt(dt, ctxt->vcpu);
  804. }
  805. /* allowed just for 8 bytes segments */
  806. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  807. struct x86_emulate_ops *ops,
  808. u16 selector, struct desc_struct *desc)
  809. {
  810. struct desc_ptr dt;
  811. u16 index = selector >> 3;
  812. int ret;
  813. u32 err;
  814. ulong addr;
  815. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  816. if (dt.size < index * 8 + 7) {
  817. emulate_gp(ctxt, selector & 0xfffc);
  818. return X86EMUL_PROPAGATE_FAULT;
  819. }
  820. addr = dt.address + index * 8;
  821. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  822. if (ret == X86EMUL_PROPAGATE_FAULT)
  823. emulate_pf(ctxt);
  824. return ret;
  825. }
  826. /* allowed just for 8 bytes segments */
  827. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  828. struct x86_emulate_ops *ops,
  829. u16 selector, struct desc_struct *desc)
  830. {
  831. struct desc_ptr dt;
  832. u16 index = selector >> 3;
  833. u32 err;
  834. ulong addr;
  835. int ret;
  836. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  837. if (dt.size < index * 8 + 7) {
  838. emulate_gp(ctxt, selector & 0xfffc);
  839. return X86EMUL_PROPAGATE_FAULT;
  840. }
  841. addr = dt.address + index * 8;
  842. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  843. if (ret == X86EMUL_PROPAGATE_FAULT)
  844. emulate_pf(ctxt);
  845. return ret;
  846. }
  847. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  848. struct x86_emulate_ops *ops,
  849. u16 selector, int seg)
  850. {
  851. struct desc_struct seg_desc;
  852. u8 dpl, rpl, cpl;
  853. unsigned err_vec = GP_VECTOR;
  854. u32 err_code = 0;
  855. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  856. int ret;
  857. memset(&seg_desc, 0, sizeof seg_desc);
  858. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  859. || ctxt->mode == X86EMUL_MODE_REAL) {
  860. /* set real mode segment descriptor */
  861. set_desc_base(&seg_desc, selector << 4);
  862. set_desc_limit(&seg_desc, 0xffff);
  863. seg_desc.type = 3;
  864. seg_desc.p = 1;
  865. seg_desc.s = 1;
  866. goto load;
  867. }
  868. /* NULL selector is not valid for TR, CS and SS */
  869. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  870. && null_selector)
  871. goto exception;
  872. /* TR should be in GDT only */
  873. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  874. goto exception;
  875. if (null_selector) /* for NULL selector skip all following checks */
  876. goto load;
  877. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  878. if (ret != X86EMUL_CONTINUE)
  879. return ret;
  880. err_code = selector & 0xfffc;
  881. err_vec = GP_VECTOR;
  882. /* can't load system descriptor into segment selecor */
  883. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  884. goto exception;
  885. if (!seg_desc.p) {
  886. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  887. goto exception;
  888. }
  889. rpl = selector & 3;
  890. dpl = seg_desc.dpl;
  891. cpl = ops->cpl(ctxt->vcpu);
  892. switch (seg) {
  893. case VCPU_SREG_SS:
  894. /*
  895. * segment is not a writable data segment or segment
  896. * selector's RPL != CPL or segment selector's RPL != CPL
  897. */
  898. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  899. goto exception;
  900. break;
  901. case VCPU_SREG_CS:
  902. if (!(seg_desc.type & 8))
  903. goto exception;
  904. if (seg_desc.type & 4) {
  905. /* conforming */
  906. if (dpl > cpl)
  907. goto exception;
  908. } else {
  909. /* nonconforming */
  910. if (rpl > cpl || dpl != cpl)
  911. goto exception;
  912. }
  913. /* CS(RPL) <- CPL */
  914. selector = (selector & 0xfffc) | cpl;
  915. break;
  916. case VCPU_SREG_TR:
  917. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  918. goto exception;
  919. break;
  920. case VCPU_SREG_LDTR:
  921. if (seg_desc.s || seg_desc.type != 2)
  922. goto exception;
  923. break;
  924. default: /* DS, ES, FS, or GS */
  925. /*
  926. * segment is not a data or readable code segment or
  927. * ((segment is a data or nonconforming code segment)
  928. * and (both RPL and CPL > DPL))
  929. */
  930. if ((seg_desc.type & 0xa) == 0x8 ||
  931. (((seg_desc.type & 0xc) != 0xc) &&
  932. (rpl > dpl && cpl > dpl)))
  933. goto exception;
  934. break;
  935. }
  936. if (seg_desc.s) {
  937. /* mark segment as accessed */
  938. seg_desc.type |= 1;
  939. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  940. if (ret != X86EMUL_CONTINUE)
  941. return ret;
  942. }
  943. load:
  944. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  945. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  946. return X86EMUL_CONTINUE;
  947. exception:
  948. emulate_exception(ctxt, err_vec, err_code, true);
  949. return X86EMUL_PROPAGATE_FAULT;
  950. }
  951. static void write_register_operand(struct operand *op)
  952. {
  953. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  954. switch (op->bytes) {
  955. case 1:
  956. *(u8 *)op->addr.reg = (u8)op->val;
  957. break;
  958. case 2:
  959. *(u16 *)op->addr.reg = (u16)op->val;
  960. break;
  961. case 4:
  962. *op->addr.reg = (u32)op->val;
  963. break; /* 64b: zero-extend */
  964. case 8:
  965. *op->addr.reg = op->val;
  966. break;
  967. }
  968. }
  969. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  970. struct x86_emulate_ops *ops)
  971. {
  972. int rc;
  973. struct decode_cache *c = &ctxt->decode;
  974. u32 err;
  975. switch (c->dst.type) {
  976. case OP_REG:
  977. write_register_operand(&c->dst);
  978. break;
  979. case OP_MEM:
  980. if (c->lock_prefix)
  981. rc = ops->cmpxchg_emulated(
  982. linear(ctxt, c->dst.addr.mem),
  983. &c->dst.orig_val,
  984. &c->dst.val,
  985. c->dst.bytes,
  986. &err,
  987. ctxt->vcpu);
  988. else
  989. rc = ops->write_emulated(
  990. linear(ctxt, c->dst.addr.mem),
  991. &c->dst.val,
  992. c->dst.bytes,
  993. &err,
  994. ctxt->vcpu);
  995. if (rc == X86EMUL_PROPAGATE_FAULT)
  996. emulate_pf(ctxt);
  997. if (rc != X86EMUL_CONTINUE)
  998. return rc;
  999. break;
  1000. case OP_NONE:
  1001. /* no writeback */
  1002. break;
  1003. default:
  1004. break;
  1005. }
  1006. return X86EMUL_CONTINUE;
  1007. }
  1008. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  1009. struct x86_emulate_ops *ops)
  1010. {
  1011. struct decode_cache *c = &ctxt->decode;
  1012. c->dst.type = OP_MEM;
  1013. c->dst.bytes = c->op_bytes;
  1014. c->dst.val = c->src.val;
  1015. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1016. c->dst.addr.mem.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1017. c->dst.addr.mem.seg = VCPU_SREG_SS;
  1018. }
  1019. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1020. struct x86_emulate_ops *ops,
  1021. void *dest, int len)
  1022. {
  1023. struct decode_cache *c = &ctxt->decode;
  1024. int rc;
  1025. struct segmented_address addr;
  1026. addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1027. addr.seg = VCPU_SREG_SS;
  1028. rc = read_emulated(ctxt, ops, linear(ctxt, addr), dest, len);
  1029. if (rc != X86EMUL_CONTINUE)
  1030. return rc;
  1031. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1032. return rc;
  1033. }
  1034. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1035. struct x86_emulate_ops *ops,
  1036. void *dest, int len)
  1037. {
  1038. int rc;
  1039. unsigned long val, change_mask;
  1040. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1041. int cpl = ops->cpl(ctxt->vcpu);
  1042. rc = emulate_pop(ctxt, ops, &val, len);
  1043. if (rc != X86EMUL_CONTINUE)
  1044. return rc;
  1045. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1046. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1047. switch(ctxt->mode) {
  1048. case X86EMUL_MODE_PROT64:
  1049. case X86EMUL_MODE_PROT32:
  1050. case X86EMUL_MODE_PROT16:
  1051. if (cpl == 0)
  1052. change_mask |= EFLG_IOPL;
  1053. if (cpl <= iopl)
  1054. change_mask |= EFLG_IF;
  1055. break;
  1056. case X86EMUL_MODE_VM86:
  1057. if (iopl < 3) {
  1058. emulate_gp(ctxt, 0);
  1059. return X86EMUL_PROPAGATE_FAULT;
  1060. }
  1061. change_mask |= EFLG_IF;
  1062. break;
  1063. default: /* real mode */
  1064. change_mask |= (EFLG_IOPL | EFLG_IF);
  1065. break;
  1066. }
  1067. *(unsigned long *)dest =
  1068. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1069. if (rc == X86EMUL_PROPAGATE_FAULT)
  1070. emulate_pf(ctxt);
  1071. return rc;
  1072. }
  1073. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1074. struct x86_emulate_ops *ops, int seg)
  1075. {
  1076. struct decode_cache *c = &ctxt->decode;
  1077. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1078. emulate_push(ctxt, ops);
  1079. }
  1080. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1081. struct x86_emulate_ops *ops, int seg)
  1082. {
  1083. struct decode_cache *c = &ctxt->decode;
  1084. unsigned long selector;
  1085. int rc;
  1086. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1087. if (rc != X86EMUL_CONTINUE)
  1088. return rc;
  1089. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1090. return rc;
  1091. }
  1092. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1093. struct x86_emulate_ops *ops)
  1094. {
  1095. struct decode_cache *c = &ctxt->decode;
  1096. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1097. int rc = X86EMUL_CONTINUE;
  1098. int reg = VCPU_REGS_RAX;
  1099. while (reg <= VCPU_REGS_RDI) {
  1100. (reg == VCPU_REGS_RSP) ?
  1101. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1102. emulate_push(ctxt, ops);
  1103. rc = writeback(ctxt, ops);
  1104. if (rc != X86EMUL_CONTINUE)
  1105. return rc;
  1106. ++reg;
  1107. }
  1108. /* Disable writeback. */
  1109. c->dst.type = OP_NONE;
  1110. return rc;
  1111. }
  1112. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1113. struct x86_emulate_ops *ops)
  1114. {
  1115. struct decode_cache *c = &ctxt->decode;
  1116. int rc = X86EMUL_CONTINUE;
  1117. int reg = VCPU_REGS_RDI;
  1118. while (reg >= VCPU_REGS_RAX) {
  1119. if (reg == VCPU_REGS_RSP) {
  1120. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1121. c->op_bytes);
  1122. --reg;
  1123. }
  1124. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1125. if (rc != X86EMUL_CONTINUE)
  1126. break;
  1127. --reg;
  1128. }
  1129. return rc;
  1130. }
  1131. int emulate_int_real(struct x86_emulate_ctxt *ctxt,
  1132. struct x86_emulate_ops *ops, int irq)
  1133. {
  1134. struct decode_cache *c = &ctxt->decode;
  1135. int rc;
  1136. struct desc_ptr dt;
  1137. gva_t cs_addr;
  1138. gva_t eip_addr;
  1139. u16 cs, eip;
  1140. u32 err;
  1141. /* TODO: Add limit checks */
  1142. c->src.val = ctxt->eflags;
  1143. emulate_push(ctxt, ops);
  1144. rc = writeback(ctxt, ops);
  1145. if (rc != X86EMUL_CONTINUE)
  1146. return rc;
  1147. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1148. c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1149. emulate_push(ctxt, ops);
  1150. rc = writeback(ctxt, ops);
  1151. if (rc != X86EMUL_CONTINUE)
  1152. return rc;
  1153. c->src.val = c->eip;
  1154. emulate_push(ctxt, ops);
  1155. rc = writeback(ctxt, ops);
  1156. if (rc != X86EMUL_CONTINUE)
  1157. return rc;
  1158. c->dst.type = OP_NONE;
  1159. ops->get_idt(&dt, ctxt->vcpu);
  1160. eip_addr = dt.address + (irq << 2);
  1161. cs_addr = dt.address + (irq << 2) + 2;
  1162. rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &err);
  1163. if (rc != X86EMUL_CONTINUE)
  1164. return rc;
  1165. rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &err);
  1166. if (rc != X86EMUL_CONTINUE)
  1167. return rc;
  1168. rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
  1169. if (rc != X86EMUL_CONTINUE)
  1170. return rc;
  1171. c->eip = eip;
  1172. return rc;
  1173. }
  1174. static int emulate_int(struct x86_emulate_ctxt *ctxt,
  1175. struct x86_emulate_ops *ops, int irq)
  1176. {
  1177. switch(ctxt->mode) {
  1178. case X86EMUL_MODE_REAL:
  1179. return emulate_int_real(ctxt, ops, irq);
  1180. case X86EMUL_MODE_VM86:
  1181. case X86EMUL_MODE_PROT16:
  1182. case X86EMUL_MODE_PROT32:
  1183. case X86EMUL_MODE_PROT64:
  1184. default:
  1185. /* Protected mode interrupts unimplemented yet */
  1186. return X86EMUL_UNHANDLEABLE;
  1187. }
  1188. }
  1189. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1190. struct x86_emulate_ops *ops)
  1191. {
  1192. struct decode_cache *c = &ctxt->decode;
  1193. int rc = X86EMUL_CONTINUE;
  1194. unsigned long temp_eip = 0;
  1195. unsigned long temp_eflags = 0;
  1196. unsigned long cs = 0;
  1197. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1198. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1199. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1200. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1201. /* TODO: Add stack limit check */
  1202. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1203. if (rc != X86EMUL_CONTINUE)
  1204. return rc;
  1205. if (temp_eip & ~0xffff) {
  1206. emulate_gp(ctxt, 0);
  1207. return X86EMUL_PROPAGATE_FAULT;
  1208. }
  1209. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1210. if (rc != X86EMUL_CONTINUE)
  1211. return rc;
  1212. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1213. if (rc != X86EMUL_CONTINUE)
  1214. return rc;
  1215. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1216. if (rc != X86EMUL_CONTINUE)
  1217. return rc;
  1218. c->eip = temp_eip;
  1219. if (c->op_bytes == 4)
  1220. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1221. else if (c->op_bytes == 2) {
  1222. ctxt->eflags &= ~0xffff;
  1223. ctxt->eflags |= temp_eflags;
  1224. }
  1225. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1226. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1227. return rc;
  1228. }
  1229. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1230. struct x86_emulate_ops* ops)
  1231. {
  1232. switch(ctxt->mode) {
  1233. case X86EMUL_MODE_REAL:
  1234. return emulate_iret_real(ctxt, ops);
  1235. case X86EMUL_MODE_VM86:
  1236. case X86EMUL_MODE_PROT16:
  1237. case X86EMUL_MODE_PROT32:
  1238. case X86EMUL_MODE_PROT64:
  1239. default:
  1240. /* iret from protected mode unimplemented yet */
  1241. return X86EMUL_UNHANDLEABLE;
  1242. }
  1243. }
  1244. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1245. struct x86_emulate_ops *ops)
  1246. {
  1247. struct decode_cache *c = &ctxt->decode;
  1248. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1249. }
  1250. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1251. {
  1252. struct decode_cache *c = &ctxt->decode;
  1253. switch (c->modrm_reg) {
  1254. case 0: /* rol */
  1255. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1256. break;
  1257. case 1: /* ror */
  1258. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1259. break;
  1260. case 2: /* rcl */
  1261. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1262. break;
  1263. case 3: /* rcr */
  1264. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1265. break;
  1266. case 4: /* sal/shl */
  1267. case 6: /* sal/shl */
  1268. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1269. break;
  1270. case 5: /* shr */
  1271. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1272. break;
  1273. case 7: /* sar */
  1274. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1275. break;
  1276. }
  1277. }
  1278. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1279. struct x86_emulate_ops *ops)
  1280. {
  1281. struct decode_cache *c = &ctxt->decode;
  1282. unsigned long *rax = &c->regs[VCPU_REGS_RAX];
  1283. unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
  1284. u8 de = 0;
  1285. switch (c->modrm_reg) {
  1286. case 0 ... 1: /* test */
  1287. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1288. break;
  1289. case 2: /* not */
  1290. c->dst.val = ~c->dst.val;
  1291. break;
  1292. case 3: /* neg */
  1293. emulate_1op("neg", c->dst, ctxt->eflags);
  1294. break;
  1295. case 4: /* mul */
  1296. emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
  1297. break;
  1298. case 5: /* imul */
  1299. emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
  1300. break;
  1301. case 6: /* div */
  1302. emulate_1op_rax_rdx_ex("div", c->src, *rax, *rdx,
  1303. ctxt->eflags, de);
  1304. break;
  1305. case 7: /* idiv */
  1306. emulate_1op_rax_rdx_ex("idiv", c->src, *rax, *rdx,
  1307. ctxt->eflags, de);
  1308. break;
  1309. default:
  1310. return X86EMUL_UNHANDLEABLE;
  1311. }
  1312. if (de)
  1313. return emulate_de(ctxt);
  1314. return X86EMUL_CONTINUE;
  1315. }
  1316. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1317. struct x86_emulate_ops *ops)
  1318. {
  1319. struct decode_cache *c = &ctxt->decode;
  1320. switch (c->modrm_reg) {
  1321. case 0: /* inc */
  1322. emulate_1op("inc", c->dst, ctxt->eflags);
  1323. break;
  1324. case 1: /* dec */
  1325. emulate_1op("dec", c->dst, ctxt->eflags);
  1326. break;
  1327. case 2: /* call near abs */ {
  1328. long int old_eip;
  1329. old_eip = c->eip;
  1330. c->eip = c->src.val;
  1331. c->src.val = old_eip;
  1332. emulate_push(ctxt, ops);
  1333. break;
  1334. }
  1335. case 4: /* jmp abs */
  1336. c->eip = c->src.val;
  1337. break;
  1338. case 6: /* push */
  1339. emulate_push(ctxt, ops);
  1340. break;
  1341. }
  1342. return X86EMUL_CONTINUE;
  1343. }
  1344. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1345. struct x86_emulate_ops *ops)
  1346. {
  1347. struct decode_cache *c = &ctxt->decode;
  1348. u64 old = c->dst.orig_val64;
  1349. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1350. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1351. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1352. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1353. ctxt->eflags &= ~EFLG_ZF;
  1354. } else {
  1355. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1356. (u32) c->regs[VCPU_REGS_RBX];
  1357. ctxt->eflags |= EFLG_ZF;
  1358. }
  1359. return X86EMUL_CONTINUE;
  1360. }
  1361. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1362. struct x86_emulate_ops *ops)
  1363. {
  1364. struct decode_cache *c = &ctxt->decode;
  1365. int rc;
  1366. unsigned long cs;
  1367. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1368. if (rc != X86EMUL_CONTINUE)
  1369. return rc;
  1370. if (c->op_bytes == 4)
  1371. c->eip = (u32)c->eip;
  1372. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1373. if (rc != X86EMUL_CONTINUE)
  1374. return rc;
  1375. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1376. return rc;
  1377. }
  1378. static int emulate_load_segment(struct x86_emulate_ctxt *ctxt,
  1379. struct x86_emulate_ops *ops, int seg)
  1380. {
  1381. struct decode_cache *c = &ctxt->decode;
  1382. unsigned short sel;
  1383. int rc;
  1384. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1385. rc = load_segment_descriptor(ctxt, ops, sel, seg);
  1386. if (rc != X86EMUL_CONTINUE)
  1387. return rc;
  1388. c->dst.val = c->src.val;
  1389. return rc;
  1390. }
  1391. static inline void
  1392. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1393. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1394. struct desc_struct *ss)
  1395. {
  1396. memset(cs, 0, sizeof(struct desc_struct));
  1397. ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
  1398. memset(ss, 0, sizeof(struct desc_struct));
  1399. cs->l = 0; /* will be adjusted later */
  1400. set_desc_base(cs, 0); /* flat segment */
  1401. cs->g = 1; /* 4kb granularity */
  1402. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1403. cs->type = 0x0b; /* Read, Execute, Accessed */
  1404. cs->s = 1;
  1405. cs->dpl = 0; /* will be adjusted later */
  1406. cs->p = 1;
  1407. cs->d = 1;
  1408. set_desc_base(ss, 0); /* flat segment */
  1409. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1410. ss->g = 1; /* 4kb granularity */
  1411. ss->s = 1;
  1412. ss->type = 0x03; /* Read/Write, Accessed */
  1413. ss->d = 1; /* 32bit stack segment */
  1414. ss->dpl = 0;
  1415. ss->p = 1;
  1416. }
  1417. static int
  1418. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1419. {
  1420. struct decode_cache *c = &ctxt->decode;
  1421. struct desc_struct cs, ss;
  1422. u64 msr_data;
  1423. u16 cs_sel, ss_sel;
  1424. /* syscall is not available in real mode */
  1425. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1426. ctxt->mode == X86EMUL_MODE_VM86) {
  1427. emulate_ud(ctxt);
  1428. return X86EMUL_PROPAGATE_FAULT;
  1429. }
  1430. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1431. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1432. msr_data >>= 32;
  1433. cs_sel = (u16)(msr_data & 0xfffc);
  1434. ss_sel = (u16)(msr_data + 8);
  1435. if (is_long_mode(ctxt->vcpu)) {
  1436. cs.d = 0;
  1437. cs.l = 1;
  1438. }
  1439. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1440. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1441. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1442. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1443. c->regs[VCPU_REGS_RCX] = c->eip;
  1444. if (is_long_mode(ctxt->vcpu)) {
  1445. #ifdef CONFIG_X86_64
  1446. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1447. ops->get_msr(ctxt->vcpu,
  1448. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1449. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1450. c->eip = msr_data;
  1451. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1452. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1453. #endif
  1454. } else {
  1455. /* legacy mode */
  1456. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1457. c->eip = (u32)msr_data;
  1458. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1459. }
  1460. return X86EMUL_CONTINUE;
  1461. }
  1462. static int
  1463. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1464. {
  1465. struct decode_cache *c = &ctxt->decode;
  1466. struct desc_struct cs, ss;
  1467. u64 msr_data;
  1468. u16 cs_sel, ss_sel;
  1469. /* inject #GP if in real mode */
  1470. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1471. emulate_gp(ctxt, 0);
  1472. return X86EMUL_PROPAGATE_FAULT;
  1473. }
  1474. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1475. * Therefore, we inject an #UD.
  1476. */
  1477. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1478. emulate_ud(ctxt);
  1479. return X86EMUL_PROPAGATE_FAULT;
  1480. }
  1481. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1482. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1483. switch (ctxt->mode) {
  1484. case X86EMUL_MODE_PROT32:
  1485. if ((msr_data & 0xfffc) == 0x0) {
  1486. emulate_gp(ctxt, 0);
  1487. return X86EMUL_PROPAGATE_FAULT;
  1488. }
  1489. break;
  1490. case X86EMUL_MODE_PROT64:
  1491. if (msr_data == 0x0) {
  1492. emulate_gp(ctxt, 0);
  1493. return X86EMUL_PROPAGATE_FAULT;
  1494. }
  1495. break;
  1496. }
  1497. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1498. cs_sel = (u16)msr_data;
  1499. cs_sel &= ~SELECTOR_RPL_MASK;
  1500. ss_sel = cs_sel + 8;
  1501. ss_sel &= ~SELECTOR_RPL_MASK;
  1502. if (ctxt->mode == X86EMUL_MODE_PROT64
  1503. || is_long_mode(ctxt->vcpu)) {
  1504. cs.d = 0;
  1505. cs.l = 1;
  1506. }
  1507. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1508. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1509. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1510. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1511. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1512. c->eip = msr_data;
  1513. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1514. c->regs[VCPU_REGS_RSP] = msr_data;
  1515. return X86EMUL_CONTINUE;
  1516. }
  1517. static int
  1518. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1519. {
  1520. struct decode_cache *c = &ctxt->decode;
  1521. struct desc_struct cs, ss;
  1522. u64 msr_data;
  1523. int usermode;
  1524. u16 cs_sel, ss_sel;
  1525. /* inject #GP if in real mode or Virtual 8086 mode */
  1526. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1527. ctxt->mode == X86EMUL_MODE_VM86) {
  1528. emulate_gp(ctxt, 0);
  1529. return X86EMUL_PROPAGATE_FAULT;
  1530. }
  1531. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1532. if ((c->rex_prefix & 0x8) != 0x0)
  1533. usermode = X86EMUL_MODE_PROT64;
  1534. else
  1535. usermode = X86EMUL_MODE_PROT32;
  1536. cs.dpl = 3;
  1537. ss.dpl = 3;
  1538. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1539. switch (usermode) {
  1540. case X86EMUL_MODE_PROT32:
  1541. cs_sel = (u16)(msr_data + 16);
  1542. if ((msr_data & 0xfffc) == 0x0) {
  1543. emulate_gp(ctxt, 0);
  1544. return X86EMUL_PROPAGATE_FAULT;
  1545. }
  1546. ss_sel = (u16)(msr_data + 24);
  1547. break;
  1548. case X86EMUL_MODE_PROT64:
  1549. cs_sel = (u16)(msr_data + 32);
  1550. if (msr_data == 0x0) {
  1551. emulate_gp(ctxt, 0);
  1552. return X86EMUL_PROPAGATE_FAULT;
  1553. }
  1554. ss_sel = cs_sel + 8;
  1555. cs.d = 0;
  1556. cs.l = 1;
  1557. break;
  1558. }
  1559. cs_sel |= SELECTOR_RPL_MASK;
  1560. ss_sel |= SELECTOR_RPL_MASK;
  1561. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1562. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1563. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1564. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1565. c->eip = c->regs[VCPU_REGS_RDX];
  1566. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1567. return X86EMUL_CONTINUE;
  1568. }
  1569. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1570. struct x86_emulate_ops *ops)
  1571. {
  1572. int iopl;
  1573. if (ctxt->mode == X86EMUL_MODE_REAL)
  1574. return false;
  1575. if (ctxt->mode == X86EMUL_MODE_VM86)
  1576. return true;
  1577. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1578. return ops->cpl(ctxt->vcpu) > iopl;
  1579. }
  1580. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1581. struct x86_emulate_ops *ops,
  1582. u16 port, u16 len)
  1583. {
  1584. struct desc_struct tr_seg;
  1585. int r;
  1586. u16 io_bitmap_ptr;
  1587. u8 perm, bit_idx = port & 0x7;
  1588. unsigned mask = (1 << len) - 1;
  1589. ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
  1590. if (!tr_seg.p)
  1591. return false;
  1592. if (desc_limit_scaled(&tr_seg) < 103)
  1593. return false;
  1594. r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
  1595. ctxt->vcpu, NULL);
  1596. if (r != X86EMUL_CONTINUE)
  1597. return false;
  1598. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1599. return false;
  1600. r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
  1601. &perm, 1, ctxt->vcpu, NULL);
  1602. if (r != X86EMUL_CONTINUE)
  1603. return false;
  1604. if ((perm >> bit_idx) & mask)
  1605. return false;
  1606. return true;
  1607. }
  1608. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1609. struct x86_emulate_ops *ops,
  1610. u16 port, u16 len)
  1611. {
  1612. if (ctxt->perm_ok)
  1613. return true;
  1614. if (emulator_bad_iopl(ctxt, ops))
  1615. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1616. return false;
  1617. ctxt->perm_ok = true;
  1618. return true;
  1619. }
  1620. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1621. struct x86_emulate_ops *ops,
  1622. struct tss_segment_16 *tss)
  1623. {
  1624. struct decode_cache *c = &ctxt->decode;
  1625. tss->ip = c->eip;
  1626. tss->flag = ctxt->eflags;
  1627. tss->ax = c->regs[VCPU_REGS_RAX];
  1628. tss->cx = c->regs[VCPU_REGS_RCX];
  1629. tss->dx = c->regs[VCPU_REGS_RDX];
  1630. tss->bx = c->regs[VCPU_REGS_RBX];
  1631. tss->sp = c->regs[VCPU_REGS_RSP];
  1632. tss->bp = c->regs[VCPU_REGS_RBP];
  1633. tss->si = c->regs[VCPU_REGS_RSI];
  1634. tss->di = c->regs[VCPU_REGS_RDI];
  1635. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1636. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1637. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1638. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1639. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1640. }
  1641. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1642. struct x86_emulate_ops *ops,
  1643. struct tss_segment_16 *tss)
  1644. {
  1645. struct decode_cache *c = &ctxt->decode;
  1646. int ret;
  1647. c->eip = tss->ip;
  1648. ctxt->eflags = tss->flag | 2;
  1649. c->regs[VCPU_REGS_RAX] = tss->ax;
  1650. c->regs[VCPU_REGS_RCX] = tss->cx;
  1651. c->regs[VCPU_REGS_RDX] = tss->dx;
  1652. c->regs[VCPU_REGS_RBX] = tss->bx;
  1653. c->regs[VCPU_REGS_RSP] = tss->sp;
  1654. c->regs[VCPU_REGS_RBP] = tss->bp;
  1655. c->regs[VCPU_REGS_RSI] = tss->si;
  1656. c->regs[VCPU_REGS_RDI] = tss->di;
  1657. /*
  1658. * SDM says that segment selectors are loaded before segment
  1659. * descriptors
  1660. */
  1661. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1662. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1663. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1664. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1665. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1666. /*
  1667. * Now load segment descriptors. If fault happenes at this stage
  1668. * it is handled in a context of new task
  1669. */
  1670. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1671. if (ret != X86EMUL_CONTINUE)
  1672. return ret;
  1673. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1674. if (ret != X86EMUL_CONTINUE)
  1675. return ret;
  1676. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1677. if (ret != X86EMUL_CONTINUE)
  1678. return ret;
  1679. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1680. if (ret != X86EMUL_CONTINUE)
  1681. return ret;
  1682. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1683. if (ret != X86EMUL_CONTINUE)
  1684. return ret;
  1685. return X86EMUL_CONTINUE;
  1686. }
  1687. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1688. struct x86_emulate_ops *ops,
  1689. u16 tss_selector, u16 old_tss_sel,
  1690. ulong old_tss_base, struct desc_struct *new_desc)
  1691. {
  1692. struct tss_segment_16 tss_seg;
  1693. int ret;
  1694. u32 err, new_tss_base = get_desc_base(new_desc);
  1695. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1696. &err);
  1697. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1698. /* FIXME: need to provide precise fault address */
  1699. emulate_pf(ctxt);
  1700. return ret;
  1701. }
  1702. save_state_to_tss16(ctxt, ops, &tss_seg);
  1703. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1704. &err);
  1705. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1706. /* FIXME: need to provide precise fault address */
  1707. emulate_pf(ctxt);
  1708. return ret;
  1709. }
  1710. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1711. &err);
  1712. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1713. /* FIXME: need to provide precise fault address */
  1714. emulate_pf(ctxt);
  1715. return ret;
  1716. }
  1717. if (old_tss_sel != 0xffff) {
  1718. tss_seg.prev_task_link = old_tss_sel;
  1719. ret = ops->write_std(new_tss_base,
  1720. &tss_seg.prev_task_link,
  1721. sizeof tss_seg.prev_task_link,
  1722. ctxt->vcpu, &err);
  1723. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1724. /* FIXME: need to provide precise fault address */
  1725. emulate_pf(ctxt);
  1726. return ret;
  1727. }
  1728. }
  1729. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1730. }
  1731. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1732. struct x86_emulate_ops *ops,
  1733. struct tss_segment_32 *tss)
  1734. {
  1735. struct decode_cache *c = &ctxt->decode;
  1736. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  1737. tss->eip = c->eip;
  1738. tss->eflags = ctxt->eflags;
  1739. tss->eax = c->regs[VCPU_REGS_RAX];
  1740. tss->ecx = c->regs[VCPU_REGS_RCX];
  1741. tss->edx = c->regs[VCPU_REGS_RDX];
  1742. tss->ebx = c->regs[VCPU_REGS_RBX];
  1743. tss->esp = c->regs[VCPU_REGS_RSP];
  1744. tss->ebp = c->regs[VCPU_REGS_RBP];
  1745. tss->esi = c->regs[VCPU_REGS_RSI];
  1746. tss->edi = c->regs[VCPU_REGS_RDI];
  1747. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1748. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1749. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1750. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1751. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  1752. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  1753. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1754. }
  1755. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1756. struct x86_emulate_ops *ops,
  1757. struct tss_segment_32 *tss)
  1758. {
  1759. struct decode_cache *c = &ctxt->decode;
  1760. int ret;
  1761. if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
  1762. emulate_gp(ctxt, 0);
  1763. return X86EMUL_PROPAGATE_FAULT;
  1764. }
  1765. c->eip = tss->eip;
  1766. ctxt->eflags = tss->eflags | 2;
  1767. c->regs[VCPU_REGS_RAX] = tss->eax;
  1768. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1769. c->regs[VCPU_REGS_RDX] = tss->edx;
  1770. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1771. c->regs[VCPU_REGS_RSP] = tss->esp;
  1772. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1773. c->regs[VCPU_REGS_RSI] = tss->esi;
  1774. c->regs[VCPU_REGS_RDI] = tss->edi;
  1775. /*
  1776. * SDM says that segment selectors are loaded before segment
  1777. * descriptors
  1778. */
  1779. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  1780. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1781. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1782. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1783. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1784. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  1785. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  1786. /*
  1787. * Now load segment descriptors. If fault happenes at this stage
  1788. * it is handled in a context of new task
  1789. */
  1790. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  1791. if (ret != X86EMUL_CONTINUE)
  1792. return ret;
  1793. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1794. if (ret != X86EMUL_CONTINUE)
  1795. return ret;
  1796. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1797. if (ret != X86EMUL_CONTINUE)
  1798. return ret;
  1799. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1800. if (ret != X86EMUL_CONTINUE)
  1801. return ret;
  1802. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1803. if (ret != X86EMUL_CONTINUE)
  1804. return ret;
  1805. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  1806. if (ret != X86EMUL_CONTINUE)
  1807. return ret;
  1808. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  1809. if (ret != X86EMUL_CONTINUE)
  1810. return ret;
  1811. return X86EMUL_CONTINUE;
  1812. }
  1813. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1814. struct x86_emulate_ops *ops,
  1815. u16 tss_selector, u16 old_tss_sel,
  1816. ulong old_tss_base, struct desc_struct *new_desc)
  1817. {
  1818. struct tss_segment_32 tss_seg;
  1819. int ret;
  1820. u32 err, new_tss_base = get_desc_base(new_desc);
  1821. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1822. &err);
  1823. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1824. /* FIXME: need to provide precise fault address */
  1825. emulate_pf(ctxt);
  1826. return ret;
  1827. }
  1828. save_state_to_tss32(ctxt, ops, &tss_seg);
  1829. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1830. &err);
  1831. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1832. /* FIXME: need to provide precise fault address */
  1833. emulate_pf(ctxt);
  1834. return ret;
  1835. }
  1836. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1837. &err);
  1838. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1839. /* FIXME: need to provide precise fault address */
  1840. emulate_pf(ctxt);
  1841. return ret;
  1842. }
  1843. if (old_tss_sel != 0xffff) {
  1844. tss_seg.prev_task_link = old_tss_sel;
  1845. ret = ops->write_std(new_tss_base,
  1846. &tss_seg.prev_task_link,
  1847. sizeof tss_seg.prev_task_link,
  1848. ctxt->vcpu, &err);
  1849. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1850. /* FIXME: need to provide precise fault address */
  1851. emulate_pf(ctxt);
  1852. return ret;
  1853. }
  1854. }
  1855. return load_state_from_tss32(ctxt, ops, &tss_seg);
  1856. }
  1857. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  1858. struct x86_emulate_ops *ops,
  1859. u16 tss_selector, int reason,
  1860. bool has_error_code, u32 error_code)
  1861. {
  1862. struct desc_struct curr_tss_desc, next_tss_desc;
  1863. int ret;
  1864. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  1865. ulong old_tss_base =
  1866. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  1867. u32 desc_limit;
  1868. /* FIXME: old_tss_base == ~0 ? */
  1869. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  1870. if (ret != X86EMUL_CONTINUE)
  1871. return ret;
  1872. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  1873. if (ret != X86EMUL_CONTINUE)
  1874. return ret;
  1875. /* FIXME: check that next_tss_desc is tss */
  1876. if (reason != TASK_SWITCH_IRET) {
  1877. if ((tss_selector & 3) > next_tss_desc.dpl ||
  1878. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  1879. emulate_gp(ctxt, 0);
  1880. return X86EMUL_PROPAGATE_FAULT;
  1881. }
  1882. }
  1883. desc_limit = desc_limit_scaled(&next_tss_desc);
  1884. if (!next_tss_desc.p ||
  1885. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  1886. desc_limit < 0x2b)) {
  1887. emulate_ts(ctxt, tss_selector & 0xfffc);
  1888. return X86EMUL_PROPAGATE_FAULT;
  1889. }
  1890. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  1891. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  1892. write_segment_descriptor(ctxt, ops, old_tss_sel,
  1893. &curr_tss_desc);
  1894. }
  1895. if (reason == TASK_SWITCH_IRET)
  1896. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  1897. /* set back link to prev task only if NT bit is set in eflags
  1898. note that old_tss_sel is not used afetr this point */
  1899. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  1900. old_tss_sel = 0xffff;
  1901. if (next_tss_desc.type & 8)
  1902. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  1903. old_tss_base, &next_tss_desc);
  1904. else
  1905. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  1906. old_tss_base, &next_tss_desc);
  1907. if (ret != X86EMUL_CONTINUE)
  1908. return ret;
  1909. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  1910. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  1911. if (reason != TASK_SWITCH_IRET) {
  1912. next_tss_desc.type |= (1 << 1); /* set busy flag */
  1913. write_segment_descriptor(ctxt, ops, tss_selector,
  1914. &next_tss_desc);
  1915. }
  1916. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  1917. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  1918. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  1919. if (has_error_code) {
  1920. struct decode_cache *c = &ctxt->decode;
  1921. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  1922. c->lock_prefix = 0;
  1923. c->src.val = (unsigned long) error_code;
  1924. emulate_push(ctxt, ops);
  1925. }
  1926. return ret;
  1927. }
  1928. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  1929. u16 tss_selector, int reason,
  1930. bool has_error_code, u32 error_code)
  1931. {
  1932. struct x86_emulate_ops *ops = ctxt->ops;
  1933. struct decode_cache *c = &ctxt->decode;
  1934. int rc;
  1935. c->eip = ctxt->eip;
  1936. c->dst.type = OP_NONE;
  1937. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  1938. has_error_code, error_code);
  1939. if (rc == X86EMUL_CONTINUE) {
  1940. rc = writeback(ctxt, ops);
  1941. if (rc == X86EMUL_CONTINUE)
  1942. ctxt->eip = c->eip;
  1943. }
  1944. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1945. }
  1946. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  1947. int reg, struct operand *op)
  1948. {
  1949. struct decode_cache *c = &ctxt->decode;
  1950. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  1951. register_address_increment(c, &c->regs[reg], df * op->bytes);
  1952. op->addr.mem.ea = register_address(c, c->regs[reg]);
  1953. op->addr.mem.seg = seg;
  1954. }
  1955. static int em_push(struct x86_emulate_ctxt *ctxt)
  1956. {
  1957. emulate_push(ctxt, ctxt->ops);
  1958. return X86EMUL_CONTINUE;
  1959. }
  1960. static int em_das(struct x86_emulate_ctxt *ctxt)
  1961. {
  1962. struct decode_cache *c = &ctxt->decode;
  1963. u8 al, old_al;
  1964. bool af, cf, old_cf;
  1965. cf = ctxt->eflags & X86_EFLAGS_CF;
  1966. al = c->dst.val;
  1967. old_al = al;
  1968. old_cf = cf;
  1969. cf = false;
  1970. af = ctxt->eflags & X86_EFLAGS_AF;
  1971. if ((al & 0x0f) > 9 || af) {
  1972. al -= 6;
  1973. cf = old_cf | (al >= 250);
  1974. af = true;
  1975. } else {
  1976. af = false;
  1977. }
  1978. if (old_al > 0x99 || old_cf) {
  1979. al -= 0x60;
  1980. cf = true;
  1981. }
  1982. c->dst.val = al;
  1983. /* Set PF, ZF, SF */
  1984. c->src.type = OP_IMM;
  1985. c->src.val = 0;
  1986. c->src.bytes = 1;
  1987. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1988. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  1989. if (cf)
  1990. ctxt->eflags |= X86_EFLAGS_CF;
  1991. if (af)
  1992. ctxt->eflags |= X86_EFLAGS_AF;
  1993. return X86EMUL_CONTINUE;
  1994. }
  1995. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  1996. {
  1997. struct decode_cache *c = &ctxt->decode;
  1998. u16 sel, old_cs;
  1999. ulong old_eip;
  2000. int rc;
  2001. old_cs = ctxt->ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  2002. old_eip = c->eip;
  2003. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2004. if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
  2005. return X86EMUL_CONTINUE;
  2006. c->eip = 0;
  2007. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2008. c->src.val = old_cs;
  2009. emulate_push(ctxt, ctxt->ops);
  2010. rc = writeback(ctxt, ctxt->ops);
  2011. if (rc != X86EMUL_CONTINUE)
  2012. return rc;
  2013. c->src.val = old_eip;
  2014. emulate_push(ctxt, ctxt->ops);
  2015. rc = writeback(ctxt, ctxt->ops);
  2016. if (rc != X86EMUL_CONTINUE)
  2017. return rc;
  2018. c->dst.type = OP_NONE;
  2019. return X86EMUL_CONTINUE;
  2020. }
  2021. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2022. {
  2023. struct decode_cache *c = &ctxt->decode;
  2024. int rc;
  2025. c->dst.type = OP_REG;
  2026. c->dst.addr.reg = &c->eip;
  2027. c->dst.bytes = c->op_bytes;
  2028. rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
  2029. if (rc != X86EMUL_CONTINUE)
  2030. return rc;
  2031. register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
  2032. return X86EMUL_CONTINUE;
  2033. }
  2034. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2035. {
  2036. struct decode_cache *c = &ctxt->decode;
  2037. emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
  2038. return X86EMUL_CONTINUE;
  2039. }
  2040. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2041. {
  2042. struct decode_cache *c = &ctxt->decode;
  2043. c->dst.val = c->src2.val;
  2044. return em_imul(ctxt);
  2045. }
  2046. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2047. {
  2048. struct decode_cache *c = &ctxt->decode;
  2049. c->dst.type = OP_REG;
  2050. c->dst.bytes = c->src.bytes;
  2051. c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
  2052. c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);
  2053. return X86EMUL_CONTINUE;
  2054. }
  2055. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2056. {
  2057. unsigned cpl = ctxt->ops->cpl(ctxt->vcpu);
  2058. struct decode_cache *c = &ctxt->decode;
  2059. u64 tsc = 0;
  2060. if (cpl > 0 && (ctxt->ops->get_cr(4, ctxt->vcpu) & X86_CR4_TSD)) {
  2061. emulate_gp(ctxt, 0);
  2062. return X86EMUL_PROPAGATE_FAULT;
  2063. }
  2064. ctxt->ops->get_msr(ctxt->vcpu, MSR_IA32_TSC, &tsc);
  2065. c->regs[VCPU_REGS_RAX] = (u32)tsc;
  2066. c->regs[VCPU_REGS_RDX] = tsc >> 32;
  2067. return X86EMUL_CONTINUE;
  2068. }
  2069. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2070. {
  2071. struct decode_cache *c = &ctxt->decode;
  2072. c->dst.val = c->src.val;
  2073. return X86EMUL_CONTINUE;
  2074. }
  2075. #define D(_y) { .flags = (_y) }
  2076. #define N D(0)
  2077. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2078. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  2079. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2080. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2081. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2082. #define D6ALU(_f) D2bv((_f) | DstMem | SrcReg | ModRM), \
  2083. D2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock), \
  2084. D2bv(((_f) & ~Lock) | DstAcc | SrcImm)
  2085. static struct opcode group1[] = {
  2086. X7(D(Lock)), N
  2087. };
  2088. static struct opcode group1A[] = {
  2089. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2090. };
  2091. static struct opcode group3[] = {
  2092. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  2093. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2094. X4(D(SrcMem | ModRM)),
  2095. };
  2096. static struct opcode group4[] = {
  2097. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2098. N, N, N, N, N, N,
  2099. };
  2100. static struct opcode group5[] = {
  2101. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2102. D(SrcMem | ModRM | Stack),
  2103. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2104. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2105. D(SrcMem | ModRM | Stack), N,
  2106. };
  2107. static struct group_dual group7 = { {
  2108. N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
  2109. D(SrcNone | ModRM | DstMem | Mov), N,
  2110. D(SrcMem16 | ModRM | Mov | Priv),
  2111. D(SrcMem | ModRM | ByteOp | Priv | NoAccess),
  2112. }, {
  2113. D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
  2114. D(SrcNone | ModRM | DstMem | Mov), N,
  2115. D(SrcMem16 | ModRM | Mov | Priv), N,
  2116. } };
  2117. static struct opcode group8[] = {
  2118. N, N, N, N,
  2119. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2120. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2121. };
  2122. static struct group_dual group9 = { {
  2123. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2124. }, {
  2125. N, N, N, N, N, N, N, N,
  2126. } };
  2127. static struct opcode group11[] = {
  2128. I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
  2129. };
  2130. static struct opcode opcode_table[256] = {
  2131. /* 0x00 - 0x07 */
  2132. D6ALU(Lock),
  2133. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2134. /* 0x08 - 0x0F */
  2135. D6ALU(Lock),
  2136. D(ImplicitOps | Stack | No64), N,
  2137. /* 0x10 - 0x17 */
  2138. D6ALU(Lock),
  2139. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2140. /* 0x18 - 0x1F */
  2141. D6ALU(Lock),
  2142. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2143. /* 0x20 - 0x27 */
  2144. D6ALU(Lock), N, N,
  2145. /* 0x28 - 0x2F */
  2146. D6ALU(Lock), N, I(ByteOp | DstAcc | No64, em_das),
  2147. /* 0x30 - 0x37 */
  2148. D6ALU(Lock), N, N,
  2149. /* 0x38 - 0x3F */
  2150. D6ALU(0), N, N,
  2151. /* 0x40 - 0x4F */
  2152. X16(D(DstReg)),
  2153. /* 0x50 - 0x57 */
  2154. X8(I(SrcReg | Stack, em_push)),
  2155. /* 0x58 - 0x5F */
  2156. X8(D(DstReg | Stack)),
  2157. /* 0x60 - 0x67 */
  2158. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2159. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2160. N, N, N, N,
  2161. /* 0x68 - 0x6F */
  2162. I(SrcImm | Mov | Stack, em_push),
  2163. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2164. I(SrcImmByte | Mov | Stack, em_push),
  2165. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2166. D2bv(DstDI | Mov | String), /* insb, insw/insd */
  2167. D2bv(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
  2168. /* 0x70 - 0x7F */
  2169. X16(D(SrcImmByte)),
  2170. /* 0x80 - 0x87 */
  2171. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2172. G(DstMem | SrcImm | ModRM | Group, group1),
  2173. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2174. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2175. D2bv(DstMem | SrcReg | ModRM), D2bv(DstMem | SrcReg | ModRM | Lock),
  2176. /* 0x88 - 0x8F */
  2177. I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
  2178. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  2179. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
  2180. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  2181. /* 0x90 - 0x97 */
  2182. X8(D(SrcAcc | DstReg)),
  2183. /* 0x98 - 0x9F */
  2184. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2185. I(SrcImmFAddr | No64, em_call_far), N,
  2186. D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
  2187. /* 0xA0 - 0xA7 */
  2188. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  2189. I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
  2190. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  2191. D2bv(SrcSI | DstDI | String),
  2192. /* 0xA8 - 0xAF */
  2193. D2bv(DstAcc | SrcImm),
  2194. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  2195. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  2196. D2bv(SrcAcc | DstDI | String),
  2197. /* 0xB0 - 0xB7 */
  2198. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  2199. /* 0xB8 - 0xBF */
  2200. X8(I(DstReg | SrcImm | Mov, em_mov)),
  2201. /* 0xC0 - 0xC7 */
  2202. D2bv(DstMem | SrcImmByte | ModRM),
  2203. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2204. D(ImplicitOps | Stack),
  2205. D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
  2206. G(ByteOp, group11), G(0, group11),
  2207. /* 0xC8 - 0xCF */
  2208. N, N, N, D(ImplicitOps | Stack),
  2209. D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
  2210. /* 0xD0 - 0xD7 */
  2211. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  2212. N, N, N, N,
  2213. /* 0xD8 - 0xDF */
  2214. N, N, N, N, N, N, N, N,
  2215. /* 0xE0 - 0xE7 */
  2216. X4(D(SrcImmByte)),
  2217. D2bv(SrcImmUByte | DstAcc), D2bv(SrcAcc | DstImmUByte),
  2218. /* 0xE8 - 0xEF */
  2219. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2220. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  2221. D2bv(SrcNone | DstAcc), D2bv(SrcAcc | ImplicitOps),
  2222. /* 0xF0 - 0xF7 */
  2223. N, N, N, N,
  2224. D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
  2225. /* 0xF8 - 0xFF */
  2226. D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
  2227. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2228. };
  2229. static struct opcode twobyte_table[256] = {
  2230. /* 0x00 - 0x0F */
  2231. N, GD(0, &group7), N, N,
  2232. N, D(ImplicitOps), D(ImplicitOps | Priv), N,
  2233. D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
  2234. N, D(ImplicitOps | ModRM), N, N,
  2235. /* 0x10 - 0x1F */
  2236. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2237. /* 0x20 - 0x2F */
  2238. D(ModRM | DstMem | Priv | Op3264), D(ModRM | DstMem | Priv | Op3264),
  2239. D(ModRM | SrcMem | Priv | Op3264), D(ModRM | SrcMem | Priv | Op3264),
  2240. N, N, N, N,
  2241. N, N, N, N, N, N, N, N,
  2242. /* 0x30 - 0x3F */
  2243. D(ImplicitOps | Priv), I(ImplicitOps, em_rdtsc),
  2244. D(ImplicitOps | Priv), N,
  2245. D(ImplicitOps), D(ImplicitOps | Priv), N, N,
  2246. N, N, N, N, N, N, N, N,
  2247. /* 0x40 - 0x4F */
  2248. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2249. /* 0x50 - 0x5F */
  2250. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2251. /* 0x60 - 0x6F */
  2252. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2253. /* 0x70 - 0x7F */
  2254. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2255. /* 0x80 - 0x8F */
  2256. X16(D(SrcImm)),
  2257. /* 0x90 - 0x9F */
  2258. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2259. /* 0xA0 - 0xA7 */
  2260. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2261. N, D(DstMem | SrcReg | ModRM | BitOp),
  2262. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2263. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2264. /* 0xA8 - 0xAF */
  2265. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2266. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2267. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2268. D(DstMem | SrcReg | Src2CL | ModRM),
  2269. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2270. /* 0xB0 - 0xB7 */
  2271. D2bv(DstMem | SrcReg | ModRM | Lock),
  2272. D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2273. D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
  2274. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2275. /* 0xB8 - 0xBF */
  2276. N, N,
  2277. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2278. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2279. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2280. /* 0xC0 - 0xCF */
  2281. D2bv(DstMem | SrcReg | ModRM | Lock),
  2282. N, D(DstMem | SrcReg | ModRM | Mov),
  2283. N, N, N, GD(0, &group9),
  2284. N, N, N, N, N, N, N, N,
  2285. /* 0xD0 - 0xDF */
  2286. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2287. /* 0xE0 - 0xEF */
  2288. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2289. /* 0xF0 - 0xFF */
  2290. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2291. };
  2292. #undef D
  2293. #undef N
  2294. #undef G
  2295. #undef GD
  2296. #undef I
  2297. #undef D2bv
  2298. #undef I2bv
  2299. #undef D6ALU
  2300. static unsigned imm_size(struct decode_cache *c)
  2301. {
  2302. unsigned size;
  2303. size = (c->d & ByteOp) ? 1 : c->op_bytes;
  2304. if (size == 8)
  2305. size = 4;
  2306. return size;
  2307. }
  2308. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2309. unsigned size, bool sign_extension)
  2310. {
  2311. struct decode_cache *c = &ctxt->decode;
  2312. struct x86_emulate_ops *ops = ctxt->ops;
  2313. int rc = X86EMUL_CONTINUE;
  2314. op->type = OP_IMM;
  2315. op->bytes = size;
  2316. op->addr.mem.ea = c->eip;
  2317. /* NB. Immediates are sign-extended as necessary. */
  2318. switch (op->bytes) {
  2319. case 1:
  2320. op->val = insn_fetch(s8, 1, c->eip);
  2321. break;
  2322. case 2:
  2323. op->val = insn_fetch(s16, 2, c->eip);
  2324. break;
  2325. case 4:
  2326. op->val = insn_fetch(s32, 4, c->eip);
  2327. break;
  2328. }
  2329. if (!sign_extension) {
  2330. switch (op->bytes) {
  2331. case 1:
  2332. op->val &= 0xff;
  2333. break;
  2334. case 2:
  2335. op->val &= 0xffff;
  2336. break;
  2337. case 4:
  2338. op->val &= 0xffffffff;
  2339. break;
  2340. }
  2341. }
  2342. done:
  2343. return rc;
  2344. }
  2345. int
  2346. x86_decode_insn(struct x86_emulate_ctxt *ctxt)
  2347. {
  2348. struct x86_emulate_ops *ops = ctxt->ops;
  2349. struct decode_cache *c = &ctxt->decode;
  2350. int rc = X86EMUL_CONTINUE;
  2351. int mode = ctxt->mode;
  2352. int def_op_bytes, def_ad_bytes, dual, goffset;
  2353. struct opcode opcode, *g_mod012, *g_mod3;
  2354. struct operand memop = { .type = OP_NONE };
  2355. c->eip = ctxt->eip;
  2356. c->fetch.start = c->fetch.end = c->eip;
  2357. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  2358. switch (mode) {
  2359. case X86EMUL_MODE_REAL:
  2360. case X86EMUL_MODE_VM86:
  2361. case X86EMUL_MODE_PROT16:
  2362. def_op_bytes = def_ad_bytes = 2;
  2363. break;
  2364. case X86EMUL_MODE_PROT32:
  2365. def_op_bytes = def_ad_bytes = 4;
  2366. break;
  2367. #ifdef CONFIG_X86_64
  2368. case X86EMUL_MODE_PROT64:
  2369. def_op_bytes = 4;
  2370. def_ad_bytes = 8;
  2371. break;
  2372. #endif
  2373. default:
  2374. return -1;
  2375. }
  2376. c->op_bytes = def_op_bytes;
  2377. c->ad_bytes = def_ad_bytes;
  2378. /* Legacy prefixes. */
  2379. for (;;) {
  2380. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2381. case 0x66: /* operand-size override */
  2382. /* switch between 2/4 bytes */
  2383. c->op_bytes = def_op_bytes ^ 6;
  2384. break;
  2385. case 0x67: /* address-size override */
  2386. if (mode == X86EMUL_MODE_PROT64)
  2387. /* switch between 4/8 bytes */
  2388. c->ad_bytes = def_ad_bytes ^ 12;
  2389. else
  2390. /* switch between 2/4 bytes */
  2391. c->ad_bytes = def_ad_bytes ^ 6;
  2392. break;
  2393. case 0x26: /* ES override */
  2394. case 0x2e: /* CS override */
  2395. case 0x36: /* SS override */
  2396. case 0x3e: /* DS override */
  2397. set_seg_override(c, (c->b >> 3) & 3);
  2398. break;
  2399. case 0x64: /* FS override */
  2400. case 0x65: /* GS override */
  2401. set_seg_override(c, c->b & 7);
  2402. break;
  2403. case 0x40 ... 0x4f: /* REX */
  2404. if (mode != X86EMUL_MODE_PROT64)
  2405. goto done_prefixes;
  2406. c->rex_prefix = c->b;
  2407. continue;
  2408. case 0xf0: /* LOCK */
  2409. c->lock_prefix = 1;
  2410. break;
  2411. case 0xf2: /* REPNE/REPNZ */
  2412. c->rep_prefix = REPNE_PREFIX;
  2413. break;
  2414. case 0xf3: /* REP/REPE/REPZ */
  2415. c->rep_prefix = REPE_PREFIX;
  2416. break;
  2417. default:
  2418. goto done_prefixes;
  2419. }
  2420. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2421. c->rex_prefix = 0;
  2422. }
  2423. done_prefixes:
  2424. /* REX prefix. */
  2425. if (c->rex_prefix & 8)
  2426. c->op_bytes = 8; /* REX.W */
  2427. /* Opcode byte(s). */
  2428. opcode = opcode_table[c->b];
  2429. /* Two-byte opcode? */
  2430. if (c->b == 0x0f) {
  2431. c->twobyte = 1;
  2432. c->b = insn_fetch(u8, 1, c->eip);
  2433. opcode = twobyte_table[c->b];
  2434. }
  2435. c->d = opcode.flags;
  2436. if (c->d & Group) {
  2437. dual = c->d & GroupDual;
  2438. c->modrm = insn_fetch(u8, 1, c->eip);
  2439. --c->eip;
  2440. if (c->d & GroupDual) {
  2441. g_mod012 = opcode.u.gdual->mod012;
  2442. g_mod3 = opcode.u.gdual->mod3;
  2443. } else
  2444. g_mod012 = g_mod3 = opcode.u.group;
  2445. c->d &= ~(Group | GroupDual);
  2446. goffset = (c->modrm >> 3) & 7;
  2447. if ((c->modrm >> 6) == 3)
  2448. opcode = g_mod3[goffset];
  2449. else
  2450. opcode = g_mod012[goffset];
  2451. c->d |= opcode.flags;
  2452. }
  2453. c->execute = opcode.u.execute;
  2454. /* Unrecognised? */
  2455. if (c->d == 0 || (c->d & Undefined))
  2456. return -1;
  2457. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  2458. c->op_bytes = 8;
  2459. if (c->d & Op3264) {
  2460. if (mode == X86EMUL_MODE_PROT64)
  2461. c->op_bytes = 8;
  2462. else
  2463. c->op_bytes = 4;
  2464. }
  2465. /* ModRM and SIB bytes. */
  2466. if (c->d & ModRM) {
  2467. rc = decode_modrm(ctxt, ops, &memop);
  2468. if (!c->has_seg_override)
  2469. set_seg_override(c, c->modrm_seg);
  2470. } else if (c->d & MemAbs)
  2471. rc = decode_abs(ctxt, ops, &memop);
  2472. if (rc != X86EMUL_CONTINUE)
  2473. goto done;
  2474. if (!c->has_seg_override)
  2475. set_seg_override(c, VCPU_SREG_DS);
  2476. memop.addr.mem.seg = seg_override(ctxt, ops, c);
  2477. if (memop.type == OP_MEM && c->ad_bytes != 8)
  2478. memop.addr.mem.ea = (u32)memop.addr.mem.ea;
  2479. if (memop.type == OP_MEM && c->rip_relative)
  2480. memop.addr.mem.ea += c->eip;
  2481. /*
  2482. * Decode and fetch the source operand: register, memory
  2483. * or immediate.
  2484. */
  2485. switch (c->d & SrcMask) {
  2486. case SrcNone:
  2487. break;
  2488. case SrcReg:
  2489. decode_register_operand(&c->src, c, 0);
  2490. break;
  2491. case SrcMem16:
  2492. memop.bytes = 2;
  2493. goto srcmem_common;
  2494. case SrcMem32:
  2495. memop.bytes = 4;
  2496. goto srcmem_common;
  2497. case SrcMem:
  2498. memop.bytes = (c->d & ByteOp) ? 1 :
  2499. c->op_bytes;
  2500. srcmem_common:
  2501. c->src = memop;
  2502. break;
  2503. case SrcImmU16:
  2504. rc = decode_imm(ctxt, &c->src, 2, false);
  2505. break;
  2506. case SrcImm:
  2507. rc = decode_imm(ctxt, &c->src, imm_size(c), true);
  2508. break;
  2509. case SrcImmU:
  2510. rc = decode_imm(ctxt, &c->src, imm_size(c), false);
  2511. break;
  2512. case SrcImmByte:
  2513. rc = decode_imm(ctxt, &c->src, 1, true);
  2514. break;
  2515. case SrcImmUByte:
  2516. rc = decode_imm(ctxt, &c->src, 1, false);
  2517. break;
  2518. case SrcAcc:
  2519. c->src.type = OP_REG;
  2520. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2521. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  2522. fetch_register_operand(&c->src);
  2523. break;
  2524. case SrcOne:
  2525. c->src.bytes = 1;
  2526. c->src.val = 1;
  2527. break;
  2528. case SrcSI:
  2529. c->src.type = OP_MEM;
  2530. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2531. c->src.addr.mem.ea =
  2532. register_address(c, c->regs[VCPU_REGS_RSI]);
  2533. c->src.addr.mem.seg = seg_override(ctxt, ops, c),
  2534. c->src.val = 0;
  2535. break;
  2536. case SrcImmFAddr:
  2537. c->src.type = OP_IMM;
  2538. c->src.addr.mem.ea = c->eip;
  2539. c->src.bytes = c->op_bytes + 2;
  2540. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  2541. break;
  2542. case SrcMemFAddr:
  2543. memop.bytes = c->op_bytes + 2;
  2544. goto srcmem_common;
  2545. break;
  2546. }
  2547. if (rc != X86EMUL_CONTINUE)
  2548. goto done;
  2549. /*
  2550. * Decode and fetch the second source operand: register, memory
  2551. * or immediate.
  2552. */
  2553. switch (c->d & Src2Mask) {
  2554. case Src2None:
  2555. break;
  2556. case Src2CL:
  2557. c->src2.bytes = 1;
  2558. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  2559. break;
  2560. case Src2ImmByte:
  2561. rc = decode_imm(ctxt, &c->src2, 1, true);
  2562. break;
  2563. case Src2One:
  2564. c->src2.bytes = 1;
  2565. c->src2.val = 1;
  2566. break;
  2567. case Src2Imm:
  2568. rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
  2569. break;
  2570. }
  2571. if (rc != X86EMUL_CONTINUE)
  2572. goto done;
  2573. /* Decode and fetch the destination operand: register or memory. */
  2574. switch (c->d & DstMask) {
  2575. case DstReg:
  2576. decode_register_operand(&c->dst, c,
  2577. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  2578. break;
  2579. case DstImmUByte:
  2580. c->dst.type = OP_IMM;
  2581. c->dst.addr.mem.ea = c->eip;
  2582. c->dst.bytes = 1;
  2583. c->dst.val = insn_fetch(u8, 1, c->eip);
  2584. break;
  2585. case DstMem:
  2586. case DstMem64:
  2587. c->dst = memop;
  2588. if ((c->d & DstMask) == DstMem64)
  2589. c->dst.bytes = 8;
  2590. else
  2591. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2592. if (c->d & BitOp)
  2593. fetch_bit_operand(c);
  2594. c->dst.orig_val = c->dst.val;
  2595. break;
  2596. case DstAcc:
  2597. c->dst.type = OP_REG;
  2598. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2599. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  2600. fetch_register_operand(&c->dst);
  2601. c->dst.orig_val = c->dst.val;
  2602. break;
  2603. case DstDI:
  2604. c->dst.type = OP_MEM;
  2605. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2606. c->dst.addr.mem.ea =
  2607. register_address(c, c->regs[VCPU_REGS_RDI]);
  2608. c->dst.addr.mem.seg = VCPU_SREG_ES;
  2609. c->dst.val = 0;
  2610. break;
  2611. case ImplicitOps:
  2612. /* Special instructions do their own operand decoding. */
  2613. default:
  2614. c->dst.type = OP_NONE; /* Disable writeback. */
  2615. return 0;
  2616. }
  2617. done:
  2618. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2619. }
  2620. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  2621. {
  2622. struct decode_cache *c = &ctxt->decode;
  2623. /* The second termination condition only applies for REPE
  2624. * and REPNE. Test if the repeat string operation prefix is
  2625. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2626. * corresponding termination condition according to:
  2627. * - if REPE/REPZ and ZF = 0 then done
  2628. * - if REPNE/REPNZ and ZF = 1 then done
  2629. */
  2630. if (((c->b == 0xa6) || (c->b == 0xa7) ||
  2631. (c->b == 0xae) || (c->b == 0xaf))
  2632. && (((c->rep_prefix == REPE_PREFIX) &&
  2633. ((ctxt->eflags & EFLG_ZF) == 0))
  2634. || ((c->rep_prefix == REPNE_PREFIX) &&
  2635. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  2636. return true;
  2637. return false;
  2638. }
  2639. int
  2640. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  2641. {
  2642. struct x86_emulate_ops *ops = ctxt->ops;
  2643. u64 msr_data;
  2644. struct decode_cache *c = &ctxt->decode;
  2645. int rc = X86EMUL_CONTINUE;
  2646. int saved_dst_type = c->dst.type;
  2647. int irq; /* Used for int 3, int, and into */
  2648. ctxt->decode.mem_read.pos = 0;
  2649. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2650. emulate_ud(ctxt);
  2651. goto done;
  2652. }
  2653. /* LOCK prefix is allowed only with some instructions */
  2654. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2655. emulate_ud(ctxt);
  2656. goto done;
  2657. }
  2658. if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
  2659. emulate_ud(ctxt);
  2660. goto done;
  2661. }
  2662. /* Privileged instruction can be executed only in CPL=0 */
  2663. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2664. emulate_gp(ctxt, 0);
  2665. goto done;
  2666. }
  2667. if (c->rep_prefix && (c->d & String)) {
  2668. /* All REP prefixes have the same first termination condition */
  2669. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2670. ctxt->eip = c->eip;
  2671. goto done;
  2672. }
  2673. }
  2674. if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
  2675. rc = read_emulated(ctxt, ops, linear(ctxt, c->src.addr.mem),
  2676. c->src.valptr, c->src.bytes);
  2677. if (rc != X86EMUL_CONTINUE)
  2678. goto done;
  2679. c->src.orig_val64 = c->src.val64;
  2680. }
  2681. if (c->src2.type == OP_MEM) {
  2682. rc = read_emulated(ctxt, ops, linear(ctxt, c->src2.addr.mem),
  2683. &c->src2.val, c->src2.bytes);
  2684. if (rc != X86EMUL_CONTINUE)
  2685. goto done;
  2686. }
  2687. if ((c->d & DstMask) == ImplicitOps)
  2688. goto special_insn;
  2689. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2690. /* optimisation - avoid slow emulated read if Mov */
  2691. rc = read_emulated(ctxt, ops, linear(ctxt, c->dst.addr.mem),
  2692. &c->dst.val, c->dst.bytes);
  2693. if (rc != X86EMUL_CONTINUE)
  2694. goto done;
  2695. }
  2696. c->dst.orig_val = c->dst.val;
  2697. special_insn:
  2698. if (c->execute) {
  2699. rc = c->execute(ctxt);
  2700. if (rc != X86EMUL_CONTINUE)
  2701. goto done;
  2702. goto writeback;
  2703. }
  2704. if (c->twobyte)
  2705. goto twobyte_insn;
  2706. switch (c->b) {
  2707. case 0x00 ... 0x05:
  2708. add: /* add */
  2709. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2710. break;
  2711. case 0x06: /* push es */
  2712. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2713. break;
  2714. case 0x07: /* pop es */
  2715. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2716. break;
  2717. case 0x08 ... 0x0d:
  2718. or: /* or */
  2719. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2720. break;
  2721. case 0x0e: /* push cs */
  2722. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2723. break;
  2724. case 0x10 ... 0x15:
  2725. adc: /* adc */
  2726. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2727. break;
  2728. case 0x16: /* push ss */
  2729. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2730. break;
  2731. case 0x17: /* pop ss */
  2732. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2733. break;
  2734. case 0x18 ... 0x1d:
  2735. sbb: /* sbb */
  2736. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2737. break;
  2738. case 0x1e: /* push ds */
  2739. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2740. break;
  2741. case 0x1f: /* pop ds */
  2742. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2743. break;
  2744. case 0x20 ... 0x25:
  2745. and: /* and */
  2746. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2747. break;
  2748. case 0x28 ... 0x2d:
  2749. sub: /* sub */
  2750. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2751. break;
  2752. case 0x30 ... 0x35:
  2753. xor: /* xor */
  2754. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2755. break;
  2756. case 0x38 ... 0x3d:
  2757. cmp: /* cmp */
  2758. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2759. break;
  2760. case 0x40 ... 0x47: /* inc r16/r32 */
  2761. emulate_1op("inc", c->dst, ctxt->eflags);
  2762. break;
  2763. case 0x48 ... 0x4f: /* dec r16/r32 */
  2764. emulate_1op("dec", c->dst, ctxt->eflags);
  2765. break;
  2766. case 0x58 ... 0x5f: /* pop reg */
  2767. pop_instruction:
  2768. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2769. break;
  2770. case 0x60: /* pusha */
  2771. rc = emulate_pusha(ctxt, ops);
  2772. break;
  2773. case 0x61: /* popa */
  2774. rc = emulate_popa(ctxt, ops);
  2775. break;
  2776. case 0x63: /* movsxd */
  2777. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2778. goto cannot_emulate;
  2779. c->dst.val = (s32) c->src.val;
  2780. break;
  2781. case 0x6c: /* insb */
  2782. case 0x6d: /* insw/insd */
  2783. c->src.val = c->regs[VCPU_REGS_RDX];
  2784. goto do_io_in;
  2785. case 0x6e: /* outsb */
  2786. case 0x6f: /* outsw/outsd */
  2787. c->dst.val = c->regs[VCPU_REGS_RDX];
  2788. goto do_io_out;
  2789. break;
  2790. case 0x70 ... 0x7f: /* jcc (short) */
  2791. if (test_cc(c->b, ctxt->eflags))
  2792. jmp_rel(c, c->src.val);
  2793. break;
  2794. case 0x80 ... 0x83: /* Grp1 */
  2795. switch (c->modrm_reg) {
  2796. case 0:
  2797. goto add;
  2798. case 1:
  2799. goto or;
  2800. case 2:
  2801. goto adc;
  2802. case 3:
  2803. goto sbb;
  2804. case 4:
  2805. goto and;
  2806. case 5:
  2807. goto sub;
  2808. case 6:
  2809. goto xor;
  2810. case 7:
  2811. goto cmp;
  2812. }
  2813. break;
  2814. case 0x84 ... 0x85:
  2815. test:
  2816. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2817. break;
  2818. case 0x86 ... 0x87: /* xchg */
  2819. xchg:
  2820. /* Write back the register source. */
  2821. c->src.val = c->dst.val;
  2822. write_register_operand(&c->src);
  2823. /*
  2824. * Write back the memory destination with implicit LOCK
  2825. * prefix.
  2826. */
  2827. c->dst.val = c->src.orig_val;
  2828. c->lock_prefix = 1;
  2829. break;
  2830. case 0x8c: /* mov r/m, sreg */
  2831. if (c->modrm_reg > VCPU_SREG_GS) {
  2832. emulate_ud(ctxt);
  2833. goto done;
  2834. }
  2835. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2836. break;
  2837. case 0x8d: /* lea r16/r32, m */
  2838. c->dst.val = c->src.addr.mem.ea;
  2839. break;
  2840. case 0x8e: { /* mov seg, r/m16 */
  2841. uint16_t sel;
  2842. sel = c->src.val;
  2843. if (c->modrm_reg == VCPU_SREG_CS ||
  2844. c->modrm_reg > VCPU_SREG_GS) {
  2845. emulate_ud(ctxt);
  2846. goto done;
  2847. }
  2848. if (c->modrm_reg == VCPU_SREG_SS)
  2849. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2850. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2851. c->dst.type = OP_NONE; /* Disable writeback. */
  2852. break;
  2853. }
  2854. case 0x8f: /* pop (sole member of Grp1a) */
  2855. rc = emulate_grp1a(ctxt, ops);
  2856. break;
  2857. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  2858. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  2859. break;
  2860. goto xchg;
  2861. case 0x98: /* cbw/cwde/cdqe */
  2862. switch (c->op_bytes) {
  2863. case 2: c->dst.val = (s8)c->dst.val; break;
  2864. case 4: c->dst.val = (s16)c->dst.val; break;
  2865. case 8: c->dst.val = (s32)c->dst.val; break;
  2866. }
  2867. break;
  2868. case 0x9c: /* pushf */
  2869. c->src.val = (unsigned long) ctxt->eflags;
  2870. emulate_push(ctxt, ops);
  2871. break;
  2872. case 0x9d: /* popf */
  2873. c->dst.type = OP_REG;
  2874. c->dst.addr.reg = &ctxt->eflags;
  2875. c->dst.bytes = c->op_bytes;
  2876. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2877. break;
  2878. case 0xa6 ... 0xa7: /* cmps */
  2879. c->dst.type = OP_NONE; /* Disable writeback. */
  2880. goto cmp;
  2881. case 0xa8 ... 0xa9: /* test ax, imm */
  2882. goto test;
  2883. case 0xae ... 0xaf: /* scas */
  2884. goto cmp;
  2885. case 0xc0 ... 0xc1:
  2886. emulate_grp2(ctxt);
  2887. break;
  2888. case 0xc3: /* ret */
  2889. c->dst.type = OP_REG;
  2890. c->dst.addr.reg = &c->eip;
  2891. c->dst.bytes = c->op_bytes;
  2892. goto pop_instruction;
  2893. case 0xc4: /* les */
  2894. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_ES);
  2895. break;
  2896. case 0xc5: /* lds */
  2897. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_DS);
  2898. break;
  2899. case 0xcb: /* ret far */
  2900. rc = emulate_ret_far(ctxt, ops);
  2901. break;
  2902. case 0xcc: /* int3 */
  2903. irq = 3;
  2904. goto do_interrupt;
  2905. case 0xcd: /* int n */
  2906. irq = c->src.val;
  2907. do_interrupt:
  2908. rc = emulate_int(ctxt, ops, irq);
  2909. break;
  2910. case 0xce: /* into */
  2911. if (ctxt->eflags & EFLG_OF) {
  2912. irq = 4;
  2913. goto do_interrupt;
  2914. }
  2915. break;
  2916. case 0xcf: /* iret */
  2917. rc = emulate_iret(ctxt, ops);
  2918. break;
  2919. case 0xd0 ... 0xd1: /* Grp2 */
  2920. emulate_grp2(ctxt);
  2921. break;
  2922. case 0xd2 ... 0xd3: /* Grp2 */
  2923. c->src.val = c->regs[VCPU_REGS_RCX];
  2924. emulate_grp2(ctxt);
  2925. break;
  2926. case 0xe0 ... 0xe2: /* loop/loopz/loopnz */
  2927. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2928. if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
  2929. (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
  2930. jmp_rel(c, c->src.val);
  2931. break;
  2932. case 0xe3: /* jcxz/jecxz/jrcxz */
  2933. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
  2934. jmp_rel(c, c->src.val);
  2935. break;
  2936. case 0xe4: /* inb */
  2937. case 0xe5: /* in */
  2938. goto do_io_in;
  2939. case 0xe6: /* outb */
  2940. case 0xe7: /* out */
  2941. goto do_io_out;
  2942. case 0xe8: /* call (near) */ {
  2943. long int rel = c->src.val;
  2944. c->src.val = (unsigned long) c->eip;
  2945. jmp_rel(c, rel);
  2946. emulate_push(ctxt, ops);
  2947. break;
  2948. }
  2949. case 0xe9: /* jmp rel */
  2950. goto jmp;
  2951. case 0xea: { /* jmp far */
  2952. unsigned short sel;
  2953. jump_far:
  2954. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2955. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2956. goto done;
  2957. c->eip = 0;
  2958. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2959. break;
  2960. }
  2961. case 0xeb:
  2962. jmp: /* jmp rel short */
  2963. jmp_rel(c, c->src.val);
  2964. c->dst.type = OP_NONE; /* Disable writeback. */
  2965. break;
  2966. case 0xec: /* in al,dx */
  2967. case 0xed: /* in (e/r)ax,dx */
  2968. c->src.val = c->regs[VCPU_REGS_RDX];
  2969. do_io_in:
  2970. c->dst.bytes = min(c->dst.bytes, 4u);
  2971. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2972. emulate_gp(ctxt, 0);
  2973. goto done;
  2974. }
  2975. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2976. &c->dst.val))
  2977. goto done; /* IO is needed */
  2978. break;
  2979. case 0xee: /* out dx,al */
  2980. case 0xef: /* out dx,(e/r)ax */
  2981. c->dst.val = c->regs[VCPU_REGS_RDX];
  2982. do_io_out:
  2983. c->src.bytes = min(c->src.bytes, 4u);
  2984. if (!emulator_io_permited(ctxt, ops, c->dst.val,
  2985. c->src.bytes)) {
  2986. emulate_gp(ctxt, 0);
  2987. goto done;
  2988. }
  2989. ops->pio_out_emulated(c->src.bytes, c->dst.val,
  2990. &c->src.val, 1, ctxt->vcpu);
  2991. c->dst.type = OP_NONE; /* Disable writeback. */
  2992. break;
  2993. case 0xf4: /* hlt */
  2994. ctxt->vcpu->arch.halt_request = 1;
  2995. break;
  2996. case 0xf5: /* cmc */
  2997. /* complement carry flag from eflags reg */
  2998. ctxt->eflags ^= EFLG_CF;
  2999. break;
  3000. case 0xf6 ... 0xf7: /* Grp3 */
  3001. rc = emulate_grp3(ctxt, ops);
  3002. break;
  3003. case 0xf8: /* clc */
  3004. ctxt->eflags &= ~EFLG_CF;
  3005. break;
  3006. case 0xf9: /* stc */
  3007. ctxt->eflags |= EFLG_CF;
  3008. break;
  3009. case 0xfa: /* cli */
  3010. if (emulator_bad_iopl(ctxt, ops)) {
  3011. emulate_gp(ctxt, 0);
  3012. goto done;
  3013. } else
  3014. ctxt->eflags &= ~X86_EFLAGS_IF;
  3015. break;
  3016. case 0xfb: /* sti */
  3017. if (emulator_bad_iopl(ctxt, ops)) {
  3018. emulate_gp(ctxt, 0);
  3019. goto done;
  3020. } else {
  3021. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  3022. ctxt->eflags |= X86_EFLAGS_IF;
  3023. }
  3024. break;
  3025. case 0xfc: /* cld */
  3026. ctxt->eflags &= ~EFLG_DF;
  3027. break;
  3028. case 0xfd: /* std */
  3029. ctxt->eflags |= EFLG_DF;
  3030. break;
  3031. case 0xfe: /* Grp4 */
  3032. grp45:
  3033. rc = emulate_grp45(ctxt, ops);
  3034. break;
  3035. case 0xff: /* Grp5 */
  3036. if (c->modrm_reg == 5)
  3037. goto jump_far;
  3038. goto grp45;
  3039. default:
  3040. goto cannot_emulate;
  3041. }
  3042. if (rc != X86EMUL_CONTINUE)
  3043. goto done;
  3044. writeback:
  3045. rc = writeback(ctxt, ops);
  3046. if (rc != X86EMUL_CONTINUE)
  3047. goto done;
  3048. /*
  3049. * restore dst type in case the decoding will be reused
  3050. * (happens for string instruction )
  3051. */
  3052. c->dst.type = saved_dst_type;
  3053. if ((c->d & SrcMask) == SrcSI)
  3054. string_addr_inc(ctxt, seg_override(ctxt, ops, c),
  3055. VCPU_REGS_RSI, &c->src);
  3056. if ((c->d & DstMask) == DstDI)
  3057. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3058. &c->dst);
  3059. if (c->rep_prefix && (c->d & String)) {
  3060. struct read_cache *r = &ctxt->decode.io_read;
  3061. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3062. if (!string_insn_completed(ctxt)) {
  3063. /*
  3064. * Re-enter guest when pio read ahead buffer is empty
  3065. * or, if it is not used, after each 1024 iteration.
  3066. */
  3067. if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3068. (r->end == 0 || r->end != r->pos)) {
  3069. /*
  3070. * Reset read cache. Usually happens before
  3071. * decode, but since instruction is restarted
  3072. * we have to do it here.
  3073. */
  3074. ctxt->decode.mem_read.end = 0;
  3075. return EMULATION_RESTART;
  3076. }
  3077. goto done; /* skip rip writeback */
  3078. }
  3079. }
  3080. ctxt->eip = c->eip;
  3081. done:
  3082. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3083. twobyte_insn:
  3084. switch (c->b) {
  3085. case 0x01: /* lgdt, lidt, lmsw */
  3086. switch (c->modrm_reg) {
  3087. u16 size;
  3088. unsigned long address;
  3089. case 0: /* vmcall */
  3090. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  3091. goto cannot_emulate;
  3092. rc = kvm_fix_hypercall(ctxt->vcpu);
  3093. if (rc != X86EMUL_CONTINUE)
  3094. goto done;
  3095. /* Let the processor re-execute the fixed hypercall */
  3096. c->eip = ctxt->eip;
  3097. /* Disable writeback. */
  3098. c->dst.type = OP_NONE;
  3099. break;
  3100. case 2: /* lgdt */
  3101. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3102. &size, &address, c->op_bytes);
  3103. if (rc != X86EMUL_CONTINUE)
  3104. goto done;
  3105. realmode_lgdt(ctxt->vcpu, size, address);
  3106. /* Disable writeback. */
  3107. c->dst.type = OP_NONE;
  3108. break;
  3109. case 3: /* lidt/vmmcall */
  3110. if (c->modrm_mod == 3) {
  3111. switch (c->modrm_rm) {
  3112. case 1:
  3113. rc = kvm_fix_hypercall(ctxt->vcpu);
  3114. break;
  3115. default:
  3116. goto cannot_emulate;
  3117. }
  3118. } else {
  3119. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3120. &size, &address,
  3121. c->op_bytes);
  3122. if (rc != X86EMUL_CONTINUE)
  3123. goto done;
  3124. realmode_lidt(ctxt->vcpu, size, address);
  3125. }
  3126. /* Disable writeback. */
  3127. c->dst.type = OP_NONE;
  3128. break;
  3129. case 4: /* smsw */
  3130. c->dst.bytes = 2;
  3131. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  3132. break;
  3133. case 6: /* lmsw */
  3134. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
  3135. (c->src.val & 0x0f), ctxt->vcpu);
  3136. c->dst.type = OP_NONE;
  3137. break;
  3138. case 5: /* not defined */
  3139. emulate_ud(ctxt);
  3140. goto done;
  3141. case 7: /* invlpg*/
  3142. emulate_invlpg(ctxt->vcpu,
  3143. linear(ctxt, c->src.addr.mem));
  3144. /* Disable writeback. */
  3145. c->dst.type = OP_NONE;
  3146. break;
  3147. default:
  3148. goto cannot_emulate;
  3149. }
  3150. break;
  3151. case 0x05: /* syscall */
  3152. rc = emulate_syscall(ctxt, ops);
  3153. break;
  3154. case 0x06:
  3155. emulate_clts(ctxt->vcpu);
  3156. break;
  3157. case 0x09: /* wbinvd */
  3158. kvm_emulate_wbinvd(ctxt->vcpu);
  3159. break;
  3160. case 0x08: /* invd */
  3161. case 0x0d: /* GrpP (prefetch) */
  3162. case 0x18: /* Grp16 (prefetch/nop) */
  3163. break;
  3164. case 0x20: /* mov cr, reg */
  3165. switch (c->modrm_reg) {
  3166. case 1:
  3167. case 5 ... 7:
  3168. case 9 ... 15:
  3169. emulate_ud(ctxt);
  3170. goto done;
  3171. }
  3172. c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  3173. break;
  3174. case 0x21: /* mov from dr to reg */
  3175. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3176. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3177. emulate_ud(ctxt);
  3178. goto done;
  3179. }
  3180. ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
  3181. break;
  3182. case 0x22: /* mov reg, cr */
  3183. if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
  3184. emulate_gp(ctxt, 0);
  3185. goto done;
  3186. }
  3187. c->dst.type = OP_NONE;
  3188. break;
  3189. case 0x23: /* mov from reg to dr */
  3190. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3191. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3192. emulate_ud(ctxt);
  3193. goto done;
  3194. }
  3195. if (ops->set_dr(c->modrm_reg, c->src.val &
  3196. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3197. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  3198. /* #UD condition is already handled by the code above */
  3199. emulate_gp(ctxt, 0);
  3200. goto done;
  3201. }
  3202. c->dst.type = OP_NONE; /* no writeback */
  3203. break;
  3204. case 0x30:
  3205. /* wrmsr */
  3206. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  3207. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  3208. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  3209. emulate_gp(ctxt, 0);
  3210. goto done;
  3211. }
  3212. rc = X86EMUL_CONTINUE;
  3213. break;
  3214. case 0x32:
  3215. /* rdmsr */
  3216. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  3217. emulate_gp(ctxt, 0);
  3218. goto done;
  3219. } else {
  3220. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3221. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3222. }
  3223. rc = X86EMUL_CONTINUE;
  3224. break;
  3225. case 0x34: /* sysenter */
  3226. rc = emulate_sysenter(ctxt, ops);
  3227. break;
  3228. case 0x35: /* sysexit */
  3229. rc = emulate_sysexit(ctxt, ops);
  3230. break;
  3231. case 0x40 ... 0x4f: /* cmov */
  3232. c->dst.val = c->dst.orig_val = c->src.val;
  3233. if (!test_cc(c->b, ctxt->eflags))
  3234. c->dst.type = OP_NONE; /* no writeback */
  3235. break;
  3236. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3237. if (test_cc(c->b, ctxt->eflags))
  3238. jmp_rel(c, c->src.val);
  3239. break;
  3240. case 0x90 ... 0x9f: /* setcc r/m8 */
  3241. c->dst.val = test_cc(c->b, ctxt->eflags);
  3242. break;
  3243. case 0xa0: /* push fs */
  3244. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3245. break;
  3246. case 0xa1: /* pop fs */
  3247. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3248. break;
  3249. case 0xa3:
  3250. bt: /* bt */
  3251. c->dst.type = OP_NONE;
  3252. /* only subword offset */
  3253. c->src.val &= (c->dst.bytes << 3) - 1;
  3254. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3255. break;
  3256. case 0xa4: /* shld imm8, r, r/m */
  3257. case 0xa5: /* shld cl, r, r/m */
  3258. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3259. break;
  3260. case 0xa8: /* push gs */
  3261. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3262. break;
  3263. case 0xa9: /* pop gs */
  3264. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3265. break;
  3266. case 0xab:
  3267. bts: /* bts */
  3268. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3269. break;
  3270. case 0xac: /* shrd imm8, r, r/m */
  3271. case 0xad: /* shrd cl, r, r/m */
  3272. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3273. break;
  3274. case 0xae: /* clflush */
  3275. break;
  3276. case 0xb0 ... 0xb1: /* cmpxchg */
  3277. /*
  3278. * Save real source value, then compare EAX against
  3279. * destination.
  3280. */
  3281. c->src.orig_val = c->src.val;
  3282. c->src.val = c->regs[VCPU_REGS_RAX];
  3283. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3284. if (ctxt->eflags & EFLG_ZF) {
  3285. /* Success: write back to memory. */
  3286. c->dst.val = c->src.orig_val;
  3287. } else {
  3288. /* Failure: write the value we saw to EAX. */
  3289. c->dst.type = OP_REG;
  3290. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3291. }
  3292. break;
  3293. case 0xb2: /* lss */
  3294. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_SS);
  3295. break;
  3296. case 0xb3:
  3297. btr: /* btr */
  3298. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3299. break;
  3300. case 0xb4: /* lfs */
  3301. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_FS);
  3302. break;
  3303. case 0xb5: /* lgs */
  3304. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_GS);
  3305. break;
  3306. case 0xb6 ... 0xb7: /* movzx */
  3307. c->dst.bytes = c->op_bytes;
  3308. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3309. : (u16) c->src.val;
  3310. break;
  3311. case 0xba: /* Grp8 */
  3312. switch (c->modrm_reg & 3) {
  3313. case 0:
  3314. goto bt;
  3315. case 1:
  3316. goto bts;
  3317. case 2:
  3318. goto btr;
  3319. case 3:
  3320. goto btc;
  3321. }
  3322. break;
  3323. case 0xbb:
  3324. btc: /* btc */
  3325. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3326. break;
  3327. case 0xbc: { /* bsf */
  3328. u8 zf;
  3329. __asm__ ("bsf %2, %0; setz %1"
  3330. : "=r"(c->dst.val), "=q"(zf)
  3331. : "r"(c->src.val));
  3332. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3333. if (zf) {
  3334. ctxt->eflags |= X86_EFLAGS_ZF;
  3335. c->dst.type = OP_NONE; /* Disable writeback. */
  3336. }
  3337. break;
  3338. }
  3339. case 0xbd: { /* bsr */
  3340. u8 zf;
  3341. __asm__ ("bsr %2, %0; setz %1"
  3342. : "=r"(c->dst.val), "=q"(zf)
  3343. : "r"(c->src.val));
  3344. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3345. if (zf) {
  3346. ctxt->eflags |= X86_EFLAGS_ZF;
  3347. c->dst.type = OP_NONE; /* Disable writeback. */
  3348. }
  3349. break;
  3350. }
  3351. case 0xbe ... 0xbf: /* movsx */
  3352. c->dst.bytes = c->op_bytes;
  3353. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3354. (s16) c->src.val;
  3355. break;
  3356. case 0xc0 ... 0xc1: /* xadd */
  3357. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3358. /* Write back the register source. */
  3359. c->src.val = c->dst.orig_val;
  3360. write_register_operand(&c->src);
  3361. break;
  3362. case 0xc3: /* movnti */
  3363. c->dst.bytes = c->op_bytes;
  3364. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3365. (u64) c->src.val;
  3366. break;
  3367. case 0xc7: /* Grp9 (cmpxchg8b) */
  3368. rc = emulate_grp9(ctxt, ops);
  3369. break;
  3370. default:
  3371. goto cannot_emulate;
  3372. }
  3373. if (rc != X86EMUL_CONTINUE)
  3374. goto done;
  3375. goto writeback;
  3376. cannot_emulate:
  3377. return -1;
  3378. }