intel-gtt.c 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707
  1. /*
  2. * Intel GTT (Graphics Translation Table) routines
  3. *
  4. * Caveat: This driver implements the linux agp interface, but this is far from
  5. * a agp driver! GTT support ended up here for purely historical reasons: The
  6. * old userspace intel graphics drivers needed an interface to map memory into
  7. * the GTT. And the drm provides a default interface for graphic devices sitting
  8. * on an agp port. So it made sense to fake the GTT support as an agp port to
  9. * avoid having to create a new api.
  10. *
  11. * With gem this does not make much sense anymore, just needlessly complicates
  12. * the code. But as long as the old graphics stack is still support, it's stuck
  13. * here.
  14. *
  15. * /fairy-tale-mode off
  16. */
  17. #include <linux/module.h>
  18. #include <linux/pci.h>
  19. #include <linux/init.h>
  20. #include <linux/kernel.h>
  21. #include <linux/pagemap.h>
  22. #include <linux/agp_backend.h>
  23. #include <asm/smp.h>
  24. #include "agp.h"
  25. #include "intel-agp.h"
  26. #include <linux/intel-gtt.h>
  27. #include <drm/intel-gtt.h>
  28. /*
  29. * If we have Intel graphics, we're not going to have anything other than
  30. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  31. * on the Intel IOMMU support (CONFIG_DMAR).
  32. * Only newer chipsets need to bother with this, of course.
  33. */
  34. #ifdef CONFIG_DMAR
  35. #define USE_PCI_DMA_API 1
  36. #else
  37. #define USE_PCI_DMA_API 0
  38. #endif
  39. /* Max amount of stolen space, anything above will be returned to Linux */
  40. int intel_max_stolen = 32 * 1024 * 1024;
  41. EXPORT_SYMBOL(intel_max_stolen);
  42. static const struct aper_size_info_fixed intel_i810_sizes[] =
  43. {
  44. {64, 16384, 4},
  45. /* The 32M mode still requires a 64k gatt */
  46. {32, 8192, 4}
  47. };
  48. #define AGP_DCACHE_MEMORY 1
  49. #define AGP_PHYS_MEMORY 2
  50. #define INTEL_AGP_CACHED_MEMORY 3
  51. static struct gatt_mask intel_i810_masks[] =
  52. {
  53. {.mask = I810_PTE_VALID, .type = 0},
  54. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  55. {.mask = I810_PTE_VALID, .type = 0},
  56. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  57. .type = INTEL_AGP_CACHED_MEMORY}
  58. };
  59. #define INTEL_AGP_UNCACHED_MEMORY 0
  60. #define INTEL_AGP_CACHED_MEMORY_LLC 1
  61. #define INTEL_AGP_CACHED_MEMORY_LLC_GFDT 2
  62. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC 3
  63. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT 4
  64. static struct gatt_mask intel_gen6_masks[] =
  65. {
  66. {.mask = I810_PTE_VALID | GEN6_PTE_UNCACHED,
  67. .type = INTEL_AGP_UNCACHED_MEMORY },
  68. {.mask = I810_PTE_VALID | GEN6_PTE_LLC,
  69. .type = INTEL_AGP_CACHED_MEMORY_LLC },
  70. {.mask = I810_PTE_VALID | GEN6_PTE_LLC | GEN6_PTE_GFDT,
  71. .type = INTEL_AGP_CACHED_MEMORY_LLC_GFDT },
  72. {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC,
  73. .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC },
  74. {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC | GEN6_PTE_GFDT,
  75. .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT },
  76. };
  77. struct intel_gtt_driver {
  78. unsigned int gen : 8;
  79. unsigned int is_g33 : 1;
  80. unsigned int is_pineview : 1;
  81. unsigned int is_ironlake : 1;
  82. /* Chipset specific GTT setup */
  83. int (*setup)(void);
  84. void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
  85. /* Flags is a more or less chipset specific opaque value.
  86. * For chipsets that need to support old ums (non-gem) code, this
  87. * needs to be identical to the various supported agp memory types! */
  88. bool (*check_flags)(unsigned int flags);
  89. };
  90. static struct _intel_private {
  91. struct intel_gtt base;
  92. const struct intel_gtt_driver *driver;
  93. struct pci_dev *pcidev; /* device one */
  94. struct pci_dev *bridge_dev;
  95. u8 __iomem *registers;
  96. phys_addr_t gtt_bus_addr;
  97. phys_addr_t gma_bus_addr;
  98. phys_addr_t pte_bus_addr;
  99. u32 __iomem *gtt; /* I915G */
  100. int num_dcache_entries;
  101. union {
  102. void __iomem *i9xx_flush_page;
  103. void *i8xx_flush_page;
  104. };
  105. struct page *i8xx_page;
  106. struct resource ifp_resource;
  107. int resource_valid;
  108. struct page *scratch_page;
  109. dma_addr_t scratch_page_dma;
  110. } intel_private;
  111. #define INTEL_GTT_GEN intel_private.driver->gen
  112. #define IS_G33 intel_private.driver->is_g33
  113. #define IS_PINEVIEW intel_private.driver->is_pineview
  114. #define IS_IRONLAKE intel_private.driver->is_ironlake
  115. static void intel_agp_free_sglist(struct agp_memory *mem)
  116. {
  117. struct sg_table st;
  118. st.sgl = mem->sg_list;
  119. st.orig_nents = st.nents = mem->page_count;
  120. sg_free_table(&st);
  121. mem->sg_list = NULL;
  122. mem->num_sg = 0;
  123. }
  124. static int intel_agp_map_memory(struct agp_memory *mem)
  125. {
  126. struct sg_table st;
  127. struct scatterlist *sg;
  128. int i;
  129. if (mem->sg_list)
  130. return 0; /* already mapped (for e.g. resume */
  131. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  132. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  133. goto err;
  134. mem->sg_list = sg = st.sgl;
  135. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  136. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  137. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  138. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  139. if (unlikely(!mem->num_sg))
  140. goto err;
  141. return 0;
  142. err:
  143. sg_free_table(&st);
  144. return -ENOMEM;
  145. }
  146. static void intel_agp_unmap_memory(struct agp_memory *mem)
  147. {
  148. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  149. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  150. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  151. intel_agp_free_sglist(mem);
  152. }
  153. static int intel_i810_fetch_size(void)
  154. {
  155. u32 smram_miscc;
  156. struct aper_size_info_fixed *values;
  157. pci_read_config_dword(intel_private.bridge_dev,
  158. I810_SMRAM_MISCC, &smram_miscc);
  159. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  160. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  161. dev_warn(&intel_private.bridge_dev->dev, "i810 is disabled\n");
  162. return 0;
  163. }
  164. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  165. agp_bridge->current_size = (void *) (values + 1);
  166. agp_bridge->aperture_size_idx = 1;
  167. return values[1].size;
  168. } else {
  169. agp_bridge->current_size = (void *) (values);
  170. agp_bridge->aperture_size_idx = 0;
  171. return values[0].size;
  172. }
  173. return 0;
  174. }
  175. static int intel_i810_configure(void)
  176. {
  177. struct aper_size_info_fixed *current_size;
  178. u32 temp;
  179. int i;
  180. current_size = A_SIZE_FIX(agp_bridge->current_size);
  181. if (!intel_private.registers) {
  182. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  183. temp &= 0xfff80000;
  184. intel_private.registers = ioremap(temp, 128 * 4096);
  185. if (!intel_private.registers) {
  186. dev_err(&intel_private.pcidev->dev,
  187. "can't remap memory\n");
  188. return -ENOMEM;
  189. }
  190. }
  191. if ((readl(intel_private.registers+I810_DRAM_CTL)
  192. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  193. /* This will need to be dynamically assigned */
  194. dev_info(&intel_private.pcidev->dev,
  195. "detected 4MB dedicated video ram\n");
  196. intel_private.num_dcache_entries = 1024;
  197. }
  198. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  199. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  200. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  201. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  202. if (agp_bridge->driver->needs_scratch_page) {
  203. for (i = 0; i < current_size->num_entries; i++) {
  204. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  205. }
  206. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  207. }
  208. global_cache_flush();
  209. return 0;
  210. }
  211. static void intel_i810_cleanup(void)
  212. {
  213. writel(0, intel_private.registers+I810_PGETBL_CTL);
  214. readl(intel_private.registers); /* PCI Posting. */
  215. iounmap(intel_private.registers);
  216. }
  217. static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  218. {
  219. return;
  220. }
  221. /* Exists to support ARGB cursors */
  222. static struct page *i8xx_alloc_pages(void)
  223. {
  224. struct page *page;
  225. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  226. if (page == NULL)
  227. return NULL;
  228. if (set_pages_uc(page, 4) < 0) {
  229. set_pages_wb(page, 4);
  230. __free_pages(page, 2);
  231. return NULL;
  232. }
  233. get_page(page);
  234. atomic_inc(&agp_bridge->current_memory_agp);
  235. return page;
  236. }
  237. static void i8xx_destroy_pages(struct page *page)
  238. {
  239. if (page == NULL)
  240. return;
  241. set_pages_wb(page, 4);
  242. put_page(page);
  243. __free_pages(page, 2);
  244. atomic_dec(&agp_bridge->current_memory_agp);
  245. }
  246. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  247. int type)
  248. {
  249. if (type < AGP_USER_TYPES)
  250. return type;
  251. else if (type == AGP_USER_CACHED_MEMORY)
  252. return INTEL_AGP_CACHED_MEMORY;
  253. else
  254. return 0;
  255. }
  256. static int intel_gen6_type_to_mask_type(struct agp_bridge_data *bridge,
  257. int type)
  258. {
  259. unsigned int type_mask = type & ~AGP_USER_CACHED_MEMORY_GFDT;
  260. unsigned int gfdt = type & AGP_USER_CACHED_MEMORY_GFDT;
  261. if (type_mask == AGP_USER_UNCACHED_MEMORY)
  262. return INTEL_AGP_UNCACHED_MEMORY;
  263. else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC)
  264. return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT :
  265. INTEL_AGP_CACHED_MEMORY_LLC_MLC;
  266. else /* set 'normal'/'cached' to LLC by default */
  267. return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_GFDT :
  268. INTEL_AGP_CACHED_MEMORY_LLC;
  269. }
  270. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  271. int type)
  272. {
  273. int i, j, num_entries;
  274. void *temp;
  275. int ret = -EINVAL;
  276. int mask_type;
  277. if (mem->page_count == 0)
  278. goto out;
  279. temp = agp_bridge->current_size;
  280. num_entries = A_SIZE_FIX(temp)->num_entries;
  281. if ((pg_start + mem->page_count) > num_entries)
  282. goto out_err;
  283. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  284. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  285. ret = -EBUSY;
  286. goto out_err;
  287. }
  288. }
  289. if (type != mem->type)
  290. goto out_err;
  291. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  292. switch (mask_type) {
  293. case AGP_DCACHE_MEMORY:
  294. if (!mem->is_flushed)
  295. global_cache_flush();
  296. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  297. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  298. intel_private.registers+I810_PTE_BASE+(i*4));
  299. }
  300. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  301. break;
  302. case AGP_PHYS_MEMORY:
  303. case AGP_NORMAL_MEMORY:
  304. if (!mem->is_flushed)
  305. global_cache_flush();
  306. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  307. writel(agp_bridge->driver->mask_memory(agp_bridge,
  308. page_to_phys(mem->pages[i]), mask_type),
  309. intel_private.registers+I810_PTE_BASE+(j*4));
  310. }
  311. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  312. break;
  313. default:
  314. goto out_err;
  315. }
  316. out:
  317. ret = 0;
  318. out_err:
  319. mem->is_flushed = true;
  320. return ret;
  321. }
  322. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  323. int type)
  324. {
  325. int i;
  326. if (mem->page_count == 0)
  327. return 0;
  328. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  329. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  330. }
  331. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  332. return 0;
  333. }
  334. /*
  335. * The i810/i830 requires a physical address to program its mouse
  336. * pointer into hardware.
  337. * However the Xserver still writes to it through the agp aperture.
  338. */
  339. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  340. {
  341. struct agp_memory *new;
  342. struct page *page;
  343. switch (pg_count) {
  344. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  345. break;
  346. case 4:
  347. /* kludge to get 4 physical pages for ARGB cursor */
  348. page = i8xx_alloc_pages();
  349. break;
  350. default:
  351. return NULL;
  352. }
  353. if (page == NULL)
  354. return NULL;
  355. new = agp_create_memory(pg_count);
  356. if (new == NULL)
  357. return NULL;
  358. new->pages[0] = page;
  359. if (pg_count == 4) {
  360. /* kludge to get 4 physical pages for ARGB cursor */
  361. new->pages[1] = new->pages[0] + 1;
  362. new->pages[2] = new->pages[1] + 1;
  363. new->pages[3] = new->pages[2] + 1;
  364. }
  365. new->page_count = pg_count;
  366. new->num_scratch_pages = pg_count;
  367. new->type = AGP_PHYS_MEMORY;
  368. new->physical = page_to_phys(new->pages[0]);
  369. return new;
  370. }
  371. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  372. {
  373. struct agp_memory *new;
  374. if (type == AGP_DCACHE_MEMORY) {
  375. if (pg_count != intel_private.num_dcache_entries)
  376. return NULL;
  377. new = agp_create_memory(1);
  378. if (new == NULL)
  379. return NULL;
  380. new->type = AGP_DCACHE_MEMORY;
  381. new->page_count = pg_count;
  382. new->num_scratch_pages = 0;
  383. agp_free_page_array(new);
  384. return new;
  385. }
  386. if (type == AGP_PHYS_MEMORY)
  387. return alloc_agpphysmem_i8xx(pg_count, type);
  388. return NULL;
  389. }
  390. static void intel_i810_free_by_type(struct agp_memory *curr)
  391. {
  392. agp_free_key(curr->key);
  393. if (curr->type == AGP_PHYS_MEMORY) {
  394. if (curr->page_count == 4)
  395. i8xx_destroy_pages(curr->pages[0]);
  396. else {
  397. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  398. AGP_PAGE_DESTROY_UNMAP);
  399. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  400. AGP_PAGE_DESTROY_FREE);
  401. }
  402. agp_free_page_array(curr);
  403. }
  404. kfree(curr);
  405. }
  406. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  407. dma_addr_t addr, int type)
  408. {
  409. /* Type checking must be done elsewhere */
  410. return addr | bridge->driver->masks[type].mask;
  411. }
  412. static int intel_gtt_setup_scratch_page(void)
  413. {
  414. struct page *page;
  415. dma_addr_t dma_addr;
  416. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  417. if (page == NULL)
  418. return -ENOMEM;
  419. get_page(page);
  420. set_pages_uc(page, 1);
  421. if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2) {
  422. dma_addr = pci_map_page(intel_private.pcidev, page, 0,
  423. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  424. if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
  425. return -EINVAL;
  426. intel_private.scratch_page_dma = dma_addr;
  427. } else
  428. intel_private.scratch_page_dma = page_to_phys(page);
  429. intel_private.scratch_page = page;
  430. return 0;
  431. }
  432. static const struct aper_size_info_fixed const intel_fake_agp_sizes[] = {
  433. {128, 32768, 5},
  434. /* The 64M mode still requires a 128k gatt */
  435. {64, 16384, 5},
  436. {256, 65536, 6},
  437. {512, 131072, 7},
  438. };
  439. static unsigned int intel_gtt_stolen_entries(void)
  440. {
  441. u16 gmch_ctrl;
  442. u8 rdct;
  443. int local = 0;
  444. static const int ddt[4] = { 0, 16, 32, 64 };
  445. unsigned int overhead_entries, stolen_entries;
  446. unsigned int stolen_size = 0;
  447. pci_read_config_word(intel_private.bridge_dev,
  448. I830_GMCH_CTRL, &gmch_ctrl);
  449. if (INTEL_GTT_GEN > 4 || IS_PINEVIEW)
  450. overhead_entries = 0;
  451. else
  452. overhead_entries = intel_private.base.gtt_mappable_entries
  453. / 1024;
  454. overhead_entries += 1; /* BIOS popup */
  455. if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  456. intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  457. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  458. case I830_GMCH_GMS_STOLEN_512:
  459. stolen_size = KB(512);
  460. break;
  461. case I830_GMCH_GMS_STOLEN_1024:
  462. stolen_size = MB(1);
  463. break;
  464. case I830_GMCH_GMS_STOLEN_8192:
  465. stolen_size = MB(8);
  466. break;
  467. case I830_GMCH_GMS_LOCAL:
  468. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  469. stolen_size = (I830_RDRAM_ND(rdct) + 1) *
  470. MB(ddt[I830_RDRAM_DDT(rdct)]);
  471. local = 1;
  472. break;
  473. default:
  474. stolen_size = 0;
  475. break;
  476. }
  477. } else if (INTEL_GTT_GEN == 6) {
  478. /*
  479. * SandyBridge has new memory control reg at 0x50.w
  480. */
  481. u16 snb_gmch_ctl;
  482. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  483. switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
  484. case SNB_GMCH_GMS_STOLEN_32M:
  485. stolen_size = MB(32);
  486. break;
  487. case SNB_GMCH_GMS_STOLEN_64M:
  488. stolen_size = MB(64);
  489. break;
  490. case SNB_GMCH_GMS_STOLEN_96M:
  491. stolen_size = MB(96);
  492. break;
  493. case SNB_GMCH_GMS_STOLEN_128M:
  494. stolen_size = MB(128);
  495. break;
  496. case SNB_GMCH_GMS_STOLEN_160M:
  497. stolen_size = MB(160);
  498. break;
  499. case SNB_GMCH_GMS_STOLEN_192M:
  500. stolen_size = MB(192);
  501. break;
  502. case SNB_GMCH_GMS_STOLEN_224M:
  503. stolen_size = MB(224);
  504. break;
  505. case SNB_GMCH_GMS_STOLEN_256M:
  506. stolen_size = MB(256);
  507. break;
  508. case SNB_GMCH_GMS_STOLEN_288M:
  509. stolen_size = MB(288);
  510. break;
  511. case SNB_GMCH_GMS_STOLEN_320M:
  512. stolen_size = MB(320);
  513. break;
  514. case SNB_GMCH_GMS_STOLEN_352M:
  515. stolen_size = MB(352);
  516. break;
  517. case SNB_GMCH_GMS_STOLEN_384M:
  518. stolen_size = MB(384);
  519. break;
  520. case SNB_GMCH_GMS_STOLEN_416M:
  521. stolen_size = MB(416);
  522. break;
  523. case SNB_GMCH_GMS_STOLEN_448M:
  524. stolen_size = MB(448);
  525. break;
  526. case SNB_GMCH_GMS_STOLEN_480M:
  527. stolen_size = MB(480);
  528. break;
  529. case SNB_GMCH_GMS_STOLEN_512M:
  530. stolen_size = MB(512);
  531. break;
  532. }
  533. } else {
  534. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  535. case I855_GMCH_GMS_STOLEN_1M:
  536. stolen_size = MB(1);
  537. break;
  538. case I855_GMCH_GMS_STOLEN_4M:
  539. stolen_size = MB(4);
  540. break;
  541. case I855_GMCH_GMS_STOLEN_8M:
  542. stolen_size = MB(8);
  543. break;
  544. case I855_GMCH_GMS_STOLEN_16M:
  545. stolen_size = MB(16);
  546. break;
  547. case I855_GMCH_GMS_STOLEN_32M:
  548. stolen_size = MB(32);
  549. break;
  550. case I915_GMCH_GMS_STOLEN_48M:
  551. stolen_size = MB(48);
  552. break;
  553. case I915_GMCH_GMS_STOLEN_64M:
  554. stolen_size = MB(64);
  555. break;
  556. case G33_GMCH_GMS_STOLEN_128M:
  557. stolen_size = MB(128);
  558. break;
  559. case G33_GMCH_GMS_STOLEN_256M:
  560. stolen_size = MB(256);
  561. break;
  562. case INTEL_GMCH_GMS_STOLEN_96M:
  563. stolen_size = MB(96);
  564. break;
  565. case INTEL_GMCH_GMS_STOLEN_160M:
  566. stolen_size = MB(160);
  567. break;
  568. case INTEL_GMCH_GMS_STOLEN_224M:
  569. stolen_size = MB(224);
  570. break;
  571. case INTEL_GMCH_GMS_STOLEN_352M:
  572. stolen_size = MB(352);
  573. break;
  574. default:
  575. stolen_size = 0;
  576. break;
  577. }
  578. }
  579. if (!local && stolen_size > intel_max_stolen) {
  580. dev_info(&intel_private.bridge_dev->dev,
  581. "detected %dK stolen memory, trimming to %dK\n",
  582. stolen_size / KB(1), intel_max_stolen / KB(1));
  583. stolen_size = intel_max_stolen;
  584. } else if (stolen_size > 0) {
  585. dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
  586. stolen_size / KB(1), local ? "local" : "stolen");
  587. } else {
  588. dev_info(&intel_private.bridge_dev->dev,
  589. "no pre-allocated video memory detected\n");
  590. stolen_size = 0;
  591. }
  592. stolen_entries = stolen_size/KB(4) - overhead_entries;
  593. return stolen_entries;
  594. }
  595. static unsigned int intel_gtt_total_entries(void)
  596. {
  597. int size;
  598. if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5) {
  599. u32 pgetbl_ctl;
  600. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  601. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  602. case I965_PGETBL_SIZE_128KB:
  603. size = KB(128);
  604. break;
  605. case I965_PGETBL_SIZE_256KB:
  606. size = KB(256);
  607. break;
  608. case I965_PGETBL_SIZE_512KB:
  609. size = KB(512);
  610. break;
  611. case I965_PGETBL_SIZE_1MB:
  612. size = KB(1024);
  613. break;
  614. case I965_PGETBL_SIZE_2MB:
  615. size = KB(2048);
  616. break;
  617. case I965_PGETBL_SIZE_1_5MB:
  618. size = KB(1024 + 512);
  619. break;
  620. default:
  621. dev_info(&intel_private.pcidev->dev,
  622. "unknown page table size, assuming 512KB\n");
  623. size = KB(512);
  624. }
  625. return size/4;
  626. } else if (INTEL_GTT_GEN == 6) {
  627. u16 snb_gmch_ctl;
  628. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  629. switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
  630. default:
  631. case SNB_GTT_SIZE_0M:
  632. printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
  633. size = MB(0);
  634. break;
  635. case SNB_GTT_SIZE_1M:
  636. size = MB(1);
  637. break;
  638. case SNB_GTT_SIZE_2M:
  639. size = MB(2);
  640. break;
  641. }
  642. return size/4;
  643. } else {
  644. /* On previous hardware, the GTT size was just what was
  645. * required to map the aperture.
  646. */
  647. return intel_private.base.gtt_mappable_entries;
  648. }
  649. }
  650. static unsigned int intel_gtt_mappable_entries(void)
  651. {
  652. unsigned int aperture_size;
  653. if (INTEL_GTT_GEN == 2) {
  654. u16 gmch_ctrl;
  655. pci_read_config_word(intel_private.bridge_dev,
  656. I830_GMCH_CTRL, &gmch_ctrl);
  657. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
  658. aperture_size = MB(64);
  659. else
  660. aperture_size = MB(128);
  661. } else {
  662. /* 9xx supports large sizes, just look at the length */
  663. aperture_size = pci_resource_len(intel_private.pcidev, 2);
  664. }
  665. return aperture_size >> PAGE_SHIFT;
  666. }
  667. static void intel_gtt_teardown_scratch_page(void)
  668. {
  669. set_pages_wb(intel_private.scratch_page, 1);
  670. pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
  671. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  672. put_page(intel_private.scratch_page);
  673. __free_page(intel_private.scratch_page);
  674. }
  675. static void intel_gtt_cleanup(void)
  676. {
  677. if (intel_private.i9xx_flush_page)
  678. iounmap(intel_private.i9xx_flush_page);
  679. if (intel_private.resource_valid)
  680. release_resource(&intel_private.ifp_resource);
  681. intel_private.ifp_resource.start = 0;
  682. intel_private.resource_valid = 0;
  683. iounmap(intel_private.gtt);
  684. iounmap(intel_private.registers);
  685. intel_gtt_teardown_scratch_page();
  686. }
  687. static int intel_gtt_init(void)
  688. {
  689. u32 gtt_map_size;
  690. int ret;
  691. ret = intel_private.driver->setup();
  692. if (ret != 0)
  693. return ret;
  694. intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
  695. intel_private.base.gtt_total_entries = intel_gtt_total_entries();
  696. gtt_map_size = intel_private.base.gtt_total_entries * 4;
  697. intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
  698. gtt_map_size);
  699. if (!intel_private.gtt) {
  700. iounmap(intel_private.registers);
  701. return -ENOMEM;
  702. }
  703. global_cache_flush(); /* FIXME: ? */
  704. /* we have to call this as early as possible after the MMIO base address is known */
  705. intel_private.base.gtt_stolen_entries = intel_gtt_stolen_entries();
  706. if (intel_private.base.gtt_stolen_entries == 0) {
  707. iounmap(intel_private.registers);
  708. iounmap(intel_private.gtt);
  709. return -ENOMEM;
  710. }
  711. ret = intel_gtt_setup_scratch_page();
  712. if (ret != 0) {
  713. intel_gtt_cleanup();
  714. return ret;
  715. }
  716. return 0;
  717. }
  718. static int intel_fake_agp_fetch_size(void)
  719. {
  720. int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
  721. unsigned int aper_size;
  722. int i;
  723. aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
  724. / MB(1);
  725. for (i = 0; i < num_sizes; i++) {
  726. if (aper_size == intel_fake_agp_sizes[i].size) {
  727. agp_bridge->current_size =
  728. (void *) (intel_fake_agp_sizes + i);
  729. return aper_size;
  730. }
  731. }
  732. return 0;
  733. }
  734. static void intel_i830_fini_flush(void)
  735. {
  736. kunmap(intel_private.i8xx_page);
  737. intel_private.i8xx_flush_page = NULL;
  738. unmap_page_from_agp(intel_private.i8xx_page);
  739. __free_page(intel_private.i8xx_page);
  740. intel_private.i8xx_page = NULL;
  741. }
  742. static void intel_i830_setup_flush(void)
  743. {
  744. /* return if we've already set the flush mechanism up */
  745. if (intel_private.i8xx_page)
  746. return;
  747. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  748. if (!intel_private.i8xx_page)
  749. return;
  750. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  751. if (!intel_private.i8xx_flush_page)
  752. intel_i830_fini_flush();
  753. }
  754. /* The chipset_flush interface needs to get data that has already been
  755. * flushed out of the CPU all the way out to main memory, because the GPU
  756. * doesn't snoop those buffers.
  757. *
  758. * The 8xx series doesn't have the same lovely interface for flushing the
  759. * chipset write buffers that the later chips do. According to the 865
  760. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  761. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  762. * that it'll push whatever was in there out. It appears to work.
  763. */
  764. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  765. {
  766. unsigned int *pg = intel_private.i8xx_flush_page;
  767. memset(pg, 0, 1024);
  768. if (cpu_has_clflush)
  769. clflush_cache_range(pg, 1024);
  770. else if (wbinvd_on_all_cpus() != 0)
  771. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  772. }
  773. static void i830_write_entry(dma_addr_t addr, unsigned int entry,
  774. unsigned int flags)
  775. {
  776. u32 pte_flags = I810_PTE_VALID;
  777. switch (flags) {
  778. case AGP_DCACHE_MEMORY:
  779. pte_flags |= I810_PTE_LOCAL;
  780. break;
  781. case AGP_USER_CACHED_MEMORY:
  782. pte_flags |= I830_PTE_SYSTEM_CACHED;
  783. break;
  784. }
  785. writel(addr | pte_flags, intel_private.gtt + entry);
  786. }
  787. static void intel_enable_gtt(void)
  788. {
  789. u32 gma_addr;
  790. u16 gmch_ctrl;
  791. if (INTEL_GTT_GEN == 2)
  792. pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
  793. &gma_addr);
  794. else
  795. pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
  796. &gma_addr);
  797. intel_private.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
  798. pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
  799. gmch_ctrl |= I830_GMCH_ENABLED;
  800. pci_write_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, gmch_ctrl);
  801. writel(intel_private.pte_bus_addr|I810_PGETBL_ENABLED,
  802. intel_private.registers+I810_PGETBL_CTL);
  803. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  804. }
  805. static int i830_setup(void)
  806. {
  807. u32 reg_addr;
  808. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
  809. reg_addr &= 0xfff80000;
  810. intel_private.registers = ioremap(reg_addr, KB(64));
  811. if (!intel_private.registers)
  812. return -ENOMEM;
  813. intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
  814. intel_private.pte_bus_addr =
  815. readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  816. intel_i830_setup_flush();
  817. return 0;
  818. }
  819. static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
  820. {
  821. agp_bridge->gatt_table_real = NULL;
  822. agp_bridge->gatt_table = NULL;
  823. agp_bridge->gatt_bus_addr = 0;
  824. return 0;
  825. }
  826. static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
  827. {
  828. return 0;
  829. }
  830. static int intel_fake_agp_configure(void)
  831. {
  832. int i;
  833. intel_enable_gtt();
  834. agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
  835. for (i = intel_private.base.gtt_stolen_entries;
  836. i < intel_private.base.gtt_total_entries; i++) {
  837. intel_private.driver->write_entry(intel_private.scratch_page_dma,
  838. i, 0);
  839. }
  840. readl(intel_private.gtt+i-1); /* PCI Posting. */
  841. global_cache_flush();
  842. return 0;
  843. }
  844. static bool i830_check_flags(unsigned int flags)
  845. {
  846. switch (flags) {
  847. case 0:
  848. case AGP_PHYS_MEMORY:
  849. case AGP_USER_CACHED_MEMORY:
  850. case AGP_USER_MEMORY:
  851. return true;
  852. }
  853. return false;
  854. }
  855. static void intel_gtt_insert_sg_entries(struct scatterlist *sg_list,
  856. unsigned int sg_len,
  857. unsigned int pg_start,
  858. unsigned int flags)
  859. {
  860. struct scatterlist *sg;
  861. unsigned int len, m;
  862. int i, j;
  863. j = pg_start;
  864. /* sg may merge pages, but we have to separate
  865. * per-page addr for GTT */
  866. for_each_sg(sg_list, sg, sg_len, i) {
  867. len = sg_dma_len(sg) >> PAGE_SHIFT;
  868. for (m = 0; m < len; m++) {
  869. dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  870. intel_private.driver->write_entry(addr,
  871. j, flags);
  872. j++;
  873. }
  874. }
  875. readl(intel_private.gtt+j-1);
  876. }
  877. static int intel_fake_agp_insert_entries(struct agp_memory *mem,
  878. off_t pg_start, int type)
  879. {
  880. int i, j;
  881. int ret = -EINVAL;
  882. if (mem->page_count == 0)
  883. goto out;
  884. if (pg_start < intel_private.base.gtt_stolen_entries) {
  885. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  886. "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
  887. pg_start, intel_private.base.gtt_stolen_entries);
  888. dev_info(&intel_private.pcidev->dev,
  889. "trying to insert into local/stolen memory\n");
  890. goto out_err;
  891. }
  892. if ((pg_start + mem->page_count) > intel_private.base.gtt_total_entries)
  893. goto out_err;
  894. if (type != mem->type)
  895. goto out_err;
  896. if (!intel_private.driver->check_flags(type))
  897. goto out_err;
  898. if (!mem->is_flushed)
  899. global_cache_flush();
  900. if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2) {
  901. ret = intel_agp_map_memory(mem);
  902. if (ret != 0)
  903. return ret;
  904. intel_gtt_insert_sg_entries(mem->sg_list, mem->num_sg,
  905. pg_start, type);
  906. } else {
  907. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  908. dma_addr_t addr = page_to_phys(mem->pages[i]);
  909. intel_private.driver->write_entry(addr,
  910. j, type);
  911. }
  912. readl(intel_private.gtt+j-1);
  913. }
  914. out:
  915. ret = 0;
  916. out_err:
  917. mem->is_flushed = true;
  918. return ret;
  919. }
  920. static int intel_fake_agp_remove_entries(struct agp_memory *mem,
  921. off_t pg_start, int type)
  922. {
  923. int i;
  924. if (mem->page_count == 0)
  925. return 0;
  926. if (pg_start < intel_private.base.gtt_stolen_entries) {
  927. dev_info(&intel_private.pcidev->dev,
  928. "trying to disable local/stolen memory\n");
  929. return -EINVAL;
  930. }
  931. if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2)
  932. intel_agp_unmap_memory(mem);
  933. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  934. intel_private.driver->write_entry(intel_private.scratch_page_dma,
  935. i, 0);
  936. }
  937. readl(intel_private.gtt+i-1);
  938. return 0;
  939. }
  940. static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
  941. int type)
  942. {
  943. if (type == AGP_PHYS_MEMORY)
  944. return alloc_agpphysmem_i8xx(pg_count, type);
  945. /* always return NULL for other allocation types for now */
  946. return NULL;
  947. }
  948. static int intel_alloc_chipset_flush_resource(void)
  949. {
  950. int ret;
  951. ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  952. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  953. pcibios_align_resource, intel_private.bridge_dev);
  954. return ret;
  955. }
  956. static void intel_i915_setup_chipset_flush(void)
  957. {
  958. int ret;
  959. u32 temp;
  960. pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
  961. if (!(temp & 0x1)) {
  962. intel_alloc_chipset_flush_resource();
  963. intel_private.resource_valid = 1;
  964. pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  965. } else {
  966. temp &= ~1;
  967. intel_private.resource_valid = 1;
  968. intel_private.ifp_resource.start = temp;
  969. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  970. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  971. /* some BIOSes reserve this area in a pnp some don't */
  972. if (ret)
  973. intel_private.resource_valid = 0;
  974. }
  975. }
  976. static void intel_i965_g33_setup_chipset_flush(void)
  977. {
  978. u32 temp_hi, temp_lo;
  979. int ret;
  980. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
  981. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
  982. if (!(temp_lo & 0x1)) {
  983. intel_alloc_chipset_flush_resource();
  984. intel_private.resource_valid = 1;
  985. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
  986. upper_32_bits(intel_private.ifp_resource.start));
  987. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  988. } else {
  989. u64 l64;
  990. temp_lo &= ~0x1;
  991. l64 = ((u64)temp_hi << 32) | temp_lo;
  992. intel_private.resource_valid = 1;
  993. intel_private.ifp_resource.start = l64;
  994. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  995. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  996. /* some BIOSes reserve this area in a pnp some don't */
  997. if (ret)
  998. intel_private.resource_valid = 0;
  999. }
  1000. }
  1001. static void intel_i9xx_setup_flush(void)
  1002. {
  1003. /* return if already configured */
  1004. if (intel_private.ifp_resource.start)
  1005. return;
  1006. if (INTEL_GTT_GEN == 6)
  1007. return;
  1008. /* setup a resource for this object */
  1009. intel_private.ifp_resource.name = "Intel Flush Page";
  1010. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  1011. /* Setup chipset flush for 915 */
  1012. if (IS_G33 || INTEL_GTT_GEN >= 4) {
  1013. intel_i965_g33_setup_chipset_flush();
  1014. } else {
  1015. intel_i915_setup_chipset_flush();
  1016. }
  1017. if (intel_private.ifp_resource.start)
  1018. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  1019. if (!intel_private.i9xx_flush_page)
  1020. dev_err(&intel_private.pcidev->dev,
  1021. "can't ioremap flush page - no chipset flushing\n");
  1022. }
  1023. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  1024. {
  1025. if (intel_private.i9xx_flush_page)
  1026. writel(1, intel_private.i9xx_flush_page);
  1027. }
  1028. static void i965_write_entry(dma_addr_t addr, unsigned int entry,
  1029. unsigned int flags)
  1030. {
  1031. /* Shift high bits down */
  1032. addr |= (addr >> 28) & 0xf0;
  1033. writel(addr | I810_PTE_VALID, intel_private.gtt + entry);
  1034. }
  1035. static bool gen6_check_flags(unsigned int flags)
  1036. {
  1037. return true;
  1038. }
  1039. static void gen6_write_entry(dma_addr_t addr, unsigned int entry,
  1040. unsigned int flags)
  1041. {
  1042. unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
  1043. unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
  1044. u32 pte_flags;
  1045. if (type_mask == AGP_USER_UNCACHED_MEMORY)
  1046. pte_flags = GEN6_PTE_UNCACHED;
  1047. else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC) {
  1048. pte_flags = GEN6_PTE_LLC;
  1049. if (gfdt)
  1050. pte_flags |= GEN6_PTE_GFDT;
  1051. } else { /* set 'normal'/'cached' to LLC by default */
  1052. pte_flags = GEN6_PTE_LLC_MLC;
  1053. if (gfdt)
  1054. pte_flags |= GEN6_PTE_GFDT;
  1055. }
  1056. /* gen6 has bit11-4 for physical addr bit39-32 */
  1057. addr |= (addr >> 28) & 0xff0;
  1058. writel(addr | pte_flags, intel_private.gtt + entry);
  1059. }
  1060. static int i9xx_setup(void)
  1061. {
  1062. u32 reg_addr;
  1063. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
  1064. reg_addr &= 0xfff80000;
  1065. intel_private.registers = ioremap(reg_addr, 128 * 4096);
  1066. if (!intel_private.registers)
  1067. return -ENOMEM;
  1068. if (INTEL_GTT_GEN == 3) {
  1069. u32 gtt_addr;
  1070. pci_read_config_dword(intel_private.pcidev,
  1071. I915_PTEADDR, &gtt_addr);
  1072. intel_private.gtt_bus_addr = gtt_addr;
  1073. } else {
  1074. u32 gtt_offset;
  1075. switch (INTEL_GTT_GEN) {
  1076. case 5:
  1077. case 6:
  1078. gtt_offset = MB(2);
  1079. break;
  1080. case 4:
  1081. default:
  1082. gtt_offset = KB(512);
  1083. break;
  1084. }
  1085. intel_private.gtt_bus_addr = reg_addr + gtt_offset;
  1086. }
  1087. intel_private.pte_bus_addr =
  1088. readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1089. intel_i9xx_setup_flush();
  1090. return 0;
  1091. }
  1092. /*
  1093. * The i965 supports 36-bit physical addresses, but to keep
  1094. * the format of the GTT the same, the bits that don't fit
  1095. * in a 32-bit word are shifted down to bits 4..7.
  1096. *
  1097. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  1098. * is always zero on 32-bit architectures, so no need to make
  1099. * this conditional.
  1100. */
  1101. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  1102. dma_addr_t addr, int type)
  1103. {
  1104. /* Shift high bits down */
  1105. addr |= (addr >> 28) & 0xf0;
  1106. /* Type checking must be done elsewhere */
  1107. return addr | bridge->driver->masks[type].mask;
  1108. }
  1109. static unsigned long intel_gen6_mask_memory(struct agp_bridge_data *bridge,
  1110. dma_addr_t addr, int type)
  1111. {
  1112. /* gen6 has bit11-4 for physical addr bit39-32 */
  1113. addr |= (addr >> 28) & 0xff0;
  1114. /* Type checking must be done elsewhere */
  1115. return addr | bridge->driver->masks[type].mask;
  1116. }
  1117. static const struct agp_bridge_driver intel_810_driver = {
  1118. .owner = THIS_MODULE,
  1119. .aperture_sizes = intel_i810_sizes,
  1120. .size_type = FIXED_APER_SIZE,
  1121. .num_aperture_sizes = 2,
  1122. .needs_scratch_page = true,
  1123. .configure = intel_i810_configure,
  1124. .fetch_size = intel_i810_fetch_size,
  1125. .cleanup = intel_i810_cleanup,
  1126. .mask_memory = intel_i810_mask_memory,
  1127. .masks = intel_i810_masks,
  1128. .agp_enable = intel_fake_agp_enable,
  1129. .cache_flush = global_cache_flush,
  1130. .create_gatt_table = agp_generic_create_gatt_table,
  1131. .free_gatt_table = agp_generic_free_gatt_table,
  1132. .insert_memory = intel_i810_insert_entries,
  1133. .remove_memory = intel_i810_remove_entries,
  1134. .alloc_by_type = intel_i810_alloc_by_type,
  1135. .free_by_type = intel_i810_free_by_type,
  1136. .agp_alloc_page = agp_generic_alloc_page,
  1137. .agp_alloc_pages = agp_generic_alloc_pages,
  1138. .agp_destroy_page = agp_generic_destroy_page,
  1139. .agp_destroy_pages = agp_generic_destroy_pages,
  1140. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1141. };
  1142. static const struct agp_bridge_driver intel_830_driver = {
  1143. .owner = THIS_MODULE,
  1144. .size_type = FIXED_APER_SIZE,
  1145. .aperture_sizes = intel_fake_agp_sizes,
  1146. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1147. .configure = intel_fake_agp_configure,
  1148. .fetch_size = intel_fake_agp_fetch_size,
  1149. .cleanup = intel_gtt_cleanup,
  1150. .mask_memory = intel_i810_mask_memory,
  1151. .masks = intel_i810_masks,
  1152. .agp_enable = intel_fake_agp_enable,
  1153. .cache_flush = global_cache_flush,
  1154. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1155. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1156. .insert_memory = intel_fake_agp_insert_entries,
  1157. .remove_memory = intel_fake_agp_remove_entries,
  1158. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1159. .free_by_type = intel_i810_free_by_type,
  1160. .agp_alloc_page = agp_generic_alloc_page,
  1161. .agp_alloc_pages = agp_generic_alloc_pages,
  1162. .agp_destroy_page = agp_generic_destroy_page,
  1163. .agp_destroy_pages = agp_generic_destroy_pages,
  1164. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1165. .chipset_flush = intel_i830_chipset_flush,
  1166. };
  1167. static const struct agp_bridge_driver intel_915_driver = {
  1168. .owner = THIS_MODULE,
  1169. .size_type = FIXED_APER_SIZE,
  1170. .aperture_sizes = intel_fake_agp_sizes,
  1171. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1172. .configure = intel_fake_agp_configure,
  1173. .fetch_size = intel_fake_agp_fetch_size,
  1174. .cleanup = intel_gtt_cleanup,
  1175. .mask_memory = intel_i810_mask_memory,
  1176. .masks = intel_i810_masks,
  1177. .agp_enable = intel_fake_agp_enable,
  1178. .cache_flush = global_cache_flush,
  1179. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1180. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1181. .insert_memory = intel_fake_agp_insert_entries,
  1182. .remove_memory = intel_fake_agp_remove_entries,
  1183. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1184. .free_by_type = intel_i810_free_by_type,
  1185. .agp_alloc_page = agp_generic_alloc_page,
  1186. .agp_alloc_pages = agp_generic_alloc_pages,
  1187. .agp_destroy_page = agp_generic_destroy_page,
  1188. .agp_destroy_pages = agp_generic_destroy_pages,
  1189. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1190. .chipset_flush = intel_i915_chipset_flush,
  1191. };
  1192. static const struct agp_bridge_driver intel_i965_driver = {
  1193. .owner = THIS_MODULE,
  1194. .size_type = FIXED_APER_SIZE,
  1195. .aperture_sizes = intel_fake_agp_sizes,
  1196. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1197. .configure = intel_fake_agp_configure,
  1198. .fetch_size = intel_fake_agp_fetch_size,
  1199. .cleanup = intel_gtt_cleanup,
  1200. .mask_memory = intel_i965_mask_memory,
  1201. .masks = intel_i810_masks,
  1202. .agp_enable = intel_fake_agp_enable,
  1203. .cache_flush = global_cache_flush,
  1204. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1205. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1206. .insert_memory = intel_fake_agp_insert_entries,
  1207. .remove_memory = intel_fake_agp_remove_entries,
  1208. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1209. .free_by_type = intel_i810_free_by_type,
  1210. .agp_alloc_page = agp_generic_alloc_page,
  1211. .agp_alloc_pages = agp_generic_alloc_pages,
  1212. .agp_destroy_page = agp_generic_destroy_page,
  1213. .agp_destroy_pages = agp_generic_destroy_pages,
  1214. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1215. .chipset_flush = intel_i915_chipset_flush,
  1216. };
  1217. static const struct agp_bridge_driver intel_gen6_driver = {
  1218. .owner = THIS_MODULE,
  1219. .size_type = FIXED_APER_SIZE,
  1220. .aperture_sizes = intel_fake_agp_sizes,
  1221. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1222. .configure = intel_fake_agp_configure,
  1223. .fetch_size = intel_fake_agp_fetch_size,
  1224. .cleanup = intel_gtt_cleanup,
  1225. .mask_memory = intel_gen6_mask_memory,
  1226. .masks = intel_gen6_masks,
  1227. .agp_enable = intel_fake_agp_enable,
  1228. .cache_flush = global_cache_flush,
  1229. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1230. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1231. .insert_memory = intel_fake_agp_insert_entries,
  1232. .remove_memory = intel_fake_agp_remove_entries,
  1233. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1234. .free_by_type = intel_i810_free_by_type,
  1235. .agp_alloc_page = agp_generic_alloc_page,
  1236. .agp_alloc_pages = agp_generic_alloc_pages,
  1237. .agp_destroy_page = agp_generic_destroy_page,
  1238. .agp_destroy_pages = agp_generic_destroy_pages,
  1239. .agp_type_to_mask_type = intel_gen6_type_to_mask_type,
  1240. .chipset_flush = intel_i915_chipset_flush,
  1241. };
  1242. static const struct agp_bridge_driver intel_g33_driver = {
  1243. .owner = THIS_MODULE,
  1244. .size_type = FIXED_APER_SIZE,
  1245. .aperture_sizes = intel_fake_agp_sizes,
  1246. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1247. .configure = intel_fake_agp_configure,
  1248. .fetch_size = intel_fake_agp_fetch_size,
  1249. .cleanup = intel_gtt_cleanup,
  1250. .mask_memory = intel_i965_mask_memory,
  1251. .masks = intel_i810_masks,
  1252. .agp_enable = intel_fake_agp_enable,
  1253. .cache_flush = global_cache_flush,
  1254. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1255. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1256. .insert_memory = intel_fake_agp_insert_entries,
  1257. .remove_memory = intel_fake_agp_remove_entries,
  1258. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1259. .free_by_type = intel_i810_free_by_type,
  1260. .agp_alloc_page = agp_generic_alloc_page,
  1261. .agp_alloc_pages = agp_generic_alloc_pages,
  1262. .agp_destroy_page = agp_generic_destroy_page,
  1263. .agp_destroy_pages = agp_generic_destroy_pages,
  1264. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1265. .chipset_flush = intel_i915_chipset_flush,
  1266. };
  1267. static const struct intel_gtt_driver i8xx_gtt_driver = {
  1268. .gen = 2,
  1269. .setup = i830_setup,
  1270. .write_entry = i830_write_entry,
  1271. .check_flags = i830_check_flags,
  1272. };
  1273. static const struct intel_gtt_driver i915_gtt_driver = {
  1274. .gen = 3,
  1275. .setup = i9xx_setup,
  1276. /* i945 is the last gpu to need phys mem (for overlay and cursors). */
  1277. .write_entry = i830_write_entry,
  1278. .check_flags = i830_check_flags,
  1279. };
  1280. static const struct intel_gtt_driver g33_gtt_driver = {
  1281. .gen = 3,
  1282. .is_g33 = 1,
  1283. .setup = i9xx_setup,
  1284. .write_entry = i965_write_entry,
  1285. .check_flags = i830_check_flags,
  1286. };
  1287. static const struct intel_gtt_driver pineview_gtt_driver = {
  1288. .gen = 3,
  1289. .is_pineview = 1, .is_g33 = 1,
  1290. .setup = i9xx_setup,
  1291. .write_entry = i965_write_entry,
  1292. .check_flags = i830_check_flags,
  1293. };
  1294. static const struct intel_gtt_driver i965_gtt_driver = {
  1295. .gen = 4,
  1296. .setup = i9xx_setup,
  1297. .write_entry = i965_write_entry,
  1298. .check_flags = i830_check_flags,
  1299. };
  1300. static const struct intel_gtt_driver g4x_gtt_driver = {
  1301. .gen = 5,
  1302. .setup = i9xx_setup,
  1303. .write_entry = i965_write_entry,
  1304. .check_flags = i830_check_flags,
  1305. };
  1306. static const struct intel_gtt_driver ironlake_gtt_driver = {
  1307. .gen = 5,
  1308. .is_ironlake = 1,
  1309. .setup = i9xx_setup,
  1310. .write_entry = i965_write_entry,
  1311. .check_flags = i830_check_flags,
  1312. };
  1313. static const struct intel_gtt_driver sandybridge_gtt_driver = {
  1314. .gen = 6,
  1315. .setup = i9xx_setup,
  1316. .write_entry = gen6_write_entry,
  1317. .check_flags = gen6_check_flags,
  1318. };
  1319. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1320. * driver and gmch_driver must be non-null, and find_gmch will determine
  1321. * which one should be used if a gmch_chip_id is present.
  1322. */
  1323. static const struct intel_gtt_driver_description {
  1324. unsigned int gmch_chip_id;
  1325. char *name;
  1326. const struct agp_bridge_driver *gmch_driver;
  1327. const struct intel_gtt_driver *gtt_driver;
  1328. } intel_gtt_chipsets[] = {
  1329. { PCI_DEVICE_ID_INTEL_82810_IG1, "i810", &intel_810_driver , NULL},
  1330. { PCI_DEVICE_ID_INTEL_82810_IG3, "i810", &intel_810_driver , NULL},
  1331. { PCI_DEVICE_ID_INTEL_82810E_IG, "i810", &intel_810_driver , NULL},
  1332. { PCI_DEVICE_ID_INTEL_82815_CGC, "i815", &intel_810_driver , NULL},
  1333. { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
  1334. &intel_830_driver , &i8xx_gtt_driver},
  1335. { PCI_DEVICE_ID_INTEL_82845G_IG, "830M",
  1336. &intel_830_driver , &i8xx_gtt_driver},
  1337. { PCI_DEVICE_ID_INTEL_82854_IG, "854",
  1338. &intel_830_driver , &i8xx_gtt_driver},
  1339. { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
  1340. &intel_830_driver , &i8xx_gtt_driver},
  1341. { PCI_DEVICE_ID_INTEL_82865_IG, "865",
  1342. &intel_830_driver , &i8xx_gtt_driver},
  1343. { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
  1344. &intel_915_driver , &i915_gtt_driver },
  1345. { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
  1346. &intel_915_driver , &i915_gtt_driver },
  1347. { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
  1348. &intel_915_driver , &i915_gtt_driver },
  1349. { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
  1350. &intel_915_driver , &i915_gtt_driver },
  1351. { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
  1352. &intel_915_driver , &i915_gtt_driver },
  1353. { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
  1354. &intel_915_driver , &i915_gtt_driver },
  1355. { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
  1356. &intel_i965_driver , &i965_gtt_driver },
  1357. { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
  1358. &intel_i965_driver , &i965_gtt_driver },
  1359. { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
  1360. &intel_i965_driver , &i965_gtt_driver },
  1361. { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
  1362. &intel_i965_driver , &i965_gtt_driver },
  1363. { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
  1364. &intel_i965_driver , &i965_gtt_driver },
  1365. { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
  1366. &intel_i965_driver , &i965_gtt_driver },
  1367. { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
  1368. &intel_g33_driver , &g33_gtt_driver },
  1369. { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
  1370. &intel_g33_driver , &g33_gtt_driver },
  1371. { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
  1372. &intel_g33_driver , &g33_gtt_driver },
  1373. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
  1374. &intel_g33_driver , &pineview_gtt_driver },
  1375. { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
  1376. &intel_g33_driver , &pineview_gtt_driver },
  1377. { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
  1378. &intel_i965_driver , &g4x_gtt_driver },
  1379. { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
  1380. &intel_i965_driver , &g4x_gtt_driver },
  1381. { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
  1382. &intel_i965_driver , &g4x_gtt_driver },
  1383. { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
  1384. &intel_i965_driver , &g4x_gtt_driver },
  1385. { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
  1386. &intel_i965_driver , &g4x_gtt_driver },
  1387. { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
  1388. &intel_i965_driver , &g4x_gtt_driver },
  1389. { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
  1390. &intel_i965_driver , &g4x_gtt_driver },
  1391. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
  1392. "HD Graphics", &intel_i965_driver , &ironlake_gtt_driver },
  1393. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
  1394. "HD Graphics", &intel_i965_driver , &ironlake_gtt_driver },
  1395. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
  1396. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1397. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
  1398. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1399. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
  1400. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1401. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
  1402. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1403. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
  1404. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1405. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
  1406. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1407. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
  1408. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1409. { 0, NULL, NULL }
  1410. };
  1411. static int find_gmch(u16 device)
  1412. {
  1413. struct pci_dev *gmch_device;
  1414. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1415. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1416. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1417. device, gmch_device);
  1418. }
  1419. if (!gmch_device)
  1420. return 0;
  1421. intel_private.pcidev = gmch_device;
  1422. return 1;
  1423. }
  1424. int intel_gmch_probe(struct pci_dev *pdev,
  1425. struct agp_bridge_data *bridge)
  1426. {
  1427. int i, mask;
  1428. bridge->driver = NULL;
  1429. for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
  1430. if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
  1431. bridge->driver =
  1432. intel_gtt_chipsets[i].gmch_driver;
  1433. intel_private.driver =
  1434. intel_gtt_chipsets[i].gtt_driver;
  1435. break;
  1436. }
  1437. }
  1438. if (!bridge->driver)
  1439. return 0;
  1440. bridge->dev_private_data = &intel_private;
  1441. bridge->dev = pdev;
  1442. intel_private.bridge_dev = pci_dev_get(pdev);
  1443. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
  1444. if (bridge->driver->mask_memory == intel_gen6_mask_memory)
  1445. mask = 40;
  1446. else if (bridge->driver->mask_memory == intel_i965_mask_memory)
  1447. mask = 36;
  1448. else
  1449. mask = 32;
  1450. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
  1451. dev_err(&intel_private.pcidev->dev,
  1452. "set gfx device dma mask %d-bit failed!\n", mask);
  1453. else
  1454. pci_set_consistent_dma_mask(intel_private.pcidev,
  1455. DMA_BIT_MASK(mask));
  1456. if (bridge->driver == &intel_810_driver)
  1457. return 1;
  1458. if (intel_gtt_init() != 0)
  1459. return 0;
  1460. return 1;
  1461. }
  1462. EXPORT_SYMBOL(intel_gmch_probe);
  1463. struct intel_gtt *intel_gtt_get(void)
  1464. {
  1465. return &intel_private.base;
  1466. }
  1467. EXPORT_SYMBOL(intel_gtt_get);
  1468. void intel_gmch_remove(struct pci_dev *pdev)
  1469. {
  1470. if (intel_private.pcidev)
  1471. pci_dev_put(intel_private.pcidev);
  1472. if (intel_private.bridge_dev)
  1473. pci_dev_put(intel_private.bridge_dev);
  1474. }
  1475. EXPORT_SYMBOL(intel_gmch_remove);
  1476. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  1477. MODULE_LICENSE("GPL and additional rights");