processor.h 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994 Waldorf GMBH
  7. * Copyright (C) 1995, 1996, 1997, 1998, 1999, 2001, 2002, 2003 Ralf Baechle
  8. * Copyright (C) 1996 Paul M. Antoine
  9. * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
  10. */
  11. #ifndef _ASM_PROCESSOR_H
  12. #define _ASM_PROCESSOR_H
  13. #include <linux/cpumask.h>
  14. #include <linux/threads.h>
  15. #include <asm/cachectl.h>
  16. #include <asm/cpu.h>
  17. #include <asm/cpu-info.h>
  18. #include <asm/mipsregs.h>
  19. #include <asm/prefetch.h>
  20. #include <asm/system.h>
  21. /*
  22. * Return current * instruction pointer ("program counter").
  23. */
  24. #define current_text_addr() ({ __label__ _l; _l: &&_l;})
  25. /*
  26. * System setup and hardware flags..
  27. */
  28. extern void (*cpu_wait)(void);
  29. extern unsigned int vced_count, vcei_count;
  30. #ifdef CONFIG_32BIT
  31. /*
  32. * User space process size: 2GB. This is hardcoded into a few places,
  33. * so don't change it unless you know what you are doing.
  34. */
  35. #define TASK_SIZE 0x7fff8000UL
  36. #define STACK_TOP TASK_SIZE
  37. /*
  38. * This decides where the kernel will search for a free chunk of vm
  39. * space during mmap's.
  40. */
  41. #define TASK_UNMAPPED_BASE ((TASK_SIZE / 3) & ~(PAGE_SIZE))
  42. #endif
  43. #ifdef CONFIG_64BIT
  44. /*
  45. * User space process size: 1TB. This is hardcoded into a few places,
  46. * so don't change it unless you know what you are doing. TASK_SIZE
  47. * is limited to 1TB by the R4000 architecture; R10000 and better can
  48. * support 16TB; the architectural reserve for future expansion is
  49. * 8192EB ...
  50. */
  51. #define TASK_SIZE32 0x7fff8000UL
  52. #define TASK_SIZE 0x10000000000UL
  53. #define STACK_TOP \
  54. (test_thread_flag(TIF_32BIT_ADDR) ? TASK_SIZE32 : TASK_SIZE)
  55. /*
  56. * This decides where the kernel will search for a free chunk of vm
  57. * space during mmap's.
  58. */
  59. #define TASK_UNMAPPED_BASE \
  60. (test_thread_flag(TIF_32BIT_ADDR) ? \
  61. PAGE_ALIGN(TASK_SIZE32 / 3) : PAGE_ALIGN(TASK_SIZE / 3))
  62. #define TASK_SIZE_OF(tsk) \
  63. (test_tsk_thread_flag(tsk, TIF_32BIT_ADDR) ? TASK_SIZE32 : TASK_SIZE)
  64. #endif
  65. #ifdef __KERNEL__
  66. #define STACK_TOP_MAX TASK_SIZE
  67. #endif
  68. #define NUM_FPU_REGS 32
  69. typedef __u64 fpureg_t;
  70. /*
  71. * It would be nice to add some more fields for emulator statistics, but there
  72. * are a number of fixed offsets in offset.h and elsewhere that would have to
  73. * be recalculated by hand. So the additional information will be private to
  74. * the FPU emulator for now. See asm-mips/fpu_emulator.h.
  75. */
  76. struct mips_fpu_struct {
  77. fpureg_t fpr[NUM_FPU_REGS];
  78. unsigned int fcr31;
  79. };
  80. #define NUM_DSP_REGS 6
  81. typedef __u32 dspreg_t;
  82. struct mips_dsp_state {
  83. dspreg_t dspr[NUM_DSP_REGS];
  84. unsigned int dspcontrol;
  85. };
  86. #define INIT_CPUMASK { \
  87. {0,} \
  88. }
  89. struct mips3264_watch_reg_state {
  90. /* The width of watchlo is 32 in a 32 bit kernel and 64 in a
  91. 64 bit kernel. We use unsigned long as it has the same
  92. property. */
  93. unsigned long watchlo[NUM_WATCH_REGS];
  94. /* Only the mask and IRW bits from watchhi. */
  95. u16 watchhi[NUM_WATCH_REGS];
  96. };
  97. union mips_watch_reg_state {
  98. struct mips3264_watch_reg_state mips3264;
  99. };
  100. #ifdef CONFIG_CPU_CAVIUM_OCTEON
  101. struct octeon_cop2_state {
  102. /* DMFC2 rt, 0x0201 */
  103. unsigned long cop2_crc_iv;
  104. /* DMFC2 rt, 0x0202 (Set with DMTC2 rt, 0x1202) */
  105. unsigned long cop2_crc_length;
  106. /* DMFC2 rt, 0x0200 (set with DMTC2 rt, 0x4200) */
  107. unsigned long cop2_crc_poly;
  108. /* DMFC2 rt, 0x0402; DMFC2 rt, 0x040A */
  109. unsigned long cop2_llm_dat[2];
  110. /* DMFC2 rt, 0x0084 */
  111. unsigned long cop2_3des_iv;
  112. /* DMFC2 rt, 0x0080; DMFC2 rt, 0x0081; DMFC2 rt, 0x0082 */
  113. unsigned long cop2_3des_key[3];
  114. /* DMFC2 rt, 0x0088 (Set with DMTC2 rt, 0x0098) */
  115. unsigned long cop2_3des_result;
  116. /* DMFC2 rt, 0x0111 (FIXME: Read Pass1 Errata) */
  117. unsigned long cop2_aes_inp0;
  118. /* DMFC2 rt, 0x0102; DMFC2 rt, 0x0103 */
  119. unsigned long cop2_aes_iv[2];
  120. /* DMFC2 rt, 0x0104; DMFC2 rt, 0x0105; DMFC2 rt, 0x0106; DMFC2
  121. * rt, 0x0107 */
  122. unsigned long cop2_aes_key[4];
  123. /* DMFC2 rt, 0x0110 */
  124. unsigned long cop2_aes_keylen;
  125. /* DMFC2 rt, 0x0100; DMFC2 rt, 0x0101 */
  126. unsigned long cop2_aes_result[2];
  127. /* DMFC2 rt, 0x0240; DMFC2 rt, 0x0241; DMFC2 rt, 0x0242; DMFC2
  128. * rt, 0x0243; DMFC2 rt, 0x0244; DMFC2 rt, 0x0245; DMFC2 rt,
  129. * 0x0246; DMFC2 rt, 0x0247; DMFC2 rt, 0x0248; DMFC2 rt,
  130. * 0x0249; DMFC2 rt, 0x024A; DMFC2 rt, 0x024B; DMFC2 rt,
  131. * 0x024C; DMFC2 rt, 0x024D; DMFC2 rt, 0x024E - Pass2 */
  132. unsigned long cop2_hsh_datw[15];
  133. /* DMFC2 rt, 0x0250; DMFC2 rt, 0x0251; DMFC2 rt, 0x0252; DMFC2
  134. * rt, 0x0253; DMFC2 rt, 0x0254; DMFC2 rt, 0x0255; DMFC2 rt,
  135. * 0x0256; DMFC2 rt, 0x0257 - Pass2 */
  136. unsigned long cop2_hsh_ivw[8];
  137. /* DMFC2 rt, 0x0258; DMFC2 rt, 0x0259 - Pass2 */
  138. unsigned long cop2_gfm_mult[2];
  139. /* DMFC2 rt, 0x025E - Pass2 */
  140. unsigned long cop2_gfm_poly;
  141. /* DMFC2 rt, 0x025A; DMFC2 rt, 0x025B - Pass2 */
  142. unsigned long cop2_gfm_result[2];
  143. };
  144. #define INIT_OCTEON_COP2 {0,}
  145. struct octeon_cvmseg_state {
  146. unsigned long cvmseg[CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE]
  147. [cpu_dcache_line_size() / sizeof(unsigned long)];
  148. };
  149. #endif
  150. typedef struct {
  151. unsigned long seg;
  152. } mm_segment_t;
  153. #define ARCH_MIN_TASKALIGN 8
  154. struct mips_abi;
  155. /*
  156. * If you change thread_struct remember to change the #defines below too!
  157. */
  158. struct thread_struct {
  159. /* Saved main processor registers. */
  160. unsigned long reg16;
  161. unsigned long reg17, reg18, reg19, reg20, reg21, reg22, reg23;
  162. unsigned long reg29, reg30, reg31;
  163. /* Saved cp0 stuff. */
  164. unsigned long cp0_status;
  165. /* Saved fpu/fpu emulator stuff. */
  166. struct mips_fpu_struct fpu;
  167. #ifdef CONFIG_MIPS_MT_FPAFF
  168. /* Emulated instruction count */
  169. unsigned long emulated_fp;
  170. /* Saved per-thread scheduler affinity mask */
  171. cpumask_t user_cpus_allowed;
  172. #endif /* CONFIG_MIPS_MT_FPAFF */
  173. /* Saved state of the DSP ASE, if available. */
  174. struct mips_dsp_state dsp;
  175. /* Saved watch register state, if available. */
  176. union mips_watch_reg_state watch;
  177. /* Other stuff associated with the thread. */
  178. unsigned long cp0_badvaddr; /* Last user fault */
  179. unsigned long cp0_baduaddr; /* Last kernel fault accessing USEG */
  180. unsigned long error_code;
  181. unsigned long trap_no;
  182. unsigned long irix_trampoline; /* Wheee... */
  183. unsigned long irix_oldctx;
  184. #ifdef CONFIG_CPU_CAVIUM_OCTEON
  185. struct octeon_cop2_state cp2 __attribute__ ((__aligned__(128)));
  186. struct octeon_cvmseg_state cvmseg __attribute__ ((__aligned__(128)));
  187. #endif
  188. struct mips_abi *abi;
  189. };
  190. #ifdef CONFIG_MIPS_MT_FPAFF
  191. #define FPAFF_INIT \
  192. .emulated_fp = 0, \
  193. .user_cpus_allowed = INIT_CPUMASK,
  194. #else
  195. #define FPAFF_INIT
  196. #endif /* CONFIG_MIPS_MT_FPAFF */
  197. #ifdef CONFIG_CPU_CAVIUM_OCTEON
  198. #define OCTEON_INIT \
  199. .cp2 = INIT_OCTEON_COP2,
  200. #else
  201. #define OCTEON_INIT
  202. #endif /* CONFIG_CPU_CAVIUM_OCTEON */
  203. #define INIT_THREAD { \
  204. /* \
  205. * Saved main processor registers \
  206. */ \
  207. .reg16 = 0, \
  208. .reg17 = 0, \
  209. .reg18 = 0, \
  210. .reg19 = 0, \
  211. .reg20 = 0, \
  212. .reg21 = 0, \
  213. .reg22 = 0, \
  214. .reg23 = 0, \
  215. .reg29 = 0, \
  216. .reg30 = 0, \
  217. .reg31 = 0, \
  218. /* \
  219. * Saved cp0 stuff \
  220. */ \
  221. .cp0_status = 0, \
  222. /* \
  223. * Saved FPU/FPU emulator stuff \
  224. */ \
  225. .fpu = { \
  226. .fpr = {0,}, \
  227. .fcr31 = 0, \
  228. }, \
  229. /* \
  230. * FPU affinity state (null if not FPAFF) \
  231. */ \
  232. FPAFF_INIT \
  233. /* \
  234. * Saved DSP stuff \
  235. */ \
  236. .dsp = { \
  237. .dspr = {0, }, \
  238. .dspcontrol = 0, \
  239. }, \
  240. /* \
  241. * saved watch register stuff \
  242. */ \
  243. .watch = {{{0,},},}, \
  244. /* \
  245. * Other stuff associated with the process \
  246. */ \
  247. .cp0_badvaddr = 0, \
  248. .cp0_baduaddr = 0, \
  249. .error_code = 0, \
  250. .trap_no = 0, \
  251. .irix_trampoline = 0, \
  252. .irix_oldctx = 0, \
  253. /* \
  254. * Cavium Octeon specifics (null if not Octeon) \
  255. */ \
  256. OCTEON_INIT \
  257. }
  258. struct task_struct;
  259. /* Free all resources held by a thread. */
  260. #define release_thread(thread) do { } while(0)
  261. /* Prepare to copy thread state - unlazy all lazy status */
  262. #define prepare_to_copy(tsk) do { } while (0)
  263. extern long kernel_thread(int (*fn)(void *), void * arg, unsigned long flags);
  264. extern unsigned long thread_saved_pc(struct task_struct *tsk);
  265. /*
  266. * Do necessary setup to start up a newly executed thread.
  267. */
  268. extern void start_thread(struct pt_regs * regs, unsigned long pc, unsigned long sp);
  269. unsigned long get_wchan(struct task_struct *p);
  270. #define __KSTK_TOS(tsk) ((unsigned long)task_stack_page(tsk) + \
  271. THREAD_SIZE - 32 - sizeof(struct pt_regs))
  272. #define task_pt_regs(tsk) ((struct pt_regs *)__KSTK_TOS(tsk))
  273. #define KSTK_EIP(tsk) (task_pt_regs(tsk)->cp0_epc)
  274. #define KSTK_ESP(tsk) (task_pt_regs(tsk)->regs[29])
  275. #define KSTK_STATUS(tsk) (task_pt_regs(tsk)->cp0_status)
  276. #define cpu_relax() barrier()
  277. /*
  278. * Return_address is a replacement for __builtin_return_address(count)
  279. * which on certain architectures cannot reasonably be implemented in GCC
  280. * (MIPS, Alpha) or is unuseable with -fomit-frame-pointer (i386).
  281. * Note that __builtin_return_address(x>=1) is forbidden because GCC
  282. * aborts compilation on some CPUs. It's simply not possible to unwind
  283. * some CPU's stackframes.
  284. *
  285. * __builtin_return_address works only for non-leaf functions. We avoid the
  286. * overhead of a function call by forcing the compiler to save the return
  287. * address register on the stack.
  288. */
  289. #define return_address() ({__asm__ __volatile__("":::"$31");__builtin_return_address(0);})
  290. #ifdef CONFIG_CPU_HAS_PREFETCH
  291. #define ARCH_HAS_PREFETCH
  292. static inline void prefetch(const void *addr)
  293. {
  294. __asm__ __volatile__(
  295. " .set mips4 \n"
  296. " pref %0, (%1) \n"
  297. " .set mips0 \n"
  298. :
  299. : "i" (Pref_Load), "r" (addr));
  300. }
  301. #endif
  302. #endif /* _ASM_PROCESSOR_H */