mmu.c 81 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * MMU support
  8. *
  9. * Copyright (C) 2006 Qumranet, Inc.
  10. *
  11. * Authors:
  12. * Yaniv Kamay <yaniv@qumranet.com>
  13. * Avi Kivity <avi@qumranet.com>
  14. *
  15. * This work is licensed under the terms of the GNU GPL, version 2. See
  16. * the COPYING file in the top-level directory.
  17. *
  18. */
  19. #include "mmu.h"
  20. #include "x86.h"
  21. #include "kvm_cache_regs.h"
  22. #include <linux/kvm_host.h>
  23. #include <linux/types.h>
  24. #include <linux/string.h>
  25. #include <linux/mm.h>
  26. #include <linux/highmem.h>
  27. #include <linux/module.h>
  28. #include <linux/swap.h>
  29. #include <linux/hugetlb.h>
  30. #include <linux/compiler.h>
  31. #include <linux/srcu.h>
  32. #include <asm/page.h>
  33. #include <asm/cmpxchg.h>
  34. #include <asm/io.h>
  35. #include <asm/vmx.h>
  36. /*
  37. * When setting this variable to true it enables Two-Dimensional-Paging
  38. * where the hardware walks 2 page tables:
  39. * 1. the guest-virtual to guest-physical
  40. * 2. while doing 1. it walks guest-physical to host-physical
  41. * If the hardware supports that we don't need to do shadow paging.
  42. */
  43. bool tdp_enabled = false;
  44. #undef MMU_DEBUG
  45. #undef AUDIT
  46. #ifdef AUDIT
  47. static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg);
  48. #else
  49. static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg) {}
  50. #endif
  51. #ifdef MMU_DEBUG
  52. #define pgprintk(x...) do { if (dbg) printk(x); } while (0)
  53. #define rmap_printk(x...) do { if (dbg) printk(x); } while (0)
  54. #else
  55. #define pgprintk(x...) do { } while (0)
  56. #define rmap_printk(x...) do { } while (0)
  57. #endif
  58. #if defined(MMU_DEBUG) || defined(AUDIT)
  59. static int dbg = 0;
  60. module_param(dbg, bool, 0644);
  61. #endif
  62. static int oos_shadow = 1;
  63. module_param(oos_shadow, bool, 0644);
  64. #ifndef MMU_DEBUG
  65. #define ASSERT(x) do { } while (0)
  66. #else
  67. #define ASSERT(x) \
  68. if (!(x)) { \
  69. printk(KERN_WARNING "assertion failed %s:%d: %s\n", \
  70. __FILE__, __LINE__, #x); \
  71. }
  72. #endif
  73. #define PT_FIRST_AVAIL_BITS_SHIFT 9
  74. #define PT64_SECOND_AVAIL_BITS_SHIFT 52
  75. #define VALID_PAGE(x) ((x) != INVALID_PAGE)
  76. #define PT64_LEVEL_BITS 9
  77. #define PT64_LEVEL_SHIFT(level) \
  78. (PAGE_SHIFT + (level - 1) * PT64_LEVEL_BITS)
  79. #define PT64_LEVEL_MASK(level) \
  80. (((1ULL << PT64_LEVEL_BITS) - 1) << PT64_LEVEL_SHIFT(level))
  81. #define PT64_INDEX(address, level)\
  82. (((address) >> PT64_LEVEL_SHIFT(level)) & ((1 << PT64_LEVEL_BITS) - 1))
  83. #define PT32_LEVEL_BITS 10
  84. #define PT32_LEVEL_SHIFT(level) \
  85. (PAGE_SHIFT + (level - 1) * PT32_LEVEL_BITS)
  86. #define PT32_LEVEL_MASK(level) \
  87. (((1ULL << PT32_LEVEL_BITS) - 1) << PT32_LEVEL_SHIFT(level))
  88. #define PT32_LVL_OFFSET_MASK(level) \
  89. (PT32_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
  90. * PT32_LEVEL_BITS))) - 1))
  91. #define PT32_INDEX(address, level)\
  92. (((address) >> PT32_LEVEL_SHIFT(level)) & ((1 << PT32_LEVEL_BITS) - 1))
  93. #define PT64_BASE_ADDR_MASK (((1ULL << 52) - 1) & ~(u64)(PAGE_SIZE-1))
  94. #define PT64_DIR_BASE_ADDR_MASK \
  95. (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + PT64_LEVEL_BITS)) - 1))
  96. #define PT64_LVL_ADDR_MASK(level) \
  97. (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
  98. * PT64_LEVEL_BITS))) - 1))
  99. #define PT64_LVL_OFFSET_MASK(level) \
  100. (PT64_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
  101. * PT64_LEVEL_BITS))) - 1))
  102. #define PT32_BASE_ADDR_MASK PAGE_MASK
  103. #define PT32_DIR_BASE_ADDR_MASK \
  104. (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + PT32_LEVEL_BITS)) - 1))
  105. #define PT32_LVL_ADDR_MASK(level) \
  106. (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
  107. * PT32_LEVEL_BITS))) - 1))
  108. #define PT64_PERM_MASK (PT_PRESENT_MASK | PT_WRITABLE_MASK | PT_USER_MASK \
  109. | PT64_NX_MASK)
  110. #define PFERR_PRESENT_MASK (1U << 0)
  111. #define PFERR_WRITE_MASK (1U << 1)
  112. #define PFERR_USER_MASK (1U << 2)
  113. #define PFERR_RSVD_MASK (1U << 3)
  114. #define PFERR_FETCH_MASK (1U << 4)
  115. #define RMAP_EXT 4
  116. #define ACC_EXEC_MASK 1
  117. #define ACC_WRITE_MASK PT_WRITABLE_MASK
  118. #define ACC_USER_MASK PT_USER_MASK
  119. #define ACC_ALL (ACC_EXEC_MASK | ACC_WRITE_MASK | ACC_USER_MASK)
  120. #include <trace/events/kvm.h>
  121. #undef TRACE_INCLUDE_FILE
  122. #define CREATE_TRACE_POINTS
  123. #include "mmutrace.h"
  124. #define SPTE_HOST_WRITEABLE (1ULL << PT_FIRST_AVAIL_BITS_SHIFT)
  125. #define SHADOW_PT_INDEX(addr, level) PT64_INDEX(addr, level)
  126. struct kvm_rmap_desc {
  127. u64 *sptes[RMAP_EXT];
  128. struct kvm_rmap_desc *more;
  129. };
  130. struct kvm_shadow_walk_iterator {
  131. u64 addr;
  132. hpa_t shadow_addr;
  133. int level;
  134. u64 *sptep;
  135. unsigned index;
  136. };
  137. #define for_each_shadow_entry(_vcpu, _addr, _walker) \
  138. for (shadow_walk_init(&(_walker), _vcpu, _addr); \
  139. shadow_walk_okay(&(_walker)); \
  140. shadow_walk_next(&(_walker)))
  141. struct kvm_unsync_walk {
  142. int (*entry) (struct kvm_mmu_page *sp, struct kvm_unsync_walk *walk);
  143. };
  144. typedef int (*mmu_parent_walk_fn) (struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp);
  145. static struct kmem_cache *pte_chain_cache;
  146. static struct kmem_cache *rmap_desc_cache;
  147. static struct kmem_cache *mmu_page_header_cache;
  148. static u64 __read_mostly shadow_trap_nonpresent_pte;
  149. static u64 __read_mostly shadow_notrap_nonpresent_pte;
  150. static u64 __read_mostly shadow_base_present_pte;
  151. static u64 __read_mostly shadow_nx_mask;
  152. static u64 __read_mostly shadow_x_mask; /* mutual exclusive with nx_mask */
  153. static u64 __read_mostly shadow_user_mask;
  154. static u64 __read_mostly shadow_accessed_mask;
  155. static u64 __read_mostly shadow_dirty_mask;
  156. static inline u64 rsvd_bits(int s, int e)
  157. {
  158. return ((1ULL << (e - s + 1)) - 1) << s;
  159. }
  160. void kvm_mmu_set_nonpresent_ptes(u64 trap_pte, u64 notrap_pte)
  161. {
  162. shadow_trap_nonpresent_pte = trap_pte;
  163. shadow_notrap_nonpresent_pte = notrap_pte;
  164. }
  165. EXPORT_SYMBOL_GPL(kvm_mmu_set_nonpresent_ptes);
  166. void kvm_mmu_set_base_ptes(u64 base_pte)
  167. {
  168. shadow_base_present_pte = base_pte;
  169. }
  170. EXPORT_SYMBOL_GPL(kvm_mmu_set_base_ptes);
  171. void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
  172. u64 dirty_mask, u64 nx_mask, u64 x_mask)
  173. {
  174. shadow_user_mask = user_mask;
  175. shadow_accessed_mask = accessed_mask;
  176. shadow_dirty_mask = dirty_mask;
  177. shadow_nx_mask = nx_mask;
  178. shadow_x_mask = x_mask;
  179. }
  180. EXPORT_SYMBOL_GPL(kvm_mmu_set_mask_ptes);
  181. static int is_write_protection(struct kvm_vcpu *vcpu)
  182. {
  183. return kvm_read_cr0_bits(vcpu, X86_CR0_WP);
  184. }
  185. static int is_cpuid_PSE36(void)
  186. {
  187. return 1;
  188. }
  189. static int is_nx(struct kvm_vcpu *vcpu)
  190. {
  191. return vcpu->arch.efer & EFER_NX;
  192. }
  193. static int is_shadow_present_pte(u64 pte)
  194. {
  195. return pte != shadow_trap_nonpresent_pte
  196. && pte != shadow_notrap_nonpresent_pte;
  197. }
  198. static int is_large_pte(u64 pte)
  199. {
  200. return pte & PT_PAGE_SIZE_MASK;
  201. }
  202. static int is_writable_pte(unsigned long pte)
  203. {
  204. return pte & PT_WRITABLE_MASK;
  205. }
  206. static int is_dirty_gpte(unsigned long pte)
  207. {
  208. return pte & PT_DIRTY_MASK;
  209. }
  210. static int is_rmap_spte(u64 pte)
  211. {
  212. return is_shadow_present_pte(pte);
  213. }
  214. static int is_last_spte(u64 pte, int level)
  215. {
  216. if (level == PT_PAGE_TABLE_LEVEL)
  217. return 1;
  218. if (is_large_pte(pte))
  219. return 1;
  220. return 0;
  221. }
  222. static pfn_t spte_to_pfn(u64 pte)
  223. {
  224. return (pte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
  225. }
  226. static gfn_t pse36_gfn_delta(u32 gpte)
  227. {
  228. int shift = 32 - PT32_DIR_PSE36_SHIFT - PAGE_SHIFT;
  229. return (gpte & PT32_DIR_PSE36_MASK) << shift;
  230. }
  231. static void __set_spte(u64 *sptep, u64 spte)
  232. {
  233. #ifdef CONFIG_X86_64
  234. set_64bit((unsigned long *)sptep, spte);
  235. #else
  236. set_64bit((unsigned long long *)sptep, spte);
  237. #endif
  238. }
  239. static int mmu_topup_memory_cache(struct kvm_mmu_memory_cache *cache,
  240. struct kmem_cache *base_cache, int min)
  241. {
  242. void *obj;
  243. if (cache->nobjs >= min)
  244. return 0;
  245. while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
  246. obj = kmem_cache_zalloc(base_cache, GFP_KERNEL);
  247. if (!obj)
  248. return -ENOMEM;
  249. cache->objects[cache->nobjs++] = obj;
  250. }
  251. return 0;
  252. }
  253. static void mmu_free_memory_cache(struct kvm_mmu_memory_cache *mc)
  254. {
  255. while (mc->nobjs)
  256. kfree(mc->objects[--mc->nobjs]);
  257. }
  258. static int mmu_topup_memory_cache_page(struct kvm_mmu_memory_cache *cache,
  259. int min)
  260. {
  261. struct page *page;
  262. if (cache->nobjs >= min)
  263. return 0;
  264. while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
  265. page = alloc_page(GFP_KERNEL);
  266. if (!page)
  267. return -ENOMEM;
  268. set_page_private(page, 0);
  269. cache->objects[cache->nobjs++] = page_address(page);
  270. }
  271. return 0;
  272. }
  273. static void mmu_free_memory_cache_page(struct kvm_mmu_memory_cache *mc)
  274. {
  275. while (mc->nobjs)
  276. free_page((unsigned long)mc->objects[--mc->nobjs]);
  277. }
  278. static int mmu_topup_memory_caches(struct kvm_vcpu *vcpu)
  279. {
  280. int r;
  281. r = mmu_topup_memory_cache(&vcpu->arch.mmu_pte_chain_cache,
  282. pte_chain_cache, 4);
  283. if (r)
  284. goto out;
  285. r = mmu_topup_memory_cache(&vcpu->arch.mmu_rmap_desc_cache,
  286. rmap_desc_cache, 4);
  287. if (r)
  288. goto out;
  289. r = mmu_topup_memory_cache_page(&vcpu->arch.mmu_page_cache, 8);
  290. if (r)
  291. goto out;
  292. r = mmu_topup_memory_cache(&vcpu->arch.mmu_page_header_cache,
  293. mmu_page_header_cache, 4);
  294. out:
  295. return r;
  296. }
  297. static void mmu_free_memory_caches(struct kvm_vcpu *vcpu)
  298. {
  299. mmu_free_memory_cache(&vcpu->arch.mmu_pte_chain_cache);
  300. mmu_free_memory_cache(&vcpu->arch.mmu_rmap_desc_cache);
  301. mmu_free_memory_cache_page(&vcpu->arch.mmu_page_cache);
  302. mmu_free_memory_cache(&vcpu->arch.mmu_page_header_cache);
  303. }
  304. static void *mmu_memory_cache_alloc(struct kvm_mmu_memory_cache *mc,
  305. size_t size)
  306. {
  307. void *p;
  308. BUG_ON(!mc->nobjs);
  309. p = mc->objects[--mc->nobjs];
  310. return p;
  311. }
  312. static struct kvm_pte_chain *mmu_alloc_pte_chain(struct kvm_vcpu *vcpu)
  313. {
  314. return mmu_memory_cache_alloc(&vcpu->arch.mmu_pte_chain_cache,
  315. sizeof(struct kvm_pte_chain));
  316. }
  317. static void mmu_free_pte_chain(struct kvm_pte_chain *pc)
  318. {
  319. kfree(pc);
  320. }
  321. static struct kvm_rmap_desc *mmu_alloc_rmap_desc(struct kvm_vcpu *vcpu)
  322. {
  323. return mmu_memory_cache_alloc(&vcpu->arch.mmu_rmap_desc_cache,
  324. sizeof(struct kvm_rmap_desc));
  325. }
  326. static void mmu_free_rmap_desc(struct kvm_rmap_desc *rd)
  327. {
  328. kfree(rd);
  329. }
  330. /*
  331. * Return the pointer to the largepage write count for a given
  332. * gfn, handling slots that are not large page aligned.
  333. */
  334. static int *slot_largepage_idx(gfn_t gfn,
  335. struct kvm_memory_slot *slot,
  336. int level)
  337. {
  338. unsigned long idx;
  339. idx = (gfn / KVM_PAGES_PER_HPAGE(level)) -
  340. (slot->base_gfn / KVM_PAGES_PER_HPAGE(level));
  341. return &slot->lpage_info[level - 2][idx].write_count;
  342. }
  343. static void account_shadowed(struct kvm *kvm, gfn_t gfn)
  344. {
  345. struct kvm_memory_slot *slot;
  346. int *write_count;
  347. int i;
  348. gfn = unalias_gfn(kvm, gfn);
  349. slot = gfn_to_memslot_unaliased(kvm, gfn);
  350. for (i = PT_DIRECTORY_LEVEL;
  351. i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
  352. write_count = slot_largepage_idx(gfn, slot, i);
  353. *write_count += 1;
  354. }
  355. }
  356. static void unaccount_shadowed(struct kvm *kvm, gfn_t gfn)
  357. {
  358. struct kvm_memory_slot *slot;
  359. int *write_count;
  360. int i;
  361. gfn = unalias_gfn(kvm, gfn);
  362. for (i = PT_DIRECTORY_LEVEL;
  363. i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
  364. slot = gfn_to_memslot_unaliased(kvm, gfn);
  365. write_count = slot_largepage_idx(gfn, slot, i);
  366. *write_count -= 1;
  367. WARN_ON(*write_count < 0);
  368. }
  369. }
  370. static int has_wrprotected_page(struct kvm *kvm,
  371. gfn_t gfn,
  372. int level)
  373. {
  374. struct kvm_memory_slot *slot;
  375. int *largepage_idx;
  376. gfn = unalias_gfn(kvm, gfn);
  377. slot = gfn_to_memslot_unaliased(kvm, gfn);
  378. if (slot) {
  379. largepage_idx = slot_largepage_idx(gfn, slot, level);
  380. return *largepage_idx;
  381. }
  382. return 1;
  383. }
  384. static int host_mapping_level(struct kvm *kvm, gfn_t gfn)
  385. {
  386. unsigned long page_size;
  387. int i, ret = 0;
  388. page_size = kvm_host_page_size(kvm, gfn);
  389. for (i = PT_PAGE_TABLE_LEVEL;
  390. i < (PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES); ++i) {
  391. if (page_size >= KVM_HPAGE_SIZE(i))
  392. ret = i;
  393. else
  394. break;
  395. }
  396. return ret;
  397. }
  398. static int mapping_level(struct kvm_vcpu *vcpu, gfn_t large_gfn)
  399. {
  400. struct kvm_memory_slot *slot;
  401. int host_level, level, max_level;
  402. slot = gfn_to_memslot(vcpu->kvm, large_gfn);
  403. if (slot && slot->dirty_bitmap)
  404. return PT_PAGE_TABLE_LEVEL;
  405. host_level = host_mapping_level(vcpu->kvm, large_gfn);
  406. if (host_level == PT_PAGE_TABLE_LEVEL)
  407. return host_level;
  408. max_level = kvm_x86_ops->get_lpage_level() < host_level ?
  409. kvm_x86_ops->get_lpage_level() : host_level;
  410. for (level = PT_DIRECTORY_LEVEL; level <= max_level; ++level)
  411. if (has_wrprotected_page(vcpu->kvm, large_gfn, level))
  412. break;
  413. return level - 1;
  414. }
  415. /*
  416. * Take gfn and return the reverse mapping to it.
  417. * Note: gfn must be unaliased before this function get called
  418. */
  419. static unsigned long *gfn_to_rmap(struct kvm *kvm, gfn_t gfn, int level)
  420. {
  421. struct kvm_memory_slot *slot;
  422. unsigned long idx;
  423. slot = gfn_to_memslot(kvm, gfn);
  424. if (likely(level == PT_PAGE_TABLE_LEVEL))
  425. return &slot->rmap[gfn - slot->base_gfn];
  426. idx = (gfn / KVM_PAGES_PER_HPAGE(level)) -
  427. (slot->base_gfn / KVM_PAGES_PER_HPAGE(level));
  428. return &slot->lpage_info[level - 2][idx].rmap_pde;
  429. }
  430. /*
  431. * Reverse mapping data structures:
  432. *
  433. * If rmapp bit zero is zero, then rmapp point to the shadw page table entry
  434. * that points to page_address(page).
  435. *
  436. * If rmapp bit zero is one, (then rmap & ~1) points to a struct kvm_rmap_desc
  437. * containing more mappings.
  438. *
  439. * Returns the number of rmap entries before the spte was added or zero if
  440. * the spte was not added.
  441. *
  442. */
  443. static int rmap_add(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
  444. {
  445. struct kvm_mmu_page *sp;
  446. struct kvm_rmap_desc *desc;
  447. unsigned long *rmapp;
  448. int i, count = 0;
  449. if (!is_rmap_spte(*spte))
  450. return count;
  451. gfn = unalias_gfn(vcpu->kvm, gfn);
  452. sp = page_header(__pa(spte));
  453. sp->gfns[spte - sp->spt] = gfn;
  454. rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
  455. if (!*rmapp) {
  456. rmap_printk("rmap_add: %p %llx 0->1\n", spte, *spte);
  457. *rmapp = (unsigned long)spte;
  458. } else if (!(*rmapp & 1)) {
  459. rmap_printk("rmap_add: %p %llx 1->many\n", spte, *spte);
  460. desc = mmu_alloc_rmap_desc(vcpu);
  461. desc->sptes[0] = (u64 *)*rmapp;
  462. desc->sptes[1] = spte;
  463. *rmapp = (unsigned long)desc | 1;
  464. } else {
  465. rmap_printk("rmap_add: %p %llx many->many\n", spte, *spte);
  466. desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  467. while (desc->sptes[RMAP_EXT-1] && desc->more) {
  468. desc = desc->more;
  469. count += RMAP_EXT;
  470. }
  471. if (desc->sptes[RMAP_EXT-1]) {
  472. desc->more = mmu_alloc_rmap_desc(vcpu);
  473. desc = desc->more;
  474. }
  475. for (i = 0; desc->sptes[i]; ++i)
  476. ;
  477. desc->sptes[i] = spte;
  478. }
  479. return count;
  480. }
  481. static void rmap_desc_remove_entry(unsigned long *rmapp,
  482. struct kvm_rmap_desc *desc,
  483. int i,
  484. struct kvm_rmap_desc *prev_desc)
  485. {
  486. int j;
  487. for (j = RMAP_EXT - 1; !desc->sptes[j] && j > i; --j)
  488. ;
  489. desc->sptes[i] = desc->sptes[j];
  490. desc->sptes[j] = NULL;
  491. if (j != 0)
  492. return;
  493. if (!prev_desc && !desc->more)
  494. *rmapp = (unsigned long)desc->sptes[0];
  495. else
  496. if (prev_desc)
  497. prev_desc->more = desc->more;
  498. else
  499. *rmapp = (unsigned long)desc->more | 1;
  500. mmu_free_rmap_desc(desc);
  501. }
  502. static void rmap_remove(struct kvm *kvm, u64 *spte)
  503. {
  504. struct kvm_rmap_desc *desc;
  505. struct kvm_rmap_desc *prev_desc;
  506. struct kvm_mmu_page *sp;
  507. pfn_t pfn;
  508. unsigned long *rmapp;
  509. int i;
  510. if (!is_rmap_spte(*spte))
  511. return;
  512. sp = page_header(__pa(spte));
  513. pfn = spte_to_pfn(*spte);
  514. if (*spte & shadow_accessed_mask)
  515. kvm_set_pfn_accessed(pfn);
  516. if (is_writable_pte(*spte))
  517. kvm_set_pfn_dirty(pfn);
  518. rmapp = gfn_to_rmap(kvm, sp->gfns[spte - sp->spt], sp->role.level);
  519. if (!*rmapp) {
  520. printk(KERN_ERR "rmap_remove: %p %llx 0->BUG\n", spte, *spte);
  521. BUG();
  522. } else if (!(*rmapp & 1)) {
  523. rmap_printk("rmap_remove: %p %llx 1->0\n", spte, *spte);
  524. if ((u64 *)*rmapp != spte) {
  525. printk(KERN_ERR "rmap_remove: %p %llx 1->BUG\n",
  526. spte, *spte);
  527. BUG();
  528. }
  529. *rmapp = 0;
  530. } else {
  531. rmap_printk("rmap_remove: %p %llx many->many\n", spte, *spte);
  532. desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  533. prev_desc = NULL;
  534. while (desc) {
  535. for (i = 0; i < RMAP_EXT && desc->sptes[i]; ++i)
  536. if (desc->sptes[i] == spte) {
  537. rmap_desc_remove_entry(rmapp,
  538. desc, i,
  539. prev_desc);
  540. return;
  541. }
  542. prev_desc = desc;
  543. desc = desc->more;
  544. }
  545. pr_err("rmap_remove: %p %llx many->many\n", spte, *spte);
  546. BUG();
  547. }
  548. }
  549. static u64 *rmap_next(struct kvm *kvm, unsigned long *rmapp, u64 *spte)
  550. {
  551. struct kvm_rmap_desc *desc;
  552. struct kvm_rmap_desc *prev_desc;
  553. u64 *prev_spte;
  554. int i;
  555. if (!*rmapp)
  556. return NULL;
  557. else if (!(*rmapp & 1)) {
  558. if (!spte)
  559. return (u64 *)*rmapp;
  560. return NULL;
  561. }
  562. desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  563. prev_desc = NULL;
  564. prev_spte = NULL;
  565. while (desc) {
  566. for (i = 0; i < RMAP_EXT && desc->sptes[i]; ++i) {
  567. if (prev_spte == spte)
  568. return desc->sptes[i];
  569. prev_spte = desc->sptes[i];
  570. }
  571. desc = desc->more;
  572. }
  573. return NULL;
  574. }
  575. static int rmap_write_protect(struct kvm *kvm, u64 gfn)
  576. {
  577. unsigned long *rmapp;
  578. u64 *spte;
  579. int i, write_protected = 0;
  580. gfn = unalias_gfn(kvm, gfn);
  581. rmapp = gfn_to_rmap(kvm, gfn, PT_PAGE_TABLE_LEVEL);
  582. spte = rmap_next(kvm, rmapp, NULL);
  583. while (spte) {
  584. BUG_ON(!spte);
  585. BUG_ON(!(*spte & PT_PRESENT_MASK));
  586. rmap_printk("rmap_write_protect: spte %p %llx\n", spte, *spte);
  587. if (is_writable_pte(*spte)) {
  588. __set_spte(spte, *spte & ~PT_WRITABLE_MASK);
  589. write_protected = 1;
  590. }
  591. spte = rmap_next(kvm, rmapp, spte);
  592. }
  593. if (write_protected) {
  594. pfn_t pfn;
  595. spte = rmap_next(kvm, rmapp, NULL);
  596. pfn = spte_to_pfn(*spte);
  597. kvm_set_pfn_dirty(pfn);
  598. }
  599. /* check for huge page mappings */
  600. for (i = PT_DIRECTORY_LEVEL;
  601. i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
  602. rmapp = gfn_to_rmap(kvm, gfn, i);
  603. spte = rmap_next(kvm, rmapp, NULL);
  604. while (spte) {
  605. BUG_ON(!spte);
  606. BUG_ON(!(*spte & PT_PRESENT_MASK));
  607. BUG_ON((*spte & (PT_PAGE_SIZE_MASK|PT_PRESENT_MASK)) != (PT_PAGE_SIZE_MASK|PT_PRESENT_MASK));
  608. pgprintk("rmap_write_protect(large): spte %p %llx %lld\n", spte, *spte, gfn);
  609. if (is_writable_pte(*spte)) {
  610. rmap_remove(kvm, spte);
  611. --kvm->stat.lpages;
  612. __set_spte(spte, shadow_trap_nonpresent_pte);
  613. spte = NULL;
  614. write_protected = 1;
  615. }
  616. spte = rmap_next(kvm, rmapp, spte);
  617. }
  618. }
  619. return write_protected;
  620. }
  621. static int kvm_unmap_rmapp(struct kvm *kvm, unsigned long *rmapp,
  622. unsigned long data)
  623. {
  624. u64 *spte;
  625. int need_tlb_flush = 0;
  626. while ((spte = rmap_next(kvm, rmapp, NULL))) {
  627. BUG_ON(!(*spte & PT_PRESENT_MASK));
  628. rmap_printk("kvm_rmap_unmap_hva: spte %p %llx\n", spte, *spte);
  629. rmap_remove(kvm, spte);
  630. __set_spte(spte, shadow_trap_nonpresent_pte);
  631. need_tlb_flush = 1;
  632. }
  633. return need_tlb_flush;
  634. }
  635. static int kvm_set_pte_rmapp(struct kvm *kvm, unsigned long *rmapp,
  636. unsigned long data)
  637. {
  638. int need_flush = 0;
  639. u64 *spte, new_spte;
  640. pte_t *ptep = (pte_t *)data;
  641. pfn_t new_pfn;
  642. WARN_ON(pte_huge(*ptep));
  643. new_pfn = pte_pfn(*ptep);
  644. spte = rmap_next(kvm, rmapp, NULL);
  645. while (spte) {
  646. BUG_ON(!is_shadow_present_pte(*spte));
  647. rmap_printk("kvm_set_pte_rmapp: spte %p %llx\n", spte, *spte);
  648. need_flush = 1;
  649. if (pte_write(*ptep)) {
  650. rmap_remove(kvm, spte);
  651. __set_spte(spte, shadow_trap_nonpresent_pte);
  652. spte = rmap_next(kvm, rmapp, NULL);
  653. } else {
  654. new_spte = *spte &~ (PT64_BASE_ADDR_MASK);
  655. new_spte |= (u64)new_pfn << PAGE_SHIFT;
  656. new_spte &= ~PT_WRITABLE_MASK;
  657. new_spte &= ~SPTE_HOST_WRITEABLE;
  658. if (is_writable_pte(*spte))
  659. kvm_set_pfn_dirty(spte_to_pfn(*spte));
  660. __set_spte(spte, new_spte);
  661. spte = rmap_next(kvm, rmapp, spte);
  662. }
  663. }
  664. if (need_flush)
  665. kvm_flush_remote_tlbs(kvm);
  666. return 0;
  667. }
  668. static int kvm_handle_hva(struct kvm *kvm, unsigned long hva,
  669. unsigned long data,
  670. int (*handler)(struct kvm *kvm, unsigned long *rmapp,
  671. unsigned long data))
  672. {
  673. int i, j;
  674. int ret;
  675. int retval = 0;
  676. struct kvm_memslots *slots;
  677. slots = rcu_dereference(kvm->memslots);
  678. for (i = 0; i < slots->nmemslots; i++) {
  679. struct kvm_memory_slot *memslot = &slots->memslots[i];
  680. unsigned long start = memslot->userspace_addr;
  681. unsigned long end;
  682. end = start + (memslot->npages << PAGE_SHIFT);
  683. if (hva >= start && hva < end) {
  684. gfn_t gfn_offset = (hva - start) >> PAGE_SHIFT;
  685. ret = handler(kvm, &memslot->rmap[gfn_offset], data);
  686. for (j = 0; j < KVM_NR_PAGE_SIZES - 1; ++j) {
  687. int idx = gfn_offset;
  688. idx /= KVM_PAGES_PER_HPAGE(PT_DIRECTORY_LEVEL + j);
  689. ret |= handler(kvm,
  690. &memslot->lpage_info[j][idx].rmap_pde,
  691. data);
  692. }
  693. trace_kvm_age_page(hva, memslot, ret);
  694. retval |= ret;
  695. }
  696. }
  697. return retval;
  698. }
  699. int kvm_unmap_hva(struct kvm *kvm, unsigned long hva)
  700. {
  701. return kvm_handle_hva(kvm, hva, 0, kvm_unmap_rmapp);
  702. }
  703. void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte)
  704. {
  705. kvm_handle_hva(kvm, hva, (unsigned long)&pte, kvm_set_pte_rmapp);
  706. }
  707. static int kvm_age_rmapp(struct kvm *kvm, unsigned long *rmapp,
  708. unsigned long data)
  709. {
  710. u64 *spte;
  711. int young = 0;
  712. /*
  713. * Emulate the accessed bit for EPT, by checking if this page has
  714. * an EPT mapping, and clearing it if it does. On the next access,
  715. * a new EPT mapping will be established.
  716. * This has some overhead, but not as much as the cost of swapping
  717. * out actively used pages or breaking up actively used hugepages.
  718. */
  719. if (!shadow_accessed_mask)
  720. return kvm_unmap_rmapp(kvm, rmapp, data);
  721. spte = rmap_next(kvm, rmapp, NULL);
  722. while (spte) {
  723. int _young;
  724. u64 _spte = *spte;
  725. BUG_ON(!(_spte & PT_PRESENT_MASK));
  726. _young = _spte & PT_ACCESSED_MASK;
  727. if (_young) {
  728. young = 1;
  729. clear_bit(PT_ACCESSED_SHIFT, (unsigned long *)spte);
  730. }
  731. spte = rmap_next(kvm, rmapp, spte);
  732. }
  733. return young;
  734. }
  735. #define RMAP_RECYCLE_THRESHOLD 1000
  736. static void rmap_recycle(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
  737. {
  738. unsigned long *rmapp;
  739. struct kvm_mmu_page *sp;
  740. sp = page_header(__pa(spte));
  741. gfn = unalias_gfn(vcpu->kvm, gfn);
  742. rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
  743. kvm_unmap_rmapp(vcpu->kvm, rmapp, 0);
  744. kvm_flush_remote_tlbs(vcpu->kvm);
  745. }
  746. int kvm_age_hva(struct kvm *kvm, unsigned long hva)
  747. {
  748. return kvm_handle_hva(kvm, hva, 0, kvm_age_rmapp);
  749. }
  750. #ifdef MMU_DEBUG
  751. static int is_empty_shadow_page(u64 *spt)
  752. {
  753. u64 *pos;
  754. u64 *end;
  755. for (pos = spt, end = pos + PAGE_SIZE / sizeof(u64); pos != end; pos++)
  756. if (is_shadow_present_pte(*pos)) {
  757. printk(KERN_ERR "%s: %p %llx\n", __func__,
  758. pos, *pos);
  759. return 0;
  760. }
  761. return 1;
  762. }
  763. #endif
  764. static void kvm_mmu_free_page(struct kvm *kvm, struct kvm_mmu_page *sp)
  765. {
  766. ASSERT(is_empty_shadow_page(sp->spt));
  767. list_del(&sp->link);
  768. __free_page(virt_to_page(sp->spt));
  769. __free_page(virt_to_page(sp->gfns));
  770. kfree(sp);
  771. ++kvm->arch.n_free_mmu_pages;
  772. }
  773. static unsigned kvm_page_table_hashfn(gfn_t gfn)
  774. {
  775. return gfn & ((1 << KVM_MMU_HASH_SHIFT) - 1);
  776. }
  777. static struct kvm_mmu_page *kvm_mmu_alloc_page(struct kvm_vcpu *vcpu,
  778. u64 *parent_pte)
  779. {
  780. struct kvm_mmu_page *sp;
  781. sp = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_header_cache, sizeof *sp);
  782. sp->spt = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache, PAGE_SIZE);
  783. sp->gfns = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache, PAGE_SIZE);
  784. set_page_private(virt_to_page(sp->spt), (unsigned long)sp);
  785. list_add(&sp->link, &vcpu->kvm->arch.active_mmu_pages);
  786. INIT_LIST_HEAD(&sp->oos_link);
  787. bitmap_zero(sp->slot_bitmap, KVM_MEMORY_SLOTS + KVM_PRIVATE_MEM_SLOTS);
  788. sp->multimapped = 0;
  789. sp->parent_pte = parent_pte;
  790. --vcpu->kvm->arch.n_free_mmu_pages;
  791. return sp;
  792. }
  793. static void mmu_page_add_parent_pte(struct kvm_vcpu *vcpu,
  794. struct kvm_mmu_page *sp, u64 *parent_pte)
  795. {
  796. struct kvm_pte_chain *pte_chain;
  797. struct hlist_node *node;
  798. int i;
  799. if (!parent_pte)
  800. return;
  801. if (!sp->multimapped) {
  802. u64 *old = sp->parent_pte;
  803. if (!old) {
  804. sp->parent_pte = parent_pte;
  805. return;
  806. }
  807. sp->multimapped = 1;
  808. pte_chain = mmu_alloc_pte_chain(vcpu);
  809. INIT_HLIST_HEAD(&sp->parent_ptes);
  810. hlist_add_head(&pte_chain->link, &sp->parent_ptes);
  811. pte_chain->parent_ptes[0] = old;
  812. }
  813. hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link) {
  814. if (pte_chain->parent_ptes[NR_PTE_CHAIN_ENTRIES-1])
  815. continue;
  816. for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i)
  817. if (!pte_chain->parent_ptes[i]) {
  818. pte_chain->parent_ptes[i] = parent_pte;
  819. return;
  820. }
  821. }
  822. pte_chain = mmu_alloc_pte_chain(vcpu);
  823. BUG_ON(!pte_chain);
  824. hlist_add_head(&pte_chain->link, &sp->parent_ptes);
  825. pte_chain->parent_ptes[0] = parent_pte;
  826. }
  827. static void mmu_page_remove_parent_pte(struct kvm_mmu_page *sp,
  828. u64 *parent_pte)
  829. {
  830. struct kvm_pte_chain *pte_chain;
  831. struct hlist_node *node;
  832. int i;
  833. if (!sp->multimapped) {
  834. BUG_ON(sp->parent_pte != parent_pte);
  835. sp->parent_pte = NULL;
  836. return;
  837. }
  838. hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
  839. for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
  840. if (!pte_chain->parent_ptes[i])
  841. break;
  842. if (pte_chain->parent_ptes[i] != parent_pte)
  843. continue;
  844. while (i + 1 < NR_PTE_CHAIN_ENTRIES
  845. && pte_chain->parent_ptes[i + 1]) {
  846. pte_chain->parent_ptes[i]
  847. = pte_chain->parent_ptes[i + 1];
  848. ++i;
  849. }
  850. pte_chain->parent_ptes[i] = NULL;
  851. if (i == 0) {
  852. hlist_del(&pte_chain->link);
  853. mmu_free_pte_chain(pte_chain);
  854. if (hlist_empty(&sp->parent_ptes)) {
  855. sp->multimapped = 0;
  856. sp->parent_pte = NULL;
  857. }
  858. }
  859. return;
  860. }
  861. BUG();
  862. }
  863. static void mmu_parent_walk(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
  864. mmu_parent_walk_fn fn)
  865. {
  866. struct kvm_pte_chain *pte_chain;
  867. struct hlist_node *node;
  868. struct kvm_mmu_page *parent_sp;
  869. int i;
  870. if (!sp->multimapped && sp->parent_pte) {
  871. parent_sp = page_header(__pa(sp->parent_pte));
  872. fn(vcpu, parent_sp);
  873. mmu_parent_walk(vcpu, parent_sp, fn);
  874. return;
  875. }
  876. hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
  877. for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
  878. if (!pte_chain->parent_ptes[i])
  879. break;
  880. parent_sp = page_header(__pa(pte_chain->parent_ptes[i]));
  881. fn(vcpu, parent_sp);
  882. mmu_parent_walk(vcpu, parent_sp, fn);
  883. }
  884. }
  885. static void kvm_mmu_update_unsync_bitmap(u64 *spte)
  886. {
  887. unsigned int index;
  888. struct kvm_mmu_page *sp = page_header(__pa(spte));
  889. index = spte - sp->spt;
  890. if (!__test_and_set_bit(index, sp->unsync_child_bitmap))
  891. sp->unsync_children++;
  892. WARN_ON(!sp->unsync_children);
  893. }
  894. static void kvm_mmu_update_parents_unsync(struct kvm_mmu_page *sp)
  895. {
  896. struct kvm_pte_chain *pte_chain;
  897. struct hlist_node *node;
  898. int i;
  899. if (!sp->parent_pte)
  900. return;
  901. if (!sp->multimapped) {
  902. kvm_mmu_update_unsync_bitmap(sp->parent_pte);
  903. return;
  904. }
  905. hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
  906. for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
  907. if (!pte_chain->parent_ptes[i])
  908. break;
  909. kvm_mmu_update_unsync_bitmap(pte_chain->parent_ptes[i]);
  910. }
  911. }
  912. static int unsync_walk_fn(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
  913. {
  914. kvm_mmu_update_parents_unsync(sp);
  915. return 1;
  916. }
  917. static void kvm_mmu_mark_parents_unsync(struct kvm_vcpu *vcpu,
  918. struct kvm_mmu_page *sp)
  919. {
  920. mmu_parent_walk(vcpu, sp, unsync_walk_fn);
  921. kvm_mmu_update_parents_unsync(sp);
  922. }
  923. static void nonpaging_prefetch_page(struct kvm_vcpu *vcpu,
  924. struct kvm_mmu_page *sp)
  925. {
  926. int i;
  927. for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
  928. sp->spt[i] = shadow_trap_nonpresent_pte;
  929. }
  930. static int nonpaging_sync_page(struct kvm_vcpu *vcpu,
  931. struct kvm_mmu_page *sp)
  932. {
  933. return 1;
  934. }
  935. static void nonpaging_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
  936. {
  937. }
  938. #define KVM_PAGE_ARRAY_NR 16
  939. struct kvm_mmu_pages {
  940. struct mmu_page_and_offset {
  941. struct kvm_mmu_page *sp;
  942. unsigned int idx;
  943. } page[KVM_PAGE_ARRAY_NR];
  944. unsigned int nr;
  945. };
  946. #define for_each_unsync_children(bitmap, idx) \
  947. for (idx = find_first_bit(bitmap, 512); \
  948. idx < 512; \
  949. idx = find_next_bit(bitmap, 512, idx+1))
  950. static int mmu_pages_add(struct kvm_mmu_pages *pvec, struct kvm_mmu_page *sp,
  951. int idx)
  952. {
  953. int i;
  954. if (sp->unsync)
  955. for (i=0; i < pvec->nr; i++)
  956. if (pvec->page[i].sp == sp)
  957. return 0;
  958. pvec->page[pvec->nr].sp = sp;
  959. pvec->page[pvec->nr].idx = idx;
  960. pvec->nr++;
  961. return (pvec->nr == KVM_PAGE_ARRAY_NR);
  962. }
  963. static int __mmu_unsync_walk(struct kvm_mmu_page *sp,
  964. struct kvm_mmu_pages *pvec)
  965. {
  966. int i, ret, nr_unsync_leaf = 0;
  967. for_each_unsync_children(sp->unsync_child_bitmap, i) {
  968. u64 ent = sp->spt[i];
  969. if (is_shadow_present_pte(ent) && !is_large_pte(ent)) {
  970. struct kvm_mmu_page *child;
  971. child = page_header(ent & PT64_BASE_ADDR_MASK);
  972. if (child->unsync_children) {
  973. if (mmu_pages_add(pvec, child, i))
  974. return -ENOSPC;
  975. ret = __mmu_unsync_walk(child, pvec);
  976. if (!ret)
  977. __clear_bit(i, sp->unsync_child_bitmap);
  978. else if (ret > 0)
  979. nr_unsync_leaf += ret;
  980. else
  981. return ret;
  982. }
  983. if (child->unsync) {
  984. nr_unsync_leaf++;
  985. if (mmu_pages_add(pvec, child, i))
  986. return -ENOSPC;
  987. }
  988. }
  989. }
  990. if (find_first_bit(sp->unsync_child_bitmap, 512) == 512)
  991. sp->unsync_children = 0;
  992. return nr_unsync_leaf;
  993. }
  994. static int mmu_unsync_walk(struct kvm_mmu_page *sp,
  995. struct kvm_mmu_pages *pvec)
  996. {
  997. if (!sp->unsync_children)
  998. return 0;
  999. mmu_pages_add(pvec, sp, 0);
  1000. return __mmu_unsync_walk(sp, pvec);
  1001. }
  1002. static struct kvm_mmu_page *kvm_mmu_lookup_page(struct kvm *kvm, gfn_t gfn)
  1003. {
  1004. unsigned index;
  1005. struct hlist_head *bucket;
  1006. struct kvm_mmu_page *sp;
  1007. struct hlist_node *node;
  1008. pgprintk("%s: looking for gfn %lx\n", __func__, gfn);
  1009. index = kvm_page_table_hashfn(gfn);
  1010. bucket = &kvm->arch.mmu_page_hash[index];
  1011. hlist_for_each_entry(sp, node, bucket, hash_link)
  1012. if (sp->gfn == gfn && !sp->role.direct
  1013. && !sp->role.invalid) {
  1014. pgprintk("%s: found role %x\n",
  1015. __func__, sp->role.word);
  1016. return sp;
  1017. }
  1018. return NULL;
  1019. }
  1020. static void kvm_unlink_unsync_page(struct kvm *kvm, struct kvm_mmu_page *sp)
  1021. {
  1022. WARN_ON(!sp->unsync);
  1023. sp->unsync = 0;
  1024. --kvm->stat.mmu_unsync;
  1025. }
  1026. static int kvm_mmu_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp);
  1027. static int kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
  1028. {
  1029. if (sp->role.glevels != vcpu->arch.mmu.root_level) {
  1030. kvm_mmu_zap_page(vcpu->kvm, sp);
  1031. return 1;
  1032. }
  1033. trace_kvm_mmu_sync_page(sp);
  1034. if (rmap_write_protect(vcpu->kvm, sp->gfn))
  1035. kvm_flush_remote_tlbs(vcpu->kvm);
  1036. kvm_unlink_unsync_page(vcpu->kvm, sp);
  1037. if (vcpu->arch.mmu.sync_page(vcpu, sp)) {
  1038. kvm_mmu_zap_page(vcpu->kvm, sp);
  1039. return 1;
  1040. }
  1041. kvm_mmu_flush_tlb(vcpu);
  1042. return 0;
  1043. }
  1044. struct mmu_page_path {
  1045. struct kvm_mmu_page *parent[PT64_ROOT_LEVEL-1];
  1046. unsigned int idx[PT64_ROOT_LEVEL-1];
  1047. };
  1048. #define for_each_sp(pvec, sp, parents, i) \
  1049. for (i = mmu_pages_next(&pvec, &parents, -1), \
  1050. sp = pvec.page[i].sp; \
  1051. i < pvec.nr && ({ sp = pvec.page[i].sp; 1;}); \
  1052. i = mmu_pages_next(&pvec, &parents, i))
  1053. static int mmu_pages_next(struct kvm_mmu_pages *pvec,
  1054. struct mmu_page_path *parents,
  1055. int i)
  1056. {
  1057. int n;
  1058. for (n = i+1; n < pvec->nr; n++) {
  1059. struct kvm_mmu_page *sp = pvec->page[n].sp;
  1060. if (sp->role.level == PT_PAGE_TABLE_LEVEL) {
  1061. parents->idx[0] = pvec->page[n].idx;
  1062. return n;
  1063. }
  1064. parents->parent[sp->role.level-2] = sp;
  1065. parents->idx[sp->role.level-1] = pvec->page[n].idx;
  1066. }
  1067. return n;
  1068. }
  1069. static void mmu_pages_clear_parents(struct mmu_page_path *parents)
  1070. {
  1071. struct kvm_mmu_page *sp;
  1072. unsigned int level = 0;
  1073. do {
  1074. unsigned int idx = parents->idx[level];
  1075. sp = parents->parent[level];
  1076. if (!sp)
  1077. return;
  1078. --sp->unsync_children;
  1079. WARN_ON((int)sp->unsync_children < 0);
  1080. __clear_bit(idx, sp->unsync_child_bitmap);
  1081. level++;
  1082. } while (level < PT64_ROOT_LEVEL-1 && !sp->unsync_children);
  1083. }
  1084. static void kvm_mmu_pages_init(struct kvm_mmu_page *parent,
  1085. struct mmu_page_path *parents,
  1086. struct kvm_mmu_pages *pvec)
  1087. {
  1088. parents->parent[parent->role.level-1] = NULL;
  1089. pvec->nr = 0;
  1090. }
  1091. static void mmu_sync_children(struct kvm_vcpu *vcpu,
  1092. struct kvm_mmu_page *parent)
  1093. {
  1094. int i;
  1095. struct kvm_mmu_page *sp;
  1096. struct mmu_page_path parents;
  1097. struct kvm_mmu_pages pages;
  1098. kvm_mmu_pages_init(parent, &parents, &pages);
  1099. while (mmu_unsync_walk(parent, &pages)) {
  1100. int protected = 0;
  1101. for_each_sp(pages, sp, parents, i)
  1102. protected |= rmap_write_protect(vcpu->kvm, sp->gfn);
  1103. if (protected)
  1104. kvm_flush_remote_tlbs(vcpu->kvm);
  1105. for_each_sp(pages, sp, parents, i) {
  1106. kvm_sync_page(vcpu, sp);
  1107. mmu_pages_clear_parents(&parents);
  1108. }
  1109. cond_resched_lock(&vcpu->kvm->mmu_lock);
  1110. kvm_mmu_pages_init(parent, &parents, &pages);
  1111. }
  1112. }
  1113. static struct kvm_mmu_page *kvm_mmu_get_page(struct kvm_vcpu *vcpu,
  1114. gfn_t gfn,
  1115. gva_t gaddr,
  1116. unsigned level,
  1117. int direct,
  1118. unsigned access,
  1119. u64 *parent_pte)
  1120. {
  1121. union kvm_mmu_page_role role;
  1122. unsigned index;
  1123. unsigned quadrant;
  1124. struct hlist_head *bucket;
  1125. struct kvm_mmu_page *sp;
  1126. struct hlist_node *node, *tmp;
  1127. role = vcpu->arch.mmu.base_role;
  1128. role.level = level;
  1129. role.direct = direct;
  1130. role.access = access;
  1131. if (vcpu->arch.mmu.root_level <= PT32_ROOT_LEVEL) {
  1132. quadrant = gaddr >> (PAGE_SHIFT + (PT64_PT_BITS * level));
  1133. quadrant &= (1 << ((PT32_PT_BITS - PT64_PT_BITS) * level)) - 1;
  1134. role.quadrant = quadrant;
  1135. }
  1136. index = kvm_page_table_hashfn(gfn);
  1137. bucket = &vcpu->kvm->arch.mmu_page_hash[index];
  1138. hlist_for_each_entry_safe(sp, node, tmp, bucket, hash_link)
  1139. if (sp->gfn == gfn) {
  1140. if (sp->unsync)
  1141. if (kvm_sync_page(vcpu, sp))
  1142. continue;
  1143. if (sp->role.word != role.word)
  1144. continue;
  1145. mmu_page_add_parent_pte(vcpu, sp, parent_pte);
  1146. if (sp->unsync_children) {
  1147. set_bit(KVM_REQ_MMU_SYNC, &vcpu->requests);
  1148. kvm_mmu_mark_parents_unsync(vcpu, sp);
  1149. }
  1150. trace_kvm_mmu_get_page(sp, false);
  1151. return sp;
  1152. }
  1153. ++vcpu->kvm->stat.mmu_cache_miss;
  1154. sp = kvm_mmu_alloc_page(vcpu, parent_pte);
  1155. if (!sp)
  1156. return sp;
  1157. sp->gfn = gfn;
  1158. sp->role = role;
  1159. hlist_add_head(&sp->hash_link, bucket);
  1160. if (!direct) {
  1161. if (rmap_write_protect(vcpu->kvm, gfn))
  1162. kvm_flush_remote_tlbs(vcpu->kvm);
  1163. account_shadowed(vcpu->kvm, gfn);
  1164. }
  1165. if (shadow_trap_nonpresent_pte != shadow_notrap_nonpresent_pte)
  1166. vcpu->arch.mmu.prefetch_page(vcpu, sp);
  1167. else
  1168. nonpaging_prefetch_page(vcpu, sp);
  1169. trace_kvm_mmu_get_page(sp, true);
  1170. return sp;
  1171. }
  1172. static void shadow_walk_init(struct kvm_shadow_walk_iterator *iterator,
  1173. struct kvm_vcpu *vcpu, u64 addr)
  1174. {
  1175. iterator->addr = addr;
  1176. iterator->shadow_addr = vcpu->arch.mmu.root_hpa;
  1177. iterator->level = vcpu->arch.mmu.shadow_root_level;
  1178. if (iterator->level == PT32E_ROOT_LEVEL) {
  1179. iterator->shadow_addr
  1180. = vcpu->arch.mmu.pae_root[(addr >> 30) & 3];
  1181. iterator->shadow_addr &= PT64_BASE_ADDR_MASK;
  1182. --iterator->level;
  1183. if (!iterator->shadow_addr)
  1184. iterator->level = 0;
  1185. }
  1186. }
  1187. static bool shadow_walk_okay(struct kvm_shadow_walk_iterator *iterator)
  1188. {
  1189. if (iterator->level < PT_PAGE_TABLE_LEVEL)
  1190. return false;
  1191. if (iterator->level == PT_PAGE_TABLE_LEVEL)
  1192. if (is_large_pte(*iterator->sptep))
  1193. return false;
  1194. iterator->index = SHADOW_PT_INDEX(iterator->addr, iterator->level);
  1195. iterator->sptep = ((u64 *)__va(iterator->shadow_addr)) + iterator->index;
  1196. return true;
  1197. }
  1198. static void shadow_walk_next(struct kvm_shadow_walk_iterator *iterator)
  1199. {
  1200. iterator->shadow_addr = *iterator->sptep & PT64_BASE_ADDR_MASK;
  1201. --iterator->level;
  1202. }
  1203. static void kvm_mmu_page_unlink_children(struct kvm *kvm,
  1204. struct kvm_mmu_page *sp)
  1205. {
  1206. unsigned i;
  1207. u64 *pt;
  1208. u64 ent;
  1209. pt = sp->spt;
  1210. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  1211. ent = pt[i];
  1212. if (is_shadow_present_pte(ent)) {
  1213. if (!is_last_spte(ent, sp->role.level)) {
  1214. ent &= PT64_BASE_ADDR_MASK;
  1215. mmu_page_remove_parent_pte(page_header(ent),
  1216. &pt[i]);
  1217. } else {
  1218. if (is_large_pte(ent))
  1219. --kvm->stat.lpages;
  1220. rmap_remove(kvm, &pt[i]);
  1221. }
  1222. }
  1223. pt[i] = shadow_trap_nonpresent_pte;
  1224. }
  1225. }
  1226. static void kvm_mmu_put_page(struct kvm_mmu_page *sp, u64 *parent_pte)
  1227. {
  1228. mmu_page_remove_parent_pte(sp, parent_pte);
  1229. }
  1230. static void kvm_mmu_reset_last_pte_updated(struct kvm *kvm)
  1231. {
  1232. int i;
  1233. struct kvm_vcpu *vcpu;
  1234. kvm_for_each_vcpu(i, vcpu, kvm)
  1235. vcpu->arch.last_pte_updated = NULL;
  1236. }
  1237. static void kvm_mmu_unlink_parents(struct kvm *kvm, struct kvm_mmu_page *sp)
  1238. {
  1239. u64 *parent_pte;
  1240. while (sp->multimapped || sp->parent_pte) {
  1241. if (!sp->multimapped)
  1242. parent_pte = sp->parent_pte;
  1243. else {
  1244. struct kvm_pte_chain *chain;
  1245. chain = container_of(sp->parent_ptes.first,
  1246. struct kvm_pte_chain, link);
  1247. parent_pte = chain->parent_ptes[0];
  1248. }
  1249. BUG_ON(!parent_pte);
  1250. kvm_mmu_put_page(sp, parent_pte);
  1251. __set_spte(parent_pte, shadow_trap_nonpresent_pte);
  1252. }
  1253. }
  1254. static int mmu_zap_unsync_children(struct kvm *kvm,
  1255. struct kvm_mmu_page *parent)
  1256. {
  1257. int i, zapped = 0;
  1258. struct mmu_page_path parents;
  1259. struct kvm_mmu_pages pages;
  1260. if (parent->role.level == PT_PAGE_TABLE_LEVEL)
  1261. return 0;
  1262. kvm_mmu_pages_init(parent, &parents, &pages);
  1263. while (mmu_unsync_walk(parent, &pages)) {
  1264. struct kvm_mmu_page *sp;
  1265. for_each_sp(pages, sp, parents, i) {
  1266. kvm_mmu_zap_page(kvm, sp);
  1267. mmu_pages_clear_parents(&parents);
  1268. }
  1269. zapped += pages.nr;
  1270. kvm_mmu_pages_init(parent, &parents, &pages);
  1271. }
  1272. return zapped;
  1273. }
  1274. static int kvm_mmu_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp)
  1275. {
  1276. int ret;
  1277. trace_kvm_mmu_zap_page(sp);
  1278. ++kvm->stat.mmu_shadow_zapped;
  1279. ret = mmu_zap_unsync_children(kvm, sp);
  1280. kvm_mmu_page_unlink_children(kvm, sp);
  1281. kvm_mmu_unlink_parents(kvm, sp);
  1282. kvm_flush_remote_tlbs(kvm);
  1283. if (!sp->role.invalid && !sp->role.direct)
  1284. unaccount_shadowed(kvm, sp->gfn);
  1285. if (sp->unsync)
  1286. kvm_unlink_unsync_page(kvm, sp);
  1287. if (!sp->root_count) {
  1288. hlist_del(&sp->hash_link);
  1289. kvm_mmu_free_page(kvm, sp);
  1290. } else {
  1291. sp->role.invalid = 1;
  1292. list_move(&sp->link, &kvm->arch.active_mmu_pages);
  1293. kvm_reload_remote_mmus(kvm);
  1294. }
  1295. kvm_mmu_reset_last_pte_updated(kvm);
  1296. return ret;
  1297. }
  1298. /*
  1299. * Changing the number of mmu pages allocated to the vm
  1300. * Note: if kvm_nr_mmu_pages is too small, you will get dead lock
  1301. */
  1302. void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages)
  1303. {
  1304. int used_pages;
  1305. used_pages = kvm->arch.n_alloc_mmu_pages - kvm->arch.n_free_mmu_pages;
  1306. used_pages = max(0, used_pages);
  1307. /*
  1308. * If we set the number of mmu pages to be smaller be than the
  1309. * number of actived pages , we must to free some mmu pages before we
  1310. * change the value
  1311. */
  1312. if (used_pages > kvm_nr_mmu_pages) {
  1313. while (used_pages > kvm_nr_mmu_pages) {
  1314. struct kvm_mmu_page *page;
  1315. page = container_of(kvm->arch.active_mmu_pages.prev,
  1316. struct kvm_mmu_page, link);
  1317. kvm_mmu_zap_page(kvm, page);
  1318. used_pages--;
  1319. }
  1320. kvm->arch.n_free_mmu_pages = 0;
  1321. }
  1322. else
  1323. kvm->arch.n_free_mmu_pages += kvm_nr_mmu_pages
  1324. - kvm->arch.n_alloc_mmu_pages;
  1325. kvm->arch.n_alloc_mmu_pages = kvm_nr_mmu_pages;
  1326. }
  1327. static int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn)
  1328. {
  1329. unsigned index;
  1330. struct hlist_head *bucket;
  1331. struct kvm_mmu_page *sp;
  1332. struct hlist_node *node, *n;
  1333. int r;
  1334. pgprintk("%s: looking for gfn %lx\n", __func__, gfn);
  1335. r = 0;
  1336. index = kvm_page_table_hashfn(gfn);
  1337. bucket = &kvm->arch.mmu_page_hash[index];
  1338. hlist_for_each_entry_safe(sp, node, n, bucket, hash_link)
  1339. if (sp->gfn == gfn && !sp->role.direct) {
  1340. pgprintk("%s: gfn %lx role %x\n", __func__, gfn,
  1341. sp->role.word);
  1342. r = 1;
  1343. if (kvm_mmu_zap_page(kvm, sp))
  1344. n = bucket->first;
  1345. }
  1346. return r;
  1347. }
  1348. static void mmu_unshadow(struct kvm *kvm, gfn_t gfn)
  1349. {
  1350. unsigned index;
  1351. struct hlist_head *bucket;
  1352. struct kvm_mmu_page *sp;
  1353. struct hlist_node *node, *nn;
  1354. index = kvm_page_table_hashfn(gfn);
  1355. bucket = &kvm->arch.mmu_page_hash[index];
  1356. hlist_for_each_entry_safe(sp, node, nn, bucket, hash_link) {
  1357. if (sp->gfn == gfn && !sp->role.direct
  1358. && !sp->role.invalid) {
  1359. pgprintk("%s: zap %lx %x\n",
  1360. __func__, gfn, sp->role.word);
  1361. kvm_mmu_zap_page(kvm, sp);
  1362. }
  1363. }
  1364. }
  1365. static void page_header_update_slot(struct kvm *kvm, void *pte, gfn_t gfn)
  1366. {
  1367. int slot = memslot_id(kvm, gfn);
  1368. struct kvm_mmu_page *sp = page_header(__pa(pte));
  1369. __set_bit(slot, sp->slot_bitmap);
  1370. }
  1371. static void mmu_convert_notrap(struct kvm_mmu_page *sp)
  1372. {
  1373. int i;
  1374. u64 *pt = sp->spt;
  1375. if (shadow_trap_nonpresent_pte == shadow_notrap_nonpresent_pte)
  1376. return;
  1377. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  1378. if (pt[i] == shadow_notrap_nonpresent_pte)
  1379. __set_spte(&pt[i], shadow_trap_nonpresent_pte);
  1380. }
  1381. }
  1382. struct page *gva_to_page(struct kvm_vcpu *vcpu, gva_t gva)
  1383. {
  1384. struct page *page;
  1385. gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, gva);
  1386. if (gpa == UNMAPPED_GVA)
  1387. return NULL;
  1388. page = gfn_to_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  1389. return page;
  1390. }
  1391. /*
  1392. * The function is based on mtrr_type_lookup() in
  1393. * arch/x86/kernel/cpu/mtrr/generic.c
  1394. */
  1395. static int get_mtrr_type(struct mtrr_state_type *mtrr_state,
  1396. u64 start, u64 end)
  1397. {
  1398. int i;
  1399. u64 base, mask;
  1400. u8 prev_match, curr_match;
  1401. int num_var_ranges = KVM_NR_VAR_MTRR;
  1402. if (!mtrr_state->enabled)
  1403. return 0xFF;
  1404. /* Make end inclusive end, instead of exclusive */
  1405. end--;
  1406. /* Look in fixed ranges. Just return the type as per start */
  1407. if (mtrr_state->have_fixed && (start < 0x100000)) {
  1408. int idx;
  1409. if (start < 0x80000) {
  1410. idx = 0;
  1411. idx += (start >> 16);
  1412. return mtrr_state->fixed_ranges[idx];
  1413. } else if (start < 0xC0000) {
  1414. idx = 1 * 8;
  1415. idx += ((start - 0x80000) >> 14);
  1416. return mtrr_state->fixed_ranges[idx];
  1417. } else if (start < 0x1000000) {
  1418. idx = 3 * 8;
  1419. idx += ((start - 0xC0000) >> 12);
  1420. return mtrr_state->fixed_ranges[idx];
  1421. }
  1422. }
  1423. /*
  1424. * Look in variable ranges
  1425. * Look of multiple ranges matching this address and pick type
  1426. * as per MTRR precedence
  1427. */
  1428. if (!(mtrr_state->enabled & 2))
  1429. return mtrr_state->def_type;
  1430. prev_match = 0xFF;
  1431. for (i = 0; i < num_var_ranges; ++i) {
  1432. unsigned short start_state, end_state;
  1433. if (!(mtrr_state->var_ranges[i].mask_lo & (1 << 11)))
  1434. continue;
  1435. base = (((u64)mtrr_state->var_ranges[i].base_hi) << 32) +
  1436. (mtrr_state->var_ranges[i].base_lo & PAGE_MASK);
  1437. mask = (((u64)mtrr_state->var_ranges[i].mask_hi) << 32) +
  1438. (mtrr_state->var_ranges[i].mask_lo & PAGE_MASK);
  1439. start_state = ((start & mask) == (base & mask));
  1440. end_state = ((end & mask) == (base & mask));
  1441. if (start_state != end_state)
  1442. return 0xFE;
  1443. if ((start & mask) != (base & mask))
  1444. continue;
  1445. curr_match = mtrr_state->var_ranges[i].base_lo & 0xff;
  1446. if (prev_match == 0xFF) {
  1447. prev_match = curr_match;
  1448. continue;
  1449. }
  1450. if (prev_match == MTRR_TYPE_UNCACHABLE ||
  1451. curr_match == MTRR_TYPE_UNCACHABLE)
  1452. return MTRR_TYPE_UNCACHABLE;
  1453. if ((prev_match == MTRR_TYPE_WRBACK &&
  1454. curr_match == MTRR_TYPE_WRTHROUGH) ||
  1455. (prev_match == MTRR_TYPE_WRTHROUGH &&
  1456. curr_match == MTRR_TYPE_WRBACK)) {
  1457. prev_match = MTRR_TYPE_WRTHROUGH;
  1458. curr_match = MTRR_TYPE_WRTHROUGH;
  1459. }
  1460. if (prev_match != curr_match)
  1461. return MTRR_TYPE_UNCACHABLE;
  1462. }
  1463. if (prev_match != 0xFF)
  1464. return prev_match;
  1465. return mtrr_state->def_type;
  1466. }
  1467. u8 kvm_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn)
  1468. {
  1469. u8 mtrr;
  1470. mtrr = get_mtrr_type(&vcpu->arch.mtrr_state, gfn << PAGE_SHIFT,
  1471. (gfn << PAGE_SHIFT) + PAGE_SIZE);
  1472. if (mtrr == 0xfe || mtrr == 0xff)
  1473. mtrr = MTRR_TYPE_WRBACK;
  1474. return mtrr;
  1475. }
  1476. EXPORT_SYMBOL_GPL(kvm_get_guest_memory_type);
  1477. static int kvm_unsync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
  1478. {
  1479. unsigned index;
  1480. struct hlist_head *bucket;
  1481. struct kvm_mmu_page *s;
  1482. struct hlist_node *node, *n;
  1483. trace_kvm_mmu_unsync_page(sp);
  1484. index = kvm_page_table_hashfn(sp->gfn);
  1485. bucket = &vcpu->kvm->arch.mmu_page_hash[index];
  1486. /* don't unsync if pagetable is shadowed with multiple roles */
  1487. hlist_for_each_entry_safe(s, node, n, bucket, hash_link) {
  1488. if (s->gfn != sp->gfn || s->role.direct)
  1489. continue;
  1490. if (s->role.word != sp->role.word)
  1491. return 1;
  1492. }
  1493. ++vcpu->kvm->stat.mmu_unsync;
  1494. sp->unsync = 1;
  1495. kvm_mmu_mark_parents_unsync(vcpu, sp);
  1496. mmu_convert_notrap(sp);
  1497. return 0;
  1498. }
  1499. static int mmu_need_write_protect(struct kvm_vcpu *vcpu, gfn_t gfn,
  1500. bool can_unsync)
  1501. {
  1502. struct kvm_mmu_page *shadow;
  1503. shadow = kvm_mmu_lookup_page(vcpu->kvm, gfn);
  1504. if (shadow) {
  1505. if (shadow->role.level != PT_PAGE_TABLE_LEVEL)
  1506. return 1;
  1507. if (shadow->unsync)
  1508. return 0;
  1509. if (can_unsync && oos_shadow)
  1510. return kvm_unsync_page(vcpu, shadow);
  1511. return 1;
  1512. }
  1513. return 0;
  1514. }
  1515. static int set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
  1516. unsigned pte_access, int user_fault,
  1517. int write_fault, int dirty, int level,
  1518. gfn_t gfn, pfn_t pfn, bool speculative,
  1519. bool can_unsync, bool reset_host_protection)
  1520. {
  1521. u64 spte;
  1522. int ret = 0;
  1523. /*
  1524. * We don't set the accessed bit, since we sometimes want to see
  1525. * whether the guest actually used the pte (in order to detect
  1526. * demand paging).
  1527. */
  1528. spte = shadow_base_present_pte | shadow_dirty_mask;
  1529. if (!speculative)
  1530. spte |= shadow_accessed_mask;
  1531. if (!dirty)
  1532. pte_access &= ~ACC_WRITE_MASK;
  1533. if (pte_access & ACC_EXEC_MASK)
  1534. spte |= shadow_x_mask;
  1535. else
  1536. spte |= shadow_nx_mask;
  1537. if (pte_access & ACC_USER_MASK)
  1538. spte |= shadow_user_mask;
  1539. if (level > PT_PAGE_TABLE_LEVEL)
  1540. spte |= PT_PAGE_SIZE_MASK;
  1541. if (tdp_enabled)
  1542. spte |= kvm_x86_ops->get_mt_mask(vcpu, gfn,
  1543. kvm_is_mmio_pfn(pfn));
  1544. if (reset_host_protection)
  1545. spte |= SPTE_HOST_WRITEABLE;
  1546. spte |= (u64)pfn << PAGE_SHIFT;
  1547. if ((pte_access & ACC_WRITE_MASK)
  1548. || (write_fault && !is_write_protection(vcpu) && !user_fault)) {
  1549. if (level > PT_PAGE_TABLE_LEVEL &&
  1550. has_wrprotected_page(vcpu->kvm, gfn, level)) {
  1551. ret = 1;
  1552. spte = shadow_trap_nonpresent_pte;
  1553. goto set_pte;
  1554. }
  1555. spte |= PT_WRITABLE_MASK;
  1556. /*
  1557. * Optimization: for pte sync, if spte was writable the hash
  1558. * lookup is unnecessary (and expensive). Write protection
  1559. * is responsibility of mmu_get_page / kvm_sync_page.
  1560. * Same reasoning can be applied to dirty page accounting.
  1561. */
  1562. if (!can_unsync && is_writable_pte(*sptep))
  1563. goto set_pte;
  1564. if (mmu_need_write_protect(vcpu, gfn, can_unsync)) {
  1565. pgprintk("%s: found shadow page for %lx, marking ro\n",
  1566. __func__, gfn);
  1567. ret = 1;
  1568. pte_access &= ~ACC_WRITE_MASK;
  1569. if (is_writable_pte(spte))
  1570. spte &= ~PT_WRITABLE_MASK;
  1571. }
  1572. }
  1573. if (pte_access & ACC_WRITE_MASK)
  1574. mark_page_dirty(vcpu->kvm, gfn);
  1575. set_pte:
  1576. __set_spte(sptep, spte);
  1577. return ret;
  1578. }
  1579. static void mmu_set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
  1580. unsigned pt_access, unsigned pte_access,
  1581. int user_fault, int write_fault, int dirty,
  1582. int *ptwrite, int level, gfn_t gfn,
  1583. pfn_t pfn, bool speculative,
  1584. bool reset_host_protection)
  1585. {
  1586. int was_rmapped = 0;
  1587. int was_writable = is_writable_pte(*sptep);
  1588. int rmap_count;
  1589. pgprintk("%s: spte %llx access %x write_fault %d"
  1590. " user_fault %d gfn %lx\n",
  1591. __func__, *sptep, pt_access,
  1592. write_fault, user_fault, gfn);
  1593. if (is_rmap_spte(*sptep)) {
  1594. /*
  1595. * If we overwrite a PTE page pointer with a 2MB PMD, unlink
  1596. * the parent of the now unreachable PTE.
  1597. */
  1598. if (level > PT_PAGE_TABLE_LEVEL &&
  1599. !is_large_pte(*sptep)) {
  1600. struct kvm_mmu_page *child;
  1601. u64 pte = *sptep;
  1602. child = page_header(pte & PT64_BASE_ADDR_MASK);
  1603. mmu_page_remove_parent_pte(child, sptep);
  1604. } else if (pfn != spte_to_pfn(*sptep)) {
  1605. pgprintk("hfn old %lx new %lx\n",
  1606. spte_to_pfn(*sptep), pfn);
  1607. rmap_remove(vcpu->kvm, sptep);
  1608. } else
  1609. was_rmapped = 1;
  1610. }
  1611. if (set_spte(vcpu, sptep, pte_access, user_fault, write_fault,
  1612. dirty, level, gfn, pfn, speculative, true,
  1613. reset_host_protection)) {
  1614. if (write_fault)
  1615. *ptwrite = 1;
  1616. kvm_x86_ops->tlb_flush(vcpu);
  1617. }
  1618. pgprintk("%s: setting spte %llx\n", __func__, *sptep);
  1619. pgprintk("instantiating %s PTE (%s) at %ld (%llx) addr %p\n",
  1620. is_large_pte(*sptep)? "2MB" : "4kB",
  1621. *sptep & PT_PRESENT_MASK ?"RW":"R", gfn,
  1622. *sptep, sptep);
  1623. if (!was_rmapped && is_large_pte(*sptep))
  1624. ++vcpu->kvm->stat.lpages;
  1625. page_header_update_slot(vcpu->kvm, sptep, gfn);
  1626. if (!was_rmapped) {
  1627. rmap_count = rmap_add(vcpu, sptep, gfn);
  1628. kvm_release_pfn_clean(pfn);
  1629. if (rmap_count > RMAP_RECYCLE_THRESHOLD)
  1630. rmap_recycle(vcpu, sptep, gfn);
  1631. } else {
  1632. if (was_writable)
  1633. kvm_release_pfn_dirty(pfn);
  1634. else
  1635. kvm_release_pfn_clean(pfn);
  1636. }
  1637. if (speculative) {
  1638. vcpu->arch.last_pte_updated = sptep;
  1639. vcpu->arch.last_pte_gfn = gfn;
  1640. }
  1641. }
  1642. static void nonpaging_new_cr3(struct kvm_vcpu *vcpu)
  1643. {
  1644. }
  1645. static int __direct_map(struct kvm_vcpu *vcpu, gpa_t v, int write,
  1646. int level, gfn_t gfn, pfn_t pfn)
  1647. {
  1648. struct kvm_shadow_walk_iterator iterator;
  1649. struct kvm_mmu_page *sp;
  1650. int pt_write = 0;
  1651. gfn_t pseudo_gfn;
  1652. for_each_shadow_entry(vcpu, (u64)gfn << PAGE_SHIFT, iterator) {
  1653. if (iterator.level == level) {
  1654. mmu_set_spte(vcpu, iterator.sptep, ACC_ALL, ACC_ALL,
  1655. 0, write, 1, &pt_write,
  1656. level, gfn, pfn, false, true);
  1657. ++vcpu->stat.pf_fixed;
  1658. break;
  1659. }
  1660. if (*iterator.sptep == shadow_trap_nonpresent_pte) {
  1661. pseudo_gfn = (iterator.addr & PT64_DIR_BASE_ADDR_MASK) >> PAGE_SHIFT;
  1662. sp = kvm_mmu_get_page(vcpu, pseudo_gfn, iterator.addr,
  1663. iterator.level - 1,
  1664. 1, ACC_ALL, iterator.sptep);
  1665. if (!sp) {
  1666. pgprintk("nonpaging_map: ENOMEM\n");
  1667. kvm_release_pfn_clean(pfn);
  1668. return -ENOMEM;
  1669. }
  1670. __set_spte(iterator.sptep,
  1671. __pa(sp->spt)
  1672. | PT_PRESENT_MASK | PT_WRITABLE_MASK
  1673. | shadow_user_mask | shadow_x_mask);
  1674. }
  1675. }
  1676. return pt_write;
  1677. }
  1678. static int nonpaging_map(struct kvm_vcpu *vcpu, gva_t v, int write, gfn_t gfn)
  1679. {
  1680. int r;
  1681. int level;
  1682. pfn_t pfn;
  1683. unsigned long mmu_seq;
  1684. level = mapping_level(vcpu, gfn);
  1685. /*
  1686. * This path builds a PAE pagetable - so we can map 2mb pages at
  1687. * maximum. Therefore check if the level is larger than that.
  1688. */
  1689. if (level > PT_DIRECTORY_LEVEL)
  1690. level = PT_DIRECTORY_LEVEL;
  1691. gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
  1692. mmu_seq = vcpu->kvm->mmu_notifier_seq;
  1693. smp_rmb();
  1694. pfn = gfn_to_pfn(vcpu->kvm, gfn);
  1695. /* mmio */
  1696. if (is_error_pfn(pfn)) {
  1697. kvm_release_pfn_clean(pfn);
  1698. return 1;
  1699. }
  1700. spin_lock(&vcpu->kvm->mmu_lock);
  1701. if (mmu_notifier_retry(vcpu, mmu_seq))
  1702. goto out_unlock;
  1703. kvm_mmu_free_some_pages(vcpu);
  1704. r = __direct_map(vcpu, v, write, level, gfn, pfn);
  1705. spin_unlock(&vcpu->kvm->mmu_lock);
  1706. return r;
  1707. out_unlock:
  1708. spin_unlock(&vcpu->kvm->mmu_lock);
  1709. kvm_release_pfn_clean(pfn);
  1710. return 0;
  1711. }
  1712. static void mmu_free_roots(struct kvm_vcpu *vcpu)
  1713. {
  1714. int i;
  1715. struct kvm_mmu_page *sp;
  1716. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  1717. return;
  1718. spin_lock(&vcpu->kvm->mmu_lock);
  1719. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  1720. hpa_t root = vcpu->arch.mmu.root_hpa;
  1721. sp = page_header(root);
  1722. --sp->root_count;
  1723. if (!sp->root_count && sp->role.invalid)
  1724. kvm_mmu_zap_page(vcpu->kvm, sp);
  1725. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  1726. spin_unlock(&vcpu->kvm->mmu_lock);
  1727. return;
  1728. }
  1729. for (i = 0; i < 4; ++i) {
  1730. hpa_t root = vcpu->arch.mmu.pae_root[i];
  1731. if (root) {
  1732. root &= PT64_BASE_ADDR_MASK;
  1733. sp = page_header(root);
  1734. --sp->root_count;
  1735. if (!sp->root_count && sp->role.invalid)
  1736. kvm_mmu_zap_page(vcpu->kvm, sp);
  1737. }
  1738. vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
  1739. }
  1740. spin_unlock(&vcpu->kvm->mmu_lock);
  1741. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  1742. }
  1743. static int mmu_check_root(struct kvm_vcpu *vcpu, gfn_t root_gfn)
  1744. {
  1745. int ret = 0;
  1746. if (!kvm_is_visible_gfn(vcpu->kvm, root_gfn)) {
  1747. set_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests);
  1748. ret = 1;
  1749. }
  1750. return ret;
  1751. }
  1752. static int mmu_alloc_roots(struct kvm_vcpu *vcpu)
  1753. {
  1754. int i;
  1755. gfn_t root_gfn;
  1756. struct kvm_mmu_page *sp;
  1757. int direct = 0;
  1758. u64 pdptr;
  1759. root_gfn = vcpu->arch.cr3 >> PAGE_SHIFT;
  1760. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  1761. hpa_t root = vcpu->arch.mmu.root_hpa;
  1762. ASSERT(!VALID_PAGE(root));
  1763. if (tdp_enabled)
  1764. direct = 1;
  1765. if (mmu_check_root(vcpu, root_gfn))
  1766. return 1;
  1767. sp = kvm_mmu_get_page(vcpu, root_gfn, 0,
  1768. PT64_ROOT_LEVEL, direct,
  1769. ACC_ALL, NULL);
  1770. root = __pa(sp->spt);
  1771. ++sp->root_count;
  1772. vcpu->arch.mmu.root_hpa = root;
  1773. return 0;
  1774. }
  1775. direct = !is_paging(vcpu);
  1776. if (tdp_enabled)
  1777. direct = 1;
  1778. for (i = 0; i < 4; ++i) {
  1779. hpa_t root = vcpu->arch.mmu.pae_root[i];
  1780. ASSERT(!VALID_PAGE(root));
  1781. if (vcpu->arch.mmu.root_level == PT32E_ROOT_LEVEL) {
  1782. pdptr = kvm_pdptr_read(vcpu, i);
  1783. if (!is_present_gpte(pdptr)) {
  1784. vcpu->arch.mmu.pae_root[i] = 0;
  1785. continue;
  1786. }
  1787. root_gfn = pdptr >> PAGE_SHIFT;
  1788. } else if (vcpu->arch.mmu.root_level == 0)
  1789. root_gfn = 0;
  1790. if (mmu_check_root(vcpu, root_gfn))
  1791. return 1;
  1792. sp = kvm_mmu_get_page(vcpu, root_gfn, i << 30,
  1793. PT32_ROOT_LEVEL, direct,
  1794. ACC_ALL, NULL);
  1795. root = __pa(sp->spt);
  1796. ++sp->root_count;
  1797. vcpu->arch.mmu.pae_root[i] = root | PT_PRESENT_MASK;
  1798. }
  1799. vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
  1800. return 0;
  1801. }
  1802. static void mmu_sync_roots(struct kvm_vcpu *vcpu)
  1803. {
  1804. int i;
  1805. struct kvm_mmu_page *sp;
  1806. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  1807. return;
  1808. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  1809. hpa_t root = vcpu->arch.mmu.root_hpa;
  1810. sp = page_header(root);
  1811. mmu_sync_children(vcpu, sp);
  1812. return;
  1813. }
  1814. for (i = 0; i < 4; ++i) {
  1815. hpa_t root = vcpu->arch.mmu.pae_root[i];
  1816. if (root && VALID_PAGE(root)) {
  1817. root &= PT64_BASE_ADDR_MASK;
  1818. sp = page_header(root);
  1819. mmu_sync_children(vcpu, sp);
  1820. }
  1821. }
  1822. }
  1823. void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu)
  1824. {
  1825. spin_lock(&vcpu->kvm->mmu_lock);
  1826. mmu_sync_roots(vcpu);
  1827. spin_unlock(&vcpu->kvm->mmu_lock);
  1828. }
  1829. static gpa_t nonpaging_gva_to_gpa(struct kvm_vcpu *vcpu, gva_t vaddr)
  1830. {
  1831. return vaddr;
  1832. }
  1833. static int nonpaging_page_fault(struct kvm_vcpu *vcpu, gva_t gva,
  1834. u32 error_code)
  1835. {
  1836. gfn_t gfn;
  1837. int r;
  1838. pgprintk("%s: gva %lx error %x\n", __func__, gva, error_code);
  1839. r = mmu_topup_memory_caches(vcpu);
  1840. if (r)
  1841. return r;
  1842. ASSERT(vcpu);
  1843. ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
  1844. gfn = gva >> PAGE_SHIFT;
  1845. return nonpaging_map(vcpu, gva & PAGE_MASK,
  1846. error_code & PFERR_WRITE_MASK, gfn);
  1847. }
  1848. static int tdp_page_fault(struct kvm_vcpu *vcpu, gva_t gpa,
  1849. u32 error_code)
  1850. {
  1851. pfn_t pfn;
  1852. int r;
  1853. int level;
  1854. gfn_t gfn = gpa >> PAGE_SHIFT;
  1855. unsigned long mmu_seq;
  1856. ASSERT(vcpu);
  1857. ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
  1858. r = mmu_topup_memory_caches(vcpu);
  1859. if (r)
  1860. return r;
  1861. level = mapping_level(vcpu, gfn);
  1862. gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
  1863. mmu_seq = vcpu->kvm->mmu_notifier_seq;
  1864. smp_rmb();
  1865. pfn = gfn_to_pfn(vcpu->kvm, gfn);
  1866. if (is_error_pfn(pfn)) {
  1867. kvm_release_pfn_clean(pfn);
  1868. return 1;
  1869. }
  1870. spin_lock(&vcpu->kvm->mmu_lock);
  1871. if (mmu_notifier_retry(vcpu, mmu_seq))
  1872. goto out_unlock;
  1873. kvm_mmu_free_some_pages(vcpu);
  1874. r = __direct_map(vcpu, gpa, error_code & PFERR_WRITE_MASK,
  1875. level, gfn, pfn);
  1876. spin_unlock(&vcpu->kvm->mmu_lock);
  1877. return r;
  1878. out_unlock:
  1879. spin_unlock(&vcpu->kvm->mmu_lock);
  1880. kvm_release_pfn_clean(pfn);
  1881. return 0;
  1882. }
  1883. static void nonpaging_free(struct kvm_vcpu *vcpu)
  1884. {
  1885. mmu_free_roots(vcpu);
  1886. }
  1887. static int nonpaging_init_context(struct kvm_vcpu *vcpu)
  1888. {
  1889. struct kvm_mmu *context = &vcpu->arch.mmu;
  1890. context->new_cr3 = nonpaging_new_cr3;
  1891. context->page_fault = nonpaging_page_fault;
  1892. context->gva_to_gpa = nonpaging_gva_to_gpa;
  1893. context->free = nonpaging_free;
  1894. context->prefetch_page = nonpaging_prefetch_page;
  1895. context->sync_page = nonpaging_sync_page;
  1896. context->invlpg = nonpaging_invlpg;
  1897. context->root_level = 0;
  1898. context->shadow_root_level = PT32E_ROOT_LEVEL;
  1899. context->root_hpa = INVALID_PAGE;
  1900. return 0;
  1901. }
  1902. void kvm_mmu_flush_tlb(struct kvm_vcpu *vcpu)
  1903. {
  1904. ++vcpu->stat.tlb_flush;
  1905. kvm_x86_ops->tlb_flush(vcpu);
  1906. }
  1907. static void paging_new_cr3(struct kvm_vcpu *vcpu)
  1908. {
  1909. pgprintk("%s: cr3 %lx\n", __func__, vcpu->arch.cr3);
  1910. mmu_free_roots(vcpu);
  1911. }
  1912. static void inject_page_fault(struct kvm_vcpu *vcpu,
  1913. u64 addr,
  1914. u32 err_code)
  1915. {
  1916. kvm_inject_page_fault(vcpu, addr, err_code);
  1917. }
  1918. static void paging_free(struct kvm_vcpu *vcpu)
  1919. {
  1920. nonpaging_free(vcpu);
  1921. }
  1922. static bool is_rsvd_bits_set(struct kvm_vcpu *vcpu, u64 gpte, int level)
  1923. {
  1924. int bit7;
  1925. bit7 = (gpte >> 7) & 1;
  1926. return (gpte & vcpu->arch.mmu.rsvd_bits_mask[bit7][level-1]) != 0;
  1927. }
  1928. #define PTTYPE 64
  1929. #include "paging_tmpl.h"
  1930. #undef PTTYPE
  1931. #define PTTYPE 32
  1932. #include "paging_tmpl.h"
  1933. #undef PTTYPE
  1934. static void reset_rsvds_bits_mask(struct kvm_vcpu *vcpu, int level)
  1935. {
  1936. struct kvm_mmu *context = &vcpu->arch.mmu;
  1937. int maxphyaddr = cpuid_maxphyaddr(vcpu);
  1938. u64 exb_bit_rsvd = 0;
  1939. if (!is_nx(vcpu))
  1940. exb_bit_rsvd = rsvd_bits(63, 63);
  1941. switch (level) {
  1942. case PT32_ROOT_LEVEL:
  1943. /* no rsvd bits for 2 level 4K page table entries */
  1944. context->rsvd_bits_mask[0][1] = 0;
  1945. context->rsvd_bits_mask[0][0] = 0;
  1946. if (is_cpuid_PSE36())
  1947. /* 36bits PSE 4MB page */
  1948. context->rsvd_bits_mask[1][1] = rsvd_bits(17, 21);
  1949. else
  1950. /* 32 bits PSE 4MB page */
  1951. context->rsvd_bits_mask[1][1] = rsvd_bits(13, 21);
  1952. context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[1][0];
  1953. break;
  1954. case PT32E_ROOT_LEVEL:
  1955. context->rsvd_bits_mask[0][2] =
  1956. rsvd_bits(maxphyaddr, 63) |
  1957. rsvd_bits(7, 8) | rsvd_bits(1, 2); /* PDPTE */
  1958. context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
  1959. rsvd_bits(maxphyaddr, 62); /* PDE */
  1960. context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
  1961. rsvd_bits(maxphyaddr, 62); /* PTE */
  1962. context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
  1963. rsvd_bits(maxphyaddr, 62) |
  1964. rsvd_bits(13, 20); /* large page */
  1965. context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[1][0];
  1966. break;
  1967. case PT64_ROOT_LEVEL:
  1968. context->rsvd_bits_mask[0][3] = exb_bit_rsvd |
  1969. rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
  1970. context->rsvd_bits_mask[0][2] = exb_bit_rsvd |
  1971. rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
  1972. context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
  1973. rsvd_bits(maxphyaddr, 51);
  1974. context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
  1975. rsvd_bits(maxphyaddr, 51);
  1976. context->rsvd_bits_mask[1][3] = context->rsvd_bits_mask[0][3];
  1977. context->rsvd_bits_mask[1][2] = exb_bit_rsvd |
  1978. rsvd_bits(maxphyaddr, 51) |
  1979. rsvd_bits(13, 29);
  1980. context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
  1981. rsvd_bits(maxphyaddr, 51) |
  1982. rsvd_bits(13, 20); /* large page */
  1983. context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[1][0];
  1984. break;
  1985. }
  1986. }
  1987. static int paging64_init_context_common(struct kvm_vcpu *vcpu, int level)
  1988. {
  1989. struct kvm_mmu *context = &vcpu->arch.mmu;
  1990. ASSERT(is_pae(vcpu));
  1991. context->new_cr3 = paging_new_cr3;
  1992. context->page_fault = paging64_page_fault;
  1993. context->gva_to_gpa = paging64_gva_to_gpa;
  1994. context->prefetch_page = paging64_prefetch_page;
  1995. context->sync_page = paging64_sync_page;
  1996. context->invlpg = paging64_invlpg;
  1997. context->free = paging_free;
  1998. context->root_level = level;
  1999. context->shadow_root_level = level;
  2000. context->root_hpa = INVALID_PAGE;
  2001. return 0;
  2002. }
  2003. static int paging64_init_context(struct kvm_vcpu *vcpu)
  2004. {
  2005. reset_rsvds_bits_mask(vcpu, PT64_ROOT_LEVEL);
  2006. return paging64_init_context_common(vcpu, PT64_ROOT_LEVEL);
  2007. }
  2008. static int paging32_init_context(struct kvm_vcpu *vcpu)
  2009. {
  2010. struct kvm_mmu *context = &vcpu->arch.mmu;
  2011. reset_rsvds_bits_mask(vcpu, PT32_ROOT_LEVEL);
  2012. context->new_cr3 = paging_new_cr3;
  2013. context->page_fault = paging32_page_fault;
  2014. context->gva_to_gpa = paging32_gva_to_gpa;
  2015. context->free = paging_free;
  2016. context->prefetch_page = paging32_prefetch_page;
  2017. context->sync_page = paging32_sync_page;
  2018. context->invlpg = paging32_invlpg;
  2019. context->root_level = PT32_ROOT_LEVEL;
  2020. context->shadow_root_level = PT32E_ROOT_LEVEL;
  2021. context->root_hpa = INVALID_PAGE;
  2022. return 0;
  2023. }
  2024. static int paging32E_init_context(struct kvm_vcpu *vcpu)
  2025. {
  2026. reset_rsvds_bits_mask(vcpu, PT32E_ROOT_LEVEL);
  2027. return paging64_init_context_common(vcpu, PT32E_ROOT_LEVEL);
  2028. }
  2029. static int init_kvm_tdp_mmu(struct kvm_vcpu *vcpu)
  2030. {
  2031. struct kvm_mmu *context = &vcpu->arch.mmu;
  2032. context->new_cr3 = nonpaging_new_cr3;
  2033. context->page_fault = tdp_page_fault;
  2034. context->free = nonpaging_free;
  2035. context->prefetch_page = nonpaging_prefetch_page;
  2036. context->sync_page = nonpaging_sync_page;
  2037. context->invlpg = nonpaging_invlpg;
  2038. context->shadow_root_level = kvm_x86_ops->get_tdp_level();
  2039. context->root_hpa = INVALID_PAGE;
  2040. if (!is_paging(vcpu)) {
  2041. context->gva_to_gpa = nonpaging_gva_to_gpa;
  2042. context->root_level = 0;
  2043. } else if (is_long_mode(vcpu)) {
  2044. reset_rsvds_bits_mask(vcpu, PT64_ROOT_LEVEL);
  2045. context->gva_to_gpa = paging64_gva_to_gpa;
  2046. context->root_level = PT64_ROOT_LEVEL;
  2047. } else if (is_pae(vcpu)) {
  2048. reset_rsvds_bits_mask(vcpu, PT32E_ROOT_LEVEL);
  2049. context->gva_to_gpa = paging64_gva_to_gpa;
  2050. context->root_level = PT32E_ROOT_LEVEL;
  2051. } else {
  2052. reset_rsvds_bits_mask(vcpu, PT32_ROOT_LEVEL);
  2053. context->gva_to_gpa = paging32_gva_to_gpa;
  2054. context->root_level = PT32_ROOT_LEVEL;
  2055. }
  2056. return 0;
  2057. }
  2058. static int init_kvm_softmmu(struct kvm_vcpu *vcpu)
  2059. {
  2060. int r;
  2061. ASSERT(vcpu);
  2062. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2063. if (!is_paging(vcpu))
  2064. r = nonpaging_init_context(vcpu);
  2065. else if (is_long_mode(vcpu))
  2066. r = paging64_init_context(vcpu);
  2067. else if (is_pae(vcpu))
  2068. r = paging32E_init_context(vcpu);
  2069. else
  2070. r = paging32_init_context(vcpu);
  2071. vcpu->arch.mmu.base_role.glevels = vcpu->arch.mmu.root_level;
  2072. return r;
  2073. }
  2074. static int init_kvm_mmu(struct kvm_vcpu *vcpu)
  2075. {
  2076. vcpu->arch.update_pte.pfn = bad_pfn;
  2077. if (tdp_enabled)
  2078. return init_kvm_tdp_mmu(vcpu);
  2079. else
  2080. return init_kvm_softmmu(vcpu);
  2081. }
  2082. static void destroy_kvm_mmu(struct kvm_vcpu *vcpu)
  2083. {
  2084. ASSERT(vcpu);
  2085. if (VALID_PAGE(vcpu->arch.mmu.root_hpa)) {
  2086. vcpu->arch.mmu.free(vcpu);
  2087. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  2088. }
  2089. }
  2090. int kvm_mmu_reset_context(struct kvm_vcpu *vcpu)
  2091. {
  2092. destroy_kvm_mmu(vcpu);
  2093. return init_kvm_mmu(vcpu);
  2094. }
  2095. EXPORT_SYMBOL_GPL(kvm_mmu_reset_context);
  2096. int kvm_mmu_load(struct kvm_vcpu *vcpu)
  2097. {
  2098. int r;
  2099. r = mmu_topup_memory_caches(vcpu);
  2100. if (r)
  2101. goto out;
  2102. spin_lock(&vcpu->kvm->mmu_lock);
  2103. kvm_mmu_free_some_pages(vcpu);
  2104. r = mmu_alloc_roots(vcpu);
  2105. mmu_sync_roots(vcpu);
  2106. spin_unlock(&vcpu->kvm->mmu_lock);
  2107. if (r)
  2108. goto out;
  2109. /* set_cr3() should ensure TLB has been flushed */
  2110. kvm_x86_ops->set_cr3(vcpu, vcpu->arch.mmu.root_hpa);
  2111. out:
  2112. return r;
  2113. }
  2114. EXPORT_SYMBOL_GPL(kvm_mmu_load);
  2115. void kvm_mmu_unload(struct kvm_vcpu *vcpu)
  2116. {
  2117. mmu_free_roots(vcpu);
  2118. }
  2119. static void mmu_pte_write_zap_pte(struct kvm_vcpu *vcpu,
  2120. struct kvm_mmu_page *sp,
  2121. u64 *spte)
  2122. {
  2123. u64 pte;
  2124. struct kvm_mmu_page *child;
  2125. pte = *spte;
  2126. if (is_shadow_present_pte(pte)) {
  2127. if (is_last_spte(pte, sp->role.level))
  2128. rmap_remove(vcpu->kvm, spte);
  2129. else {
  2130. child = page_header(pte & PT64_BASE_ADDR_MASK);
  2131. mmu_page_remove_parent_pte(child, spte);
  2132. }
  2133. }
  2134. __set_spte(spte, shadow_trap_nonpresent_pte);
  2135. if (is_large_pte(pte))
  2136. --vcpu->kvm->stat.lpages;
  2137. }
  2138. static void mmu_pte_write_new_pte(struct kvm_vcpu *vcpu,
  2139. struct kvm_mmu_page *sp,
  2140. u64 *spte,
  2141. const void *new)
  2142. {
  2143. if (sp->role.level != PT_PAGE_TABLE_LEVEL) {
  2144. ++vcpu->kvm->stat.mmu_pde_zapped;
  2145. return;
  2146. }
  2147. ++vcpu->kvm->stat.mmu_pte_updated;
  2148. if (sp->role.glevels == PT32_ROOT_LEVEL)
  2149. paging32_update_pte(vcpu, sp, spte, new);
  2150. else
  2151. paging64_update_pte(vcpu, sp, spte, new);
  2152. }
  2153. static bool need_remote_flush(u64 old, u64 new)
  2154. {
  2155. if (!is_shadow_present_pte(old))
  2156. return false;
  2157. if (!is_shadow_present_pte(new))
  2158. return true;
  2159. if ((old ^ new) & PT64_BASE_ADDR_MASK)
  2160. return true;
  2161. old ^= PT64_NX_MASK;
  2162. new ^= PT64_NX_MASK;
  2163. return (old & ~new & PT64_PERM_MASK) != 0;
  2164. }
  2165. static void mmu_pte_write_flush_tlb(struct kvm_vcpu *vcpu, u64 old, u64 new)
  2166. {
  2167. if (need_remote_flush(old, new))
  2168. kvm_flush_remote_tlbs(vcpu->kvm);
  2169. else
  2170. kvm_mmu_flush_tlb(vcpu);
  2171. }
  2172. static bool last_updated_pte_accessed(struct kvm_vcpu *vcpu)
  2173. {
  2174. u64 *spte = vcpu->arch.last_pte_updated;
  2175. return !!(spte && (*spte & shadow_accessed_mask));
  2176. }
  2177. static void mmu_guess_page_from_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
  2178. const u8 *new, int bytes)
  2179. {
  2180. gfn_t gfn;
  2181. int r;
  2182. u64 gpte = 0;
  2183. pfn_t pfn;
  2184. if (bytes != 4 && bytes != 8)
  2185. return;
  2186. /*
  2187. * Assume that the pte write on a page table of the same type
  2188. * as the current vcpu paging mode. This is nearly always true
  2189. * (might be false while changing modes). Note it is verified later
  2190. * by update_pte().
  2191. */
  2192. if (is_pae(vcpu)) {
  2193. /* Handle a 32-bit guest writing two halves of a 64-bit gpte */
  2194. if ((bytes == 4) && (gpa % 4 == 0)) {
  2195. r = kvm_read_guest(vcpu->kvm, gpa & ~(u64)7, &gpte, 8);
  2196. if (r)
  2197. return;
  2198. memcpy((void *)&gpte + (gpa % 8), new, 4);
  2199. } else if ((bytes == 8) && (gpa % 8 == 0)) {
  2200. memcpy((void *)&gpte, new, 8);
  2201. }
  2202. } else {
  2203. if ((bytes == 4) && (gpa % 4 == 0))
  2204. memcpy((void *)&gpte, new, 4);
  2205. }
  2206. if (!is_present_gpte(gpte))
  2207. return;
  2208. gfn = (gpte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
  2209. vcpu->arch.update_pte.mmu_seq = vcpu->kvm->mmu_notifier_seq;
  2210. smp_rmb();
  2211. pfn = gfn_to_pfn(vcpu->kvm, gfn);
  2212. if (is_error_pfn(pfn)) {
  2213. kvm_release_pfn_clean(pfn);
  2214. return;
  2215. }
  2216. vcpu->arch.update_pte.gfn = gfn;
  2217. vcpu->arch.update_pte.pfn = pfn;
  2218. }
  2219. static void kvm_mmu_access_page(struct kvm_vcpu *vcpu, gfn_t gfn)
  2220. {
  2221. u64 *spte = vcpu->arch.last_pte_updated;
  2222. if (spte
  2223. && vcpu->arch.last_pte_gfn == gfn
  2224. && shadow_accessed_mask
  2225. && !(*spte & shadow_accessed_mask)
  2226. && is_shadow_present_pte(*spte))
  2227. set_bit(PT_ACCESSED_SHIFT, (unsigned long *)spte);
  2228. }
  2229. void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
  2230. const u8 *new, int bytes,
  2231. bool guest_initiated)
  2232. {
  2233. gfn_t gfn = gpa >> PAGE_SHIFT;
  2234. struct kvm_mmu_page *sp;
  2235. struct hlist_node *node, *n;
  2236. struct hlist_head *bucket;
  2237. unsigned index;
  2238. u64 entry, gentry;
  2239. u64 *spte;
  2240. unsigned offset = offset_in_page(gpa);
  2241. unsigned pte_size;
  2242. unsigned page_offset;
  2243. unsigned misaligned;
  2244. unsigned quadrant;
  2245. int level;
  2246. int flooded = 0;
  2247. int npte;
  2248. int r;
  2249. pgprintk("%s: gpa %llx bytes %d\n", __func__, gpa, bytes);
  2250. mmu_guess_page_from_pte_write(vcpu, gpa, new, bytes);
  2251. spin_lock(&vcpu->kvm->mmu_lock);
  2252. kvm_mmu_access_page(vcpu, gfn);
  2253. kvm_mmu_free_some_pages(vcpu);
  2254. ++vcpu->kvm->stat.mmu_pte_write;
  2255. kvm_mmu_audit(vcpu, "pre pte write");
  2256. if (guest_initiated) {
  2257. if (gfn == vcpu->arch.last_pt_write_gfn
  2258. && !last_updated_pte_accessed(vcpu)) {
  2259. ++vcpu->arch.last_pt_write_count;
  2260. if (vcpu->arch.last_pt_write_count >= 3)
  2261. flooded = 1;
  2262. } else {
  2263. vcpu->arch.last_pt_write_gfn = gfn;
  2264. vcpu->arch.last_pt_write_count = 1;
  2265. vcpu->arch.last_pte_updated = NULL;
  2266. }
  2267. }
  2268. index = kvm_page_table_hashfn(gfn);
  2269. bucket = &vcpu->kvm->arch.mmu_page_hash[index];
  2270. hlist_for_each_entry_safe(sp, node, n, bucket, hash_link) {
  2271. if (sp->gfn != gfn || sp->role.direct || sp->role.invalid)
  2272. continue;
  2273. pte_size = sp->role.glevels == PT32_ROOT_LEVEL ? 4 : 8;
  2274. misaligned = (offset ^ (offset + bytes - 1)) & ~(pte_size - 1);
  2275. misaligned |= bytes < 4;
  2276. if (misaligned || flooded) {
  2277. /*
  2278. * Misaligned accesses are too much trouble to fix
  2279. * up; also, they usually indicate a page is not used
  2280. * as a page table.
  2281. *
  2282. * If we're seeing too many writes to a page,
  2283. * it may no longer be a page table, or we may be
  2284. * forking, in which case it is better to unmap the
  2285. * page.
  2286. */
  2287. pgprintk("misaligned: gpa %llx bytes %d role %x\n",
  2288. gpa, bytes, sp->role.word);
  2289. if (kvm_mmu_zap_page(vcpu->kvm, sp))
  2290. n = bucket->first;
  2291. ++vcpu->kvm->stat.mmu_flooded;
  2292. continue;
  2293. }
  2294. page_offset = offset;
  2295. level = sp->role.level;
  2296. npte = 1;
  2297. if (sp->role.glevels == PT32_ROOT_LEVEL) {
  2298. page_offset <<= 1; /* 32->64 */
  2299. /*
  2300. * A 32-bit pde maps 4MB while the shadow pdes map
  2301. * only 2MB. So we need to double the offset again
  2302. * and zap two pdes instead of one.
  2303. */
  2304. if (level == PT32_ROOT_LEVEL) {
  2305. page_offset &= ~7; /* kill rounding error */
  2306. page_offset <<= 1;
  2307. npte = 2;
  2308. }
  2309. quadrant = page_offset >> PAGE_SHIFT;
  2310. page_offset &= ~PAGE_MASK;
  2311. if (quadrant != sp->role.quadrant)
  2312. continue;
  2313. }
  2314. spte = &sp->spt[page_offset / sizeof(*spte)];
  2315. if ((gpa & (pte_size - 1)) || (bytes < pte_size)) {
  2316. gentry = 0;
  2317. r = kvm_read_guest_atomic(vcpu->kvm,
  2318. gpa & ~(u64)(pte_size - 1),
  2319. &gentry, pte_size);
  2320. new = (const void *)&gentry;
  2321. if (r < 0)
  2322. new = NULL;
  2323. }
  2324. while (npte--) {
  2325. entry = *spte;
  2326. mmu_pte_write_zap_pte(vcpu, sp, spte);
  2327. if (new)
  2328. mmu_pte_write_new_pte(vcpu, sp, spte, new);
  2329. mmu_pte_write_flush_tlb(vcpu, entry, *spte);
  2330. ++spte;
  2331. }
  2332. }
  2333. kvm_mmu_audit(vcpu, "post pte write");
  2334. spin_unlock(&vcpu->kvm->mmu_lock);
  2335. if (!is_error_pfn(vcpu->arch.update_pte.pfn)) {
  2336. kvm_release_pfn_clean(vcpu->arch.update_pte.pfn);
  2337. vcpu->arch.update_pte.pfn = bad_pfn;
  2338. }
  2339. }
  2340. int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva)
  2341. {
  2342. gpa_t gpa;
  2343. int r;
  2344. if (tdp_enabled)
  2345. return 0;
  2346. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, gva);
  2347. spin_lock(&vcpu->kvm->mmu_lock);
  2348. r = kvm_mmu_unprotect_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  2349. spin_unlock(&vcpu->kvm->mmu_lock);
  2350. return r;
  2351. }
  2352. EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page_virt);
  2353. void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu)
  2354. {
  2355. while (vcpu->kvm->arch.n_free_mmu_pages < KVM_REFILL_PAGES &&
  2356. !list_empty(&vcpu->kvm->arch.active_mmu_pages)) {
  2357. struct kvm_mmu_page *sp;
  2358. sp = container_of(vcpu->kvm->arch.active_mmu_pages.prev,
  2359. struct kvm_mmu_page, link);
  2360. kvm_mmu_zap_page(vcpu->kvm, sp);
  2361. ++vcpu->kvm->stat.mmu_recycled;
  2362. }
  2363. }
  2364. int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t cr2, u32 error_code)
  2365. {
  2366. int r;
  2367. enum emulation_result er;
  2368. r = vcpu->arch.mmu.page_fault(vcpu, cr2, error_code);
  2369. if (r < 0)
  2370. goto out;
  2371. if (!r) {
  2372. r = 1;
  2373. goto out;
  2374. }
  2375. r = mmu_topup_memory_caches(vcpu);
  2376. if (r)
  2377. goto out;
  2378. er = emulate_instruction(vcpu, cr2, error_code, 0);
  2379. switch (er) {
  2380. case EMULATE_DONE:
  2381. return 1;
  2382. case EMULATE_DO_MMIO:
  2383. ++vcpu->stat.mmio_exits;
  2384. return 0;
  2385. case EMULATE_FAIL:
  2386. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  2387. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
  2388. vcpu->run->internal.ndata = 0;
  2389. return 0;
  2390. default:
  2391. BUG();
  2392. }
  2393. out:
  2394. return r;
  2395. }
  2396. EXPORT_SYMBOL_GPL(kvm_mmu_page_fault);
  2397. void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
  2398. {
  2399. vcpu->arch.mmu.invlpg(vcpu, gva);
  2400. kvm_mmu_flush_tlb(vcpu);
  2401. ++vcpu->stat.invlpg;
  2402. }
  2403. EXPORT_SYMBOL_GPL(kvm_mmu_invlpg);
  2404. void kvm_enable_tdp(void)
  2405. {
  2406. tdp_enabled = true;
  2407. }
  2408. EXPORT_SYMBOL_GPL(kvm_enable_tdp);
  2409. void kvm_disable_tdp(void)
  2410. {
  2411. tdp_enabled = false;
  2412. }
  2413. EXPORT_SYMBOL_GPL(kvm_disable_tdp);
  2414. static void free_mmu_pages(struct kvm_vcpu *vcpu)
  2415. {
  2416. free_page((unsigned long)vcpu->arch.mmu.pae_root);
  2417. }
  2418. static int alloc_mmu_pages(struct kvm_vcpu *vcpu)
  2419. {
  2420. struct page *page;
  2421. int i;
  2422. ASSERT(vcpu);
  2423. /*
  2424. * When emulating 32-bit mode, cr3 is only 32 bits even on x86_64.
  2425. * Therefore we need to allocate shadow page tables in the first
  2426. * 4GB of memory, which happens to fit the DMA32 zone.
  2427. */
  2428. page = alloc_page(GFP_KERNEL | __GFP_DMA32);
  2429. if (!page)
  2430. return -ENOMEM;
  2431. vcpu->arch.mmu.pae_root = page_address(page);
  2432. for (i = 0; i < 4; ++i)
  2433. vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
  2434. return 0;
  2435. }
  2436. int kvm_mmu_create(struct kvm_vcpu *vcpu)
  2437. {
  2438. ASSERT(vcpu);
  2439. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2440. return alloc_mmu_pages(vcpu);
  2441. }
  2442. int kvm_mmu_setup(struct kvm_vcpu *vcpu)
  2443. {
  2444. ASSERT(vcpu);
  2445. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2446. return init_kvm_mmu(vcpu);
  2447. }
  2448. void kvm_mmu_destroy(struct kvm_vcpu *vcpu)
  2449. {
  2450. ASSERT(vcpu);
  2451. destroy_kvm_mmu(vcpu);
  2452. free_mmu_pages(vcpu);
  2453. mmu_free_memory_caches(vcpu);
  2454. }
  2455. void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot)
  2456. {
  2457. struct kvm_mmu_page *sp;
  2458. list_for_each_entry(sp, &kvm->arch.active_mmu_pages, link) {
  2459. int i;
  2460. u64 *pt;
  2461. if (!test_bit(slot, sp->slot_bitmap))
  2462. continue;
  2463. pt = sp->spt;
  2464. for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
  2465. /* avoid RMW */
  2466. if (pt[i] & PT_WRITABLE_MASK)
  2467. pt[i] &= ~PT_WRITABLE_MASK;
  2468. }
  2469. kvm_flush_remote_tlbs(kvm);
  2470. }
  2471. void kvm_mmu_zap_all(struct kvm *kvm)
  2472. {
  2473. struct kvm_mmu_page *sp, *node;
  2474. spin_lock(&kvm->mmu_lock);
  2475. list_for_each_entry_safe(sp, node, &kvm->arch.active_mmu_pages, link)
  2476. if (kvm_mmu_zap_page(kvm, sp))
  2477. node = container_of(kvm->arch.active_mmu_pages.next,
  2478. struct kvm_mmu_page, link);
  2479. spin_unlock(&kvm->mmu_lock);
  2480. kvm_flush_remote_tlbs(kvm);
  2481. }
  2482. static void kvm_mmu_remove_one_alloc_mmu_page(struct kvm *kvm)
  2483. {
  2484. struct kvm_mmu_page *page;
  2485. page = container_of(kvm->arch.active_mmu_pages.prev,
  2486. struct kvm_mmu_page, link);
  2487. kvm_mmu_zap_page(kvm, page);
  2488. }
  2489. static int mmu_shrink(int nr_to_scan, gfp_t gfp_mask)
  2490. {
  2491. struct kvm *kvm;
  2492. struct kvm *kvm_freed = NULL;
  2493. int cache_count = 0;
  2494. spin_lock(&kvm_lock);
  2495. list_for_each_entry(kvm, &vm_list, vm_list) {
  2496. int npages, idx;
  2497. idx = srcu_read_lock(&kvm->srcu);
  2498. spin_lock(&kvm->mmu_lock);
  2499. npages = kvm->arch.n_alloc_mmu_pages -
  2500. kvm->arch.n_free_mmu_pages;
  2501. cache_count += npages;
  2502. if (!kvm_freed && nr_to_scan > 0 && npages > 0) {
  2503. kvm_mmu_remove_one_alloc_mmu_page(kvm);
  2504. cache_count--;
  2505. kvm_freed = kvm;
  2506. }
  2507. nr_to_scan--;
  2508. spin_unlock(&kvm->mmu_lock);
  2509. srcu_read_unlock(&kvm->srcu, idx);
  2510. }
  2511. if (kvm_freed)
  2512. list_move_tail(&kvm_freed->vm_list, &vm_list);
  2513. spin_unlock(&kvm_lock);
  2514. return cache_count;
  2515. }
  2516. static struct shrinker mmu_shrinker = {
  2517. .shrink = mmu_shrink,
  2518. .seeks = DEFAULT_SEEKS * 10,
  2519. };
  2520. static void mmu_destroy_caches(void)
  2521. {
  2522. if (pte_chain_cache)
  2523. kmem_cache_destroy(pte_chain_cache);
  2524. if (rmap_desc_cache)
  2525. kmem_cache_destroy(rmap_desc_cache);
  2526. if (mmu_page_header_cache)
  2527. kmem_cache_destroy(mmu_page_header_cache);
  2528. }
  2529. void kvm_mmu_module_exit(void)
  2530. {
  2531. mmu_destroy_caches();
  2532. unregister_shrinker(&mmu_shrinker);
  2533. }
  2534. int kvm_mmu_module_init(void)
  2535. {
  2536. pte_chain_cache = kmem_cache_create("kvm_pte_chain",
  2537. sizeof(struct kvm_pte_chain),
  2538. 0, 0, NULL);
  2539. if (!pte_chain_cache)
  2540. goto nomem;
  2541. rmap_desc_cache = kmem_cache_create("kvm_rmap_desc",
  2542. sizeof(struct kvm_rmap_desc),
  2543. 0, 0, NULL);
  2544. if (!rmap_desc_cache)
  2545. goto nomem;
  2546. mmu_page_header_cache = kmem_cache_create("kvm_mmu_page_header",
  2547. sizeof(struct kvm_mmu_page),
  2548. 0, 0, NULL);
  2549. if (!mmu_page_header_cache)
  2550. goto nomem;
  2551. register_shrinker(&mmu_shrinker);
  2552. return 0;
  2553. nomem:
  2554. mmu_destroy_caches();
  2555. return -ENOMEM;
  2556. }
  2557. /*
  2558. * Caculate mmu pages needed for kvm.
  2559. */
  2560. unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm)
  2561. {
  2562. int i;
  2563. unsigned int nr_mmu_pages;
  2564. unsigned int nr_pages = 0;
  2565. struct kvm_memslots *slots;
  2566. slots = rcu_dereference(kvm->memslots);
  2567. for (i = 0; i < slots->nmemslots; i++)
  2568. nr_pages += slots->memslots[i].npages;
  2569. nr_mmu_pages = nr_pages * KVM_PERMILLE_MMU_PAGES / 1000;
  2570. nr_mmu_pages = max(nr_mmu_pages,
  2571. (unsigned int) KVM_MIN_ALLOC_MMU_PAGES);
  2572. return nr_mmu_pages;
  2573. }
  2574. static void *pv_mmu_peek_buffer(struct kvm_pv_mmu_op_buffer *buffer,
  2575. unsigned len)
  2576. {
  2577. if (len > buffer->len)
  2578. return NULL;
  2579. return buffer->ptr;
  2580. }
  2581. static void *pv_mmu_read_buffer(struct kvm_pv_mmu_op_buffer *buffer,
  2582. unsigned len)
  2583. {
  2584. void *ret;
  2585. ret = pv_mmu_peek_buffer(buffer, len);
  2586. if (!ret)
  2587. return ret;
  2588. buffer->ptr += len;
  2589. buffer->len -= len;
  2590. buffer->processed += len;
  2591. return ret;
  2592. }
  2593. static int kvm_pv_mmu_write(struct kvm_vcpu *vcpu,
  2594. gpa_t addr, gpa_t value)
  2595. {
  2596. int bytes = 8;
  2597. int r;
  2598. if (!is_long_mode(vcpu) && !is_pae(vcpu))
  2599. bytes = 4;
  2600. r = mmu_topup_memory_caches(vcpu);
  2601. if (r)
  2602. return r;
  2603. if (!emulator_write_phys(vcpu, addr, &value, bytes))
  2604. return -EFAULT;
  2605. return 1;
  2606. }
  2607. static int kvm_pv_mmu_flush_tlb(struct kvm_vcpu *vcpu)
  2608. {
  2609. kvm_set_cr3(vcpu, vcpu->arch.cr3);
  2610. return 1;
  2611. }
  2612. static int kvm_pv_mmu_release_pt(struct kvm_vcpu *vcpu, gpa_t addr)
  2613. {
  2614. spin_lock(&vcpu->kvm->mmu_lock);
  2615. mmu_unshadow(vcpu->kvm, addr >> PAGE_SHIFT);
  2616. spin_unlock(&vcpu->kvm->mmu_lock);
  2617. return 1;
  2618. }
  2619. static int kvm_pv_mmu_op_one(struct kvm_vcpu *vcpu,
  2620. struct kvm_pv_mmu_op_buffer *buffer)
  2621. {
  2622. struct kvm_mmu_op_header *header;
  2623. header = pv_mmu_peek_buffer(buffer, sizeof *header);
  2624. if (!header)
  2625. return 0;
  2626. switch (header->op) {
  2627. case KVM_MMU_OP_WRITE_PTE: {
  2628. struct kvm_mmu_op_write_pte *wpte;
  2629. wpte = pv_mmu_read_buffer(buffer, sizeof *wpte);
  2630. if (!wpte)
  2631. return 0;
  2632. return kvm_pv_mmu_write(vcpu, wpte->pte_phys,
  2633. wpte->pte_val);
  2634. }
  2635. case KVM_MMU_OP_FLUSH_TLB: {
  2636. struct kvm_mmu_op_flush_tlb *ftlb;
  2637. ftlb = pv_mmu_read_buffer(buffer, sizeof *ftlb);
  2638. if (!ftlb)
  2639. return 0;
  2640. return kvm_pv_mmu_flush_tlb(vcpu);
  2641. }
  2642. case KVM_MMU_OP_RELEASE_PT: {
  2643. struct kvm_mmu_op_release_pt *rpt;
  2644. rpt = pv_mmu_read_buffer(buffer, sizeof *rpt);
  2645. if (!rpt)
  2646. return 0;
  2647. return kvm_pv_mmu_release_pt(vcpu, rpt->pt_phys);
  2648. }
  2649. default: return 0;
  2650. }
  2651. }
  2652. int kvm_pv_mmu_op(struct kvm_vcpu *vcpu, unsigned long bytes,
  2653. gpa_t addr, unsigned long *ret)
  2654. {
  2655. int r;
  2656. struct kvm_pv_mmu_op_buffer *buffer = &vcpu->arch.mmu_op_buffer;
  2657. buffer->ptr = buffer->buf;
  2658. buffer->len = min_t(unsigned long, bytes, sizeof buffer->buf);
  2659. buffer->processed = 0;
  2660. r = kvm_read_guest(vcpu->kvm, addr, buffer->buf, buffer->len);
  2661. if (r)
  2662. goto out;
  2663. while (buffer->len) {
  2664. r = kvm_pv_mmu_op_one(vcpu, buffer);
  2665. if (r < 0)
  2666. goto out;
  2667. if (r == 0)
  2668. break;
  2669. }
  2670. r = 1;
  2671. out:
  2672. *ret = buffer->processed;
  2673. return r;
  2674. }
  2675. int kvm_mmu_get_spte_hierarchy(struct kvm_vcpu *vcpu, u64 addr, u64 sptes[4])
  2676. {
  2677. struct kvm_shadow_walk_iterator iterator;
  2678. int nr_sptes = 0;
  2679. spin_lock(&vcpu->kvm->mmu_lock);
  2680. for_each_shadow_entry(vcpu, addr, iterator) {
  2681. sptes[iterator.level-1] = *iterator.sptep;
  2682. nr_sptes++;
  2683. if (!is_shadow_present_pte(*iterator.sptep))
  2684. break;
  2685. }
  2686. spin_unlock(&vcpu->kvm->mmu_lock);
  2687. return nr_sptes;
  2688. }
  2689. EXPORT_SYMBOL_GPL(kvm_mmu_get_spte_hierarchy);
  2690. #ifdef AUDIT
  2691. static const char *audit_msg;
  2692. static gva_t canonicalize(gva_t gva)
  2693. {
  2694. #ifdef CONFIG_X86_64
  2695. gva = (long long)(gva << 16) >> 16;
  2696. #endif
  2697. return gva;
  2698. }
  2699. typedef void (*inspect_spte_fn) (struct kvm *kvm, struct kvm_mmu_page *sp,
  2700. u64 *sptep);
  2701. static void __mmu_spte_walk(struct kvm *kvm, struct kvm_mmu_page *sp,
  2702. inspect_spte_fn fn)
  2703. {
  2704. int i;
  2705. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  2706. u64 ent = sp->spt[i];
  2707. if (is_shadow_present_pte(ent)) {
  2708. if (!is_last_spte(ent, sp->role.level)) {
  2709. struct kvm_mmu_page *child;
  2710. child = page_header(ent & PT64_BASE_ADDR_MASK);
  2711. __mmu_spte_walk(kvm, child, fn);
  2712. } else
  2713. fn(kvm, sp, &sp->spt[i]);
  2714. }
  2715. }
  2716. }
  2717. static void mmu_spte_walk(struct kvm_vcpu *vcpu, inspect_spte_fn fn)
  2718. {
  2719. int i;
  2720. struct kvm_mmu_page *sp;
  2721. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  2722. return;
  2723. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  2724. hpa_t root = vcpu->arch.mmu.root_hpa;
  2725. sp = page_header(root);
  2726. __mmu_spte_walk(vcpu->kvm, sp, fn);
  2727. return;
  2728. }
  2729. for (i = 0; i < 4; ++i) {
  2730. hpa_t root = vcpu->arch.mmu.pae_root[i];
  2731. if (root && VALID_PAGE(root)) {
  2732. root &= PT64_BASE_ADDR_MASK;
  2733. sp = page_header(root);
  2734. __mmu_spte_walk(vcpu->kvm, sp, fn);
  2735. }
  2736. }
  2737. return;
  2738. }
  2739. static void audit_mappings_page(struct kvm_vcpu *vcpu, u64 page_pte,
  2740. gva_t va, int level)
  2741. {
  2742. u64 *pt = __va(page_pte & PT64_BASE_ADDR_MASK);
  2743. int i;
  2744. gva_t va_delta = 1ul << (PAGE_SHIFT + 9 * (level - 1));
  2745. for (i = 0; i < PT64_ENT_PER_PAGE; ++i, va += va_delta) {
  2746. u64 ent = pt[i];
  2747. if (ent == shadow_trap_nonpresent_pte)
  2748. continue;
  2749. va = canonicalize(va);
  2750. if (is_shadow_present_pte(ent) && !is_last_spte(ent, level))
  2751. audit_mappings_page(vcpu, ent, va, level - 1);
  2752. else {
  2753. gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, va);
  2754. gfn_t gfn = gpa >> PAGE_SHIFT;
  2755. pfn_t pfn = gfn_to_pfn(vcpu->kvm, gfn);
  2756. hpa_t hpa = (hpa_t)pfn << PAGE_SHIFT;
  2757. if (is_error_pfn(pfn)) {
  2758. kvm_release_pfn_clean(pfn);
  2759. continue;
  2760. }
  2761. if (is_shadow_present_pte(ent)
  2762. && (ent & PT64_BASE_ADDR_MASK) != hpa)
  2763. printk(KERN_ERR "xx audit error: (%s) levels %d"
  2764. " gva %lx gpa %llx hpa %llx ent %llx %d\n",
  2765. audit_msg, vcpu->arch.mmu.root_level,
  2766. va, gpa, hpa, ent,
  2767. is_shadow_present_pte(ent));
  2768. else if (ent == shadow_notrap_nonpresent_pte
  2769. && !is_error_hpa(hpa))
  2770. printk(KERN_ERR "audit: (%s) notrap shadow,"
  2771. " valid guest gva %lx\n", audit_msg, va);
  2772. kvm_release_pfn_clean(pfn);
  2773. }
  2774. }
  2775. }
  2776. static void audit_mappings(struct kvm_vcpu *vcpu)
  2777. {
  2778. unsigned i;
  2779. if (vcpu->arch.mmu.root_level == 4)
  2780. audit_mappings_page(vcpu, vcpu->arch.mmu.root_hpa, 0, 4);
  2781. else
  2782. for (i = 0; i < 4; ++i)
  2783. if (vcpu->arch.mmu.pae_root[i] & PT_PRESENT_MASK)
  2784. audit_mappings_page(vcpu,
  2785. vcpu->arch.mmu.pae_root[i],
  2786. i << 30,
  2787. 2);
  2788. }
  2789. static int count_rmaps(struct kvm_vcpu *vcpu)
  2790. {
  2791. int nmaps = 0;
  2792. int i, j, k, idx;
  2793. idx = srcu_read_lock(&kvm->srcu);
  2794. slots = rcu_dereference(kvm->memslots);
  2795. for (i = 0; i < KVM_MEMORY_SLOTS; ++i) {
  2796. struct kvm_memory_slot *m = &slots->memslots[i];
  2797. struct kvm_rmap_desc *d;
  2798. for (j = 0; j < m->npages; ++j) {
  2799. unsigned long *rmapp = &m->rmap[j];
  2800. if (!*rmapp)
  2801. continue;
  2802. if (!(*rmapp & 1)) {
  2803. ++nmaps;
  2804. continue;
  2805. }
  2806. d = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  2807. while (d) {
  2808. for (k = 0; k < RMAP_EXT; ++k)
  2809. if (d->sptes[k])
  2810. ++nmaps;
  2811. else
  2812. break;
  2813. d = d->more;
  2814. }
  2815. }
  2816. }
  2817. srcu_read_unlock(&kvm->srcu, idx);
  2818. return nmaps;
  2819. }
  2820. void inspect_spte_has_rmap(struct kvm *kvm, struct kvm_mmu_page *sp, u64 *sptep)
  2821. {
  2822. unsigned long *rmapp;
  2823. struct kvm_mmu_page *rev_sp;
  2824. gfn_t gfn;
  2825. if (*sptep & PT_WRITABLE_MASK) {
  2826. rev_sp = page_header(__pa(sptep));
  2827. gfn = rev_sp->gfns[sptep - rev_sp->spt];
  2828. if (!gfn_to_memslot(kvm, gfn)) {
  2829. if (!printk_ratelimit())
  2830. return;
  2831. printk(KERN_ERR "%s: no memslot for gfn %ld\n",
  2832. audit_msg, gfn);
  2833. printk(KERN_ERR "%s: index %ld of sp (gfn=%lx)\n",
  2834. audit_msg, sptep - rev_sp->spt,
  2835. rev_sp->gfn);
  2836. dump_stack();
  2837. return;
  2838. }
  2839. rmapp = gfn_to_rmap(kvm, rev_sp->gfns[sptep - rev_sp->spt],
  2840. is_large_pte(*sptep));
  2841. if (!*rmapp) {
  2842. if (!printk_ratelimit())
  2843. return;
  2844. printk(KERN_ERR "%s: no rmap for writable spte %llx\n",
  2845. audit_msg, *sptep);
  2846. dump_stack();
  2847. }
  2848. }
  2849. }
  2850. void audit_writable_sptes_have_rmaps(struct kvm_vcpu *vcpu)
  2851. {
  2852. mmu_spte_walk(vcpu, inspect_spte_has_rmap);
  2853. }
  2854. static void check_writable_mappings_rmap(struct kvm_vcpu *vcpu)
  2855. {
  2856. struct kvm_mmu_page *sp;
  2857. int i;
  2858. list_for_each_entry(sp, &vcpu->kvm->arch.active_mmu_pages, link) {
  2859. u64 *pt = sp->spt;
  2860. if (sp->role.level != PT_PAGE_TABLE_LEVEL)
  2861. continue;
  2862. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  2863. u64 ent = pt[i];
  2864. if (!(ent & PT_PRESENT_MASK))
  2865. continue;
  2866. if (!(ent & PT_WRITABLE_MASK))
  2867. continue;
  2868. inspect_spte_has_rmap(vcpu->kvm, sp, &pt[i]);
  2869. }
  2870. }
  2871. return;
  2872. }
  2873. static void audit_rmap(struct kvm_vcpu *vcpu)
  2874. {
  2875. check_writable_mappings_rmap(vcpu);
  2876. count_rmaps(vcpu);
  2877. }
  2878. static void audit_write_protection(struct kvm_vcpu *vcpu)
  2879. {
  2880. struct kvm_mmu_page *sp;
  2881. struct kvm_memory_slot *slot;
  2882. unsigned long *rmapp;
  2883. u64 *spte;
  2884. gfn_t gfn;
  2885. list_for_each_entry(sp, &vcpu->kvm->arch.active_mmu_pages, link) {
  2886. if (sp->role.direct)
  2887. continue;
  2888. if (sp->unsync)
  2889. continue;
  2890. gfn = unalias_gfn(vcpu->kvm, sp->gfn);
  2891. slot = gfn_to_memslot_unaliased(vcpu->kvm, sp->gfn);
  2892. rmapp = &slot->rmap[gfn - slot->base_gfn];
  2893. spte = rmap_next(vcpu->kvm, rmapp, NULL);
  2894. while (spte) {
  2895. if (*spte & PT_WRITABLE_MASK)
  2896. printk(KERN_ERR "%s: (%s) shadow page has "
  2897. "writable mappings: gfn %lx role %x\n",
  2898. __func__, audit_msg, sp->gfn,
  2899. sp->role.word);
  2900. spte = rmap_next(vcpu->kvm, rmapp, spte);
  2901. }
  2902. }
  2903. }
  2904. static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg)
  2905. {
  2906. int olddbg = dbg;
  2907. dbg = 0;
  2908. audit_msg = msg;
  2909. audit_rmap(vcpu);
  2910. audit_write_protection(vcpu);
  2911. if (strcmp("pre pte write", audit_msg) != 0)
  2912. audit_mappings(vcpu);
  2913. audit_writable_sptes_have_rmaps(vcpu);
  2914. dbg = olddbg;
  2915. }
  2916. #endif