dmaengine.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890
  1. /*
  2. * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc., 59
  16. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called COPYING.
  20. */
  21. #ifndef DMAENGINE_H
  22. #define DMAENGINE_H
  23. #include <linux/device.h>
  24. #include <linux/uio.h>
  25. #include <linux/dma-direction.h>
  26. #include <linux/scatterlist.h>
  27. struct scatterlist;
  28. /**
  29. * typedef dma_cookie_t - an opaque DMA cookie
  30. *
  31. * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
  32. */
  33. typedef s32 dma_cookie_t;
  34. #define DMA_MIN_COOKIE 1
  35. #define DMA_MAX_COOKIE INT_MAX
  36. #define dma_submit_error(cookie) ((cookie) < 0 ? 1 : 0)
  37. /**
  38. * enum dma_status - DMA transaction status
  39. * @DMA_SUCCESS: transaction completed successfully
  40. * @DMA_IN_PROGRESS: transaction not yet processed
  41. * @DMA_PAUSED: transaction is paused
  42. * @DMA_ERROR: transaction failed
  43. */
  44. enum dma_status {
  45. DMA_SUCCESS,
  46. DMA_IN_PROGRESS,
  47. DMA_PAUSED,
  48. DMA_ERROR,
  49. };
  50. /**
  51. * enum dma_transaction_type - DMA transaction types/indexes
  52. *
  53. * Note: The DMA_ASYNC_TX capability is not to be set by drivers. It is
  54. * automatically set as dma devices are registered.
  55. */
  56. enum dma_transaction_type {
  57. DMA_MEMCPY,
  58. DMA_XOR,
  59. DMA_PQ,
  60. DMA_XOR_VAL,
  61. DMA_PQ_VAL,
  62. DMA_MEMSET,
  63. DMA_INTERRUPT,
  64. DMA_SG,
  65. DMA_PRIVATE,
  66. DMA_ASYNC_TX,
  67. DMA_SLAVE,
  68. DMA_CYCLIC,
  69. };
  70. /* last transaction type for creation of the capabilities mask */
  71. #define DMA_TX_TYPE_END (DMA_CYCLIC + 1)
  72. /**
  73. * enum dma_ctrl_flags - DMA flags to augment operation preparation,
  74. * control completion, and communicate status.
  75. * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
  76. * this transaction
  77. * @DMA_CTRL_ACK - if clear, the descriptor cannot be reused until the client
  78. * acknowledges receipt, i.e. has has a chance to establish any dependency
  79. * chains
  80. * @DMA_COMPL_SKIP_SRC_UNMAP - set to disable dma-unmapping the source buffer(s)
  81. * @DMA_COMPL_SKIP_DEST_UNMAP - set to disable dma-unmapping the destination(s)
  82. * @DMA_COMPL_SRC_UNMAP_SINGLE - set to do the source dma-unmapping as single
  83. * (if not set, do the source dma-unmapping as page)
  84. * @DMA_COMPL_DEST_UNMAP_SINGLE - set to do the destination dma-unmapping as single
  85. * (if not set, do the destination dma-unmapping as page)
  86. * @DMA_PREP_PQ_DISABLE_P - prevent generation of P while generating Q
  87. * @DMA_PREP_PQ_DISABLE_Q - prevent generation of Q while generating P
  88. * @DMA_PREP_CONTINUE - indicate to a driver that it is reusing buffers as
  89. * sources that were the result of a previous operation, in the case of a PQ
  90. * operation it continues the calculation with new sources
  91. * @DMA_PREP_FENCE - tell the driver that subsequent operations depend
  92. * on the result of this operation
  93. */
  94. enum dma_ctrl_flags {
  95. DMA_PREP_INTERRUPT = (1 << 0),
  96. DMA_CTRL_ACK = (1 << 1),
  97. DMA_COMPL_SKIP_SRC_UNMAP = (1 << 2),
  98. DMA_COMPL_SKIP_DEST_UNMAP = (1 << 3),
  99. DMA_COMPL_SRC_UNMAP_SINGLE = (1 << 4),
  100. DMA_COMPL_DEST_UNMAP_SINGLE = (1 << 5),
  101. DMA_PREP_PQ_DISABLE_P = (1 << 6),
  102. DMA_PREP_PQ_DISABLE_Q = (1 << 7),
  103. DMA_PREP_CONTINUE = (1 << 8),
  104. DMA_PREP_FENCE = (1 << 9),
  105. };
  106. /**
  107. * enum dma_ctrl_cmd - DMA operations that can optionally be exercised
  108. * on a running channel.
  109. * @DMA_TERMINATE_ALL: terminate all ongoing transfers
  110. * @DMA_PAUSE: pause ongoing transfers
  111. * @DMA_RESUME: resume paused transfer
  112. * @DMA_SLAVE_CONFIG: this command is only implemented by DMA controllers
  113. * that need to runtime reconfigure the slave channels (as opposed to passing
  114. * configuration data in statically from the platform). An additional
  115. * argument of struct dma_slave_config must be passed in with this
  116. * command.
  117. * @FSLDMA_EXTERNAL_START: this command will put the Freescale DMA controller
  118. * into external start mode.
  119. */
  120. enum dma_ctrl_cmd {
  121. DMA_TERMINATE_ALL,
  122. DMA_PAUSE,
  123. DMA_RESUME,
  124. DMA_SLAVE_CONFIG,
  125. FSLDMA_EXTERNAL_START,
  126. };
  127. /**
  128. * enum sum_check_bits - bit position of pq_check_flags
  129. */
  130. enum sum_check_bits {
  131. SUM_CHECK_P = 0,
  132. SUM_CHECK_Q = 1,
  133. };
  134. /**
  135. * enum pq_check_flags - result of async_{xor,pq}_zero_sum operations
  136. * @SUM_CHECK_P_RESULT - 1 if xor zero sum error, 0 otherwise
  137. * @SUM_CHECK_Q_RESULT - 1 if reed-solomon zero sum error, 0 otherwise
  138. */
  139. enum sum_check_flags {
  140. SUM_CHECK_P_RESULT = (1 << SUM_CHECK_P),
  141. SUM_CHECK_Q_RESULT = (1 << SUM_CHECK_Q),
  142. };
  143. /**
  144. * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
  145. * See linux/cpumask.h
  146. */
  147. typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;
  148. /**
  149. * struct dma_chan_percpu - the per-CPU part of struct dma_chan
  150. * @memcpy_count: transaction counter
  151. * @bytes_transferred: byte counter
  152. */
  153. struct dma_chan_percpu {
  154. /* stats */
  155. unsigned long memcpy_count;
  156. unsigned long bytes_transferred;
  157. };
  158. /**
  159. * struct dma_chan - devices supply DMA channels, clients use them
  160. * @device: ptr to the dma device who supplies this channel, always !%NULL
  161. * @cookie: last cookie value returned to client
  162. * @chan_id: channel ID for sysfs
  163. * @dev: class device for sysfs
  164. * @device_node: used to add this to the device chan list
  165. * @local: per-cpu pointer to a struct dma_chan_percpu
  166. * @client-count: how many clients are using this channel
  167. * @table_count: number of appearances in the mem-to-mem allocation table
  168. * @private: private data for certain client-channel associations
  169. */
  170. struct dma_chan {
  171. struct dma_device *device;
  172. dma_cookie_t cookie;
  173. /* sysfs */
  174. int chan_id;
  175. struct dma_chan_dev *dev;
  176. struct list_head device_node;
  177. struct dma_chan_percpu __percpu *local;
  178. int client_count;
  179. int table_count;
  180. void *private;
  181. };
  182. /**
  183. * struct dma_chan_dev - relate sysfs device node to backing channel device
  184. * @chan - driver channel device
  185. * @device - sysfs device
  186. * @dev_id - parent dma_device dev_id
  187. * @idr_ref - reference count to gate release of dma_device dev_id
  188. */
  189. struct dma_chan_dev {
  190. struct dma_chan *chan;
  191. struct device device;
  192. int dev_id;
  193. atomic_t *idr_ref;
  194. };
  195. /**
  196. * enum dma_slave_buswidth - defines bus with of the DMA slave
  197. * device, source or target buses
  198. */
  199. enum dma_slave_buswidth {
  200. DMA_SLAVE_BUSWIDTH_UNDEFINED = 0,
  201. DMA_SLAVE_BUSWIDTH_1_BYTE = 1,
  202. DMA_SLAVE_BUSWIDTH_2_BYTES = 2,
  203. DMA_SLAVE_BUSWIDTH_4_BYTES = 4,
  204. DMA_SLAVE_BUSWIDTH_8_BYTES = 8,
  205. };
  206. /**
  207. * struct dma_slave_config - dma slave channel runtime config
  208. * @direction: whether the data shall go in or out on this slave
  209. * channel, right now. DMA_TO_DEVICE and DMA_FROM_DEVICE are
  210. * legal values, DMA_BIDIRECTIONAL is not acceptable since we
  211. * need to differentiate source and target addresses.
  212. * @src_addr: this is the physical address where DMA slave data
  213. * should be read (RX), if the source is memory this argument is
  214. * ignored.
  215. * @dst_addr: this is the physical address where DMA slave data
  216. * should be written (TX), if the source is memory this argument
  217. * is ignored.
  218. * @src_addr_width: this is the width in bytes of the source (RX)
  219. * register where DMA data shall be read. If the source
  220. * is memory this may be ignored depending on architecture.
  221. * Legal values: 1, 2, 4, 8.
  222. * @dst_addr_width: same as src_addr_width but for destination
  223. * target (TX) mutatis mutandis.
  224. * @src_maxburst: the maximum number of words (note: words, as in
  225. * units of the src_addr_width member, not bytes) that can be sent
  226. * in one burst to the device. Typically something like half the
  227. * FIFO depth on I/O peripherals so you don't overflow it. This
  228. * may or may not be applicable on memory sources.
  229. * @dst_maxburst: same as src_maxburst but for destination target
  230. * mutatis mutandis.
  231. *
  232. * This struct is passed in as configuration data to a DMA engine
  233. * in order to set up a certain channel for DMA transport at runtime.
  234. * The DMA device/engine has to provide support for an additional
  235. * command in the channel config interface, DMA_SLAVE_CONFIG
  236. * and this struct will then be passed in as an argument to the
  237. * DMA engine device_control() function.
  238. *
  239. * The rationale for adding configuration information to this struct
  240. * is as follows: if it is likely that most DMA slave controllers in
  241. * the world will support the configuration option, then make it
  242. * generic. If not: if it is fixed so that it be sent in static from
  243. * the platform data, then prefer to do that. Else, if it is neither
  244. * fixed at runtime, nor generic enough (such as bus mastership on
  245. * some CPU family and whatnot) then create a custom slave config
  246. * struct and pass that, then make this config a member of that
  247. * struct, if applicable.
  248. */
  249. struct dma_slave_config {
  250. enum dma_data_direction direction;
  251. dma_addr_t src_addr;
  252. dma_addr_t dst_addr;
  253. enum dma_slave_buswidth src_addr_width;
  254. enum dma_slave_buswidth dst_addr_width;
  255. u32 src_maxburst;
  256. u32 dst_maxburst;
  257. };
  258. static inline const char *dma_chan_name(struct dma_chan *chan)
  259. {
  260. return dev_name(&chan->dev->device);
  261. }
  262. void dma_chan_cleanup(struct kref *kref);
  263. /**
  264. * typedef dma_filter_fn - callback filter for dma_request_channel
  265. * @chan: channel to be reviewed
  266. * @filter_param: opaque parameter passed through dma_request_channel
  267. *
  268. * When this optional parameter is specified in a call to dma_request_channel a
  269. * suitable channel is passed to this routine for further dispositioning before
  270. * being returned. Where 'suitable' indicates a non-busy channel that
  271. * satisfies the given capability mask. It returns 'true' to indicate that the
  272. * channel is suitable.
  273. */
  274. typedef bool (*dma_filter_fn)(struct dma_chan *chan, void *filter_param);
  275. typedef void (*dma_async_tx_callback)(void *dma_async_param);
  276. /**
  277. * struct dma_async_tx_descriptor - async transaction descriptor
  278. * ---dma generic offload fields---
  279. * @cookie: tracking cookie for this transaction, set to -EBUSY if
  280. * this tx is sitting on a dependency list
  281. * @flags: flags to augment operation preparation, control completion, and
  282. * communicate status
  283. * @phys: physical address of the descriptor
  284. * @chan: target channel for this operation
  285. * @tx_submit: set the prepared descriptor(s) to be executed by the engine
  286. * @callback: routine to call after this operation is complete
  287. * @callback_param: general parameter to pass to the callback routine
  288. * ---async_tx api specific fields---
  289. * @next: at completion submit this descriptor
  290. * @parent: pointer to the next level up in the dependency chain
  291. * @lock: protect the parent and next pointers
  292. */
  293. struct dma_async_tx_descriptor {
  294. dma_cookie_t cookie;
  295. enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
  296. dma_addr_t phys;
  297. struct dma_chan *chan;
  298. dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
  299. dma_async_tx_callback callback;
  300. void *callback_param;
  301. #ifdef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
  302. struct dma_async_tx_descriptor *next;
  303. struct dma_async_tx_descriptor *parent;
  304. spinlock_t lock;
  305. #endif
  306. };
  307. #ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
  308. static inline void txd_lock(struct dma_async_tx_descriptor *txd)
  309. {
  310. }
  311. static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
  312. {
  313. }
  314. static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
  315. {
  316. BUG();
  317. }
  318. static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
  319. {
  320. }
  321. static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
  322. {
  323. }
  324. static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
  325. {
  326. return NULL;
  327. }
  328. static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
  329. {
  330. return NULL;
  331. }
  332. #else
  333. static inline void txd_lock(struct dma_async_tx_descriptor *txd)
  334. {
  335. spin_lock_bh(&txd->lock);
  336. }
  337. static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
  338. {
  339. spin_unlock_bh(&txd->lock);
  340. }
  341. static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
  342. {
  343. txd->next = next;
  344. next->parent = txd;
  345. }
  346. static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
  347. {
  348. txd->parent = NULL;
  349. }
  350. static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
  351. {
  352. txd->next = NULL;
  353. }
  354. static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
  355. {
  356. return txd->parent;
  357. }
  358. static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
  359. {
  360. return txd->next;
  361. }
  362. #endif
  363. /**
  364. * struct dma_tx_state - filled in to report the status of
  365. * a transfer.
  366. * @last: last completed DMA cookie
  367. * @used: last issued DMA cookie (i.e. the one in progress)
  368. * @residue: the remaining number of bytes left to transmit
  369. * on the selected transfer for states DMA_IN_PROGRESS and
  370. * DMA_PAUSED if this is implemented in the driver, else 0
  371. */
  372. struct dma_tx_state {
  373. dma_cookie_t last;
  374. dma_cookie_t used;
  375. u32 residue;
  376. };
  377. /**
  378. * struct dma_device - info on the entity supplying DMA services
  379. * @chancnt: how many DMA channels are supported
  380. * @privatecnt: how many DMA channels are requested by dma_request_channel
  381. * @channels: the list of struct dma_chan
  382. * @global_node: list_head for global dma_device_list
  383. * @cap_mask: one or more dma_capability flags
  384. * @max_xor: maximum number of xor sources, 0 if no capability
  385. * @max_pq: maximum number of PQ sources and PQ-continue capability
  386. * @copy_align: alignment shift for memcpy operations
  387. * @xor_align: alignment shift for xor operations
  388. * @pq_align: alignment shift for pq operations
  389. * @fill_align: alignment shift for memset operations
  390. * @dev_id: unique device ID
  391. * @dev: struct device reference for dma mapping api
  392. * @device_alloc_chan_resources: allocate resources and return the
  393. * number of allocated descriptors
  394. * @device_free_chan_resources: release DMA channel's resources
  395. * @device_prep_dma_memcpy: prepares a memcpy operation
  396. * @device_prep_dma_xor: prepares a xor operation
  397. * @device_prep_dma_xor_val: prepares a xor validation operation
  398. * @device_prep_dma_pq: prepares a pq operation
  399. * @device_prep_dma_pq_val: prepares a pqzero_sum operation
  400. * @device_prep_dma_memset: prepares a memset operation
  401. * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
  402. * @device_prep_slave_sg: prepares a slave dma operation
  403. * @device_prep_dma_cyclic: prepare a cyclic dma operation suitable for audio.
  404. * The function takes a buffer of size buf_len. The callback function will
  405. * be called after period_len bytes have been transferred.
  406. * @device_control: manipulate all pending operations on a channel, returns
  407. * zero or error code
  408. * @device_tx_status: poll for transaction completion, the optional
  409. * txstate parameter can be supplied with a pointer to get a
  410. * struct with auxiliary transfer status information, otherwise the call
  411. * will just return a simple status code
  412. * @device_issue_pending: push pending transactions to hardware
  413. */
  414. struct dma_device {
  415. unsigned int chancnt;
  416. unsigned int privatecnt;
  417. struct list_head channels;
  418. struct list_head global_node;
  419. dma_cap_mask_t cap_mask;
  420. unsigned short max_xor;
  421. unsigned short max_pq;
  422. u8 copy_align;
  423. u8 xor_align;
  424. u8 pq_align;
  425. u8 fill_align;
  426. #define DMA_HAS_PQ_CONTINUE (1 << 15)
  427. int dev_id;
  428. struct device *dev;
  429. int (*device_alloc_chan_resources)(struct dma_chan *chan);
  430. void (*device_free_chan_resources)(struct dma_chan *chan);
  431. struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
  432. struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
  433. size_t len, unsigned long flags);
  434. struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
  435. struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
  436. unsigned int src_cnt, size_t len, unsigned long flags);
  437. struct dma_async_tx_descriptor *(*device_prep_dma_xor_val)(
  438. struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
  439. size_t len, enum sum_check_flags *result, unsigned long flags);
  440. struct dma_async_tx_descriptor *(*device_prep_dma_pq)(
  441. struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src,
  442. unsigned int src_cnt, const unsigned char *scf,
  443. size_t len, unsigned long flags);
  444. struct dma_async_tx_descriptor *(*device_prep_dma_pq_val)(
  445. struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src,
  446. unsigned int src_cnt, const unsigned char *scf, size_t len,
  447. enum sum_check_flags *pqres, unsigned long flags);
  448. struct dma_async_tx_descriptor *(*device_prep_dma_memset)(
  449. struct dma_chan *chan, dma_addr_t dest, int value, size_t len,
  450. unsigned long flags);
  451. struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
  452. struct dma_chan *chan, unsigned long flags);
  453. struct dma_async_tx_descriptor *(*device_prep_dma_sg)(
  454. struct dma_chan *chan,
  455. struct scatterlist *dst_sg, unsigned int dst_nents,
  456. struct scatterlist *src_sg, unsigned int src_nents,
  457. unsigned long flags);
  458. struct dma_async_tx_descriptor *(*device_prep_slave_sg)(
  459. struct dma_chan *chan, struct scatterlist *sgl,
  460. unsigned int sg_len, enum dma_data_direction direction,
  461. unsigned long flags);
  462. struct dma_async_tx_descriptor *(*device_prep_dma_cyclic)(
  463. struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
  464. size_t period_len, enum dma_data_direction direction);
  465. int (*device_control)(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
  466. unsigned long arg);
  467. enum dma_status (*device_tx_status)(struct dma_chan *chan,
  468. dma_cookie_t cookie,
  469. struct dma_tx_state *txstate);
  470. void (*device_issue_pending)(struct dma_chan *chan);
  471. };
  472. static inline int dmaengine_device_control(struct dma_chan *chan,
  473. enum dma_ctrl_cmd cmd,
  474. unsigned long arg)
  475. {
  476. return chan->device->device_control(chan, cmd, arg);
  477. }
  478. static inline int dmaengine_slave_config(struct dma_chan *chan,
  479. struct dma_slave_config *config)
  480. {
  481. return dmaengine_device_control(chan, DMA_SLAVE_CONFIG,
  482. (unsigned long)config);
  483. }
  484. static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_single(
  485. struct dma_chan *chan, void *buf, size_t len,
  486. enum dma_data_direction dir, unsigned long flags)
  487. {
  488. struct scatterlist sg;
  489. sg_init_one(&sg, buf, len);
  490. return chan->device->device_prep_slave_sg(chan, &sg, 1, dir, flags);
  491. }
  492. static inline int dmaengine_terminate_all(struct dma_chan *chan)
  493. {
  494. return dmaengine_device_control(chan, DMA_TERMINATE_ALL, 0);
  495. }
  496. static inline int dmaengine_pause(struct dma_chan *chan)
  497. {
  498. return dmaengine_device_control(chan, DMA_PAUSE, 0);
  499. }
  500. static inline int dmaengine_resume(struct dma_chan *chan)
  501. {
  502. return dmaengine_device_control(chan, DMA_RESUME, 0);
  503. }
  504. static inline dma_cookie_t dmaengine_submit(struct dma_async_tx_descriptor *desc)
  505. {
  506. return desc->tx_submit(desc);
  507. }
  508. static inline bool dmaengine_check_align(u8 align, size_t off1, size_t off2, size_t len)
  509. {
  510. size_t mask;
  511. if (!align)
  512. return true;
  513. mask = (1 << align) - 1;
  514. if (mask & (off1 | off2 | len))
  515. return false;
  516. return true;
  517. }
  518. static inline bool is_dma_copy_aligned(struct dma_device *dev, size_t off1,
  519. size_t off2, size_t len)
  520. {
  521. return dmaengine_check_align(dev->copy_align, off1, off2, len);
  522. }
  523. static inline bool is_dma_xor_aligned(struct dma_device *dev, size_t off1,
  524. size_t off2, size_t len)
  525. {
  526. return dmaengine_check_align(dev->xor_align, off1, off2, len);
  527. }
  528. static inline bool is_dma_pq_aligned(struct dma_device *dev, size_t off1,
  529. size_t off2, size_t len)
  530. {
  531. return dmaengine_check_align(dev->pq_align, off1, off2, len);
  532. }
  533. static inline bool is_dma_fill_aligned(struct dma_device *dev, size_t off1,
  534. size_t off2, size_t len)
  535. {
  536. return dmaengine_check_align(dev->fill_align, off1, off2, len);
  537. }
  538. static inline void
  539. dma_set_maxpq(struct dma_device *dma, int maxpq, int has_pq_continue)
  540. {
  541. dma->max_pq = maxpq;
  542. if (has_pq_continue)
  543. dma->max_pq |= DMA_HAS_PQ_CONTINUE;
  544. }
  545. static inline bool dmaf_continue(enum dma_ctrl_flags flags)
  546. {
  547. return (flags & DMA_PREP_CONTINUE) == DMA_PREP_CONTINUE;
  548. }
  549. static inline bool dmaf_p_disabled_continue(enum dma_ctrl_flags flags)
  550. {
  551. enum dma_ctrl_flags mask = DMA_PREP_CONTINUE | DMA_PREP_PQ_DISABLE_P;
  552. return (flags & mask) == mask;
  553. }
  554. static inline bool dma_dev_has_pq_continue(struct dma_device *dma)
  555. {
  556. return (dma->max_pq & DMA_HAS_PQ_CONTINUE) == DMA_HAS_PQ_CONTINUE;
  557. }
  558. static inline unsigned short dma_dev_to_maxpq(struct dma_device *dma)
  559. {
  560. return dma->max_pq & ~DMA_HAS_PQ_CONTINUE;
  561. }
  562. /* dma_maxpq - reduce maxpq in the face of continued operations
  563. * @dma - dma device with PQ capability
  564. * @flags - to check if DMA_PREP_CONTINUE and DMA_PREP_PQ_DISABLE_P are set
  565. *
  566. * When an engine does not support native continuation we need 3 extra
  567. * source slots to reuse P and Q with the following coefficients:
  568. * 1/ {00} * P : remove P from Q', but use it as a source for P'
  569. * 2/ {01} * Q : use Q to continue Q' calculation
  570. * 3/ {00} * Q : subtract Q from P' to cancel (2)
  571. *
  572. * In the case where P is disabled we only need 1 extra source:
  573. * 1/ {01} * Q : use Q to continue Q' calculation
  574. */
  575. static inline int dma_maxpq(struct dma_device *dma, enum dma_ctrl_flags flags)
  576. {
  577. if (dma_dev_has_pq_continue(dma) || !dmaf_continue(flags))
  578. return dma_dev_to_maxpq(dma);
  579. else if (dmaf_p_disabled_continue(flags))
  580. return dma_dev_to_maxpq(dma) - 1;
  581. else if (dmaf_continue(flags))
  582. return dma_dev_to_maxpq(dma) - 3;
  583. BUG();
  584. }
  585. /* --- public DMA engine API --- */
  586. #ifdef CONFIG_DMA_ENGINE
  587. void dmaengine_get(void);
  588. void dmaengine_put(void);
  589. #else
  590. static inline void dmaengine_get(void)
  591. {
  592. }
  593. static inline void dmaengine_put(void)
  594. {
  595. }
  596. #endif
  597. #ifdef CONFIG_NET_DMA
  598. #define net_dmaengine_get() dmaengine_get()
  599. #define net_dmaengine_put() dmaengine_put()
  600. #else
  601. static inline void net_dmaengine_get(void)
  602. {
  603. }
  604. static inline void net_dmaengine_put(void)
  605. {
  606. }
  607. #endif
  608. #ifdef CONFIG_ASYNC_TX_DMA
  609. #define async_dmaengine_get() dmaengine_get()
  610. #define async_dmaengine_put() dmaengine_put()
  611. #ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
  612. #define async_dma_find_channel(type) dma_find_channel(DMA_ASYNC_TX)
  613. #else
  614. #define async_dma_find_channel(type) dma_find_channel(type)
  615. #endif /* CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH */
  616. #else
  617. static inline void async_dmaengine_get(void)
  618. {
  619. }
  620. static inline void async_dmaengine_put(void)
  621. {
  622. }
  623. static inline struct dma_chan *
  624. async_dma_find_channel(enum dma_transaction_type type)
  625. {
  626. return NULL;
  627. }
  628. #endif /* CONFIG_ASYNC_TX_DMA */
  629. dma_cookie_t dma_async_memcpy_buf_to_buf(struct dma_chan *chan,
  630. void *dest, void *src, size_t len);
  631. dma_cookie_t dma_async_memcpy_buf_to_pg(struct dma_chan *chan,
  632. struct page *page, unsigned int offset, void *kdata, size_t len);
  633. dma_cookie_t dma_async_memcpy_pg_to_pg(struct dma_chan *chan,
  634. struct page *dest_pg, unsigned int dest_off, struct page *src_pg,
  635. unsigned int src_off, size_t len);
  636. void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
  637. struct dma_chan *chan);
  638. static inline void async_tx_ack(struct dma_async_tx_descriptor *tx)
  639. {
  640. tx->flags |= DMA_CTRL_ACK;
  641. }
  642. static inline void async_tx_clear_ack(struct dma_async_tx_descriptor *tx)
  643. {
  644. tx->flags &= ~DMA_CTRL_ACK;
  645. }
  646. static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx)
  647. {
  648. return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK;
  649. }
  650. #define first_dma_cap(mask) __first_dma_cap(&(mask))
  651. static inline int __first_dma_cap(const dma_cap_mask_t *srcp)
  652. {
  653. return min_t(int, DMA_TX_TYPE_END,
  654. find_first_bit(srcp->bits, DMA_TX_TYPE_END));
  655. }
  656. #define next_dma_cap(n, mask) __next_dma_cap((n), &(mask))
  657. static inline int __next_dma_cap(int n, const dma_cap_mask_t *srcp)
  658. {
  659. return min_t(int, DMA_TX_TYPE_END,
  660. find_next_bit(srcp->bits, DMA_TX_TYPE_END, n+1));
  661. }
  662. #define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
  663. static inline void
  664. __dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
  665. {
  666. set_bit(tx_type, dstp->bits);
  667. }
  668. #define dma_cap_clear(tx, mask) __dma_cap_clear((tx), &(mask))
  669. static inline void
  670. __dma_cap_clear(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
  671. {
  672. clear_bit(tx_type, dstp->bits);
  673. }
  674. #define dma_cap_zero(mask) __dma_cap_zero(&(mask))
  675. static inline void __dma_cap_zero(dma_cap_mask_t *dstp)
  676. {
  677. bitmap_zero(dstp->bits, DMA_TX_TYPE_END);
  678. }
  679. #define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
  680. static inline int
  681. __dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
  682. {
  683. return test_bit(tx_type, srcp->bits);
  684. }
  685. #define for_each_dma_cap_mask(cap, mask) \
  686. for ((cap) = first_dma_cap(mask); \
  687. (cap) < DMA_TX_TYPE_END; \
  688. (cap) = next_dma_cap((cap), (mask)))
  689. /**
  690. * dma_async_issue_pending - flush pending transactions to HW
  691. * @chan: target DMA channel
  692. *
  693. * This allows drivers to push copies to HW in batches,
  694. * reducing MMIO writes where possible.
  695. */
  696. static inline void dma_async_issue_pending(struct dma_chan *chan)
  697. {
  698. chan->device->device_issue_pending(chan);
  699. }
  700. #define dma_async_memcpy_issue_pending(chan) dma_async_issue_pending(chan)
  701. /**
  702. * dma_async_is_tx_complete - poll for transaction completion
  703. * @chan: DMA channel
  704. * @cookie: transaction identifier to check status of
  705. * @last: returns last completed cookie, can be NULL
  706. * @used: returns last issued cookie, can be NULL
  707. *
  708. * If @last and @used are passed in, upon return they reflect the driver
  709. * internal state and can be used with dma_async_is_complete() to check
  710. * the status of multiple cookies without re-checking hardware state.
  711. */
  712. static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
  713. dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
  714. {
  715. struct dma_tx_state state;
  716. enum dma_status status;
  717. status = chan->device->device_tx_status(chan, cookie, &state);
  718. if (last)
  719. *last = state.last;
  720. if (used)
  721. *used = state.used;
  722. return status;
  723. }
  724. #define dma_async_memcpy_complete(chan, cookie, last, used)\
  725. dma_async_is_tx_complete(chan, cookie, last, used)
  726. /**
  727. * dma_async_is_complete - test a cookie against chan state
  728. * @cookie: transaction identifier to test status of
  729. * @last_complete: last know completed transaction
  730. * @last_used: last cookie value handed out
  731. *
  732. * dma_async_is_complete() is used in dma_async_memcpy_complete()
  733. * the test logic is separated for lightweight testing of multiple cookies
  734. */
  735. static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
  736. dma_cookie_t last_complete, dma_cookie_t last_used)
  737. {
  738. if (last_complete <= last_used) {
  739. if ((cookie <= last_complete) || (cookie > last_used))
  740. return DMA_SUCCESS;
  741. } else {
  742. if ((cookie <= last_complete) && (cookie > last_used))
  743. return DMA_SUCCESS;
  744. }
  745. return DMA_IN_PROGRESS;
  746. }
  747. static inline void
  748. dma_set_tx_state(struct dma_tx_state *st, dma_cookie_t last, dma_cookie_t used, u32 residue)
  749. {
  750. if (st) {
  751. st->last = last;
  752. st->used = used;
  753. st->residue = residue;
  754. }
  755. }
  756. enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
  757. #ifdef CONFIG_DMA_ENGINE
  758. enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx);
  759. void dma_issue_pending_all(void);
  760. struct dma_chan *__dma_request_channel(dma_cap_mask_t *mask, dma_filter_fn fn, void *fn_param);
  761. void dma_release_channel(struct dma_chan *chan);
  762. #else
  763. static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
  764. {
  765. return DMA_SUCCESS;
  766. }
  767. static inline void dma_issue_pending_all(void)
  768. {
  769. }
  770. static inline struct dma_chan *__dma_request_channel(dma_cap_mask_t *mask,
  771. dma_filter_fn fn, void *fn_param)
  772. {
  773. return NULL;
  774. }
  775. static inline void dma_release_channel(struct dma_chan *chan)
  776. {
  777. }
  778. #endif
  779. /* --- DMA device --- */
  780. int dma_async_device_register(struct dma_device *device);
  781. void dma_async_device_unregister(struct dma_device *device);
  782. void dma_run_dependencies(struct dma_async_tx_descriptor *tx);
  783. struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type);
  784. #define dma_request_channel(mask, x, y) __dma_request_channel(&(mask), x, y)
  785. /* --- Helper iov-locking functions --- */
  786. struct dma_page_list {
  787. char __user *base_address;
  788. int nr_pages;
  789. struct page **pages;
  790. };
  791. struct dma_pinned_list {
  792. int nr_iovecs;
  793. struct dma_page_list page_list[0];
  794. };
  795. struct dma_pinned_list *dma_pin_iovec_pages(struct iovec *iov, size_t len);
  796. void dma_unpin_iovec_pages(struct dma_pinned_list* pinned_list);
  797. dma_cookie_t dma_memcpy_to_iovec(struct dma_chan *chan, struct iovec *iov,
  798. struct dma_pinned_list *pinned_list, unsigned char *kdata, size_t len);
  799. dma_cookie_t dma_memcpy_pg_to_iovec(struct dma_chan *chan, struct iovec *iov,
  800. struct dma_pinned_list *pinned_list, struct page *page,
  801. unsigned int offset, size_t len);
  802. #endif /* DMAENGINE_H */