main.c 60 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  5. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. */
  35. #include <linux/module.h>
  36. #include <linux/init.h>
  37. #include <linux/errno.h>
  38. #include <linux/pci.h>
  39. #include <linux/dma-mapping.h>
  40. #include <linux/slab.h>
  41. #include <linux/io-mapping.h>
  42. #include <linux/delay.h>
  43. #include <linux/netdevice.h>
  44. #include <linux/mlx4/device.h>
  45. #include <linux/mlx4/doorbell.h>
  46. #include "mlx4.h"
  47. #include "fw.h"
  48. #include "icm.h"
  49. MODULE_AUTHOR("Roland Dreier");
  50. MODULE_DESCRIPTION("Mellanox ConnectX HCA low-level driver");
  51. MODULE_LICENSE("Dual BSD/GPL");
  52. MODULE_VERSION(DRV_VERSION);
  53. struct workqueue_struct *mlx4_wq;
  54. #ifdef CONFIG_MLX4_DEBUG
  55. int mlx4_debug_level = 0;
  56. module_param_named(debug_level, mlx4_debug_level, int, 0644);
  57. MODULE_PARM_DESC(debug_level, "Enable debug tracing if > 0");
  58. #endif /* CONFIG_MLX4_DEBUG */
  59. #ifdef CONFIG_PCI_MSI
  60. static int msi_x = 1;
  61. module_param(msi_x, int, 0444);
  62. MODULE_PARM_DESC(msi_x, "attempt to use MSI-X if nonzero");
  63. #else /* CONFIG_PCI_MSI */
  64. #define msi_x (0)
  65. #endif /* CONFIG_PCI_MSI */
  66. static int num_vfs;
  67. module_param(num_vfs, int, 0444);
  68. MODULE_PARM_DESC(num_vfs, "enable #num_vfs functions if num_vfs > 0");
  69. static int probe_vf;
  70. module_param(probe_vf, int, 0644);
  71. MODULE_PARM_DESC(probe_vf, "number of vfs to probe by pf driver (num_vfs > 0)");
  72. int mlx4_log_num_mgm_entry_size = 10;
  73. module_param_named(log_num_mgm_entry_size,
  74. mlx4_log_num_mgm_entry_size, int, 0444);
  75. MODULE_PARM_DESC(log_num_mgm_entry_size, "log mgm size, that defines the num"
  76. " of qp per mcg, for example:"
  77. " 10 gives 248.range: 9<="
  78. " log_num_mgm_entry_size <= 12");
  79. #define MLX4_VF (1 << 0)
  80. #define HCA_GLOBAL_CAP_MASK 0
  81. #define PF_CONTEXT_BEHAVIOUR_MASK 0
  82. static char mlx4_version[] __devinitdata =
  83. DRV_NAME ": Mellanox ConnectX core driver v"
  84. DRV_VERSION " (" DRV_RELDATE ")\n";
  85. static struct mlx4_profile default_profile = {
  86. .num_qp = 1 << 18,
  87. .num_srq = 1 << 16,
  88. .rdmarc_per_qp = 1 << 4,
  89. .num_cq = 1 << 16,
  90. .num_mcg = 1 << 13,
  91. .num_mpt = 1 << 19,
  92. .num_mtt = 1 << 20, /* It is really num mtt segements */
  93. };
  94. static int log_num_mac = 7;
  95. module_param_named(log_num_mac, log_num_mac, int, 0444);
  96. MODULE_PARM_DESC(log_num_mac, "Log2 max number of MACs per ETH port (1-7)");
  97. static int log_num_vlan;
  98. module_param_named(log_num_vlan, log_num_vlan, int, 0444);
  99. MODULE_PARM_DESC(log_num_vlan, "Log2 max number of VLANs per ETH port (0-7)");
  100. /* Log2 max number of VLANs per ETH port (0-7) */
  101. #define MLX4_LOG_NUM_VLANS 7
  102. static bool use_prio;
  103. module_param_named(use_prio, use_prio, bool, 0444);
  104. MODULE_PARM_DESC(use_prio, "Enable steering by VLAN priority on ETH ports "
  105. "(0/1, default 0)");
  106. int log_mtts_per_seg = ilog2(MLX4_MTT_ENTRY_PER_SEG);
  107. module_param_named(log_mtts_per_seg, log_mtts_per_seg, int, 0444);
  108. MODULE_PARM_DESC(log_mtts_per_seg, "Log2 number of MTT entries per segment (1-7)");
  109. static int port_type_array[2] = {MLX4_PORT_TYPE_NONE, MLX4_PORT_TYPE_NONE};
  110. static int arr_argc = 2;
  111. module_param_array(port_type_array, int, &arr_argc, 0444);
  112. MODULE_PARM_DESC(port_type_array, "Array of port types: HW_DEFAULT (0) is default "
  113. "1 for IB, 2 for Ethernet");
  114. struct mlx4_port_config {
  115. struct list_head list;
  116. enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
  117. struct pci_dev *pdev;
  118. };
  119. int mlx4_check_port_params(struct mlx4_dev *dev,
  120. enum mlx4_port_type *port_type)
  121. {
  122. int i;
  123. for (i = 0; i < dev->caps.num_ports - 1; i++) {
  124. if (port_type[i] != port_type[i + 1]) {
  125. if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP)) {
  126. mlx4_err(dev, "Only same port types supported "
  127. "on this HCA, aborting.\n");
  128. return -EINVAL;
  129. }
  130. if (port_type[i] == MLX4_PORT_TYPE_ETH &&
  131. port_type[i + 1] == MLX4_PORT_TYPE_IB)
  132. return -EINVAL;
  133. }
  134. }
  135. for (i = 0; i < dev->caps.num_ports; i++) {
  136. if (!(port_type[i] & dev->caps.supported_type[i+1])) {
  137. mlx4_err(dev, "Requested port type for port %d is not "
  138. "supported on this HCA\n", i + 1);
  139. return -EINVAL;
  140. }
  141. }
  142. return 0;
  143. }
  144. static void mlx4_set_port_mask(struct mlx4_dev *dev)
  145. {
  146. int i;
  147. for (i = 1; i <= dev->caps.num_ports; ++i)
  148. dev->caps.port_mask[i] = dev->caps.port_type[i];
  149. }
  150. static int mlx4_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  151. {
  152. int err;
  153. int i;
  154. err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
  155. if (err) {
  156. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  157. return err;
  158. }
  159. if (dev_cap->min_page_sz > PAGE_SIZE) {
  160. mlx4_err(dev, "HCA minimum page size of %d bigger than "
  161. "kernel PAGE_SIZE of %ld, aborting.\n",
  162. dev_cap->min_page_sz, PAGE_SIZE);
  163. return -ENODEV;
  164. }
  165. if (dev_cap->num_ports > MLX4_MAX_PORTS) {
  166. mlx4_err(dev, "HCA has %d ports, but we only support %d, "
  167. "aborting.\n",
  168. dev_cap->num_ports, MLX4_MAX_PORTS);
  169. return -ENODEV;
  170. }
  171. if (dev_cap->uar_size > pci_resource_len(dev->pdev, 2)) {
  172. mlx4_err(dev, "HCA reported UAR size of 0x%x bigger than "
  173. "PCI resource 2 size of 0x%llx, aborting.\n",
  174. dev_cap->uar_size,
  175. (unsigned long long) pci_resource_len(dev->pdev, 2));
  176. return -ENODEV;
  177. }
  178. dev->caps.num_ports = dev_cap->num_ports;
  179. dev->phys_caps.num_phys_eqs = MLX4_MAX_EQ_NUM;
  180. for (i = 1; i <= dev->caps.num_ports; ++i) {
  181. dev->caps.vl_cap[i] = dev_cap->max_vl[i];
  182. dev->caps.ib_mtu_cap[i] = dev_cap->ib_mtu[i];
  183. dev->caps.gid_table_len[i] = dev_cap->max_gids[i];
  184. dev->caps.pkey_table_len[i] = dev_cap->max_pkeys[i];
  185. dev->caps.port_width_cap[i] = dev_cap->max_port_width[i];
  186. dev->caps.eth_mtu_cap[i] = dev_cap->eth_mtu[i];
  187. dev->caps.def_mac[i] = dev_cap->def_mac[i];
  188. dev->caps.supported_type[i] = dev_cap->supported_port_types[i];
  189. dev->caps.suggested_type[i] = dev_cap->suggested_type[i];
  190. dev->caps.default_sense[i] = dev_cap->default_sense[i];
  191. dev->caps.trans_type[i] = dev_cap->trans_type[i];
  192. dev->caps.vendor_oui[i] = dev_cap->vendor_oui[i];
  193. dev->caps.wavelength[i] = dev_cap->wavelength[i];
  194. dev->caps.trans_code[i] = dev_cap->trans_code[i];
  195. }
  196. dev->caps.uar_page_size = PAGE_SIZE;
  197. dev->caps.num_uars = dev_cap->uar_size / PAGE_SIZE;
  198. dev->caps.local_ca_ack_delay = dev_cap->local_ca_ack_delay;
  199. dev->caps.bf_reg_size = dev_cap->bf_reg_size;
  200. dev->caps.bf_regs_per_page = dev_cap->bf_regs_per_page;
  201. dev->caps.max_sq_sg = dev_cap->max_sq_sg;
  202. dev->caps.max_rq_sg = dev_cap->max_rq_sg;
  203. dev->caps.max_wqes = dev_cap->max_qp_sz;
  204. dev->caps.max_qp_init_rdma = dev_cap->max_requester_per_qp;
  205. dev->caps.max_srq_wqes = dev_cap->max_srq_sz;
  206. dev->caps.max_srq_sge = dev_cap->max_rq_sg - 1;
  207. dev->caps.reserved_srqs = dev_cap->reserved_srqs;
  208. dev->caps.max_sq_desc_sz = dev_cap->max_sq_desc_sz;
  209. dev->caps.max_rq_desc_sz = dev_cap->max_rq_desc_sz;
  210. dev->caps.num_qp_per_mgm = mlx4_get_qp_per_mgm(dev);
  211. /*
  212. * Subtract 1 from the limit because we need to allocate a
  213. * spare CQE so the HCA HW can tell the difference between an
  214. * empty CQ and a full CQ.
  215. */
  216. dev->caps.max_cqes = dev_cap->max_cq_sz - 1;
  217. dev->caps.reserved_cqs = dev_cap->reserved_cqs;
  218. dev->caps.reserved_eqs = dev_cap->reserved_eqs;
  219. dev->caps.reserved_mtts = dev_cap->reserved_mtts;
  220. dev->caps.reserved_mrws = dev_cap->reserved_mrws;
  221. /* The first 128 UARs are used for EQ doorbells */
  222. dev->caps.reserved_uars = max_t(int, 128, dev_cap->reserved_uars);
  223. dev->caps.reserved_pds = dev_cap->reserved_pds;
  224. dev->caps.reserved_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
  225. dev_cap->reserved_xrcds : 0;
  226. dev->caps.max_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
  227. dev_cap->max_xrcds : 0;
  228. dev->caps.mtt_entry_sz = dev_cap->mtt_entry_sz;
  229. dev->caps.max_msg_sz = dev_cap->max_msg_sz;
  230. dev->caps.page_size_cap = ~(u32) (dev_cap->min_page_sz - 1);
  231. dev->caps.flags = dev_cap->flags;
  232. dev->caps.flags2 = dev_cap->flags2;
  233. dev->caps.bmme_flags = dev_cap->bmme_flags;
  234. dev->caps.reserved_lkey = dev_cap->reserved_lkey;
  235. dev->caps.stat_rate_support = dev_cap->stat_rate_support;
  236. dev->caps.max_gso_sz = dev_cap->max_gso_sz;
  237. dev->caps.max_rss_tbl_sz = dev_cap->max_rss_tbl_sz;
  238. /* Sense port always allowed on supported devices for ConnectX1 and 2 */
  239. if (dev->pdev->device != 0x1003)
  240. dev->caps.flags |= MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
  241. dev->caps.log_num_macs = log_num_mac;
  242. dev->caps.log_num_vlans = MLX4_LOG_NUM_VLANS;
  243. dev->caps.log_num_prios = use_prio ? 3 : 0;
  244. for (i = 1; i <= dev->caps.num_ports; ++i) {
  245. dev->caps.port_type[i] = MLX4_PORT_TYPE_NONE;
  246. if (dev->caps.supported_type[i]) {
  247. /* if only ETH is supported - assign ETH */
  248. if (dev->caps.supported_type[i] == MLX4_PORT_TYPE_ETH)
  249. dev->caps.port_type[i] = MLX4_PORT_TYPE_ETH;
  250. /* if only IB is supported,
  251. * assign IB only if SRIOV is off*/
  252. else if (dev->caps.supported_type[i] ==
  253. MLX4_PORT_TYPE_IB) {
  254. if (dev->flags & MLX4_FLAG_SRIOV)
  255. dev->caps.port_type[i] =
  256. MLX4_PORT_TYPE_NONE;
  257. else
  258. dev->caps.port_type[i] =
  259. MLX4_PORT_TYPE_IB;
  260. /* if IB and ETH are supported,
  261. * first of all check if SRIOV is on */
  262. } else if (dev->flags & MLX4_FLAG_SRIOV)
  263. dev->caps.port_type[i] = MLX4_PORT_TYPE_ETH;
  264. else {
  265. /* In non-SRIOV mode, we set the port type
  266. * according to user selection of port type,
  267. * if usere selected none, take the FW hint */
  268. if (port_type_array[i-1] == MLX4_PORT_TYPE_NONE)
  269. dev->caps.port_type[i] = dev->caps.suggested_type[i] ?
  270. MLX4_PORT_TYPE_ETH : MLX4_PORT_TYPE_IB;
  271. else
  272. dev->caps.port_type[i] = port_type_array[i-1];
  273. }
  274. }
  275. /*
  276. * Link sensing is allowed on the port if 3 conditions are true:
  277. * 1. Both protocols are supported on the port.
  278. * 2. Different types are supported on the port
  279. * 3. FW declared that it supports link sensing
  280. */
  281. mlx4_priv(dev)->sense.sense_allowed[i] =
  282. ((dev->caps.supported_type[i] == MLX4_PORT_TYPE_AUTO) &&
  283. (dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
  284. (dev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT));
  285. /*
  286. * If "default_sense" bit is set, we move the port to "AUTO" mode
  287. * and perform sense_port FW command to try and set the correct
  288. * port type from beginning
  289. */
  290. if (mlx4_priv(dev)->sense.sense_allowed[i] && dev->caps.default_sense[i]) {
  291. enum mlx4_port_type sensed_port = MLX4_PORT_TYPE_NONE;
  292. dev->caps.possible_type[i] = MLX4_PORT_TYPE_AUTO;
  293. mlx4_SENSE_PORT(dev, i, &sensed_port);
  294. if (sensed_port != MLX4_PORT_TYPE_NONE)
  295. dev->caps.port_type[i] = sensed_port;
  296. } else {
  297. dev->caps.possible_type[i] = dev->caps.port_type[i];
  298. }
  299. if (dev->caps.log_num_macs > dev_cap->log_max_macs[i]) {
  300. dev->caps.log_num_macs = dev_cap->log_max_macs[i];
  301. mlx4_warn(dev, "Requested number of MACs is too much "
  302. "for port %d, reducing to %d.\n",
  303. i, 1 << dev->caps.log_num_macs);
  304. }
  305. if (dev->caps.log_num_vlans > dev_cap->log_max_vlans[i]) {
  306. dev->caps.log_num_vlans = dev_cap->log_max_vlans[i];
  307. mlx4_warn(dev, "Requested number of VLANs is too much "
  308. "for port %d, reducing to %d.\n",
  309. i, 1 << dev->caps.log_num_vlans);
  310. }
  311. }
  312. dev->caps.max_counters = 1 << ilog2(dev_cap->max_counters);
  313. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] = dev_cap->reserved_qps;
  314. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] =
  315. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] =
  316. (1 << dev->caps.log_num_macs) *
  317. (1 << dev->caps.log_num_vlans) *
  318. (1 << dev->caps.log_num_prios) *
  319. dev->caps.num_ports;
  320. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH] = MLX4_NUM_FEXCH;
  321. dev->caps.reserved_qps = dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] +
  322. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] +
  323. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] +
  324. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH];
  325. return 0;
  326. }
  327. /*The function checks if there are live vf, return the num of them*/
  328. static int mlx4_how_many_lives_vf(struct mlx4_dev *dev)
  329. {
  330. struct mlx4_priv *priv = mlx4_priv(dev);
  331. struct mlx4_slave_state *s_state;
  332. int i;
  333. int ret = 0;
  334. for (i = 1/*the ppf is 0*/; i < dev->num_slaves; ++i) {
  335. s_state = &priv->mfunc.master.slave_state[i];
  336. if (s_state->active && s_state->last_cmd !=
  337. MLX4_COMM_CMD_RESET) {
  338. mlx4_warn(dev, "%s: slave: %d is still active\n",
  339. __func__, i);
  340. ret++;
  341. }
  342. }
  343. return ret;
  344. }
  345. int mlx4_is_slave_active(struct mlx4_dev *dev, int slave)
  346. {
  347. struct mlx4_priv *priv = mlx4_priv(dev);
  348. struct mlx4_slave_state *s_slave;
  349. if (!mlx4_is_master(dev))
  350. return 0;
  351. s_slave = &priv->mfunc.master.slave_state[slave];
  352. return !!s_slave->active;
  353. }
  354. EXPORT_SYMBOL(mlx4_is_slave_active);
  355. static int mlx4_slave_cap(struct mlx4_dev *dev)
  356. {
  357. int err;
  358. u32 page_size;
  359. struct mlx4_dev_cap dev_cap;
  360. struct mlx4_func_cap func_cap;
  361. struct mlx4_init_hca_param hca_param;
  362. int i;
  363. memset(&hca_param, 0, sizeof(hca_param));
  364. err = mlx4_QUERY_HCA(dev, &hca_param);
  365. if (err) {
  366. mlx4_err(dev, "QUERY_HCA command failed, aborting.\n");
  367. return err;
  368. }
  369. /*fail if the hca has an unknown capability */
  370. if ((hca_param.global_caps | HCA_GLOBAL_CAP_MASK) !=
  371. HCA_GLOBAL_CAP_MASK) {
  372. mlx4_err(dev, "Unknown hca global capabilities\n");
  373. return -ENOSYS;
  374. }
  375. mlx4_log_num_mgm_entry_size = hca_param.log_mc_entry_sz;
  376. memset(&dev_cap, 0, sizeof(dev_cap));
  377. dev->caps.max_qp_dest_rdma = 1 << hca_param.log_rd_per_qp;
  378. err = mlx4_dev_cap(dev, &dev_cap);
  379. if (err) {
  380. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  381. return err;
  382. }
  383. err = mlx4_QUERY_FW(dev);
  384. if (err)
  385. mlx4_err(dev, "QUERY_FW command failed: could not get FW version.\n");
  386. page_size = ~dev->caps.page_size_cap + 1;
  387. mlx4_warn(dev, "HCA minimum page size:%d\n", page_size);
  388. if (page_size > PAGE_SIZE) {
  389. mlx4_err(dev, "HCA minimum page size of %d bigger than "
  390. "kernel PAGE_SIZE of %ld, aborting.\n",
  391. page_size, PAGE_SIZE);
  392. return -ENODEV;
  393. }
  394. /* slave gets uar page size from QUERY_HCA fw command */
  395. dev->caps.uar_page_size = 1 << (hca_param.uar_page_sz + 12);
  396. /* TODO: relax this assumption */
  397. if (dev->caps.uar_page_size != PAGE_SIZE) {
  398. mlx4_err(dev, "UAR size:%d != kernel PAGE_SIZE of %ld\n",
  399. dev->caps.uar_page_size, PAGE_SIZE);
  400. return -ENODEV;
  401. }
  402. memset(&func_cap, 0, sizeof(func_cap));
  403. err = mlx4_QUERY_FUNC_CAP(dev, &func_cap);
  404. if (err) {
  405. mlx4_err(dev, "QUERY_FUNC_CAP command failed, aborting.\n");
  406. return err;
  407. }
  408. if ((func_cap.pf_context_behaviour | PF_CONTEXT_BEHAVIOUR_MASK) !=
  409. PF_CONTEXT_BEHAVIOUR_MASK) {
  410. mlx4_err(dev, "Unknown pf context behaviour\n");
  411. return -ENOSYS;
  412. }
  413. dev->caps.num_ports = func_cap.num_ports;
  414. dev->caps.num_qps = func_cap.qp_quota;
  415. dev->caps.num_srqs = func_cap.srq_quota;
  416. dev->caps.num_cqs = func_cap.cq_quota;
  417. dev->caps.num_eqs = func_cap.max_eq;
  418. dev->caps.reserved_eqs = func_cap.reserved_eq;
  419. dev->caps.num_mpts = func_cap.mpt_quota;
  420. dev->caps.num_mtts = func_cap.mtt_quota;
  421. dev->caps.num_pds = MLX4_NUM_PDS;
  422. dev->caps.num_mgms = 0;
  423. dev->caps.num_amgms = 0;
  424. if (dev->caps.num_ports > MLX4_MAX_PORTS) {
  425. mlx4_err(dev, "HCA has %d ports, but we only support %d, "
  426. "aborting.\n", dev->caps.num_ports, MLX4_MAX_PORTS);
  427. return -ENODEV;
  428. }
  429. for (i = 1; i <= dev->caps.num_ports; ++i)
  430. dev->caps.port_mask[i] = dev->caps.port_type[i];
  431. if (dev->caps.uar_page_size * (dev->caps.num_uars -
  432. dev->caps.reserved_uars) >
  433. pci_resource_len(dev->pdev, 2)) {
  434. mlx4_err(dev, "HCA reported UAR region size of 0x%x bigger than "
  435. "PCI resource 2 size of 0x%llx, aborting.\n",
  436. dev->caps.uar_page_size * dev->caps.num_uars,
  437. (unsigned long long) pci_resource_len(dev->pdev, 2));
  438. return -ENODEV;
  439. }
  440. return 0;
  441. }
  442. /*
  443. * Change the port configuration of the device.
  444. * Every user of this function must hold the port mutex.
  445. */
  446. int mlx4_change_port_types(struct mlx4_dev *dev,
  447. enum mlx4_port_type *port_types)
  448. {
  449. int err = 0;
  450. int change = 0;
  451. int port;
  452. for (port = 0; port < dev->caps.num_ports; port++) {
  453. /* Change the port type only if the new type is different
  454. * from the current, and not set to Auto */
  455. if (port_types[port] != dev->caps.port_type[port + 1])
  456. change = 1;
  457. }
  458. if (change) {
  459. mlx4_unregister_device(dev);
  460. for (port = 1; port <= dev->caps.num_ports; port++) {
  461. mlx4_CLOSE_PORT(dev, port);
  462. dev->caps.port_type[port] = port_types[port - 1];
  463. err = mlx4_SET_PORT(dev, port);
  464. if (err) {
  465. mlx4_err(dev, "Failed to set port %d, "
  466. "aborting\n", port);
  467. goto out;
  468. }
  469. }
  470. mlx4_set_port_mask(dev);
  471. err = mlx4_register_device(dev);
  472. }
  473. out:
  474. return err;
  475. }
  476. static ssize_t show_port_type(struct device *dev,
  477. struct device_attribute *attr,
  478. char *buf)
  479. {
  480. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  481. port_attr);
  482. struct mlx4_dev *mdev = info->dev;
  483. char type[8];
  484. sprintf(type, "%s",
  485. (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_IB) ?
  486. "ib" : "eth");
  487. if (mdev->caps.possible_type[info->port] == MLX4_PORT_TYPE_AUTO)
  488. sprintf(buf, "auto (%s)\n", type);
  489. else
  490. sprintf(buf, "%s\n", type);
  491. return strlen(buf);
  492. }
  493. static ssize_t set_port_type(struct device *dev,
  494. struct device_attribute *attr,
  495. const char *buf, size_t count)
  496. {
  497. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  498. port_attr);
  499. struct mlx4_dev *mdev = info->dev;
  500. struct mlx4_priv *priv = mlx4_priv(mdev);
  501. enum mlx4_port_type types[MLX4_MAX_PORTS];
  502. enum mlx4_port_type new_types[MLX4_MAX_PORTS];
  503. int i;
  504. int err = 0;
  505. if (!strcmp(buf, "ib\n"))
  506. info->tmp_type = MLX4_PORT_TYPE_IB;
  507. else if (!strcmp(buf, "eth\n"))
  508. info->tmp_type = MLX4_PORT_TYPE_ETH;
  509. else if (!strcmp(buf, "auto\n"))
  510. info->tmp_type = MLX4_PORT_TYPE_AUTO;
  511. else {
  512. mlx4_err(mdev, "%s is not supported port type\n", buf);
  513. return -EINVAL;
  514. }
  515. mlx4_stop_sense(mdev);
  516. mutex_lock(&priv->port_mutex);
  517. /* Possible type is always the one that was delivered */
  518. mdev->caps.possible_type[info->port] = info->tmp_type;
  519. for (i = 0; i < mdev->caps.num_ports; i++) {
  520. types[i] = priv->port[i+1].tmp_type ? priv->port[i+1].tmp_type :
  521. mdev->caps.possible_type[i+1];
  522. if (types[i] == MLX4_PORT_TYPE_AUTO)
  523. types[i] = mdev->caps.port_type[i+1];
  524. }
  525. if (!(mdev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
  526. !(mdev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT)) {
  527. for (i = 1; i <= mdev->caps.num_ports; i++) {
  528. if (mdev->caps.possible_type[i] == MLX4_PORT_TYPE_AUTO) {
  529. mdev->caps.possible_type[i] = mdev->caps.port_type[i];
  530. err = -EINVAL;
  531. }
  532. }
  533. }
  534. if (err) {
  535. mlx4_err(mdev, "Auto sensing is not supported on this HCA. "
  536. "Set only 'eth' or 'ib' for both ports "
  537. "(should be the same)\n");
  538. goto out;
  539. }
  540. mlx4_do_sense_ports(mdev, new_types, types);
  541. err = mlx4_check_port_params(mdev, new_types);
  542. if (err)
  543. goto out;
  544. /* We are about to apply the changes after the configuration
  545. * was verified, no need to remember the temporary types
  546. * any more */
  547. for (i = 0; i < mdev->caps.num_ports; i++)
  548. priv->port[i + 1].tmp_type = 0;
  549. err = mlx4_change_port_types(mdev, new_types);
  550. out:
  551. mlx4_start_sense(mdev);
  552. mutex_unlock(&priv->port_mutex);
  553. return err ? err : count;
  554. }
  555. enum ibta_mtu {
  556. IB_MTU_256 = 1,
  557. IB_MTU_512 = 2,
  558. IB_MTU_1024 = 3,
  559. IB_MTU_2048 = 4,
  560. IB_MTU_4096 = 5
  561. };
  562. static inline int int_to_ibta_mtu(int mtu)
  563. {
  564. switch (mtu) {
  565. case 256: return IB_MTU_256;
  566. case 512: return IB_MTU_512;
  567. case 1024: return IB_MTU_1024;
  568. case 2048: return IB_MTU_2048;
  569. case 4096: return IB_MTU_4096;
  570. default: return -1;
  571. }
  572. }
  573. static inline int ibta_mtu_to_int(enum ibta_mtu mtu)
  574. {
  575. switch (mtu) {
  576. case IB_MTU_256: return 256;
  577. case IB_MTU_512: return 512;
  578. case IB_MTU_1024: return 1024;
  579. case IB_MTU_2048: return 2048;
  580. case IB_MTU_4096: return 4096;
  581. default: return -1;
  582. }
  583. }
  584. static ssize_t show_port_ib_mtu(struct device *dev,
  585. struct device_attribute *attr,
  586. char *buf)
  587. {
  588. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  589. port_mtu_attr);
  590. struct mlx4_dev *mdev = info->dev;
  591. if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH)
  592. mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
  593. sprintf(buf, "%d\n",
  594. ibta_mtu_to_int(mdev->caps.port_ib_mtu[info->port]));
  595. return strlen(buf);
  596. }
  597. static ssize_t set_port_ib_mtu(struct device *dev,
  598. struct device_attribute *attr,
  599. const char *buf, size_t count)
  600. {
  601. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  602. port_mtu_attr);
  603. struct mlx4_dev *mdev = info->dev;
  604. struct mlx4_priv *priv = mlx4_priv(mdev);
  605. int err, port, mtu, ibta_mtu = -1;
  606. if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH) {
  607. mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
  608. return -EINVAL;
  609. }
  610. err = sscanf(buf, "%d", &mtu);
  611. if (err > 0)
  612. ibta_mtu = int_to_ibta_mtu(mtu);
  613. if (err <= 0 || ibta_mtu < 0) {
  614. mlx4_err(mdev, "%s is invalid IBTA mtu\n", buf);
  615. return -EINVAL;
  616. }
  617. mdev->caps.port_ib_mtu[info->port] = ibta_mtu;
  618. mlx4_stop_sense(mdev);
  619. mutex_lock(&priv->port_mutex);
  620. mlx4_unregister_device(mdev);
  621. for (port = 1; port <= mdev->caps.num_ports; port++) {
  622. mlx4_CLOSE_PORT(mdev, port);
  623. err = mlx4_SET_PORT(mdev, port);
  624. if (err) {
  625. mlx4_err(mdev, "Failed to set port %d, "
  626. "aborting\n", port);
  627. goto err_set_port;
  628. }
  629. }
  630. err = mlx4_register_device(mdev);
  631. err_set_port:
  632. mutex_unlock(&priv->port_mutex);
  633. mlx4_start_sense(mdev);
  634. return err ? err : count;
  635. }
  636. static int mlx4_load_fw(struct mlx4_dev *dev)
  637. {
  638. struct mlx4_priv *priv = mlx4_priv(dev);
  639. int err;
  640. priv->fw.fw_icm = mlx4_alloc_icm(dev, priv->fw.fw_pages,
  641. GFP_HIGHUSER | __GFP_NOWARN, 0);
  642. if (!priv->fw.fw_icm) {
  643. mlx4_err(dev, "Couldn't allocate FW area, aborting.\n");
  644. return -ENOMEM;
  645. }
  646. err = mlx4_MAP_FA(dev, priv->fw.fw_icm);
  647. if (err) {
  648. mlx4_err(dev, "MAP_FA command failed, aborting.\n");
  649. goto err_free;
  650. }
  651. err = mlx4_RUN_FW(dev);
  652. if (err) {
  653. mlx4_err(dev, "RUN_FW command failed, aborting.\n");
  654. goto err_unmap_fa;
  655. }
  656. return 0;
  657. err_unmap_fa:
  658. mlx4_UNMAP_FA(dev);
  659. err_free:
  660. mlx4_free_icm(dev, priv->fw.fw_icm, 0);
  661. return err;
  662. }
  663. static int mlx4_init_cmpt_table(struct mlx4_dev *dev, u64 cmpt_base,
  664. int cmpt_entry_sz)
  665. {
  666. struct mlx4_priv *priv = mlx4_priv(dev);
  667. int err;
  668. int num_eqs;
  669. err = mlx4_init_icm_table(dev, &priv->qp_table.cmpt_table,
  670. cmpt_base +
  671. ((u64) (MLX4_CMPT_TYPE_QP *
  672. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  673. cmpt_entry_sz, dev->caps.num_qps,
  674. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  675. 0, 0);
  676. if (err)
  677. goto err;
  678. err = mlx4_init_icm_table(dev, &priv->srq_table.cmpt_table,
  679. cmpt_base +
  680. ((u64) (MLX4_CMPT_TYPE_SRQ *
  681. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  682. cmpt_entry_sz, dev->caps.num_srqs,
  683. dev->caps.reserved_srqs, 0, 0);
  684. if (err)
  685. goto err_qp;
  686. err = mlx4_init_icm_table(dev, &priv->cq_table.cmpt_table,
  687. cmpt_base +
  688. ((u64) (MLX4_CMPT_TYPE_CQ *
  689. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  690. cmpt_entry_sz, dev->caps.num_cqs,
  691. dev->caps.reserved_cqs, 0, 0);
  692. if (err)
  693. goto err_srq;
  694. num_eqs = (mlx4_is_master(dev)) ? dev->phys_caps.num_phys_eqs :
  695. dev->caps.num_eqs;
  696. err = mlx4_init_icm_table(dev, &priv->eq_table.cmpt_table,
  697. cmpt_base +
  698. ((u64) (MLX4_CMPT_TYPE_EQ *
  699. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  700. cmpt_entry_sz, num_eqs, num_eqs, 0, 0);
  701. if (err)
  702. goto err_cq;
  703. return 0;
  704. err_cq:
  705. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  706. err_srq:
  707. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  708. err_qp:
  709. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  710. err:
  711. return err;
  712. }
  713. static int mlx4_init_icm(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap,
  714. struct mlx4_init_hca_param *init_hca, u64 icm_size)
  715. {
  716. struct mlx4_priv *priv = mlx4_priv(dev);
  717. u64 aux_pages;
  718. int num_eqs;
  719. int err;
  720. err = mlx4_SET_ICM_SIZE(dev, icm_size, &aux_pages);
  721. if (err) {
  722. mlx4_err(dev, "SET_ICM_SIZE command failed, aborting.\n");
  723. return err;
  724. }
  725. mlx4_dbg(dev, "%lld KB of HCA context requires %lld KB aux memory.\n",
  726. (unsigned long long) icm_size >> 10,
  727. (unsigned long long) aux_pages << 2);
  728. priv->fw.aux_icm = mlx4_alloc_icm(dev, aux_pages,
  729. GFP_HIGHUSER | __GFP_NOWARN, 0);
  730. if (!priv->fw.aux_icm) {
  731. mlx4_err(dev, "Couldn't allocate aux memory, aborting.\n");
  732. return -ENOMEM;
  733. }
  734. err = mlx4_MAP_ICM_AUX(dev, priv->fw.aux_icm);
  735. if (err) {
  736. mlx4_err(dev, "MAP_ICM_AUX command failed, aborting.\n");
  737. goto err_free_aux;
  738. }
  739. err = mlx4_init_cmpt_table(dev, init_hca->cmpt_base, dev_cap->cmpt_entry_sz);
  740. if (err) {
  741. mlx4_err(dev, "Failed to map cMPT context memory, aborting.\n");
  742. goto err_unmap_aux;
  743. }
  744. num_eqs = (mlx4_is_master(dev)) ? dev->phys_caps.num_phys_eqs :
  745. dev->caps.num_eqs;
  746. err = mlx4_init_icm_table(dev, &priv->eq_table.table,
  747. init_hca->eqc_base, dev_cap->eqc_entry_sz,
  748. num_eqs, num_eqs, 0, 0);
  749. if (err) {
  750. mlx4_err(dev, "Failed to map EQ context memory, aborting.\n");
  751. goto err_unmap_cmpt;
  752. }
  753. /*
  754. * Reserved MTT entries must be aligned up to a cacheline
  755. * boundary, since the FW will write to them, while the driver
  756. * writes to all other MTT entries. (The variable
  757. * dev->caps.mtt_entry_sz below is really the MTT segment
  758. * size, not the raw entry size)
  759. */
  760. dev->caps.reserved_mtts =
  761. ALIGN(dev->caps.reserved_mtts * dev->caps.mtt_entry_sz,
  762. dma_get_cache_alignment()) / dev->caps.mtt_entry_sz;
  763. err = mlx4_init_icm_table(dev, &priv->mr_table.mtt_table,
  764. init_hca->mtt_base,
  765. dev->caps.mtt_entry_sz,
  766. dev->caps.num_mtts,
  767. dev->caps.reserved_mtts, 1, 0);
  768. if (err) {
  769. mlx4_err(dev, "Failed to map MTT context memory, aborting.\n");
  770. goto err_unmap_eq;
  771. }
  772. err = mlx4_init_icm_table(dev, &priv->mr_table.dmpt_table,
  773. init_hca->dmpt_base,
  774. dev_cap->dmpt_entry_sz,
  775. dev->caps.num_mpts,
  776. dev->caps.reserved_mrws, 1, 1);
  777. if (err) {
  778. mlx4_err(dev, "Failed to map dMPT context memory, aborting.\n");
  779. goto err_unmap_mtt;
  780. }
  781. err = mlx4_init_icm_table(dev, &priv->qp_table.qp_table,
  782. init_hca->qpc_base,
  783. dev_cap->qpc_entry_sz,
  784. dev->caps.num_qps,
  785. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  786. 0, 0);
  787. if (err) {
  788. mlx4_err(dev, "Failed to map QP context memory, aborting.\n");
  789. goto err_unmap_dmpt;
  790. }
  791. err = mlx4_init_icm_table(dev, &priv->qp_table.auxc_table,
  792. init_hca->auxc_base,
  793. dev_cap->aux_entry_sz,
  794. dev->caps.num_qps,
  795. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  796. 0, 0);
  797. if (err) {
  798. mlx4_err(dev, "Failed to map AUXC context memory, aborting.\n");
  799. goto err_unmap_qp;
  800. }
  801. err = mlx4_init_icm_table(dev, &priv->qp_table.altc_table,
  802. init_hca->altc_base,
  803. dev_cap->altc_entry_sz,
  804. dev->caps.num_qps,
  805. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  806. 0, 0);
  807. if (err) {
  808. mlx4_err(dev, "Failed to map ALTC context memory, aborting.\n");
  809. goto err_unmap_auxc;
  810. }
  811. err = mlx4_init_icm_table(dev, &priv->qp_table.rdmarc_table,
  812. init_hca->rdmarc_base,
  813. dev_cap->rdmarc_entry_sz << priv->qp_table.rdmarc_shift,
  814. dev->caps.num_qps,
  815. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  816. 0, 0);
  817. if (err) {
  818. mlx4_err(dev, "Failed to map RDMARC context memory, aborting\n");
  819. goto err_unmap_altc;
  820. }
  821. err = mlx4_init_icm_table(dev, &priv->cq_table.table,
  822. init_hca->cqc_base,
  823. dev_cap->cqc_entry_sz,
  824. dev->caps.num_cqs,
  825. dev->caps.reserved_cqs, 0, 0);
  826. if (err) {
  827. mlx4_err(dev, "Failed to map CQ context memory, aborting.\n");
  828. goto err_unmap_rdmarc;
  829. }
  830. err = mlx4_init_icm_table(dev, &priv->srq_table.table,
  831. init_hca->srqc_base,
  832. dev_cap->srq_entry_sz,
  833. dev->caps.num_srqs,
  834. dev->caps.reserved_srqs, 0, 0);
  835. if (err) {
  836. mlx4_err(dev, "Failed to map SRQ context memory, aborting.\n");
  837. goto err_unmap_cq;
  838. }
  839. /*
  840. * It's not strictly required, but for simplicity just map the
  841. * whole multicast group table now. The table isn't very big
  842. * and it's a lot easier than trying to track ref counts.
  843. */
  844. err = mlx4_init_icm_table(dev, &priv->mcg_table.table,
  845. init_hca->mc_base,
  846. mlx4_get_mgm_entry_size(dev),
  847. dev->caps.num_mgms + dev->caps.num_amgms,
  848. dev->caps.num_mgms + dev->caps.num_amgms,
  849. 0, 0);
  850. if (err) {
  851. mlx4_err(dev, "Failed to map MCG context memory, aborting.\n");
  852. goto err_unmap_srq;
  853. }
  854. return 0;
  855. err_unmap_srq:
  856. mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
  857. err_unmap_cq:
  858. mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
  859. err_unmap_rdmarc:
  860. mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
  861. err_unmap_altc:
  862. mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
  863. err_unmap_auxc:
  864. mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
  865. err_unmap_qp:
  866. mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
  867. err_unmap_dmpt:
  868. mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
  869. err_unmap_mtt:
  870. mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
  871. err_unmap_eq:
  872. mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
  873. err_unmap_cmpt:
  874. mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
  875. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  876. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  877. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  878. err_unmap_aux:
  879. mlx4_UNMAP_ICM_AUX(dev);
  880. err_free_aux:
  881. mlx4_free_icm(dev, priv->fw.aux_icm, 0);
  882. return err;
  883. }
  884. static void mlx4_free_icms(struct mlx4_dev *dev)
  885. {
  886. struct mlx4_priv *priv = mlx4_priv(dev);
  887. mlx4_cleanup_icm_table(dev, &priv->mcg_table.table);
  888. mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
  889. mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
  890. mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
  891. mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
  892. mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
  893. mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
  894. mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
  895. mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
  896. mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
  897. mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
  898. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  899. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  900. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  901. mlx4_UNMAP_ICM_AUX(dev);
  902. mlx4_free_icm(dev, priv->fw.aux_icm, 0);
  903. }
  904. static void mlx4_slave_exit(struct mlx4_dev *dev)
  905. {
  906. struct mlx4_priv *priv = mlx4_priv(dev);
  907. down(&priv->cmd.slave_sem);
  908. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, MLX4_COMM_TIME))
  909. mlx4_warn(dev, "Failed to close slave function.\n");
  910. up(&priv->cmd.slave_sem);
  911. }
  912. static int map_bf_area(struct mlx4_dev *dev)
  913. {
  914. struct mlx4_priv *priv = mlx4_priv(dev);
  915. resource_size_t bf_start;
  916. resource_size_t bf_len;
  917. int err = 0;
  918. if (!dev->caps.bf_reg_size)
  919. return -ENXIO;
  920. bf_start = pci_resource_start(dev->pdev, 2) +
  921. (dev->caps.num_uars << PAGE_SHIFT);
  922. bf_len = pci_resource_len(dev->pdev, 2) -
  923. (dev->caps.num_uars << PAGE_SHIFT);
  924. priv->bf_mapping = io_mapping_create_wc(bf_start, bf_len);
  925. if (!priv->bf_mapping)
  926. err = -ENOMEM;
  927. return err;
  928. }
  929. static void unmap_bf_area(struct mlx4_dev *dev)
  930. {
  931. if (mlx4_priv(dev)->bf_mapping)
  932. io_mapping_free(mlx4_priv(dev)->bf_mapping);
  933. }
  934. static void mlx4_close_hca(struct mlx4_dev *dev)
  935. {
  936. unmap_bf_area(dev);
  937. if (mlx4_is_slave(dev))
  938. mlx4_slave_exit(dev);
  939. else {
  940. mlx4_CLOSE_HCA(dev, 0);
  941. mlx4_free_icms(dev);
  942. mlx4_UNMAP_FA(dev);
  943. mlx4_free_icm(dev, mlx4_priv(dev)->fw.fw_icm, 0);
  944. }
  945. }
  946. static int mlx4_init_slave(struct mlx4_dev *dev)
  947. {
  948. struct mlx4_priv *priv = mlx4_priv(dev);
  949. u64 dma = (u64) priv->mfunc.vhcr_dma;
  950. int num_of_reset_retries = NUM_OF_RESET_RETRIES;
  951. int ret_from_reset = 0;
  952. u32 slave_read;
  953. u32 cmd_channel_ver;
  954. down(&priv->cmd.slave_sem);
  955. priv->cmd.max_cmds = 1;
  956. mlx4_warn(dev, "Sending reset\n");
  957. ret_from_reset = mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0,
  958. MLX4_COMM_TIME);
  959. /* if we are in the middle of flr the slave will try
  960. * NUM_OF_RESET_RETRIES times before leaving.*/
  961. if (ret_from_reset) {
  962. if (MLX4_DELAY_RESET_SLAVE == ret_from_reset) {
  963. msleep(SLEEP_TIME_IN_RESET);
  964. while (ret_from_reset && num_of_reset_retries) {
  965. mlx4_warn(dev, "slave is currently in the"
  966. "middle of FLR. retrying..."
  967. "(try num:%d)\n",
  968. (NUM_OF_RESET_RETRIES -
  969. num_of_reset_retries + 1));
  970. ret_from_reset =
  971. mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET,
  972. 0, MLX4_COMM_TIME);
  973. num_of_reset_retries = num_of_reset_retries - 1;
  974. }
  975. } else
  976. goto err;
  977. }
  978. /* check the driver version - the slave I/F revision
  979. * must match the master's */
  980. slave_read = swab32(readl(&priv->mfunc.comm->slave_read));
  981. cmd_channel_ver = mlx4_comm_get_version();
  982. if (MLX4_COMM_GET_IF_REV(cmd_channel_ver) !=
  983. MLX4_COMM_GET_IF_REV(slave_read)) {
  984. mlx4_err(dev, "slave driver version is not supported"
  985. " by the master\n");
  986. goto err;
  987. }
  988. mlx4_warn(dev, "Sending vhcr0\n");
  989. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR0, dma >> 48,
  990. MLX4_COMM_TIME))
  991. goto err;
  992. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR1, dma >> 32,
  993. MLX4_COMM_TIME))
  994. goto err;
  995. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR2, dma >> 16,
  996. MLX4_COMM_TIME))
  997. goto err;
  998. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR_EN, dma, MLX4_COMM_TIME))
  999. goto err;
  1000. up(&priv->cmd.slave_sem);
  1001. return 0;
  1002. err:
  1003. mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, 0);
  1004. up(&priv->cmd.slave_sem);
  1005. return -EIO;
  1006. }
  1007. static int mlx4_init_hca(struct mlx4_dev *dev)
  1008. {
  1009. struct mlx4_priv *priv = mlx4_priv(dev);
  1010. struct mlx4_adapter adapter;
  1011. struct mlx4_dev_cap dev_cap;
  1012. struct mlx4_mod_stat_cfg mlx4_cfg;
  1013. struct mlx4_profile profile;
  1014. struct mlx4_init_hca_param init_hca;
  1015. u64 icm_size;
  1016. int err;
  1017. if (!mlx4_is_slave(dev)) {
  1018. err = mlx4_QUERY_FW(dev);
  1019. if (err) {
  1020. if (err == -EACCES)
  1021. mlx4_info(dev, "non-primary physical function, skipping.\n");
  1022. else
  1023. mlx4_err(dev, "QUERY_FW command failed, aborting.\n");
  1024. goto unmap_bf;
  1025. }
  1026. err = mlx4_load_fw(dev);
  1027. if (err) {
  1028. mlx4_err(dev, "Failed to start FW, aborting.\n");
  1029. goto unmap_bf;
  1030. }
  1031. mlx4_cfg.log_pg_sz_m = 1;
  1032. mlx4_cfg.log_pg_sz = 0;
  1033. err = mlx4_MOD_STAT_CFG(dev, &mlx4_cfg);
  1034. if (err)
  1035. mlx4_warn(dev, "Failed to override log_pg_sz parameter\n");
  1036. err = mlx4_dev_cap(dev, &dev_cap);
  1037. if (err) {
  1038. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  1039. goto err_stop_fw;
  1040. }
  1041. profile = default_profile;
  1042. icm_size = mlx4_make_profile(dev, &profile, &dev_cap,
  1043. &init_hca);
  1044. if ((long long) icm_size < 0) {
  1045. err = icm_size;
  1046. goto err_stop_fw;
  1047. }
  1048. dev->caps.max_fmr_maps = (1 << (32 - ilog2(dev->caps.num_mpts))) - 1;
  1049. init_hca.log_uar_sz = ilog2(dev->caps.num_uars);
  1050. init_hca.uar_page_sz = PAGE_SHIFT - 12;
  1051. err = mlx4_init_icm(dev, &dev_cap, &init_hca, icm_size);
  1052. if (err)
  1053. goto err_stop_fw;
  1054. err = mlx4_INIT_HCA(dev, &init_hca);
  1055. if (err) {
  1056. mlx4_err(dev, "INIT_HCA command failed, aborting.\n");
  1057. goto err_free_icm;
  1058. }
  1059. } else {
  1060. err = mlx4_init_slave(dev);
  1061. if (err) {
  1062. mlx4_err(dev, "Failed to initialize slave\n");
  1063. goto unmap_bf;
  1064. }
  1065. err = mlx4_slave_cap(dev);
  1066. if (err) {
  1067. mlx4_err(dev, "Failed to obtain slave caps\n");
  1068. goto err_close;
  1069. }
  1070. }
  1071. if (map_bf_area(dev))
  1072. mlx4_dbg(dev, "Failed to map blue flame area\n");
  1073. /*Only the master set the ports, all the rest got it from it.*/
  1074. if (!mlx4_is_slave(dev))
  1075. mlx4_set_port_mask(dev);
  1076. err = mlx4_QUERY_ADAPTER(dev, &adapter);
  1077. if (err) {
  1078. mlx4_err(dev, "QUERY_ADAPTER command failed, aborting.\n");
  1079. goto err_close;
  1080. }
  1081. priv->eq_table.inta_pin = adapter.inta_pin;
  1082. memcpy(dev->board_id, adapter.board_id, sizeof dev->board_id);
  1083. return 0;
  1084. err_close:
  1085. mlx4_close_hca(dev);
  1086. err_free_icm:
  1087. if (!mlx4_is_slave(dev))
  1088. mlx4_free_icms(dev);
  1089. err_stop_fw:
  1090. if (!mlx4_is_slave(dev)) {
  1091. mlx4_UNMAP_FA(dev);
  1092. mlx4_free_icm(dev, priv->fw.fw_icm, 0);
  1093. }
  1094. unmap_bf:
  1095. unmap_bf_area(dev);
  1096. return err;
  1097. }
  1098. static int mlx4_init_counters_table(struct mlx4_dev *dev)
  1099. {
  1100. struct mlx4_priv *priv = mlx4_priv(dev);
  1101. int nent;
  1102. if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
  1103. return -ENOENT;
  1104. nent = dev->caps.max_counters;
  1105. return mlx4_bitmap_init(&priv->counters_bitmap, nent, nent - 1, 0, 0);
  1106. }
  1107. static void mlx4_cleanup_counters_table(struct mlx4_dev *dev)
  1108. {
  1109. mlx4_bitmap_cleanup(&mlx4_priv(dev)->counters_bitmap);
  1110. }
  1111. int __mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
  1112. {
  1113. struct mlx4_priv *priv = mlx4_priv(dev);
  1114. if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
  1115. return -ENOENT;
  1116. *idx = mlx4_bitmap_alloc(&priv->counters_bitmap);
  1117. if (*idx == -1)
  1118. return -ENOMEM;
  1119. return 0;
  1120. }
  1121. int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
  1122. {
  1123. u64 out_param;
  1124. int err;
  1125. if (mlx4_is_mfunc(dev)) {
  1126. err = mlx4_cmd_imm(dev, 0, &out_param, RES_COUNTER,
  1127. RES_OP_RESERVE, MLX4_CMD_ALLOC_RES,
  1128. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  1129. if (!err)
  1130. *idx = get_param_l(&out_param);
  1131. return err;
  1132. }
  1133. return __mlx4_counter_alloc(dev, idx);
  1134. }
  1135. EXPORT_SYMBOL_GPL(mlx4_counter_alloc);
  1136. void __mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
  1137. {
  1138. mlx4_bitmap_free(&mlx4_priv(dev)->counters_bitmap, idx);
  1139. return;
  1140. }
  1141. void mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
  1142. {
  1143. u64 in_param;
  1144. if (mlx4_is_mfunc(dev)) {
  1145. set_param_l(&in_param, idx);
  1146. mlx4_cmd(dev, in_param, RES_COUNTER, RES_OP_RESERVE,
  1147. MLX4_CMD_FREE_RES, MLX4_CMD_TIME_CLASS_A,
  1148. MLX4_CMD_WRAPPED);
  1149. return;
  1150. }
  1151. __mlx4_counter_free(dev, idx);
  1152. }
  1153. EXPORT_SYMBOL_GPL(mlx4_counter_free);
  1154. static int mlx4_setup_hca(struct mlx4_dev *dev)
  1155. {
  1156. struct mlx4_priv *priv = mlx4_priv(dev);
  1157. int err;
  1158. int port;
  1159. __be32 ib_port_default_caps;
  1160. err = mlx4_init_uar_table(dev);
  1161. if (err) {
  1162. mlx4_err(dev, "Failed to initialize "
  1163. "user access region table, aborting.\n");
  1164. return err;
  1165. }
  1166. err = mlx4_uar_alloc(dev, &priv->driver_uar);
  1167. if (err) {
  1168. mlx4_err(dev, "Failed to allocate driver access region, "
  1169. "aborting.\n");
  1170. goto err_uar_table_free;
  1171. }
  1172. priv->kar = ioremap((phys_addr_t) priv->driver_uar.pfn << PAGE_SHIFT, PAGE_SIZE);
  1173. if (!priv->kar) {
  1174. mlx4_err(dev, "Couldn't map kernel access region, "
  1175. "aborting.\n");
  1176. err = -ENOMEM;
  1177. goto err_uar_free;
  1178. }
  1179. err = mlx4_init_pd_table(dev);
  1180. if (err) {
  1181. mlx4_err(dev, "Failed to initialize "
  1182. "protection domain table, aborting.\n");
  1183. goto err_kar_unmap;
  1184. }
  1185. err = mlx4_init_xrcd_table(dev);
  1186. if (err) {
  1187. mlx4_err(dev, "Failed to initialize "
  1188. "reliable connection domain table, aborting.\n");
  1189. goto err_pd_table_free;
  1190. }
  1191. err = mlx4_init_mr_table(dev);
  1192. if (err) {
  1193. mlx4_err(dev, "Failed to initialize "
  1194. "memory region table, aborting.\n");
  1195. goto err_xrcd_table_free;
  1196. }
  1197. err = mlx4_init_eq_table(dev);
  1198. if (err) {
  1199. mlx4_err(dev, "Failed to initialize "
  1200. "event queue table, aborting.\n");
  1201. goto err_mr_table_free;
  1202. }
  1203. err = mlx4_cmd_use_events(dev);
  1204. if (err) {
  1205. mlx4_err(dev, "Failed to switch to event-driven "
  1206. "firmware commands, aborting.\n");
  1207. goto err_eq_table_free;
  1208. }
  1209. err = mlx4_NOP(dev);
  1210. if (err) {
  1211. if (dev->flags & MLX4_FLAG_MSI_X) {
  1212. mlx4_warn(dev, "NOP command failed to generate MSI-X "
  1213. "interrupt IRQ %d).\n",
  1214. priv->eq_table.eq[dev->caps.num_comp_vectors].irq);
  1215. mlx4_warn(dev, "Trying again without MSI-X.\n");
  1216. } else {
  1217. mlx4_err(dev, "NOP command failed to generate interrupt "
  1218. "(IRQ %d), aborting.\n",
  1219. priv->eq_table.eq[dev->caps.num_comp_vectors].irq);
  1220. mlx4_err(dev, "BIOS or ACPI interrupt routing problem?\n");
  1221. }
  1222. goto err_cmd_poll;
  1223. }
  1224. mlx4_dbg(dev, "NOP command IRQ test passed\n");
  1225. err = mlx4_init_cq_table(dev);
  1226. if (err) {
  1227. mlx4_err(dev, "Failed to initialize "
  1228. "completion queue table, aborting.\n");
  1229. goto err_cmd_poll;
  1230. }
  1231. err = mlx4_init_srq_table(dev);
  1232. if (err) {
  1233. mlx4_err(dev, "Failed to initialize "
  1234. "shared receive queue table, aborting.\n");
  1235. goto err_cq_table_free;
  1236. }
  1237. err = mlx4_init_qp_table(dev);
  1238. if (err) {
  1239. mlx4_err(dev, "Failed to initialize "
  1240. "queue pair table, aborting.\n");
  1241. goto err_srq_table_free;
  1242. }
  1243. if (!mlx4_is_slave(dev)) {
  1244. err = mlx4_init_mcg_table(dev);
  1245. if (err) {
  1246. mlx4_err(dev, "Failed to initialize "
  1247. "multicast group table, aborting.\n");
  1248. goto err_qp_table_free;
  1249. }
  1250. }
  1251. err = mlx4_init_counters_table(dev);
  1252. if (err && err != -ENOENT) {
  1253. mlx4_err(dev, "Failed to initialize counters table, aborting.\n");
  1254. goto err_mcg_table_free;
  1255. }
  1256. if (!mlx4_is_slave(dev)) {
  1257. for (port = 1; port <= dev->caps.num_ports; port++) {
  1258. ib_port_default_caps = 0;
  1259. err = mlx4_get_port_ib_caps(dev, port,
  1260. &ib_port_default_caps);
  1261. if (err)
  1262. mlx4_warn(dev, "failed to get port %d default "
  1263. "ib capabilities (%d). Continuing "
  1264. "with caps = 0\n", port, err);
  1265. dev->caps.ib_port_def_cap[port] = ib_port_default_caps;
  1266. if (mlx4_is_mfunc(dev))
  1267. dev->caps.port_ib_mtu[port] = IB_MTU_2048;
  1268. else
  1269. dev->caps.port_ib_mtu[port] = IB_MTU_4096;
  1270. err = mlx4_SET_PORT(dev, port);
  1271. if (err) {
  1272. mlx4_err(dev, "Failed to set port %d, aborting\n",
  1273. port);
  1274. goto err_counters_table_free;
  1275. }
  1276. }
  1277. }
  1278. return 0;
  1279. err_counters_table_free:
  1280. mlx4_cleanup_counters_table(dev);
  1281. err_mcg_table_free:
  1282. mlx4_cleanup_mcg_table(dev);
  1283. err_qp_table_free:
  1284. mlx4_cleanup_qp_table(dev);
  1285. err_srq_table_free:
  1286. mlx4_cleanup_srq_table(dev);
  1287. err_cq_table_free:
  1288. mlx4_cleanup_cq_table(dev);
  1289. err_cmd_poll:
  1290. mlx4_cmd_use_polling(dev);
  1291. err_eq_table_free:
  1292. mlx4_cleanup_eq_table(dev);
  1293. err_mr_table_free:
  1294. mlx4_cleanup_mr_table(dev);
  1295. err_xrcd_table_free:
  1296. mlx4_cleanup_xrcd_table(dev);
  1297. err_pd_table_free:
  1298. mlx4_cleanup_pd_table(dev);
  1299. err_kar_unmap:
  1300. iounmap(priv->kar);
  1301. err_uar_free:
  1302. mlx4_uar_free(dev, &priv->driver_uar);
  1303. err_uar_table_free:
  1304. mlx4_cleanup_uar_table(dev);
  1305. return err;
  1306. }
  1307. static void mlx4_enable_msi_x(struct mlx4_dev *dev)
  1308. {
  1309. struct mlx4_priv *priv = mlx4_priv(dev);
  1310. struct msix_entry *entries;
  1311. int nreq = min_t(int, dev->caps.num_ports *
  1312. min_t(int, netif_get_num_default_rss_queues() + 1,
  1313. MAX_MSIX_P_PORT) + MSIX_LEGACY_SZ, MAX_MSIX);
  1314. int err;
  1315. int i;
  1316. if (msi_x) {
  1317. /* In multifunction mode each function gets 2 msi-X vectors
  1318. * one for data path completions anf the other for asynch events
  1319. * or command completions */
  1320. if (mlx4_is_mfunc(dev)) {
  1321. nreq = 2;
  1322. } else {
  1323. nreq = min_t(int, dev->caps.num_eqs -
  1324. dev->caps.reserved_eqs, nreq);
  1325. }
  1326. entries = kcalloc(nreq, sizeof *entries, GFP_KERNEL);
  1327. if (!entries)
  1328. goto no_msi;
  1329. for (i = 0; i < nreq; ++i)
  1330. entries[i].entry = i;
  1331. retry:
  1332. err = pci_enable_msix(dev->pdev, entries, nreq);
  1333. if (err) {
  1334. /* Try again if at least 2 vectors are available */
  1335. if (err > 1) {
  1336. mlx4_info(dev, "Requested %d vectors, "
  1337. "but only %d MSI-X vectors available, "
  1338. "trying again\n", nreq, err);
  1339. nreq = err;
  1340. goto retry;
  1341. }
  1342. kfree(entries);
  1343. goto no_msi;
  1344. }
  1345. if (nreq <
  1346. MSIX_LEGACY_SZ + dev->caps.num_ports * MIN_MSIX_P_PORT) {
  1347. /*Working in legacy mode , all EQ's shared*/
  1348. dev->caps.comp_pool = 0;
  1349. dev->caps.num_comp_vectors = nreq - 1;
  1350. } else {
  1351. dev->caps.comp_pool = nreq - MSIX_LEGACY_SZ;
  1352. dev->caps.num_comp_vectors = MSIX_LEGACY_SZ - 1;
  1353. }
  1354. for (i = 0; i < nreq; ++i)
  1355. priv->eq_table.eq[i].irq = entries[i].vector;
  1356. dev->flags |= MLX4_FLAG_MSI_X;
  1357. kfree(entries);
  1358. return;
  1359. }
  1360. no_msi:
  1361. dev->caps.num_comp_vectors = 1;
  1362. dev->caps.comp_pool = 0;
  1363. for (i = 0; i < 2; ++i)
  1364. priv->eq_table.eq[i].irq = dev->pdev->irq;
  1365. }
  1366. static int mlx4_init_port_info(struct mlx4_dev *dev, int port)
  1367. {
  1368. struct mlx4_port_info *info = &mlx4_priv(dev)->port[port];
  1369. int err = 0;
  1370. info->dev = dev;
  1371. info->port = port;
  1372. if (!mlx4_is_slave(dev)) {
  1373. INIT_RADIX_TREE(&info->mac_tree, GFP_KERNEL);
  1374. mlx4_init_mac_table(dev, &info->mac_table);
  1375. mlx4_init_vlan_table(dev, &info->vlan_table);
  1376. info->base_qpn =
  1377. dev->caps.reserved_qps_base[MLX4_QP_REGION_ETH_ADDR] +
  1378. (port - 1) * (1 << log_num_mac);
  1379. }
  1380. sprintf(info->dev_name, "mlx4_port%d", port);
  1381. info->port_attr.attr.name = info->dev_name;
  1382. if (mlx4_is_mfunc(dev))
  1383. info->port_attr.attr.mode = S_IRUGO;
  1384. else {
  1385. info->port_attr.attr.mode = S_IRUGO | S_IWUSR;
  1386. info->port_attr.store = set_port_type;
  1387. }
  1388. info->port_attr.show = show_port_type;
  1389. sysfs_attr_init(&info->port_attr.attr);
  1390. err = device_create_file(&dev->pdev->dev, &info->port_attr);
  1391. if (err) {
  1392. mlx4_err(dev, "Failed to create file for port %d\n", port);
  1393. info->port = -1;
  1394. }
  1395. sprintf(info->dev_mtu_name, "mlx4_port%d_mtu", port);
  1396. info->port_mtu_attr.attr.name = info->dev_mtu_name;
  1397. if (mlx4_is_mfunc(dev))
  1398. info->port_mtu_attr.attr.mode = S_IRUGO;
  1399. else {
  1400. info->port_mtu_attr.attr.mode = S_IRUGO | S_IWUSR;
  1401. info->port_mtu_attr.store = set_port_ib_mtu;
  1402. }
  1403. info->port_mtu_attr.show = show_port_ib_mtu;
  1404. sysfs_attr_init(&info->port_mtu_attr.attr);
  1405. err = device_create_file(&dev->pdev->dev, &info->port_mtu_attr);
  1406. if (err) {
  1407. mlx4_err(dev, "Failed to create mtu file for port %d\n", port);
  1408. device_remove_file(&info->dev->pdev->dev, &info->port_attr);
  1409. info->port = -1;
  1410. }
  1411. return err;
  1412. }
  1413. static void mlx4_cleanup_port_info(struct mlx4_port_info *info)
  1414. {
  1415. if (info->port < 0)
  1416. return;
  1417. device_remove_file(&info->dev->pdev->dev, &info->port_attr);
  1418. device_remove_file(&info->dev->pdev->dev, &info->port_mtu_attr);
  1419. }
  1420. static int mlx4_init_steering(struct mlx4_dev *dev)
  1421. {
  1422. struct mlx4_priv *priv = mlx4_priv(dev);
  1423. int num_entries = dev->caps.num_ports;
  1424. int i, j;
  1425. priv->steer = kzalloc(sizeof(struct mlx4_steer) * num_entries, GFP_KERNEL);
  1426. if (!priv->steer)
  1427. return -ENOMEM;
  1428. for (i = 0; i < num_entries; i++)
  1429. for (j = 0; j < MLX4_NUM_STEERS; j++) {
  1430. INIT_LIST_HEAD(&priv->steer[i].promisc_qps[j]);
  1431. INIT_LIST_HEAD(&priv->steer[i].steer_entries[j]);
  1432. }
  1433. return 0;
  1434. }
  1435. static void mlx4_clear_steering(struct mlx4_dev *dev)
  1436. {
  1437. struct mlx4_priv *priv = mlx4_priv(dev);
  1438. struct mlx4_steer_index *entry, *tmp_entry;
  1439. struct mlx4_promisc_qp *pqp, *tmp_pqp;
  1440. int num_entries = dev->caps.num_ports;
  1441. int i, j;
  1442. for (i = 0; i < num_entries; i++) {
  1443. for (j = 0; j < MLX4_NUM_STEERS; j++) {
  1444. list_for_each_entry_safe(pqp, tmp_pqp,
  1445. &priv->steer[i].promisc_qps[j],
  1446. list) {
  1447. list_del(&pqp->list);
  1448. kfree(pqp);
  1449. }
  1450. list_for_each_entry_safe(entry, tmp_entry,
  1451. &priv->steer[i].steer_entries[j],
  1452. list) {
  1453. list_del(&entry->list);
  1454. list_for_each_entry_safe(pqp, tmp_pqp,
  1455. &entry->duplicates,
  1456. list) {
  1457. list_del(&pqp->list);
  1458. kfree(pqp);
  1459. }
  1460. kfree(entry);
  1461. }
  1462. }
  1463. }
  1464. kfree(priv->steer);
  1465. }
  1466. static int extended_func_num(struct pci_dev *pdev)
  1467. {
  1468. return PCI_SLOT(pdev->devfn) * 8 + PCI_FUNC(pdev->devfn);
  1469. }
  1470. #define MLX4_OWNER_BASE 0x8069c
  1471. #define MLX4_OWNER_SIZE 4
  1472. static int mlx4_get_ownership(struct mlx4_dev *dev)
  1473. {
  1474. void __iomem *owner;
  1475. u32 ret;
  1476. owner = ioremap(pci_resource_start(dev->pdev, 0) + MLX4_OWNER_BASE,
  1477. MLX4_OWNER_SIZE);
  1478. if (!owner) {
  1479. mlx4_err(dev, "Failed to obtain ownership bit\n");
  1480. return -ENOMEM;
  1481. }
  1482. ret = readl(owner);
  1483. iounmap(owner);
  1484. return (int) !!ret;
  1485. }
  1486. static void mlx4_free_ownership(struct mlx4_dev *dev)
  1487. {
  1488. void __iomem *owner;
  1489. owner = ioremap(pci_resource_start(dev->pdev, 0) + MLX4_OWNER_BASE,
  1490. MLX4_OWNER_SIZE);
  1491. if (!owner) {
  1492. mlx4_err(dev, "Failed to obtain ownership bit\n");
  1493. return;
  1494. }
  1495. writel(0, owner);
  1496. msleep(1000);
  1497. iounmap(owner);
  1498. }
  1499. static int __mlx4_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  1500. {
  1501. struct mlx4_priv *priv;
  1502. struct mlx4_dev *dev;
  1503. int err;
  1504. int port;
  1505. pr_info(DRV_NAME ": Initializing %s\n", pci_name(pdev));
  1506. err = pci_enable_device(pdev);
  1507. if (err) {
  1508. dev_err(&pdev->dev, "Cannot enable PCI device, "
  1509. "aborting.\n");
  1510. return err;
  1511. }
  1512. if (num_vfs > MLX4_MAX_NUM_VF) {
  1513. printk(KERN_ERR "There are more VF's (%d) than allowed(%d)\n",
  1514. num_vfs, MLX4_MAX_NUM_VF);
  1515. return -EINVAL;
  1516. }
  1517. /*
  1518. * Check for BARs.
  1519. */
  1520. if (((id == NULL) || !(id->driver_data & MLX4_VF)) &&
  1521. !(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  1522. dev_err(&pdev->dev, "Missing DCS, aborting."
  1523. "(id == 0X%p, id->driver_data: 0x%lx,"
  1524. " pci_resource_flags(pdev, 0):0x%lx)\n", id,
  1525. id ? id->driver_data : 0, pci_resource_flags(pdev, 0));
  1526. err = -ENODEV;
  1527. goto err_disable_pdev;
  1528. }
  1529. if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  1530. dev_err(&pdev->dev, "Missing UAR, aborting.\n");
  1531. err = -ENODEV;
  1532. goto err_disable_pdev;
  1533. }
  1534. err = pci_request_regions(pdev, DRV_NAME);
  1535. if (err) {
  1536. dev_err(&pdev->dev, "Couldn't get PCI resources, aborting\n");
  1537. goto err_disable_pdev;
  1538. }
  1539. pci_set_master(pdev);
  1540. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
  1541. if (err) {
  1542. dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask.\n");
  1543. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  1544. if (err) {
  1545. dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting.\n");
  1546. goto err_release_regions;
  1547. }
  1548. }
  1549. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  1550. if (err) {
  1551. dev_warn(&pdev->dev, "Warning: couldn't set 64-bit "
  1552. "consistent PCI DMA mask.\n");
  1553. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  1554. if (err) {
  1555. dev_err(&pdev->dev, "Can't set consistent PCI DMA mask, "
  1556. "aborting.\n");
  1557. goto err_release_regions;
  1558. }
  1559. }
  1560. /* Allow large DMA segments, up to the firmware limit of 1 GB */
  1561. dma_set_max_seg_size(&pdev->dev, 1024 * 1024 * 1024);
  1562. priv = kzalloc(sizeof *priv, GFP_KERNEL);
  1563. if (!priv) {
  1564. dev_err(&pdev->dev, "Device struct alloc failed, "
  1565. "aborting.\n");
  1566. err = -ENOMEM;
  1567. goto err_release_regions;
  1568. }
  1569. dev = &priv->dev;
  1570. dev->pdev = pdev;
  1571. INIT_LIST_HEAD(&priv->ctx_list);
  1572. spin_lock_init(&priv->ctx_lock);
  1573. mutex_init(&priv->port_mutex);
  1574. INIT_LIST_HEAD(&priv->pgdir_list);
  1575. mutex_init(&priv->pgdir_mutex);
  1576. INIT_LIST_HEAD(&priv->bf_list);
  1577. mutex_init(&priv->bf_mutex);
  1578. dev->rev_id = pdev->revision;
  1579. /* Detect if this device is a virtual function */
  1580. if (id && id->driver_data & MLX4_VF) {
  1581. /* When acting as pf, we normally skip vfs unless explicitly
  1582. * requested to probe them. */
  1583. if (num_vfs && extended_func_num(pdev) > probe_vf) {
  1584. mlx4_warn(dev, "Skipping virtual function:%d\n",
  1585. extended_func_num(pdev));
  1586. err = -ENODEV;
  1587. goto err_free_dev;
  1588. }
  1589. mlx4_warn(dev, "Detected virtual function - running in slave mode\n");
  1590. dev->flags |= MLX4_FLAG_SLAVE;
  1591. } else {
  1592. /* We reset the device and enable SRIOV only for physical
  1593. * devices. Try to claim ownership on the device;
  1594. * if already taken, skip -- do not allow multiple PFs */
  1595. err = mlx4_get_ownership(dev);
  1596. if (err) {
  1597. if (err < 0)
  1598. goto err_free_dev;
  1599. else {
  1600. mlx4_warn(dev, "Multiple PFs not yet supported."
  1601. " Skipping PF.\n");
  1602. err = -EINVAL;
  1603. goto err_free_dev;
  1604. }
  1605. }
  1606. if (num_vfs) {
  1607. mlx4_warn(dev, "Enabling sriov with:%d vfs\n", num_vfs);
  1608. err = pci_enable_sriov(pdev, num_vfs);
  1609. if (err) {
  1610. mlx4_err(dev, "Failed to enable sriov,"
  1611. "continuing without sriov enabled"
  1612. " (err = %d).\n", err);
  1613. err = 0;
  1614. } else {
  1615. mlx4_warn(dev, "Running in master mode\n");
  1616. dev->flags |= MLX4_FLAG_SRIOV |
  1617. MLX4_FLAG_MASTER;
  1618. dev->num_vfs = num_vfs;
  1619. }
  1620. }
  1621. /*
  1622. * Now reset the HCA before we touch the PCI capabilities or
  1623. * attempt a firmware command, since a boot ROM may have left
  1624. * the HCA in an undefined state.
  1625. */
  1626. err = mlx4_reset(dev);
  1627. if (err) {
  1628. mlx4_err(dev, "Failed to reset HCA, aborting.\n");
  1629. goto err_rel_own;
  1630. }
  1631. }
  1632. slave_start:
  1633. if (mlx4_cmd_init(dev)) {
  1634. mlx4_err(dev, "Failed to init command interface, aborting.\n");
  1635. goto err_sriov;
  1636. }
  1637. /* In slave functions, the communication channel must be initialized
  1638. * before posting commands. Also, init num_slaves before calling
  1639. * mlx4_init_hca */
  1640. if (mlx4_is_mfunc(dev)) {
  1641. if (mlx4_is_master(dev))
  1642. dev->num_slaves = MLX4_MAX_NUM_SLAVES;
  1643. else {
  1644. dev->num_slaves = 0;
  1645. if (mlx4_multi_func_init(dev)) {
  1646. mlx4_err(dev, "Failed to init slave mfunc"
  1647. " interface, aborting.\n");
  1648. goto err_cmd;
  1649. }
  1650. }
  1651. }
  1652. err = mlx4_init_hca(dev);
  1653. if (err) {
  1654. if (err == -EACCES) {
  1655. /* Not primary Physical function
  1656. * Running in slave mode */
  1657. mlx4_cmd_cleanup(dev);
  1658. dev->flags |= MLX4_FLAG_SLAVE;
  1659. dev->flags &= ~MLX4_FLAG_MASTER;
  1660. goto slave_start;
  1661. } else
  1662. goto err_mfunc;
  1663. }
  1664. /* In master functions, the communication channel must be initialized
  1665. * after obtaining its address from fw */
  1666. if (mlx4_is_master(dev)) {
  1667. if (mlx4_multi_func_init(dev)) {
  1668. mlx4_err(dev, "Failed to init master mfunc"
  1669. "interface, aborting.\n");
  1670. goto err_close;
  1671. }
  1672. }
  1673. err = mlx4_alloc_eq_table(dev);
  1674. if (err)
  1675. goto err_master_mfunc;
  1676. priv->msix_ctl.pool_bm = 0;
  1677. mutex_init(&priv->msix_ctl.pool_lock);
  1678. mlx4_enable_msi_x(dev);
  1679. if ((mlx4_is_mfunc(dev)) &&
  1680. !(dev->flags & MLX4_FLAG_MSI_X)) {
  1681. mlx4_err(dev, "INTx is not supported in multi-function mode."
  1682. " aborting.\n");
  1683. goto err_free_eq;
  1684. }
  1685. if (!mlx4_is_slave(dev)) {
  1686. err = mlx4_init_steering(dev);
  1687. if (err)
  1688. goto err_free_eq;
  1689. }
  1690. err = mlx4_setup_hca(dev);
  1691. if (err == -EBUSY && (dev->flags & MLX4_FLAG_MSI_X) &&
  1692. !mlx4_is_mfunc(dev)) {
  1693. dev->flags &= ~MLX4_FLAG_MSI_X;
  1694. dev->caps.num_comp_vectors = 1;
  1695. dev->caps.comp_pool = 0;
  1696. pci_disable_msix(pdev);
  1697. err = mlx4_setup_hca(dev);
  1698. }
  1699. if (err)
  1700. goto err_steer;
  1701. for (port = 1; port <= dev->caps.num_ports; port++) {
  1702. err = mlx4_init_port_info(dev, port);
  1703. if (err)
  1704. goto err_port;
  1705. }
  1706. err = mlx4_register_device(dev);
  1707. if (err)
  1708. goto err_port;
  1709. mlx4_sense_init(dev);
  1710. mlx4_start_sense(dev);
  1711. pci_set_drvdata(pdev, dev);
  1712. return 0;
  1713. err_port:
  1714. for (--port; port >= 1; --port)
  1715. mlx4_cleanup_port_info(&priv->port[port]);
  1716. mlx4_cleanup_counters_table(dev);
  1717. mlx4_cleanup_mcg_table(dev);
  1718. mlx4_cleanup_qp_table(dev);
  1719. mlx4_cleanup_srq_table(dev);
  1720. mlx4_cleanup_cq_table(dev);
  1721. mlx4_cmd_use_polling(dev);
  1722. mlx4_cleanup_eq_table(dev);
  1723. mlx4_cleanup_mr_table(dev);
  1724. mlx4_cleanup_xrcd_table(dev);
  1725. mlx4_cleanup_pd_table(dev);
  1726. mlx4_cleanup_uar_table(dev);
  1727. err_steer:
  1728. if (!mlx4_is_slave(dev))
  1729. mlx4_clear_steering(dev);
  1730. err_free_eq:
  1731. mlx4_free_eq_table(dev);
  1732. err_master_mfunc:
  1733. if (mlx4_is_master(dev))
  1734. mlx4_multi_func_cleanup(dev);
  1735. err_close:
  1736. if (dev->flags & MLX4_FLAG_MSI_X)
  1737. pci_disable_msix(pdev);
  1738. mlx4_close_hca(dev);
  1739. err_mfunc:
  1740. if (mlx4_is_slave(dev))
  1741. mlx4_multi_func_cleanup(dev);
  1742. err_cmd:
  1743. mlx4_cmd_cleanup(dev);
  1744. err_sriov:
  1745. if (dev->flags & MLX4_FLAG_SRIOV)
  1746. pci_disable_sriov(pdev);
  1747. err_rel_own:
  1748. if (!mlx4_is_slave(dev))
  1749. mlx4_free_ownership(dev);
  1750. err_free_dev:
  1751. kfree(priv);
  1752. err_release_regions:
  1753. pci_release_regions(pdev);
  1754. err_disable_pdev:
  1755. pci_disable_device(pdev);
  1756. pci_set_drvdata(pdev, NULL);
  1757. return err;
  1758. }
  1759. static int __devinit mlx4_init_one(struct pci_dev *pdev,
  1760. const struct pci_device_id *id)
  1761. {
  1762. printk_once(KERN_INFO "%s", mlx4_version);
  1763. return __mlx4_init_one(pdev, id);
  1764. }
  1765. static void mlx4_remove_one(struct pci_dev *pdev)
  1766. {
  1767. struct mlx4_dev *dev = pci_get_drvdata(pdev);
  1768. struct mlx4_priv *priv = mlx4_priv(dev);
  1769. int p;
  1770. if (dev) {
  1771. /* in SRIOV it is not allowed to unload the pf's
  1772. * driver while there are alive vf's */
  1773. if (mlx4_is_master(dev)) {
  1774. if (mlx4_how_many_lives_vf(dev))
  1775. printk(KERN_ERR "Removing PF when there are assigned VF's !!!\n");
  1776. }
  1777. mlx4_stop_sense(dev);
  1778. mlx4_unregister_device(dev);
  1779. for (p = 1; p <= dev->caps.num_ports; p++) {
  1780. mlx4_cleanup_port_info(&priv->port[p]);
  1781. mlx4_CLOSE_PORT(dev, p);
  1782. }
  1783. if (mlx4_is_master(dev))
  1784. mlx4_free_resource_tracker(dev,
  1785. RES_TR_FREE_SLAVES_ONLY);
  1786. mlx4_cleanup_counters_table(dev);
  1787. mlx4_cleanup_mcg_table(dev);
  1788. mlx4_cleanup_qp_table(dev);
  1789. mlx4_cleanup_srq_table(dev);
  1790. mlx4_cleanup_cq_table(dev);
  1791. mlx4_cmd_use_polling(dev);
  1792. mlx4_cleanup_eq_table(dev);
  1793. mlx4_cleanup_mr_table(dev);
  1794. mlx4_cleanup_xrcd_table(dev);
  1795. mlx4_cleanup_pd_table(dev);
  1796. if (mlx4_is_master(dev))
  1797. mlx4_free_resource_tracker(dev,
  1798. RES_TR_FREE_STRUCTS_ONLY);
  1799. iounmap(priv->kar);
  1800. mlx4_uar_free(dev, &priv->driver_uar);
  1801. mlx4_cleanup_uar_table(dev);
  1802. if (!mlx4_is_slave(dev))
  1803. mlx4_clear_steering(dev);
  1804. mlx4_free_eq_table(dev);
  1805. if (mlx4_is_master(dev))
  1806. mlx4_multi_func_cleanup(dev);
  1807. mlx4_close_hca(dev);
  1808. if (mlx4_is_slave(dev))
  1809. mlx4_multi_func_cleanup(dev);
  1810. mlx4_cmd_cleanup(dev);
  1811. if (dev->flags & MLX4_FLAG_MSI_X)
  1812. pci_disable_msix(pdev);
  1813. if (dev->flags & MLX4_FLAG_SRIOV) {
  1814. mlx4_warn(dev, "Disabling sriov\n");
  1815. pci_disable_sriov(pdev);
  1816. }
  1817. if (!mlx4_is_slave(dev))
  1818. mlx4_free_ownership(dev);
  1819. kfree(priv);
  1820. pci_release_regions(pdev);
  1821. pci_disable_device(pdev);
  1822. pci_set_drvdata(pdev, NULL);
  1823. }
  1824. }
  1825. int mlx4_restart_one(struct pci_dev *pdev)
  1826. {
  1827. mlx4_remove_one(pdev);
  1828. return __mlx4_init_one(pdev, NULL);
  1829. }
  1830. static DEFINE_PCI_DEVICE_TABLE(mlx4_pci_table) = {
  1831. /* MT25408 "Hermon" SDR */
  1832. { PCI_VDEVICE(MELLANOX, 0x6340), 0 },
  1833. /* MT25408 "Hermon" DDR */
  1834. { PCI_VDEVICE(MELLANOX, 0x634a), 0 },
  1835. /* MT25408 "Hermon" QDR */
  1836. { PCI_VDEVICE(MELLANOX, 0x6354), 0 },
  1837. /* MT25408 "Hermon" DDR PCIe gen2 */
  1838. { PCI_VDEVICE(MELLANOX, 0x6732), 0 },
  1839. /* MT25408 "Hermon" QDR PCIe gen2 */
  1840. { PCI_VDEVICE(MELLANOX, 0x673c), 0 },
  1841. /* MT25408 "Hermon" EN 10GigE */
  1842. { PCI_VDEVICE(MELLANOX, 0x6368), 0 },
  1843. /* MT25408 "Hermon" EN 10GigE PCIe gen2 */
  1844. { PCI_VDEVICE(MELLANOX, 0x6750), 0 },
  1845. /* MT25458 ConnectX EN 10GBASE-T 10GigE */
  1846. { PCI_VDEVICE(MELLANOX, 0x6372), 0 },
  1847. /* MT25458 ConnectX EN 10GBASE-T+Gen2 10GigE */
  1848. { PCI_VDEVICE(MELLANOX, 0x675a), 0 },
  1849. /* MT26468 ConnectX EN 10GigE PCIe gen2*/
  1850. { PCI_VDEVICE(MELLANOX, 0x6764), 0 },
  1851. /* MT26438 ConnectX EN 40GigE PCIe gen2 5GT/s */
  1852. { PCI_VDEVICE(MELLANOX, 0x6746), 0 },
  1853. /* MT26478 ConnectX2 40GigE PCIe gen2 */
  1854. { PCI_VDEVICE(MELLANOX, 0x676e), 0 },
  1855. /* MT25400 Family [ConnectX-2 Virtual Function] */
  1856. { PCI_VDEVICE(MELLANOX, 0x1002), MLX4_VF },
  1857. /* MT27500 Family [ConnectX-3] */
  1858. { PCI_VDEVICE(MELLANOX, 0x1003), 0 },
  1859. /* MT27500 Family [ConnectX-3 Virtual Function] */
  1860. { PCI_VDEVICE(MELLANOX, 0x1004), MLX4_VF },
  1861. { PCI_VDEVICE(MELLANOX, 0x1005), 0 }, /* MT27510 Family */
  1862. { PCI_VDEVICE(MELLANOX, 0x1006), 0 }, /* MT27511 Family */
  1863. { PCI_VDEVICE(MELLANOX, 0x1007), 0 }, /* MT27520 Family */
  1864. { PCI_VDEVICE(MELLANOX, 0x1008), 0 }, /* MT27521 Family */
  1865. { PCI_VDEVICE(MELLANOX, 0x1009), 0 }, /* MT27530 Family */
  1866. { PCI_VDEVICE(MELLANOX, 0x100a), 0 }, /* MT27531 Family */
  1867. { PCI_VDEVICE(MELLANOX, 0x100b), 0 }, /* MT27540 Family */
  1868. { PCI_VDEVICE(MELLANOX, 0x100c), 0 }, /* MT27541 Family */
  1869. { PCI_VDEVICE(MELLANOX, 0x100d), 0 }, /* MT27550 Family */
  1870. { PCI_VDEVICE(MELLANOX, 0x100e), 0 }, /* MT27551 Family */
  1871. { PCI_VDEVICE(MELLANOX, 0x100f), 0 }, /* MT27560 Family */
  1872. { PCI_VDEVICE(MELLANOX, 0x1010), 0 }, /* MT27561 Family */
  1873. { 0, }
  1874. };
  1875. MODULE_DEVICE_TABLE(pci, mlx4_pci_table);
  1876. static struct pci_driver mlx4_driver = {
  1877. .name = DRV_NAME,
  1878. .id_table = mlx4_pci_table,
  1879. .probe = mlx4_init_one,
  1880. .remove = __devexit_p(mlx4_remove_one)
  1881. };
  1882. static int __init mlx4_verify_params(void)
  1883. {
  1884. if ((log_num_mac < 0) || (log_num_mac > 7)) {
  1885. pr_warning("mlx4_core: bad num_mac: %d\n", log_num_mac);
  1886. return -1;
  1887. }
  1888. if (log_num_vlan != 0)
  1889. pr_warning("mlx4_core: log_num_vlan - obsolete module param, using %d\n",
  1890. MLX4_LOG_NUM_VLANS);
  1891. if ((log_mtts_per_seg < 1) || (log_mtts_per_seg > 7)) {
  1892. pr_warning("mlx4_core: bad log_mtts_per_seg: %d\n", log_mtts_per_seg);
  1893. return -1;
  1894. }
  1895. /* Check if module param for ports type has legal combination */
  1896. if (port_type_array[0] == false && port_type_array[1] == true) {
  1897. printk(KERN_WARNING "Module parameter configuration ETH/IB is not supported. Switching to default configuration IB/IB\n");
  1898. port_type_array[0] = true;
  1899. }
  1900. return 0;
  1901. }
  1902. static int __init mlx4_init(void)
  1903. {
  1904. int ret;
  1905. if (mlx4_verify_params())
  1906. return -EINVAL;
  1907. mlx4_catas_init();
  1908. mlx4_wq = create_singlethread_workqueue("mlx4");
  1909. if (!mlx4_wq)
  1910. return -ENOMEM;
  1911. ret = pci_register_driver(&mlx4_driver);
  1912. return ret < 0 ? ret : 0;
  1913. }
  1914. static void __exit mlx4_cleanup(void)
  1915. {
  1916. pci_unregister_driver(&mlx4_driver);
  1917. destroy_workqueue(mlx4_wq);
  1918. }
  1919. module_init(mlx4_init);
  1920. module_exit(mlx4_cleanup);