system.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559
  1. #ifndef __ASM_SYSTEM_H
  2. #define __ASM_SYSTEM_H
  3. #include <linux/kernel.h>
  4. #include <asm/segment.h>
  5. #include <asm/cpufeature.h>
  6. #include <linux/bitops.h> /* for LOCK_PREFIX */
  7. #ifdef __KERNEL__
  8. struct task_struct; /* one of the stranger aspects of C forward declarations.. */
  9. extern struct task_struct * FASTCALL(__switch_to(struct task_struct *prev, struct task_struct *next));
  10. /*
  11. * Saving eflags is important. It switches not only IOPL between tasks,
  12. * it also protects other tasks from NT leaking through sysenter etc.
  13. */
  14. #define switch_to(prev,next,last) do { \
  15. unsigned long esi,edi; \
  16. asm volatile("pushfl\n\t" /* Save flags */ \
  17. "pushl %%ebp\n\t" \
  18. "movl %%esp,%0\n\t" /* save ESP */ \
  19. "movl %5,%%esp\n\t" /* restore ESP */ \
  20. "movl $1f,%1\n\t" /* save EIP */ \
  21. "pushl %6\n\t" /* restore EIP */ \
  22. "jmp __switch_to\n" \
  23. "1:\t" \
  24. "popl %%ebp\n\t" \
  25. "popfl" \
  26. :"=m" (prev->thread.esp),"=m" (prev->thread.eip), \
  27. "=a" (last),"=S" (esi),"=D" (edi) \
  28. :"m" (next->thread.esp),"m" (next->thread.eip), \
  29. "2" (prev), "d" (next)); \
  30. } while (0)
  31. #define _set_base(addr,base) do { unsigned long __pr; \
  32. __asm__ __volatile__ ("movw %%dx,%1\n\t" \
  33. "rorl $16,%%edx\n\t" \
  34. "movb %%dl,%2\n\t" \
  35. "movb %%dh,%3" \
  36. :"=&d" (__pr) \
  37. :"m" (*((addr)+2)), \
  38. "m" (*((addr)+4)), \
  39. "m" (*((addr)+7)), \
  40. "0" (base) \
  41. ); } while(0)
  42. #define _set_limit(addr,limit) do { unsigned long __lr; \
  43. __asm__ __volatile__ ("movw %%dx,%1\n\t" \
  44. "rorl $16,%%edx\n\t" \
  45. "movb %2,%%dh\n\t" \
  46. "andb $0xf0,%%dh\n\t" \
  47. "orb %%dh,%%dl\n\t" \
  48. "movb %%dl,%2" \
  49. :"=&d" (__lr) \
  50. :"m" (*(addr)), \
  51. "m" (*((addr)+6)), \
  52. "0" (limit) \
  53. ); } while(0)
  54. #define set_base(ldt,base) _set_base( ((char *)&(ldt)) , (base) )
  55. #define set_limit(ldt,limit) _set_limit( ((char *)&(ldt)) , ((limit)-1) )
  56. /*
  57. * Load a segment. Fall back on loading the zero
  58. * segment if something goes wrong..
  59. */
  60. #define loadsegment(seg,value) \
  61. asm volatile("\n" \
  62. "1:\t" \
  63. "mov %0,%%" #seg "\n" \
  64. "2:\n" \
  65. ".section .fixup,\"ax\"\n" \
  66. "3:\t" \
  67. "pushl $0\n\t" \
  68. "popl %%" #seg "\n\t" \
  69. "jmp 2b\n" \
  70. ".previous\n" \
  71. ".section __ex_table,\"a\"\n\t" \
  72. ".align 4\n\t" \
  73. ".long 1b,3b\n" \
  74. ".previous" \
  75. : :"rm" (value))
  76. /*
  77. * Save a segment register away
  78. */
  79. #define savesegment(seg, value) \
  80. asm volatile("mov %%" #seg ",%0":"=rm" (value))
  81. static inline void native_clts(void)
  82. {
  83. asm volatile ("clts");
  84. }
  85. static inline unsigned long native_read_cr0(void)
  86. {
  87. unsigned long val;
  88. asm volatile("movl %%cr0,%0\n\t" :"=r" (val));
  89. return val;
  90. }
  91. static inline void native_write_cr0(unsigned long val)
  92. {
  93. asm volatile("movl %0,%%cr0": :"r" (val));
  94. }
  95. static inline unsigned long native_read_cr2(void)
  96. {
  97. unsigned long val;
  98. asm volatile("movl %%cr2,%0\n\t" :"=r" (val));
  99. return val;
  100. }
  101. static inline void native_write_cr2(unsigned long val)
  102. {
  103. asm volatile("movl %0,%%cr2": :"r" (val));
  104. }
  105. static inline unsigned long native_read_cr3(void)
  106. {
  107. unsigned long val;
  108. asm volatile("movl %%cr3,%0\n\t" :"=r" (val));
  109. return val;
  110. }
  111. static inline void native_write_cr3(unsigned long val)
  112. {
  113. asm volatile("movl %0,%%cr3": :"r" (val));
  114. }
  115. static inline unsigned long native_read_cr4(void)
  116. {
  117. unsigned long val;
  118. asm volatile("movl %%cr4,%0\n\t" :"=r" (val));
  119. return val;
  120. }
  121. static inline unsigned long native_read_cr4_safe(void)
  122. {
  123. unsigned long val;
  124. /* This could fault if %cr4 does not exist */
  125. asm("1: movl %%cr4, %0 \n"
  126. "2: \n"
  127. ".section __ex_table,\"a\" \n"
  128. ".long 1b,2b \n"
  129. ".previous \n"
  130. : "=r" (val): "0" (0));
  131. return val;
  132. }
  133. static inline void native_write_cr4(unsigned long val)
  134. {
  135. asm volatile("movl %0,%%cr4": :"r" (val));
  136. }
  137. static inline void native_wbinvd(void)
  138. {
  139. asm volatile("wbinvd": : :"memory");
  140. }
  141. #ifdef CONFIG_PARAVIRT
  142. #include <asm/paravirt.h>
  143. #else
  144. #define read_cr0() (native_read_cr0())
  145. #define write_cr0(x) (native_write_cr0(x))
  146. #define read_cr2() (native_read_cr2())
  147. #define write_cr2(x) (native_write_cr2(x))
  148. #define read_cr3() (native_read_cr3())
  149. #define write_cr3(x) (native_write_cr3(x))
  150. #define read_cr4() (native_read_cr4())
  151. #define read_cr4_safe() (native_read_cr4_safe())
  152. #define write_cr4(x) (native_write_cr4(x))
  153. #define wbinvd() (native_wbinvd())
  154. /* Clear the 'TS' bit */
  155. #define clts() (native_clts())
  156. #endif/* CONFIG_PARAVIRT */
  157. /* Set the 'TS' bit */
  158. #define stts() write_cr0(8 | read_cr0())
  159. #endif /* __KERNEL__ */
  160. static inline unsigned long get_limit(unsigned long segment)
  161. {
  162. unsigned long __limit;
  163. __asm__("lsll %1,%0"
  164. :"=r" (__limit):"r" (segment));
  165. return __limit+1;
  166. }
  167. #define nop() __asm__ __volatile__ ("nop")
  168. #define xchg(ptr,v) ((__typeof__(*(ptr)))__xchg((unsigned long)(v),(ptr),sizeof(*(ptr))))
  169. #define tas(ptr) (xchg((ptr),1))
  170. struct __xchg_dummy { unsigned long a[100]; };
  171. #define __xg(x) ((struct __xchg_dummy *)(x))
  172. #ifdef CONFIG_X86_CMPXCHG64
  173. /*
  174. * The semantics of XCHGCMP8B are a bit strange, this is why
  175. * there is a loop and the loading of %%eax and %%edx has to
  176. * be inside. This inlines well in most cases, the cached
  177. * cost is around ~38 cycles. (in the future we might want
  178. * to do an SIMD/3DNOW!/MMX/FPU 64-bit store here, but that
  179. * might have an implicit FPU-save as a cost, so it's not
  180. * clear which path to go.)
  181. *
  182. * cmpxchg8b must be used with the lock prefix here to allow
  183. * the instruction to be executed atomically, see page 3-102
  184. * of the instruction set reference 24319102.pdf. We need
  185. * the reader side to see the coherent 64bit value.
  186. */
  187. static inline void __set_64bit (unsigned long long * ptr,
  188. unsigned int low, unsigned int high)
  189. {
  190. __asm__ __volatile__ (
  191. "\n1:\t"
  192. "movl (%0), %%eax\n\t"
  193. "movl 4(%0), %%edx\n\t"
  194. "lock cmpxchg8b (%0)\n\t"
  195. "jnz 1b"
  196. : /* no outputs */
  197. : "D"(ptr),
  198. "b"(low),
  199. "c"(high)
  200. : "ax","dx","memory");
  201. }
  202. static inline void __set_64bit_constant (unsigned long long *ptr,
  203. unsigned long long value)
  204. {
  205. __set_64bit(ptr,(unsigned int)(value), (unsigned int)((value)>>32ULL));
  206. }
  207. #define ll_low(x) *(((unsigned int*)&(x))+0)
  208. #define ll_high(x) *(((unsigned int*)&(x))+1)
  209. static inline void __set_64bit_var (unsigned long long *ptr,
  210. unsigned long long value)
  211. {
  212. __set_64bit(ptr,ll_low(value), ll_high(value));
  213. }
  214. #define set_64bit(ptr,value) \
  215. (__builtin_constant_p(value) ? \
  216. __set_64bit_constant(ptr, value) : \
  217. __set_64bit_var(ptr, value) )
  218. #define _set_64bit(ptr,value) \
  219. (__builtin_constant_p(value) ? \
  220. __set_64bit(ptr, (unsigned int)(value), (unsigned int)((value)>>32ULL) ) : \
  221. __set_64bit(ptr, ll_low(value), ll_high(value)) )
  222. #endif
  223. /*
  224. * Note: no "lock" prefix even on SMP: xchg always implies lock anyway
  225. * Note 2: xchg has side effect, so that attribute volatile is necessary,
  226. * but generally the primitive is invalid, *ptr is output argument. --ANK
  227. */
  228. static inline unsigned long __xchg(unsigned long x, volatile void * ptr, int size)
  229. {
  230. switch (size) {
  231. case 1:
  232. __asm__ __volatile__("xchgb %b0,%1"
  233. :"=q" (x)
  234. :"m" (*__xg(ptr)), "0" (x)
  235. :"memory");
  236. break;
  237. case 2:
  238. __asm__ __volatile__("xchgw %w0,%1"
  239. :"=r" (x)
  240. :"m" (*__xg(ptr)), "0" (x)
  241. :"memory");
  242. break;
  243. case 4:
  244. __asm__ __volatile__("xchgl %0,%1"
  245. :"=r" (x)
  246. :"m" (*__xg(ptr)), "0" (x)
  247. :"memory");
  248. break;
  249. }
  250. return x;
  251. }
  252. /*
  253. * Atomic compare and exchange. Compare OLD with MEM, if identical,
  254. * store NEW in MEM. Return the initial value in MEM. Success is
  255. * indicated by comparing RETURN with OLD.
  256. */
  257. #ifdef CONFIG_X86_CMPXCHG
  258. #define __HAVE_ARCH_CMPXCHG 1
  259. #define cmpxchg(ptr,o,n)\
  260. ((__typeof__(*(ptr)))__cmpxchg((ptr),(unsigned long)(o),\
  261. (unsigned long)(n),sizeof(*(ptr))))
  262. #define sync_cmpxchg(ptr,o,n)\
  263. ((__typeof__(*(ptr)))__sync_cmpxchg((ptr),(unsigned long)(o),\
  264. (unsigned long)(n),sizeof(*(ptr))))
  265. #endif
  266. static inline unsigned long __cmpxchg(volatile void *ptr, unsigned long old,
  267. unsigned long new, int size)
  268. {
  269. unsigned long prev;
  270. switch (size) {
  271. case 1:
  272. __asm__ __volatile__(LOCK_PREFIX "cmpxchgb %b1,%2"
  273. : "=a"(prev)
  274. : "q"(new), "m"(*__xg(ptr)), "0"(old)
  275. : "memory");
  276. return prev;
  277. case 2:
  278. __asm__ __volatile__(LOCK_PREFIX "cmpxchgw %w1,%2"
  279. : "=a"(prev)
  280. : "r"(new), "m"(*__xg(ptr)), "0"(old)
  281. : "memory");
  282. return prev;
  283. case 4:
  284. __asm__ __volatile__(LOCK_PREFIX "cmpxchgl %1,%2"
  285. : "=a"(prev)
  286. : "r"(new), "m"(*__xg(ptr)), "0"(old)
  287. : "memory");
  288. return prev;
  289. }
  290. return old;
  291. }
  292. /*
  293. * Always use locked operations when touching memory shared with a
  294. * hypervisor, since the system may be SMP even if the guest kernel
  295. * isn't.
  296. */
  297. static inline unsigned long __sync_cmpxchg(volatile void *ptr,
  298. unsigned long old,
  299. unsigned long new, int size)
  300. {
  301. unsigned long prev;
  302. switch (size) {
  303. case 1:
  304. __asm__ __volatile__("lock; cmpxchgb %b1,%2"
  305. : "=a"(prev)
  306. : "q"(new), "m"(*__xg(ptr)), "0"(old)
  307. : "memory");
  308. return prev;
  309. case 2:
  310. __asm__ __volatile__("lock; cmpxchgw %w1,%2"
  311. : "=a"(prev)
  312. : "r"(new), "m"(*__xg(ptr)), "0"(old)
  313. : "memory");
  314. return prev;
  315. case 4:
  316. __asm__ __volatile__("lock; cmpxchgl %1,%2"
  317. : "=a"(prev)
  318. : "r"(new), "m"(*__xg(ptr)), "0"(old)
  319. : "memory");
  320. return prev;
  321. }
  322. return old;
  323. }
  324. #ifndef CONFIG_X86_CMPXCHG
  325. /*
  326. * Building a kernel capable running on 80386. It may be necessary to
  327. * simulate the cmpxchg on the 80386 CPU. For that purpose we define
  328. * a function for each of the sizes we support.
  329. */
  330. extern unsigned long cmpxchg_386_u8(volatile void *, u8, u8);
  331. extern unsigned long cmpxchg_386_u16(volatile void *, u16, u16);
  332. extern unsigned long cmpxchg_386_u32(volatile void *, u32, u32);
  333. static inline unsigned long cmpxchg_386(volatile void *ptr, unsigned long old,
  334. unsigned long new, int size)
  335. {
  336. switch (size) {
  337. case 1:
  338. return cmpxchg_386_u8(ptr, old, new);
  339. case 2:
  340. return cmpxchg_386_u16(ptr, old, new);
  341. case 4:
  342. return cmpxchg_386_u32(ptr, old, new);
  343. }
  344. return old;
  345. }
  346. #define cmpxchg(ptr,o,n) \
  347. ({ \
  348. __typeof__(*(ptr)) __ret; \
  349. if (likely(boot_cpu_data.x86 > 3)) \
  350. __ret = __cmpxchg((ptr), (unsigned long)(o), \
  351. (unsigned long)(n), sizeof(*(ptr))); \
  352. else \
  353. __ret = cmpxchg_386((ptr), (unsigned long)(o), \
  354. (unsigned long)(n), sizeof(*(ptr))); \
  355. __ret; \
  356. })
  357. #endif
  358. #ifdef CONFIG_X86_CMPXCHG64
  359. static inline unsigned long long __cmpxchg64(volatile void *ptr, unsigned long long old,
  360. unsigned long long new)
  361. {
  362. unsigned long long prev;
  363. __asm__ __volatile__(LOCK_PREFIX "cmpxchg8b %3"
  364. : "=A"(prev)
  365. : "b"((unsigned long)new),
  366. "c"((unsigned long)(new >> 32)),
  367. "m"(*__xg(ptr)),
  368. "0"(old)
  369. : "memory");
  370. return prev;
  371. }
  372. #define cmpxchg64(ptr,o,n)\
  373. ((__typeof__(*(ptr)))__cmpxchg64((ptr),(unsigned long long)(o),\
  374. (unsigned long long)(n)))
  375. #endif
  376. /*
  377. * Force strict CPU ordering.
  378. * And yes, this is required on UP too when we're talking
  379. * to devices.
  380. *
  381. * For now, "wmb()" doesn't actually do anything, as all
  382. * Intel CPU's follow what Intel calls a *Processor Order*,
  383. * in which all writes are seen in the program order even
  384. * outside the CPU.
  385. *
  386. * I expect future Intel CPU's to have a weaker ordering,
  387. * but I'd also expect them to finally get their act together
  388. * and add some real memory barriers if so.
  389. *
  390. * Some non intel clones support out of order store. wmb() ceases to be a
  391. * nop for these.
  392. */
  393. /*
  394. * Actually only lfence would be needed for mb() because all stores done
  395. * by the kernel should be already ordered. But keep a full barrier for now.
  396. */
  397. #define mb() alternative("lock; addl $0,0(%%esp)", "mfence", X86_FEATURE_XMM2)
  398. #define rmb() alternative("lock; addl $0,0(%%esp)", "lfence", X86_FEATURE_XMM2)
  399. /**
  400. * read_barrier_depends - Flush all pending reads that subsequents reads
  401. * depend on.
  402. *
  403. * No data-dependent reads from memory-like regions are ever reordered
  404. * over this barrier. All reads preceding this primitive are guaranteed
  405. * to access memory (but not necessarily other CPUs' caches) before any
  406. * reads following this primitive that depend on the data return by
  407. * any of the preceding reads. This primitive is much lighter weight than
  408. * rmb() on most CPUs, and is never heavier weight than is
  409. * rmb().
  410. *
  411. * These ordering constraints are respected by both the local CPU
  412. * and the compiler.
  413. *
  414. * Ordering is not guaranteed by anything other than these primitives,
  415. * not even by data dependencies. See the documentation for
  416. * memory_barrier() for examples and URLs to more information.
  417. *
  418. * For example, the following code would force ordering (the initial
  419. * value of "a" is zero, "b" is one, and "p" is "&a"):
  420. *
  421. * <programlisting>
  422. * CPU 0 CPU 1
  423. *
  424. * b = 2;
  425. * memory_barrier();
  426. * p = &b; q = p;
  427. * read_barrier_depends();
  428. * d = *q;
  429. * </programlisting>
  430. *
  431. * because the read of "*q" depends on the read of "p" and these
  432. * two reads are separated by a read_barrier_depends(). However,
  433. * the following code, with the same initial values for "a" and "b":
  434. *
  435. * <programlisting>
  436. * CPU 0 CPU 1
  437. *
  438. * a = 2;
  439. * memory_barrier();
  440. * b = 3; y = b;
  441. * read_barrier_depends();
  442. * x = a;
  443. * </programlisting>
  444. *
  445. * does not enforce ordering, since there is no data dependency between
  446. * the read of "a" and the read of "b". Therefore, on some CPUs, such
  447. * as Alpha, "y" could be set to 3 and "x" to 0. Use rmb()
  448. * in cases like this where there are no data dependencies.
  449. **/
  450. #define read_barrier_depends() do { } while(0)
  451. #ifdef CONFIG_X86_OOSTORE
  452. /* Actually there are no OOO store capable CPUs for now that do SSE,
  453. but make it already an possibility. */
  454. #define wmb() alternative("lock; addl $0,0(%%esp)", "sfence", X86_FEATURE_XMM)
  455. #else
  456. #define wmb() __asm__ __volatile__ ("": : :"memory")
  457. #endif
  458. #ifdef CONFIG_SMP
  459. #define smp_mb() mb()
  460. #define smp_rmb() rmb()
  461. #define smp_wmb() wmb()
  462. #define smp_read_barrier_depends() read_barrier_depends()
  463. #define set_mb(var, value) do { (void) xchg(&var, value); } while (0)
  464. #else
  465. #define smp_mb() barrier()
  466. #define smp_rmb() barrier()
  467. #define smp_wmb() barrier()
  468. #define smp_read_barrier_depends() do { } while(0)
  469. #define set_mb(var, value) do { var = value; barrier(); } while (0)
  470. #endif
  471. #include <linux/irqflags.h>
  472. /*
  473. * disable hlt during certain critical i/o operations
  474. */
  475. #define HAVE_DISABLE_HLT
  476. void disable_hlt(void);
  477. void enable_hlt(void);
  478. extern int es7000_plat;
  479. void cpu_idle_wait(void);
  480. /*
  481. * On SMP systems, when the scheduler does migration-cost autodetection,
  482. * it needs a way to flush as much of the CPU's caches as possible:
  483. */
  484. static inline void sched_cacheflush(void)
  485. {
  486. wbinvd();
  487. }
  488. extern unsigned long arch_align_stack(unsigned long sp);
  489. extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
  490. void default_idle(void);
  491. #endif