slc90e66.c 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243
  1. /*
  2. * linux/drivers/ide/pci/slc90e66.c Version 0.16 Jul 14, 2007
  3. *
  4. * Copyright (C) 2000-2002 Andre Hedrick <andre@linux-ide.org>
  5. * Copyright (C) 2006-2007 MontaVista Software, Inc. <source@mvista.com>
  6. *
  7. * This is a look-alike variation of the ICH0 PIIX4 Ultra-66,
  8. * but this keeps the ISA-Bridge and slots alive.
  9. *
  10. */
  11. #include <linux/types.h>
  12. #include <linux/module.h>
  13. #include <linux/kernel.h>
  14. #include <linux/ioport.h>
  15. #include <linux/pci.h>
  16. #include <linux/hdreg.h>
  17. #include <linux/ide.h>
  18. #include <linux/delay.h>
  19. #include <linux/init.h>
  20. #include <asm/io.h>
  21. static u8 slc90e66_dma_2_pio (u8 xfer_rate) {
  22. switch(xfer_rate) {
  23. case XFER_UDMA_4:
  24. case XFER_UDMA_3:
  25. case XFER_UDMA_2:
  26. case XFER_UDMA_1:
  27. case XFER_UDMA_0:
  28. case XFER_MW_DMA_2:
  29. return 4;
  30. case XFER_MW_DMA_1:
  31. return 3;
  32. case XFER_SW_DMA_2:
  33. return 2;
  34. case XFER_MW_DMA_0:
  35. case XFER_SW_DMA_1:
  36. case XFER_SW_DMA_0:
  37. default:
  38. return 0;
  39. }
  40. }
  41. static void slc90e66_tune_pio (ide_drive_t *drive, u8 pio)
  42. {
  43. ide_hwif_t *hwif = HWIF(drive);
  44. struct pci_dev *dev = hwif->pci_dev;
  45. int is_slave = drive->dn & 1;
  46. int master_port = hwif->channel ? 0x42 : 0x40;
  47. int slave_port = 0x44;
  48. unsigned long flags;
  49. u16 master_data;
  50. u8 slave_data;
  51. int control = 0;
  52. /* ISP RTC */
  53. static const u8 timings[][2]= {
  54. { 0, 0 },
  55. { 0, 0 },
  56. { 1, 0 },
  57. { 2, 1 },
  58. { 2, 3 }, };
  59. spin_lock_irqsave(&ide_lock, flags);
  60. pci_read_config_word(dev, master_port, &master_data);
  61. if (pio > 1)
  62. control |= 1; /* Programmable timing on */
  63. if (drive->media == ide_disk)
  64. control |= 4; /* Prefetch, post write */
  65. if (pio > 2)
  66. control |= 2; /* IORDY */
  67. if (is_slave) {
  68. master_data |= 0x4000;
  69. master_data &= ~0x0070;
  70. if (pio > 1) {
  71. /* Set PPE, IE and TIME */
  72. master_data |= control << 4;
  73. }
  74. pci_read_config_byte(dev, slave_port, &slave_data);
  75. slave_data &= hwif->channel ? 0x0f : 0xf0;
  76. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) <<
  77. (hwif->channel ? 4 : 0);
  78. } else {
  79. master_data &= ~0x3307;
  80. if (pio > 1) {
  81. /* enable PPE, IE and TIME */
  82. master_data |= control;
  83. }
  84. master_data |= (timings[pio][0] << 12) | (timings[pio][1] << 8);
  85. }
  86. pci_write_config_word(dev, master_port, master_data);
  87. if (is_slave)
  88. pci_write_config_byte(dev, slave_port, slave_data);
  89. spin_unlock_irqrestore(&ide_lock, flags);
  90. }
  91. static void slc90e66_set_pio_mode(ide_drive_t *drive, const u8 pio)
  92. {
  93. slc90e66_tune_pio(drive, pio);
  94. (void) ide_config_drive_speed(drive, XFER_PIO_0 + pio);
  95. }
  96. static int slc90e66_tune_chipset(ide_drive_t *drive, const u8 speed)
  97. {
  98. ide_hwif_t *hwif = HWIF(drive);
  99. struct pci_dev *dev = hwif->pci_dev;
  100. u8 maslave = hwif->channel ? 0x42 : 0x40;
  101. int sitre = 0, a_speed = 7 << (drive->dn * 4);
  102. int u_speed = 0, u_flag = 1 << drive->dn;
  103. u16 reg4042, reg44, reg48, reg4a;
  104. if (speed >= XFER_PIO_0 && speed <= XFER_PIO_4) {
  105. slc90e66_tune_pio(drive, speed - XFER_PIO_0);
  106. return ide_config_drive_speed(drive, speed);
  107. }
  108. pci_read_config_word(dev, maslave, &reg4042);
  109. sitre = (reg4042 & 0x4000) ? 1 : 0;
  110. pci_read_config_word(dev, 0x44, &reg44);
  111. pci_read_config_word(dev, 0x48, &reg48);
  112. pci_read_config_word(dev, 0x4a, &reg4a);
  113. switch(speed) {
  114. case XFER_UDMA_4: u_speed = 4 << (drive->dn * 4); break;
  115. case XFER_UDMA_3: u_speed = 3 << (drive->dn * 4); break;
  116. case XFER_UDMA_2: u_speed = 2 << (drive->dn * 4); break;
  117. case XFER_UDMA_1: u_speed = 1 << (drive->dn * 4); break;
  118. case XFER_UDMA_0: u_speed = 0 << (drive->dn * 4); break;
  119. case XFER_MW_DMA_2:
  120. case XFER_MW_DMA_1:
  121. case XFER_SW_DMA_2: break;
  122. default: return -1;
  123. }
  124. if (speed >= XFER_UDMA_0) {
  125. if (!(reg48 & u_flag))
  126. pci_write_config_word(dev, 0x48, reg48|u_flag);
  127. /* FIXME: (reg4a & a_speed) ? */
  128. if ((reg4a & u_speed) != u_speed) {
  129. pci_write_config_word(dev, 0x4a, reg4a & ~a_speed);
  130. pci_read_config_word(dev, 0x4a, &reg4a);
  131. pci_write_config_word(dev, 0x4a, reg4a|u_speed);
  132. }
  133. } else {
  134. if (reg48 & u_flag)
  135. pci_write_config_word(dev, 0x48, reg48 & ~u_flag);
  136. if (reg4a & a_speed)
  137. pci_write_config_word(dev, 0x4a, reg4a & ~a_speed);
  138. }
  139. slc90e66_tune_pio(drive, slc90e66_dma_2_pio(speed));
  140. return ide_config_drive_speed(drive, speed);
  141. }
  142. static int slc90e66_config_drive_xfer_rate (ide_drive_t *drive)
  143. {
  144. drive->init_speed = 0;
  145. if (ide_tune_dma(drive))
  146. return 0;
  147. if (ide_use_fast_pio(drive))
  148. ide_set_max_pio(drive);
  149. return -1;
  150. }
  151. static void __devinit init_hwif_slc90e66 (ide_hwif_t *hwif)
  152. {
  153. u8 reg47 = 0;
  154. u8 mask = hwif->channel ? 0x01 : 0x02; /* bit0:Primary */
  155. hwif->autodma = 0;
  156. if (!hwif->irq)
  157. hwif->irq = hwif->channel ? 15 : 14;
  158. hwif->speedproc = &slc90e66_tune_chipset;
  159. hwif->set_pio_mode = &slc90e66_set_pio_mode;
  160. pci_read_config_byte(hwif->pci_dev, 0x47, &reg47);
  161. if (!hwif->dma_base) {
  162. hwif->drives[0].autotune = 1;
  163. hwif->drives[1].autotune = 1;
  164. return;
  165. }
  166. hwif->atapi_dma = 1;
  167. hwif->ultra_mask = 0x1f;
  168. hwif->mwdma_mask = 0x06;
  169. hwif->swdma_mask = 0x04;
  170. if (hwif->cbl != ATA_CBL_PATA40_SHORT)
  171. /* bit[0(1)]: 0:80, 1:40 */
  172. hwif->cbl = (reg47 & mask) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
  173. hwif->ide_dma_check = &slc90e66_config_drive_xfer_rate;
  174. if (!noautodma)
  175. hwif->autodma = 1;
  176. hwif->drives[0].autodma = hwif->autodma;
  177. hwif->drives[1].autodma = hwif->autodma;
  178. }
  179. static ide_pci_device_t slc90e66_chipset __devinitdata = {
  180. .name = "SLC90E66",
  181. .init_hwif = init_hwif_slc90e66,
  182. .autodma = AUTODMA,
  183. .enablebits = {{0x41,0x80,0x80}, {0x43,0x80,0x80}},
  184. .bootable = ON_BOARD,
  185. .pio_mask = ATA_PIO4,
  186. };
  187. static int __devinit slc90e66_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  188. {
  189. return ide_setup_pci_device(dev, &slc90e66_chipset);
  190. }
  191. static struct pci_device_id slc90e66_pci_tbl[] = {
  192. { PCI_DEVICE(PCI_VENDOR_ID_EFAR, PCI_DEVICE_ID_EFAR_SLC90E66_1), 0},
  193. { 0, },
  194. };
  195. MODULE_DEVICE_TABLE(pci, slc90e66_pci_tbl);
  196. static struct pci_driver driver = {
  197. .name = "SLC90e66_IDE",
  198. .id_table = slc90e66_pci_tbl,
  199. .probe = slc90e66_init_one,
  200. };
  201. static int __init slc90e66_ide_init(void)
  202. {
  203. return ide_pci_register_driver(&driver);
  204. }
  205. module_init(slc90e66_ide_init);
  206. MODULE_AUTHOR("Andre Hedrick");
  207. MODULE_DESCRIPTION("PCI driver module for SLC90E66 IDE");
  208. MODULE_LICENSE("GPL");