driver_chipcommon_pmu.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271
  1. /*
  2. * Broadcom specific AMBA
  3. * ChipCommon Power Management Unit driver
  4. *
  5. * Copyright 2009, Michael Buesch <m@bues.ch>
  6. * Copyright 2007, Broadcom Corporation
  7. *
  8. * Licensed under the GNU/GPL. See COPYING for details.
  9. */
  10. #include "bcma_private.h"
  11. #include <linux/bcma/bcma.h>
  12. static u32 bcma_chipco_pll_read(struct bcma_drv_cc *cc, u32 offset)
  13. {
  14. bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR, offset);
  15. bcma_cc_read32(cc, BCMA_CC_PLLCTL_ADDR);
  16. return bcma_cc_read32(cc, BCMA_CC_PLLCTL_DATA);
  17. }
  18. static void bcma_chipco_chipctl_maskset(struct bcma_drv_cc *cc,
  19. u32 offset, u32 mask, u32 set)
  20. {
  21. u32 value;
  22. bcma_cc_read32(cc, BCMA_CC_CHIPCTL_ADDR);
  23. bcma_cc_write32(cc, BCMA_CC_CHIPCTL_ADDR, offset);
  24. bcma_cc_read32(cc, BCMA_CC_CHIPCTL_ADDR);
  25. value = bcma_cc_read32(cc, BCMA_CC_CHIPCTL_DATA);
  26. value &= mask;
  27. value |= set;
  28. bcma_cc_write32(cc, BCMA_CC_CHIPCTL_DATA, value);
  29. bcma_cc_read32(cc, BCMA_CC_CHIPCTL_DATA);
  30. }
  31. static void bcma_pmu_pll_init(struct bcma_drv_cc *cc)
  32. {
  33. struct bcma_bus *bus = cc->core->bus;
  34. switch (bus->chipinfo.id) {
  35. case 0x4313:
  36. case 0x4331:
  37. case 43224:
  38. case 43225:
  39. break;
  40. default:
  41. pr_err("PLL init unknown for device 0x%04X\n",
  42. bus->chipinfo.id);
  43. }
  44. }
  45. static void bcma_pmu_resources_init(struct bcma_drv_cc *cc)
  46. {
  47. struct bcma_bus *bus = cc->core->bus;
  48. u32 min_msk = 0, max_msk = 0;
  49. switch (bus->chipinfo.id) {
  50. case 0x4313:
  51. min_msk = 0x200D;
  52. max_msk = 0xFFFF;
  53. break;
  54. case 43224:
  55. case 43225:
  56. break;
  57. default:
  58. pr_err("PMU resource config unknown for device 0x%04X\n",
  59. bus->chipinfo.id);
  60. }
  61. /* Set the resource masks. */
  62. if (min_msk)
  63. bcma_cc_write32(cc, BCMA_CC_PMU_MINRES_MSK, min_msk);
  64. if (max_msk)
  65. bcma_cc_write32(cc, BCMA_CC_PMU_MAXRES_MSK, max_msk);
  66. }
  67. void bcma_pmu_swreg_init(struct bcma_drv_cc *cc)
  68. {
  69. struct bcma_bus *bus = cc->core->bus;
  70. switch (bus->chipinfo.id) {
  71. case 0x4313:
  72. case 0x4331:
  73. case 43224:
  74. case 43225:
  75. break;
  76. default:
  77. pr_err("PMU switch/regulators init unknown for device "
  78. "0x%04X\n", bus->chipinfo.id);
  79. }
  80. }
  81. void bcma_pmu_workarounds(struct bcma_drv_cc *cc)
  82. {
  83. struct bcma_bus *bus = cc->core->bus;
  84. switch (bus->chipinfo.id) {
  85. case 0x4313:
  86. bcma_chipco_chipctl_maskset(cc, 0, ~0, 0x7);
  87. break;
  88. case 0x4331:
  89. pr_err("Enabling Ext PA lines not implemented\n");
  90. break;
  91. case 43224:
  92. if (bus->chipinfo.rev == 0) {
  93. pr_err("Workarounds for 43224 rev 0 not fully "
  94. "implemented\n");
  95. bcma_chipco_chipctl_maskset(cc, 0, ~0, 0x00F000F0);
  96. } else {
  97. bcma_chipco_chipctl_maskset(cc, 0, ~0, 0xF0);
  98. }
  99. break;
  100. case 43225:
  101. break;
  102. default:
  103. pr_err("Workarounds unknown for device 0x%04X\n",
  104. bus->chipinfo.id);
  105. }
  106. }
  107. void bcma_pmu_init(struct bcma_drv_cc *cc)
  108. {
  109. u32 pmucap;
  110. pmucap = bcma_cc_read32(cc, BCMA_CC_PMU_CAP);
  111. cc->pmu.rev = (pmucap & BCMA_CC_PMU_CAP_REVISION);
  112. pr_debug("Found rev %u PMU (capabilities 0x%08X)\n", cc->pmu.rev,
  113. pmucap);
  114. if (cc->pmu.rev == 1)
  115. bcma_cc_mask32(cc, BCMA_CC_PMU_CTL,
  116. ~BCMA_CC_PMU_CTL_NOILPONW);
  117. else
  118. bcma_cc_set32(cc, BCMA_CC_PMU_CTL,
  119. BCMA_CC_PMU_CTL_NOILPONW);
  120. if (cc->core->id.id == 0x4329 && cc->core->id.rev == 2)
  121. pr_err("Fix for 4329b0 bad LPOM state not implemented!\n");
  122. bcma_pmu_pll_init(cc);
  123. bcma_pmu_resources_init(cc);
  124. bcma_pmu_swreg_init(cc);
  125. bcma_pmu_workarounds(cc);
  126. }
  127. u32 bcma_pmu_alp_clock(struct bcma_drv_cc *cc)
  128. {
  129. struct bcma_bus *bus = cc->core->bus;
  130. switch (bus->chipinfo.id) {
  131. case 0x4716:
  132. case 0x4748:
  133. case 47162:
  134. case 0x4313:
  135. case 0x5357:
  136. case 0x4749:
  137. case 53572:
  138. /* always 20Mhz */
  139. return 20000 * 1000;
  140. case 0x5356:
  141. case 0x5300:
  142. /* always 25Mhz */
  143. return 25000 * 1000;
  144. default:
  145. pr_warn("No ALP clock specified for %04X device, "
  146. "pmu rev. %d, using default %d Hz\n",
  147. bus->chipinfo.id, cc->pmu.rev, BCMA_CC_PMU_ALP_CLOCK);
  148. }
  149. return BCMA_CC_PMU_ALP_CLOCK;
  150. }
  151. /* Find the output of the "m" pll divider given pll controls that start with
  152. * pllreg "pll0" i.e. 12 for main 6 for phy, 0 for misc.
  153. */
  154. static u32 bcma_pmu_clock(struct bcma_drv_cc *cc, u32 pll0, u32 m)
  155. {
  156. u32 tmp, div, ndiv, p1, p2, fc;
  157. struct bcma_bus *bus = cc->core->bus;
  158. BUG_ON((pll0 & 3) || (pll0 > BCMA_CC_PMU4716_MAINPLL_PLL0));
  159. BUG_ON(!m || m > 4);
  160. if (bus->chipinfo.id == 0x5357 || bus->chipinfo.id == 0x4749) {
  161. /* Detect failure in clock setting */
  162. tmp = bcma_cc_read32(cc, BCMA_CC_CHIPSTAT);
  163. if (tmp & 0x40000)
  164. return 133 * 1000000;
  165. }
  166. tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PPL_P1P2_OFF);
  167. p1 = (tmp & BCMA_CC_PPL_P1_MASK) >> BCMA_CC_PPL_P1_SHIFT;
  168. p2 = (tmp & BCMA_CC_PPL_P2_MASK) >> BCMA_CC_PPL_P2_SHIFT;
  169. tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PPL_M14_OFF);
  170. div = (tmp >> ((m - 1) * BCMA_CC_PPL_MDIV_WIDTH)) &
  171. BCMA_CC_PPL_MDIV_MASK;
  172. tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PPL_NM5_OFF);
  173. ndiv = (tmp & BCMA_CC_PPL_NDIV_MASK) >> BCMA_CC_PPL_NDIV_SHIFT;
  174. /* Do calculation in Mhz */
  175. fc = bcma_pmu_alp_clock(cc) / 1000000;
  176. fc = (p1 * ndiv * fc) / p2;
  177. /* Return clock in Hertz */
  178. return (fc / div) * 1000000;
  179. }
  180. /* query bus clock frequency for PMU-enabled chipcommon */
  181. u32 bcma_pmu_get_clockcontrol(struct bcma_drv_cc *cc)
  182. {
  183. struct bcma_bus *bus = cc->core->bus;
  184. switch (bus->chipinfo.id) {
  185. case 0x4716:
  186. case 0x4748:
  187. case 47162:
  188. return bcma_pmu_clock(cc, BCMA_CC_PMU4716_MAINPLL_PLL0,
  189. BCMA_CC_PMU5_MAINPLL_SSB);
  190. case 0x5356:
  191. return bcma_pmu_clock(cc, BCMA_CC_PMU5356_MAINPLL_PLL0,
  192. BCMA_CC_PMU5_MAINPLL_SSB);
  193. case 0x5357:
  194. case 0x4749:
  195. return bcma_pmu_clock(cc, BCMA_CC_PMU5357_MAINPLL_PLL0,
  196. BCMA_CC_PMU5_MAINPLL_SSB);
  197. case 0x5300:
  198. return bcma_pmu_clock(cc, BCMA_CC_PMU4706_MAINPLL_PLL0,
  199. BCMA_CC_PMU5_MAINPLL_SSB);
  200. case 53572:
  201. return 75000000;
  202. default:
  203. pr_warn("No backplane clock specified for %04X device, "
  204. "pmu rev. %d, using default %d Hz\n",
  205. bus->chipinfo.id, cc->pmu.rev, BCMA_CC_PMU_HT_CLOCK);
  206. }
  207. return BCMA_CC_PMU_HT_CLOCK;
  208. }
  209. /* query cpu clock frequency for PMU-enabled chipcommon */
  210. u32 bcma_pmu_get_clockcpu(struct bcma_drv_cc *cc)
  211. {
  212. struct bcma_bus *bus = cc->core->bus;
  213. if (bus->chipinfo.id == 53572)
  214. return 300000000;
  215. if (cc->pmu.rev >= 5) {
  216. u32 pll;
  217. switch (bus->chipinfo.id) {
  218. case 0x5356:
  219. pll = BCMA_CC_PMU5356_MAINPLL_PLL0;
  220. break;
  221. case 0x5357:
  222. case 0x4749:
  223. pll = BCMA_CC_PMU5357_MAINPLL_PLL0;
  224. break;
  225. default:
  226. pll = BCMA_CC_PMU4716_MAINPLL_PLL0;
  227. break;
  228. }
  229. /* TODO: if (bus->chipinfo.id == 0x5300)
  230. return si_4706_pmu_clock(sih, osh, cc, PMU4706_MAINPLL_PLL0, PMU5_MAINPLL_CPU); */
  231. return bcma_pmu_clock(cc, pll, BCMA_CC_PMU5_MAINPLL_CPU);
  232. }
  233. return bcma_pmu_get_clockcontrol(cc);
  234. }