intel_display.c 286 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/dmi.h>
  27. #include <linux/module.h>
  28. #include <linux/input.h>
  29. #include <linux/i2c.h>
  30. #include <linux/kernel.h>
  31. #include <linux/slab.h>
  32. #include <linux/vgaarb.h>
  33. #include <drm/drm_edid.h>
  34. #include <drm/drmP.h>
  35. #include "intel_drv.h"
  36. #include <drm/i915_drm.h>
  37. #include "i915_drv.h"
  38. #include "i915_trace.h"
  39. #include <drm/drm_dp_helper.h>
  40. #include <drm/drm_crtc_helper.h>
  41. #include <linux/dma_remapping.h>
  42. bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
  43. static void intel_increase_pllclock(struct drm_crtc *crtc);
  44. static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
  45. static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
  46. struct intel_crtc_config *pipe_config);
  47. static void ironlake_crtc_clock_get(struct intel_crtc *crtc,
  48. struct intel_crtc_config *pipe_config);
  49. typedef struct {
  50. int min, max;
  51. } intel_range_t;
  52. typedef struct {
  53. int dot_limit;
  54. int p2_slow, p2_fast;
  55. } intel_p2_t;
  56. #define INTEL_P2_NUM 2
  57. typedef struct intel_limit intel_limit_t;
  58. struct intel_limit {
  59. intel_range_t dot, vco, n, m, m1, m2, p, p1;
  60. intel_p2_t p2;
  61. };
  62. /* FDI */
  63. #define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
  64. int
  65. intel_pch_rawclk(struct drm_device *dev)
  66. {
  67. struct drm_i915_private *dev_priv = dev->dev_private;
  68. WARN_ON(!HAS_PCH_SPLIT(dev));
  69. return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
  70. }
  71. static inline u32 /* units of 100MHz */
  72. intel_fdi_link_freq(struct drm_device *dev)
  73. {
  74. if (IS_GEN5(dev)) {
  75. struct drm_i915_private *dev_priv = dev->dev_private;
  76. return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
  77. } else
  78. return 27;
  79. }
  80. static const intel_limit_t intel_limits_i8xx_dac = {
  81. .dot = { .min = 25000, .max = 350000 },
  82. .vco = { .min = 930000, .max = 1400000 },
  83. .n = { .min = 3, .max = 16 },
  84. .m = { .min = 96, .max = 140 },
  85. .m1 = { .min = 18, .max = 26 },
  86. .m2 = { .min = 6, .max = 16 },
  87. .p = { .min = 4, .max = 128 },
  88. .p1 = { .min = 2, .max = 33 },
  89. .p2 = { .dot_limit = 165000,
  90. .p2_slow = 4, .p2_fast = 2 },
  91. };
  92. static const intel_limit_t intel_limits_i8xx_dvo = {
  93. .dot = { .min = 25000, .max = 350000 },
  94. .vco = { .min = 930000, .max = 1400000 },
  95. .n = { .min = 3, .max = 16 },
  96. .m = { .min = 96, .max = 140 },
  97. .m1 = { .min = 18, .max = 26 },
  98. .m2 = { .min = 6, .max = 16 },
  99. .p = { .min = 4, .max = 128 },
  100. .p1 = { .min = 2, .max = 33 },
  101. .p2 = { .dot_limit = 165000,
  102. .p2_slow = 4, .p2_fast = 4 },
  103. };
  104. static const intel_limit_t intel_limits_i8xx_lvds = {
  105. .dot = { .min = 25000, .max = 350000 },
  106. .vco = { .min = 930000, .max = 1400000 },
  107. .n = { .min = 3, .max = 16 },
  108. .m = { .min = 96, .max = 140 },
  109. .m1 = { .min = 18, .max = 26 },
  110. .m2 = { .min = 6, .max = 16 },
  111. .p = { .min = 4, .max = 128 },
  112. .p1 = { .min = 1, .max = 6 },
  113. .p2 = { .dot_limit = 165000,
  114. .p2_slow = 14, .p2_fast = 7 },
  115. };
  116. static const intel_limit_t intel_limits_i9xx_sdvo = {
  117. .dot = { .min = 20000, .max = 400000 },
  118. .vco = { .min = 1400000, .max = 2800000 },
  119. .n = { .min = 1, .max = 6 },
  120. .m = { .min = 70, .max = 120 },
  121. .m1 = { .min = 8, .max = 18 },
  122. .m2 = { .min = 3, .max = 7 },
  123. .p = { .min = 5, .max = 80 },
  124. .p1 = { .min = 1, .max = 8 },
  125. .p2 = { .dot_limit = 200000,
  126. .p2_slow = 10, .p2_fast = 5 },
  127. };
  128. static const intel_limit_t intel_limits_i9xx_lvds = {
  129. .dot = { .min = 20000, .max = 400000 },
  130. .vco = { .min = 1400000, .max = 2800000 },
  131. .n = { .min = 1, .max = 6 },
  132. .m = { .min = 70, .max = 120 },
  133. .m1 = { .min = 8, .max = 18 },
  134. .m2 = { .min = 3, .max = 7 },
  135. .p = { .min = 7, .max = 98 },
  136. .p1 = { .min = 1, .max = 8 },
  137. .p2 = { .dot_limit = 112000,
  138. .p2_slow = 14, .p2_fast = 7 },
  139. };
  140. static const intel_limit_t intel_limits_g4x_sdvo = {
  141. .dot = { .min = 25000, .max = 270000 },
  142. .vco = { .min = 1750000, .max = 3500000},
  143. .n = { .min = 1, .max = 4 },
  144. .m = { .min = 104, .max = 138 },
  145. .m1 = { .min = 17, .max = 23 },
  146. .m2 = { .min = 5, .max = 11 },
  147. .p = { .min = 10, .max = 30 },
  148. .p1 = { .min = 1, .max = 3},
  149. .p2 = { .dot_limit = 270000,
  150. .p2_slow = 10,
  151. .p2_fast = 10
  152. },
  153. };
  154. static const intel_limit_t intel_limits_g4x_hdmi = {
  155. .dot = { .min = 22000, .max = 400000 },
  156. .vco = { .min = 1750000, .max = 3500000},
  157. .n = { .min = 1, .max = 4 },
  158. .m = { .min = 104, .max = 138 },
  159. .m1 = { .min = 16, .max = 23 },
  160. .m2 = { .min = 5, .max = 11 },
  161. .p = { .min = 5, .max = 80 },
  162. .p1 = { .min = 1, .max = 8},
  163. .p2 = { .dot_limit = 165000,
  164. .p2_slow = 10, .p2_fast = 5 },
  165. };
  166. static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
  167. .dot = { .min = 20000, .max = 115000 },
  168. .vco = { .min = 1750000, .max = 3500000 },
  169. .n = { .min = 1, .max = 3 },
  170. .m = { .min = 104, .max = 138 },
  171. .m1 = { .min = 17, .max = 23 },
  172. .m2 = { .min = 5, .max = 11 },
  173. .p = { .min = 28, .max = 112 },
  174. .p1 = { .min = 2, .max = 8 },
  175. .p2 = { .dot_limit = 0,
  176. .p2_slow = 14, .p2_fast = 14
  177. },
  178. };
  179. static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
  180. .dot = { .min = 80000, .max = 224000 },
  181. .vco = { .min = 1750000, .max = 3500000 },
  182. .n = { .min = 1, .max = 3 },
  183. .m = { .min = 104, .max = 138 },
  184. .m1 = { .min = 17, .max = 23 },
  185. .m2 = { .min = 5, .max = 11 },
  186. .p = { .min = 14, .max = 42 },
  187. .p1 = { .min = 2, .max = 6 },
  188. .p2 = { .dot_limit = 0,
  189. .p2_slow = 7, .p2_fast = 7
  190. },
  191. };
  192. static const intel_limit_t intel_limits_pineview_sdvo = {
  193. .dot = { .min = 20000, .max = 400000},
  194. .vco = { .min = 1700000, .max = 3500000 },
  195. /* Pineview's Ncounter is a ring counter */
  196. .n = { .min = 3, .max = 6 },
  197. .m = { .min = 2, .max = 256 },
  198. /* Pineview only has one combined m divider, which we treat as m2. */
  199. .m1 = { .min = 0, .max = 0 },
  200. .m2 = { .min = 0, .max = 254 },
  201. .p = { .min = 5, .max = 80 },
  202. .p1 = { .min = 1, .max = 8 },
  203. .p2 = { .dot_limit = 200000,
  204. .p2_slow = 10, .p2_fast = 5 },
  205. };
  206. static const intel_limit_t intel_limits_pineview_lvds = {
  207. .dot = { .min = 20000, .max = 400000 },
  208. .vco = { .min = 1700000, .max = 3500000 },
  209. .n = { .min = 3, .max = 6 },
  210. .m = { .min = 2, .max = 256 },
  211. .m1 = { .min = 0, .max = 0 },
  212. .m2 = { .min = 0, .max = 254 },
  213. .p = { .min = 7, .max = 112 },
  214. .p1 = { .min = 1, .max = 8 },
  215. .p2 = { .dot_limit = 112000,
  216. .p2_slow = 14, .p2_fast = 14 },
  217. };
  218. /* Ironlake / Sandybridge
  219. *
  220. * We calculate clock using (register_value + 2) for N/M1/M2, so here
  221. * the range value for them is (actual_value - 2).
  222. */
  223. static const intel_limit_t intel_limits_ironlake_dac = {
  224. .dot = { .min = 25000, .max = 350000 },
  225. .vco = { .min = 1760000, .max = 3510000 },
  226. .n = { .min = 1, .max = 5 },
  227. .m = { .min = 79, .max = 127 },
  228. .m1 = { .min = 12, .max = 22 },
  229. .m2 = { .min = 5, .max = 9 },
  230. .p = { .min = 5, .max = 80 },
  231. .p1 = { .min = 1, .max = 8 },
  232. .p2 = { .dot_limit = 225000,
  233. .p2_slow = 10, .p2_fast = 5 },
  234. };
  235. static const intel_limit_t intel_limits_ironlake_single_lvds = {
  236. .dot = { .min = 25000, .max = 350000 },
  237. .vco = { .min = 1760000, .max = 3510000 },
  238. .n = { .min = 1, .max = 3 },
  239. .m = { .min = 79, .max = 118 },
  240. .m1 = { .min = 12, .max = 22 },
  241. .m2 = { .min = 5, .max = 9 },
  242. .p = { .min = 28, .max = 112 },
  243. .p1 = { .min = 2, .max = 8 },
  244. .p2 = { .dot_limit = 225000,
  245. .p2_slow = 14, .p2_fast = 14 },
  246. };
  247. static const intel_limit_t intel_limits_ironlake_dual_lvds = {
  248. .dot = { .min = 25000, .max = 350000 },
  249. .vco = { .min = 1760000, .max = 3510000 },
  250. .n = { .min = 1, .max = 3 },
  251. .m = { .min = 79, .max = 127 },
  252. .m1 = { .min = 12, .max = 22 },
  253. .m2 = { .min = 5, .max = 9 },
  254. .p = { .min = 14, .max = 56 },
  255. .p1 = { .min = 2, .max = 8 },
  256. .p2 = { .dot_limit = 225000,
  257. .p2_slow = 7, .p2_fast = 7 },
  258. };
  259. /* LVDS 100mhz refclk limits. */
  260. static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
  261. .dot = { .min = 25000, .max = 350000 },
  262. .vco = { .min = 1760000, .max = 3510000 },
  263. .n = { .min = 1, .max = 2 },
  264. .m = { .min = 79, .max = 126 },
  265. .m1 = { .min = 12, .max = 22 },
  266. .m2 = { .min = 5, .max = 9 },
  267. .p = { .min = 28, .max = 112 },
  268. .p1 = { .min = 2, .max = 8 },
  269. .p2 = { .dot_limit = 225000,
  270. .p2_slow = 14, .p2_fast = 14 },
  271. };
  272. static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
  273. .dot = { .min = 25000, .max = 350000 },
  274. .vco = { .min = 1760000, .max = 3510000 },
  275. .n = { .min = 1, .max = 3 },
  276. .m = { .min = 79, .max = 126 },
  277. .m1 = { .min = 12, .max = 22 },
  278. .m2 = { .min = 5, .max = 9 },
  279. .p = { .min = 14, .max = 42 },
  280. .p1 = { .min = 2, .max = 6 },
  281. .p2 = { .dot_limit = 225000,
  282. .p2_slow = 7, .p2_fast = 7 },
  283. };
  284. static const intel_limit_t intel_limits_vlv_dac = {
  285. .dot = { .min = 25000, .max = 270000 },
  286. .vco = { .min = 4000000, .max = 6000000 },
  287. .n = { .min = 1, .max = 7 },
  288. .m = { .min = 22, .max = 450 }, /* guess */
  289. .m1 = { .min = 2, .max = 3 },
  290. .m2 = { .min = 11, .max = 156 },
  291. .p = { .min = 10, .max = 30 },
  292. .p1 = { .min = 1, .max = 3 },
  293. .p2 = { .dot_limit = 270000,
  294. .p2_slow = 2, .p2_fast = 20 },
  295. };
  296. static const intel_limit_t intel_limits_vlv_hdmi = {
  297. .dot = { .min = 25000, .max = 270000 },
  298. .vco = { .min = 4000000, .max = 6000000 },
  299. .n = { .min = 1, .max = 7 },
  300. .m = { .min = 60, .max = 300 }, /* guess */
  301. .m1 = { .min = 2, .max = 3 },
  302. .m2 = { .min = 11, .max = 156 },
  303. .p = { .min = 10, .max = 30 },
  304. .p1 = { .min = 2, .max = 3 },
  305. .p2 = { .dot_limit = 270000,
  306. .p2_slow = 2, .p2_fast = 20 },
  307. };
  308. static const intel_limit_t intel_limits_vlv_dp = {
  309. .dot = { .min = 25000, .max = 270000 },
  310. .vco = { .min = 4000000, .max = 6000000 },
  311. .n = { .min = 1, .max = 7 },
  312. .m = { .min = 22, .max = 450 },
  313. .m1 = { .min = 2, .max = 3 },
  314. .m2 = { .min = 11, .max = 156 },
  315. .p = { .min = 10, .max = 30 },
  316. .p1 = { .min = 1, .max = 3 },
  317. .p2 = { .dot_limit = 270000,
  318. .p2_slow = 2, .p2_fast = 20 },
  319. };
  320. static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
  321. int refclk)
  322. {
  323. struct drm_device *dev = crtc->dev;
  324. const intel_limit_t *limit;
  325. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  326. if (intel_is_dual_link_lvds(dev)) {
  327. if (refclk == 100000)
  328. limit = &intel_limits_ironlake_dual_lvds_100m;
  329. else
  330. limit = &intel_limits_ironlake_dual_lvds;
  331. } else {
  332. if (refclk == 100000)
  333. limit = &intel_limits_ironlake_single_lvds_100m;
  334. else
  335. limit = &intel_limits_ironlake_single_lvds;
  336. }
  337. } else
  338. limit = &intel_limits_ironlake_dac;
  339. return limit;
  340. }
  341. static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
  342. {
  343. struct drm_device *dev = crtc->dev;
  344. const intel_limit_t *limit;
  345. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  346. if (intel_is_dual_link_lvds(dev))
  347. limit = &intel_limits_g4x_dual_channel_lvds;
  348. else
  349. limit = &intel_limits_g4x_single_channel_lvds;
  350. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
  351. intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
  352. limit = &intel_limits_g4x_hdmi;
  353. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
  354. limit = &intel_limits_g4x_sdvo;
  355. } else /* The option is for other outputs */
  356. limit = &intel_limits_i9xx_sdvo;
  357. return limit;
  358. }
  359. static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
  360. {
  361. struct drm_device *dev = crtc->dev;
  362. const intel_limit_t *limit;
  363. if (HAS_PCH_SPLIT(dev))
  364. limit = intel_ironlake_limit(crtc, refclk);
  365. else if (IS_G4X(dev)) {
  366. limit = intel_g4x_limit(crtc);
  367. } else if (IS_PINEVIEW(dev)) {
  368. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  369. limit = &intel_limits_pineview_lvds;
  370. else
  371. limit = &intel_limits_pineview_sdvo;
  372. } else if (IS_VALLEYVIEW(dev)) {
  373. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
  374. limit = &intel_limits_vlv_dac;
  375. else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
  376. limit = &intel_limits_vlv_hdmi;
  377. else
  378. limit = &intel_limits_vlv_dp;
  379. } else if (!IS_GEN2(dev)) {
  380. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  381. limit = &intel_limits_i9xx_lvds;
  382. else
  383. limit = &intel_limits_i9xx_sdvo;
  384. } else {
  385. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  386. limit = &intel_limits_i8xx_lvds;
  387. else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
  388. limit = &intel_limits_i8xx_dvo;
  389. else
  390. limit = &intel_limits_i8xx_dac;
  391. }
  392. return limit;
  393. }
  394. /* m1 is reserved as 0 in Pineview, n is a ring counter */
  395. static void pineview_clock(int refclk, intel_clock_t *clock)
  396. {
  397. clock->m = clock->m2 + 2;
  398. clock->p = clock->p1 * clock->p2;
  399. clock->vco = refclk * clock->m / clock->n;
  400. clock->dot = clock->vco / clock->p;
  401. }
  402. static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
  403. {
  404. return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
  405. }
  406. static void i9xx_clock(int refclk, intel_clock_t *clock)
  407. {
  408. clock->m = i9xx_dpll_compute_m(clock);
  409. clock->p = clock->p1 * clock->p2;
  410. clock->vco = refclk * clock->m / (clock->n + 2);
  411. clock->dot = clock->vco / clock->p;
  412. }
  413. /**
  414. * Returns whether any output on the specified pipe is of the specified type
  415. */
  416. bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
  417. {
  418. struct drm_device *dev = crtc->dev;
  419. struct intel_encoder *encoder;
  420. for_each_encoder_on_crtc(dev, crtc, encoder)
  421. if (encoder->type == type)
  422. return true;
  423. return false;
  424. }
  425. #define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
  426. /**
  427. * Returns whether the given set of divisors are valid for a given refclk with
  428. * the given connectors.
  429. */
  430. static bool intel_PLL_is_valid(struct drm_device *dev,
  431. const intel_limit_t *limit,
  432. const intel_clock_t *clock)
  433. {
  434. if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
  435. INTELPllInvalid("p1 out of range\n");
  436. if (clock->p < limit->p.min || limit->p.max < clock->p)
  437. INTELPllInvalid("p out of range\n");
  438. if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
  439. INTELPllInvalid("m2 out of range\n");
  440. if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
  441. INTELPllInvalid("m1 out of range\n");
  442. if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
  443. INTELPllInvalid("m1 <= m2\n");
  444. if (clock->m < limit->m.min || limit->m.max < clock->m)
  445. INTELPllInvalid("m out of range\n");
  446. if (clock->n < limit->n.min || limit->n.max < clock->n)
  447. INTELPllInvalid("n out of range\n");
  448. if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
  449. INTELPllInvalid("vco out of range\n");
  450. /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
  451. * connector, etc., rather than just a single range.
  452. */
  453. if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
  454. INTELPllInvalid("dot out of range\n");
  455. return true;
  456. }
  457. static bool
  458. i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  459. int target, int refclk, intel_clock_t *match_clock,
  460. intel_clock_t *best_clock)
  461. {
  462. struct drm_device *dev = crtc->dev;
  463. intel_clock_t clock;
  464. int err = target;
  465. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  466. /*
  467. * For LVDS just rely on its current settings for dual-channel.
  468. * We haven't figured out how to reliably set up different
  469. * single/dual channel state, if we even can.
  470. */
  471. if (intel_is_dual_link_lvds(dev))
  472. clock.p2 = limit->p2.p2_fast;
  473. else
  474. clock.p2 = limit->p2.p2_slow;
  475. } else {
  476. if (target < limit->p2.dot_limit)
  477. clock.p2 = limit->p2.p2_slow;
  478. else
  479. clock.p2 = limit->p2.p2_fast;
  480. }
  481. memset(best_clock, 0, sizeof(*best_clock));
  482. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
  483. clock.m1++) {
  484. for (clock.m2 = limit->m2.min;
  485. clock.m2 <= limit->m2.max; clock.m2++) {
  486. if (clock.m2 >= clock.m1)
  487. break;
  488. for (clock.n = limit->n.min;
  489. clock.n <= limit->n.max; clock.n++) {
  490. for (clock.p1 = limit->p1.min;
  491. clock.p1 <= limit->p1.max; clock.p1++) {
  492. int this_err;
  493. i9xx_clock(refclk, &clock);
  494. if (!intel_PLL_is_valid(dev, limit,
  495. &clock))
  496. continue;
  497. if (match_clock &&
  498. clock.p != match_clock->p)
  499. continue;
  500. this_err = abs(clock.dot - target);
  501. if (this_err < err) {
  502. *best_clock = clock;
  503. err = this_err;
  504. }
  505. }
  506. }
  507. }
  508. }
  509. return (err != target);
  510. }
  511. static bool
  512. pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  513. int target, int refclk, intel_clock_t *match_clock,
  514. intel_clock_t *best_clock)
  515. {
  516. struct drm_device *dev = crtc->dev;
  517. intel_clock_t clock;
  518. int err = target;
  519. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  520. /*
  521. * For LVDS just rely on its current settings for dual-channel.
  522. * We haven't figured out how to reliably set up different
  523. * single/dual channel state, if we even can.
  524. */
  525. if (intel_is_dual_link_lvds(dev))
  526. clock.p2 = limit->p2.p2_fast;
  527. else
  528. clock.p2 = limit->p2.p2_slow;
  529. } else {
  530. if (target < limit->p2.dot_limit)
  531. clock.p2 = limit->p2.p2_slow;
  532. else
  533. clock.p2 = limit->p2.p2_fast;
  534. }
  535. memset(best_clock, 0, sizeof(*best_clock));
  536. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
  537. clock.m1++) {
  538. for (clock.m2 = limit->m2.min;
  539. clock.m2 <= limit->m2.max; clock.m2++) {
  540. for (clock.n = limit->n.min;
  541. clock.n <= limit->n.max; clock.n++) {
  542. for (clock.p1 = limit->p1.min;
  543. clock.p1 <= limit->p1.max; clock.p1++) {
  544. int this_err;
  545. pineview_clock(refclk, &clock);
  546. if (!intel_PLL_is_valid(dev, limit,
  547. &clock))
  548. continue;
  549. if (match_clock &&
  550. clock.p != match_clock->p)
  551. continue;
  552. this_err = abs(clock.dot - target);
  553. if (this_err < err) {
  554. *best_clock = clock;
  555. err = this_err;
  556. }
  557. }
  558. }
  559. }
  560. }
  561. return (err != target);
  562. }
  563. static bool
  564. g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  565. int target, int refclk, intel_clock_t *match_clock,
  566. intel_clock_t *best_clock)
  567. {
  568. struct drm_device *dev = crtc->dev;
  569. intel_clock_t clock;
  570. int max_n;
  571. bool found;
  572. /* approximately equals target * 0.00585 */
  573. int err_most = (target >> 8) + (target >> 9);
  574. found = false;
  575. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  576. if (intel_is_dual_link_lvds(dev))
  577. clock.p2 = limit->p2.p2_fast;
  578. else
  579. clock.p2 = limit->p2.p2_slow;
  580. } else {
  581. if (target < limit->p2.dot_limit)
  582. clock.p2 = limit->p2.p2_slow;
  583. else
  584. clock.p2 = limit->p2.p2_fast;
  585. }
  586. memset(best_clock, 0, sizeof(*best_clock));
  587. max_n = limit->n.max;
  588. /* based on hardware requirement, prefer smaller n to precision */
  589. for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
  590. /* based on hardware requirement, prefere larger m1,m2 */
  591. for (clock.m1 = limit->m1.max;
  592. clock.m1 >= limit->m1.min; clock.m1--) {
  593. for (clock.m2 = limit->m2.max;
  594. clock.m2 >= limit->m2.min; clock.m2--) {
  595. for (clock.p1 = limit->p1.max;
  596. clock.p1 >= limit->p1.min; clock.p1--) {
  597. int this_err;
  598. i9xx_clock(refclk, &clock);
  599. if (!intel_PLL_is_valid(dev, limit,
  600. &clock))
  601. continue;
  602. this_err = abs(clock.dot - target);
  603. if (this_err < err_most) {
  604. *best_clock = clock;
  605. err_most = this_err;
  606. max_n = clock.n;
  607. found = true;
  608. }
  609. }
  610. }
  611. }
  612. }
  613. return found;
  614. }
  615. static bool
  616. vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  617. int target, int refclk, intel_clock_t *match_clock,
  618. intel_clock_t *best_clock)
  619. {
  620. u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
  621. u32 m, n, fastclk;
  622. u32 updrate, minupdate, fracbits, p;
  623. unsigned long bestppm, ppm, absppm;
  624. int dotclk, flag;
  625. flag = 0;
  626. dotclk = target * 1000;
  627. bestppm = 1000000;
  628. ppm = absppm = 0;
  629. fastclk = dotclk / (2*100);
  630. updrate = 0;
  631. minupdate = 19200;
  632. fracbits = 1;
  633. n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
  634. bestm1 = bestm2 = bestp1 = bestp2 = 0;
  635. /* based on hardware requirement, prefer smaller n to precision */
  636. for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
  637. updrate = refclk / n;
  638. for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
  639. for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
  640. if (p2 > 10)
  641. p2 = p2 - 1;
  642. p = p1 * p2;
  643. /* based on hardware requirement, prefer bigger m1,m2 values */
  644. for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
  645. m2 = (((2*(fastclk * p * n / m1 )) +
  646. refclk) / (2*refclk));
  647. m = m1 * m2;
  648. vco = updrate * m;
  649. if (vco >= limit->vco.min && vco < limit->vco.max) {
  650. ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
  651. absppm = (ppm > 0) ? ppm : (-ppm);
  652. if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
  653. bestppm = 0;
  654. flag = 1;
  655. }
  656. if (absppm < bestppm - 10) {
  657. bestppm = absppm;
  658. flag = 1;
  659. }
  660. if (flag) {
  661. bestn = n;
  662. bestm1 = m1;
  663. bestm2 = m2;
  664. bestp1 = p1;
  665. bestp2 = p2;
  666. flag = 0;
  667. }
  668. }
  669. }
  670. }
  671. }
  672. }
  673. best_clock->n = bestn;
  674. best_clock->m1 = bestm1;
  675. best_clock->m2 = bestm2;
  676. best_clock->p1 = bestp1;
  677. best_clock->p2 = bestp2;
  678. return true;
  679. }
  680. enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
  681. enum pipe pipe)
  682. {
  683. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  684. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  685. return intel_crtc->config.cpu_transcoder;
  686. }
  687. static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
  688. {
  689. struct drm_i915_private *dev_priv = dev->dev_private;
  690. u32 frame, frame_reg = PIPEFRAME(pipe);
  691. frame = I915_READ(frame_reg);
  692. if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
  693. DRM_DEBUG_KMS("vblank wait timed out\n");
  694. }
  695. /**
  696. * intel_wait_for_vblank - wait for vblank on a given pipe
  697. * @dev: drm device
  698. * @pipe: pipe to wait for
  699. *
  700. * Wait for vblank to occur on a given pipe. Needed for various bits of
  701. * mode setting code.
  702. */
  703. void intel_wait_for_vblank(struct drm_device *dev, int pipe)
  704. {
  705. struct drm_i915_private *dev_priv = dev->dev_private;
  706. int pipestat_reg = PIPESTAT(pipe);
  707. if (INTEL_INFO(dev)->gen >= 5) {
  708. ironlake_wait_for_vblank(dev, pipe);
  709. return;
  710. }
  711. /* Clear existing vblank status. Note this will clear any other
  712. * sticky status fields as well.
  713. *
  714. * This races with i915_driver_irq_handler() with the result
  715. * that either function could miss a vblank event. Here it is not
  716. * fatal, as we will either wait upon the next vblank interrupt or
  717. * timeout. Generally speaking intel_wait_for_vblank() is only
  718. * called during modeset at which time the GPU should be idle and
  719. * should *not* be performing page flips and thus not waiting on
  720. * vblanks...
  721. * Currently, the result of us stealing a vblank from the irq
  722. * handler is that a single frame will be skipped during swapbuffers.
  723. */
  724. I915_WRITE(pipestat_reg,
  725. I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
  726. /* Wait for vblank interrupt bit to set */
  727. if (wait_for(I915_READ(pipestat_reg) &
  728. PIPE_VBLANK_INTERRUPT_STATUS,
  729. 50))
  730. DRM_DEBUG_KMS("vblank wait timed out\n");
  731. }
  732. /*
  733. * intel_wait_for_pipe_off - wait for pipe to turn off
  734. * @dev: drm device
  735. * @pipe: pipe to wait for
  736. *
  737. * After disabling a pipe, we can't wait for vblank in the usual way,
  738. * spinning on the vblank interrupt status bit, since we won't actually
  739. * see an interrupt when the pipe is disabled.
  740. *
  741. * On Gen4 and above:
  742. * wait for the pipe register state bit to turn off
  743. *
  744. * Otherwise:
  745. * wait for the display line value to settle (it usually
  746. * ends up stopping at the start of the next frame).
  747. *
  748. */
  749. void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
  750. {
  751. struct drm_i915_private *dev_priv = dev->dev_private;
  752. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  753. pipe);
  754. if (INTEL_INFO(dev)->gen >= 4) {
  755. int reg = PIPECONF(cpu_transcoder);
  756. /* Wait for the Pipe State to go off */
  757. if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
  758. 100))
  759. WARN(1, "pipe_off wait timed out\n");
  760. } else {
  761. u32 last_line, line_mask;
  762. int reg = PIPEDSL(pipe);
  763. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  764. if (IS_GEN2(dev))
  765. line_mask = DSL_LINEMASK_GEN2;
  766. else
  767. line_mask = DSL_LINEMASK_GEN3;
  768. /* Wait for the display line to settle */
  769. do {
  770. last_line = I915_READ(reg) & line_mask;
  771. mdelay(5);
  772. } while (((I915_READ(reg) & line_mask) != last_line) &&
  773. time_after(timeout, jiffies));
  774. if (time_after(jiffies, timeout))
  775. WARN(1, "pipe_off wait timed out\n");
  776. }
  777. }
  778. /*
  779. * ibx_digital_port_connected - is the specified port connected?
  780. * @dev_priv: i915 private structure
  781. * @port: the port to test
  782. *
  783. * Returns true if @port is connected, false otherwise.
  784. */
  785. bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
  786. struct intel_digital_port *port)
  787. {
  788. u32 bit;
  789. if (HAS_PCH_IBX(dev_priv->dev)) {
  790. switch(port->port) {
  791. case PORT_B:
  792. bit = SDE_PORTB_HOTPLUG;
  793. break;
  794. case PORT_C:
  795. bit = SDE_PORTC_HOTPLUG;
  796. break;
  797. case PORT_D:
  798. bit = SDE_PORTD_HOTPLUG;
  799. break;
  800. default:
  801. return true;
  802. }
  803. } else {
  804. switch(port->port) {
  805. case PORT_B:
  806. bit = SDE_PORTB_HOTPLUG_CPT;
  807. break;
  808. case PORT_C:
  809. bit = SDE_PORTC_HOTPLUG_CPT;
  810. break;
  811. case PORT_D:
  812. bit = SDE_PORTD_HOTPLUG_CPT;
  813. break;
  814. default:
  815. return true;
  816. }
  817. }
  818. return I915_READ(SDEISR) & bit;
  819. }
  820. static const char *state_string(bool enabled)
  821. {
  822. return enabled ? "on" : "off";
  823. }
  824. /* Only for pre-ILK configs */
  825. void assert_pll(struct drm_i915_private *dev_priv,
  826. enum pipe pipe, bool state)
  827. {
  828. int reg;
  829. u32 val;
  830. bool cur_state;
  831. reg = DPLL(pipe);
  832. val = I915_READ(reg);
  833. cur_state = !!(val & DPLL_VCO_ENABLE);
  834. WARN(cur_state != state,
  835. "PLL state assertion failure (expected %s, current %s)\n",
  836. state_string(state), state_string(cur_state));
  837. }
  838. struct intel_shared_dpll *
  839. intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
  840. {
  841. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  842. if (crtc->config.shared_dpll < 0)
  843. return NULL;
  844. return &dev_priv->shared_dplls[crtc->config.shared_dpll];
  845. }
  846. /* For ILK+ */
  847. void assert_shared_dpll(struct drm_i915_private *dev_priv,
  848. struct intel_shared_dpll *pll,
  849. bool state)
  850. {
  851. bool cur_state;
  852. struct intel_dpll_hw_state hw_state;
  853. if (HAS_PCH_LPT(dev_priv->dev)) {
  854. DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
  855. return;
  856. }
  857. if (WARN (!pll,
  858. "asserting DPLL %s with no DPLL\n", state_string(state)))
  859. return;
  860. cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
  861. WARN(cur_state != state,
  862. "%s assertion failure (expected %s, current %s)\n",
  863. pll->name, state_string(state), state_string(cur_state));
  864. }
  865. static void assert_fdi_tx(struct drm_i915_private *dev_priv,
  866. enum pipe pipe, bool state)
  867. {
  868. int reg;
  869. u32 val;
  870. bool cur_state;
  871. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  872. pipe);
  873. if (HAS_DDI(dev_priv->dev)) {
  874. /* DDI does not have a specific FDI_TX register */
  875. reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
  876. val = I915_READ(reg);
  877. cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
  878. } else {
  879. reg = FDI_TX_CTL(pipe);
  880. val = I915_READ(reg);
  881. cur_state = !!(val & FDI_TX_ENABLE);
  882. }
  883. WARN(cur_state != state,
  884. "FDI TX state assertion failure (expected %s, current %s)\n",
  885. state_string(state), state_string(cur_state));
  886. }
  887. #define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
  888. #define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
  889. static void assert_fdi_rx(struct drm_i915_private *dev_priv,
  890. enum pipe pipe, bool state)
  891. {
  892. int reg;
  893. u32 val;
  894. bool cur_state;
  895. reg = FDI_RX_CTL(pipe);
  896. val = I915_READ(reg);
  897. cur_state = !!(val & FDI_RX_ENABLE);
  898. WARN(cur_state != state,
  899. "FDI RX state assertion failure (expected %s, current %s)\n",
  900. state_string(state), state_string(cur_state));
  901. }
  902. #define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
  903. #define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
  904. static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
  905. enum pipe pipe)
  906. {
  907. int reg;
  908. u32 val;
  909. /* ILK FDI PLL is always enabled */
  910. if (dev_priv->info->gen == 5)
  911. return;
  912. /* On Haswell, DDI ports are responsible for the FDI PLL setup */
  913. if (HAS_DDI(dev_priv->dev))
  914. return;
  915. reg = FDI_TX_CTL(pipe);
  916. val = I915_READ(reg);
  917. WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
  918. }
  919. void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
  920. enum pipe pipe, bool state)
  921. {
  922. int reg;
  923. u32 val;
  924. bool cur_state;
  925. reg = FDI_RX_CTL(pipe);
  926. val = I915_READ(reg);
  927. cur_state = !!(val & FDI_RX_PLL_ENABLE);
  928. WARN(cur_state != state,
  929. "FDI RX PLL assertion failure (expected %s, current %s)\n",
  930. state_string(state), state_string(cur_state));
  931. }
  932. static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
  933. enum pipe pipe)
  934. {
  935. int pp_reg, lvds_reg;
  936. u32 val;
  937. enum pipe panel_pipe = PIPE_A;
  938. bool locked = true;
  939. if (HAS_PCH_SPLIT(dev_priv->dev)) {
  940. pp_reg = PCH_PP_CONTROL;
  941. lvds_reg = PCH_LVDS;
  942. } else {
  943. pp_reg = PP_CONTROL;
  944. lvds_reg = LVDS;
  945. }
  946. val = I915_READ(pp_reg);
  947. if (!(val & PANEL_POWER_ON) ||
  948. ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
  949. locked = false;
  950. if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
  951. panel_pipe = PIPE_B;
  952. WARN(panel_pipe == pipe && locked,
  953. "panel assertion failure, pipe %c regs locked\n",
  954. pipe_name(pipe));
  955. }
  956. void assert_pipe(struct drm_i915_private *dev_priv,
  957. enum pipe pipe, bool state)
  958. {
  959. int reg;
  960. u32 val;
  961. bool cur_state;
  962. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  963. pipe);
  964. /* if we need the pipe A quirk it must be always on */
  965. if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
  966. state = true;
  967. if (!intel_display_power_enabled(dev_priv->dev,
  968. POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
  969. cur_state = false;
  970. } else {
  971. reg = PIPECONF(cpu_transcoder);
  972. val = I915_READ(reg);
  973. cur_state = !!(val & PIPECONF_ENABLE);
  974. }
  975. WARN(cur_state != state,
  976. "pipe %c assertion failure (expected %s, current %s)\n",
  977. pipe_name(pipe), state_string(state), state_string(cur_state));
  978. }
  979. static void assert_plane(struct drm_i915_private *dev_priv,
  980. enum plane plane, bool state)
  981. {
  982. int reg;
  983. u32 val;
  984. bool cur_state;
  985. reg = DSPCNTR(plane);
  986. val = I915_READ(reg);
  987. cur_state = !!(val & DISPLAY_PLANE_ENABLE);
  988. WARN(cur_state != state,
  989. "plane %c assertion failure (expected %s, current %s)\n",
  990. plane_name(plane), state_string(state), state_string(cur_state));
  991. }
  992. #define assert_plane_enabled(d, p) assert_plane(d, p, true)
  993. #define assert_plane_disabled(d, p) assert_plane(d, p, false)
  994. static void assert_planes_disabled(struct drm_i915_private *dev_priv,
  995. enum pipe pipe)
  996. {
  997. struct drm_device *dev = dev_priv->dev;
  998. int reg, i;
  999. u32 val;
  1000. int cur_pipe;
  1001. /* Primary planes are fixed to pipes on gen4+ */
  1002. if (INTEL_INFO(dev)->gen >= 4) {
  1003. reg = DSPCNTR(pipe);
  1004. val = I915_READ(reg);
  1005. WARN((val & DISPLAY_PLANE_ENABLE),
  1006. "plane %c assertion failure, should be disabled but not\n",
  1007. plane_name(pipe));
  1008. return;
  1009. }
  1010. /* Need to check both planes against the pipe */
  1011. for_each_pipe(i) {
  1012. reg = DSPCNTR(i);
  1013. val = I915_READ(reg);
  1014. cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
  1015. DISPPLANE_SEL_PIPE_SHIFT;
  1016. WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
  1017. "plane %c assertion failure, should be off on pipe %c but is still active\n",
  1018. plane_name(i), pipe_name(pipe));
  1019. }
  1020. }
  1021. static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
  1022. enum pipe pipe)
  1023. {
  1024. struct drm_device *dev = dev_priv->dev;
  1025. int reg, i;
  1026. u32 val;
  1027. if (IS_VALLEYVIEW(dev)) {
  1028. for (i = 0; i < dev_priv->num_plane; i++) {
  1029. reg = SPCNTR(pipe, i);
  1030. val = I915_READ(reg);
  1031. WARN((val & SP_ENABLE),
  1032. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1033. sprite_name(pipe, i), pipe_name(pipe));
  1034. }
  1035. } else if (INTEL_INFO(dev)->gen >= 7) {
  1036. reg = SPRCTL(pipe);
  1037. val = I915_READ(reg);
  1038. WARN((val & SPRITE_ENABLE),
  1039. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1040. plane_name(pipe), pipe_name(pipe));
  1041. } else if (INTEL_INFO(dev)->gen >= 5) {
  1042. reg = DVSCNTR(pipe);
  1043. val = I915_READ(reg);
  1044. WARN((val & DVS_ENABLE),
  1045. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1046. plane_name(pipe), pipe_name(pipe));
  1047. }
  1048. }
  1049. static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
  1050. {
  1051. u32 val;
  1052. bool enabled;
  1053. if (HAS_PCH_LPT(dev_priv->dev)) {
  1054. DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
  1055. return;
  1056. }
  1057. val = I915_READ(PCH_DREF_CONTROL);
  1058. enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
  1059. DREF_SUPERSPREAD_SOURCE_MASK));
  1060. WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
  1061. }
  1062. static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
  1063. enum pipe pipe)
  1064. {
  1065. int reg;
  1066. u32 val;
  1067. bool enabled;
  1068. reg = PCH_TRANSCONF(pipe);
  1069. val = I915_READ(reg);
  1070. enabled = !!(val & TRANS_ENABLE);
  1071. WARN(enabled,
  1072. "transcoder assertion failed, should be off on pipe %c but is still active\n",
  1073. pipe_name(pipe));
  1074. }
  1075. static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
  1076. enum pipe pipe, u32 port_sel, u32 val)
  1077. {
  1078. if ((val & DP_PORT_EN) == 0)
  1079. return false;
  1080. if (HAS_PCH_CPT(dev_priv->dev)) {
  1081. u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
  1082. u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
  1083. if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
  1084. return false;
  1085. } else {
  1086. if ((val & DP_PIPE_MASK) != (pipe << 30))
  1087. return false;
  1088. }
  1089. return true;
  1090. }
  1091. static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
  1092. enum pipe pipe, u32 val)
  1093. {
  1094. if ((val & SDVO_ENABLE) == 0)
  1095. return false;
  1096. if (HAS_PCH_CPT(dev_priv->dev)) {
  1097. if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
  1098. return false;
  1099. } else {
  1100. if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
  1101. return false;
  1102. }
  1103. return true;
  1104. }
  1105. static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
  1106. enum pipe pipe, u32 val)
  1107. {
  1108. if ((val & LVDS_PORT_EN) == 0)
  1109. return false;
  1110. if (HAS_PCH_CPT(dev_priv->dev)) {
  1111. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  1112. return false;
  1113. } else {
  1114. if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
  1115. return false;
  1116. }
  1117. return true;
  1118. }
  1119. static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
  1120. enum pipe pipe, u32 val)
  1121. {
  1122. if ((val & ADPA_DAC_ENABLE) == 0)
  1123. return false;
  1124. if (HAS_PCH_CPT(dev_priv->dev)) {
  1125. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  1126. return false;
  1127. } else {
  1128. if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
  1129. return false;
  1130. }
  1131. return true;
  1132. }
  1133. static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
  1134. enum pipe pipe, int reg, u32 port_sel)
  1135. {
  1136. u32 val = I915_READ(reg);
  1137. WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
  1138. "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
  1139. reg, pipe_name(pipe));
  1140. WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
  1141. && (val & DP_PIPEB_SELECT),
  1142. "IBX PCH dp port still using transcoder B\n");
  1143. }
  1144. static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
  1145. enum pipe pipe, int reg)
  1146. {
  1147. u32 val = I915_READ(reg);
  1148. WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
  1149. "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
  1150. reg, pipe_name(pipe));
  1151. WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
  1152. && (val & SDVO_PIPE_B_SELECT),
  1153. "IBX PCH hdmi port still using transcoder B\n");
  1154. }
  1155. static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
  1156. enum pipe pipe)
  1157. {
  1158. int reg;
  1159. u32 val;
  1160. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
  1161. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
  1162. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
  1163. reg = PCH_ADPA;
  1164. val = I915_READ(reg);
  1165. WARN(adpa_pipe_enabled(dev_priv, pipe, val),
  1166. "PCH VGA enabled on transcoder %c, should be disabled\n",
  1167. pipe_name(pipe));
  1168. reg = PCH_LVDS;
  1169. val = I915_READ(reg);
  1170. WARN(lvds_pipe_enabled(dev_priv, pipe, val),
  1171. "PCH LVDS enabled on transcoder %c, should be disabled\n",
  1172. pipe_name(pipe));
  1173. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
  1174. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
  1175. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
  1176. }
  1177. static void vlv_enable_pll(struct intel_crtc *crtc)
  1178. {
  1179. struct drm_device *dev = crtc->base.dev;
  1180. struct drm_i915_private *dev_priv = dev->dev_private;
  1181. int reg = DPLL(crtc->pipe);
  1182. u32 dpll = crtc->config.dpll_hw_state.dpll;
  1183. assert_pipe_disabled(dev_priv, crtc->pipe);
  1184. /* No really, not for ILK+ */
  1185. BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
  1186. /* PLL is protected by panel, make sure we can write it */
  1187. if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
  1188. assert_panel_unlocked(dev_priv, crtc->pipe);
  1189. I915_WRITE(reg, dpll);
  1190. POSTING_READ(reg);
  1191. udelay(150);
  1192. if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
  1193. DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
  1194. I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
  1195. POSTING_READ(DPLL_MD(crtc->pipe));
  1196. /* We do this three times for luck */
  1197. I915_WRITE(reg, dpll);
  1198. POSTING_READ(reg);
  1199. udelay(150); /* wait for warmup */
  1200. I915_WRITE(reg, dpll);
  1201. POSTING_READ(reg);
  1202. udelay(150); /* wait for warmup */
  1203. I915_WRITE(reg, dpll);
  1204. POSTING_READ(reg);
  1205. udelay(150); /* wait for warmup */
  1206. }
  1207. static void i9xx_enable_pll(struct intel_crtc *crtc)
  1208. {
  1209. struct drm_device *dev = crtc->base.dev;
  1210. struct drm_i915_private *dev_priv = dev->dev_private;
  1211. int reg = DPLL(crtc->pipe);
  1212. u32 dpll = crtc->config.dpll_hw_state.dpll;
  1213. assert_pipe_disabled(dev_priv, crtc->pipe);
  1214. /* No really, not for ILK+ */
  1215. BUG_ON(dev_priv->info->gen >= 5);
  1216. /* PLL is protected by panel, make sure we can write it */
  1217. if (IS_MOBILE(dev) && !IS_I830(dev))
  1218. assert_panel_unlocked(dev_priv, crtc->pipe);
  1219. I915_WRITE(reg, dpll);
  1220. /* Wait for the clocks to stabilize. */
  1221. POSTING_READ(reg);
  1222. udelay(150);
  1223. if (INTEL_INFO(dev)->gen >= 4) {
  1224. I915_WRITE(DPLL_MD(crtc->pipe),
  1225. crtc->config.dpll_hw_state.dpll_md);
  1226. } else {
  1227. /* The pixel multiplier can only be updated once the
  1228. * DPLL is enabled and the clocks are stable.
  1229. *
  1230. * So write it again.
  1231. */
  1232. I915_WRITE(reg, dpll);
  1233. }
  1234. /* We do this three times for luck */
  1235. I915_WRITE(reg, dpll);
  1236. POSTING_READ(reg);
  1237. udelay(150); /* wait for warmup */
  1238. I915_WRITE(reg, dpll);
  1239. POSTING_READ(reg);
  1240. udelay(150); /* wait for warmup */
  1241. I915_WRITE(reg, dpll);
  1242. POSTING_READ(reg);
  1243. udelay(150); /* wait for warmup */
  1244. }
  1245. /**
  1246. * i9xx_disable_pll - disable a PLL
  1247. * @dev_priv: i915 private structure
  1248. * @pipe: pipe PLL to disable
  1249. *
  1250. * Disable the PLL for @pipe, making sure the pipe is off first.
  1251. *
  1252. * Note! This is for pre-ILK only.
  1253. */
  1254. static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
  1255. {
  1256. /* Don't disable pipe A or pipe A PLLs if needed */
  1257. if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  1258. return;
  1259. /* Make sure the pipe isn't still relying on us */
  1260. assert_pipe_disabled(dev_priv, pipe);
  1261. I915_WRITE(DPLL(pipe), 0);
  1262. POSTING_READ(DPLL(pipe));
  1263. }
  1264. void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
  1265. {
  1266. u32 port_mask;
  1267. if (!port)
  1268. port_mask = DPLL_PORTB_READY_MASK;
  1269. else
  1270. port_mask = DPLL_PORTC_READY_MASK;
  1271. if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
  1272. WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
  1273. 'B' + port, I915_READ(DPLL(0)));
  1274. }
  1275. /**
  1276. * ironlake_enable_shared_dpll - enable PCH PLL
  1277. * @dev_priv: i915 private structure
  1278. * @pipe: pipe PLL to enable
  1279. *
  1280. * The PCH PLL needs to be enabled before the PCH transcoder, since it
  1281. * drives the transcoder clock.
  1282. */
  1283. static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
  1284. {
  1285. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  1286. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  1287. /* PCH PLLs only available on ILK, SNB and IVB */
  1288. BUG_ON(dev_priv->info->gen < 5);
  1289. if (WARN_ON(pll == NULL))
  1290. return;
  1291. if (WARN_ON(pll->refcount == 0))
  1292. return;
  1293. DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
  1294. pll->name, pll->active, pll->on,
  1295. crtc->base.base.id);
  1296. if (pll->active++) {
  1297. WARN_ON(!pll->on);
  1298. assert_shared_dpll_enabled(dev_priv, pll);
  1299. return;
  1300. }
  1301. WARN_ON(pll->on);
  1302. DRM_DEBUG_KMS("enabling %s\n", pll->name);
  1303. pll->enable(dev_priv, pll);
  1304. pll->on = true;
  1305. }
  1306. static void intel_disable_shared_dpll(struct intel_crtc *crtc)
  1307. {
  1308. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  1309. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  1310. /* PCH only available on ILK+ */
  1311. BUG_ON(dev_priv->info->gen < 5);
  1312. if (WARN_ON(pll == NULL))
  1313. return;
  1314. if (WARN_ON(pll->refcount == 0))
  1315. return;
  1316. DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
  1317. pll->name, pll->active, pll->on,
  1318. crtc->base.base.id);
  1319. if (WARN_ON(pll->active == 0)) {
  1320. assert_shared_dpll_disabled(dev_priv, pll);
  1321. return;
  1322. }
  1323. assert_shared_dpll_enabled(dev_priv, pll);
  1324. WARN_ON(!pll->on);
  1325. if (--pll->active)
  1326. return;
  1327. DRM_DEBUG_KMS("disabling %s\n", pll->name);
  1328. pll->disable(dev_priv, pll);
  1329. pll->on = false;
  1330. }
  1331. static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
  1332. enum pipe pipe)
  1333. {
  1334. struct drm_device *dev = dev_priv->dev;
  1335. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1336. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1337. uint32_t reg, val, pipeconf_val;
  1338. /* PCH only available on ILK+ */
  1339. BUG_ON(dev_priv->info->gen < 5);
  1340. /* Make sure PCH DPLL is enabled */
  1341. assert_shared_dpll_enabled(dev_priv,
  1342. intel_crtc_to_shared_dpll(intel_crtc));
  1343. /* FDI must be feeding us bits for PCH ports */
  1344. assert_fdi_tx_enabled(dev_priv, pipe);
  1345. assert_fdi_rx_enabled(dev_priv, pipe);
  1346. if (HAS_PCH_CPT(dev)) {
  1347. /* Workaround: Set the timing override bit before enabling the
  1348. * pch transcoder. */
  1349. reg = TRANS_CHICKEN2(pipe);
  1350. val = I915_READ(reg);
  1351. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  1352. I915_WRITE(reg, val);
  1353. }
  1354. reg = PCH_TRANSCONF(pipe);
  1355. val = I915_READ(reg);
  1356. pipeconf_val = I915_READ(PIPECONF(pipe));
  1357. if (HAS_PCH_IBX(dev_priv->dev)) {
  1358. /*
  1359. * make the BPC in transcoder be consistent with
  1360. * that in pipeconf reg.
  1361. */
  1362. val &= ~PIPECONF_BPC_MASK;
  1363. val |= pipeconf_val & PIPECONF_BPC_MASK;
  1364. }
  1365. val &= ~TRANS_INTERLACE_MASK;
  1366. if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
  1367. if (HAS_PCH_IBX(dev_priv->dev) &&
  1368. intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
  1369. val |= TRANS_LEGACY_INTERLACED_ILK;
  1370. else
  1371. val |= TRANS_INTERLACED;
  1372. else
  1373. val |= TRANS_PROGRESSIVE;
  1374. I915_WRITE(reg, val | TRANS_ENABLE);
  1375. if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
  1376. DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
  1377. }
  1378. static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
  1379. enum transcoder cpu_transcoder)
  1380. {
  1381. u32 val, pipeconf_val;
  1382. /* PCH only available on ILK+ */
  1383. BUG_ON(dev_priv->info->gen < 5);
  1384. /* FDI must be feeding us bits for PCH ports */
  1385. assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
  1386. assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
  1387. /* Workaround: set timing override bit. */
  1388. val = I915_READ(_TRANSA_CHICKEN2);
  1389. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  1390. I915_WRITE(_TRANSA_CHICKEN2, val);
  1391. val = TRANS_ENABLE;
  1392. pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
  1393. if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
  1394. PIPECONF_INTERLACED_ILK)
  1395. val |= TRANS_INTERLACED;
  1396. else
  1397. val |= TRANS_PROGRESSIVE;
  1398. I915_WRITE(LPT_TRANSCONF, val);
  1399. if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
  1400. DRM_ERROR("Failed to enable PCH transcoder\n");
  1401. }
  1402. static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
  1403. enum pipe pipe)
  1404. {
  1405. struct drm_device *dev = dev_priv->dev;
  1406. uint32_t reg, val;
  1407. /* FDI relies on the transcoder */
  1408. assert_fdi_tx_disabled(dev_priv, pipe);
  1409. assert_fdi_rx_disabled(dev_priv, pipe);
  1410. /* Ports must be off as well */
  1411. assert_pch_ports_disabled(dev_priv, pipe);
  1412. reg = PCH_TRANSCONF(pipe);
  1413. val = I915_READ(reg);
  1414. val &= ~TRANS_ENABLE;
  1415. I915_WRITE(reg, val);
  1416. /* wait for PCH transcoder off, transcoder state */
  1417. if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
  1418. DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
  1419. if (!HAS_PCH_IBX(dev)) {
  1420. /* Workaround: Clear the timing override chicken bit again. */
  1421. reg = TRANS_CHICKEN2(pipe);
  1422. val = I915_READ(reg);
  1423. val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
  1424. I915_WRITE(reg, val);
  1425. }
  1426. }
  1427. static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
  1428. {
  1429. u32 val;
  1430. val = I915_READ(LPT_TRANSCONF);
  1431. val &= ~TRANS_ENABLE;
  1432. I915_WRITE(LPT_TRANSCONF, val);
  1433. /* wait for PCH transcoder off, transcoder state */
  1434. if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
  1435. DRM_ERROR("Failed to disable PCH transcoder\n");
  1436. /* Workaround: clear timing override bit. */
  1437. val = I915_READ(_TRANSA_CHICKEN2);
  1438. val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
  1439. I915_WRITE(_TRANSA_CHICKEN2, val);
  1440. }
  1441. /**
  1442. * intel_enable_pipe - enable a pipe, asserting requirements
  1443. * @dev_priv: i915 private structure
  1444. * @pipe: pipe to enable
  1445. * @pch_port: on ILK+, is this pipe driving a PCH port or not
  1446. *
  1447. * Enable @pipe, making sure that various hardware specific requirements
  1448. * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
  1449. *
  1450. * @pipe should be %PIPE_A or %PIPE_B.
  1451. *
  1452. * Will wait until the pipe is actually running (i.e. first vblank) before
  1453. * returning.
  1454. */
  1455. static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
  1456. bool pch_port)
  1457. {
  1458. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1459. pipe);
  1460. enum pipe pch_transcoder;
  1461. int reg;
  1462. u32 val;
  1463. assert_planes_disabled(dev_priv, pipe);
  1464. assert_sprites_disabled(dev_priv, pipe);
  1465. if (HAS_PCH_LPT(dev_priv->dev))
  1466. pch_transcoder = TRANSCODER_A;
  1467. else
  1468. pch_transcoder = pipe;
  1469. /*
  1470. * A pipe without a PLL won't actually be able to drive bits from
  1471. * a plane. On ILK+ the pipe PLLs are integrated, so we don't
  1472. * need the check.
  1473. */
  1474. if (!HAS_PCH_SPLIT(dev_priv->dev))
  1475. assert_pll_enabled(dev_priv, pipe);
  1476. else {
  1477. if (pch_port) {
  1478. /* if driving the PCH, we need FDI enabled */
  1479. assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
  1480. assert_fdi_tx_pll_enabled(dev_priv,
  1481. (enum pipe) cpu_transcoder);
  1482. }
  1483. /* FIXME: assert CPU port conditions for SNB+ */
  1484. }
  1485. reg = PIPECONF(cpu_transcoder);
  1486. val = I915_READ(reg);
  1487. if (val & PIPECONF_ENABLE)
  1488. return;
  1489. I915_WRITE(reg, val | PIPECONF_ENABLE);
  1490. intel_wait_for_vblank(dev_priv->dev, pipe);
  1491. }
  1492. /**
  1493. * intel_disable_pipe - disable a pipe, asserting requirements
  1494. * @dev_priv: i915 private structure
  1495. * @pipe: pipe to disable
  1496. *
  1497. * Disable @pipe, making sure that various hardware specific requirements
  1498. * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
  1499. *
  1500. * @pipe should be %PIPE_A or %PIPE_B.
  1501. *
  1502. * Will wait until the pipe has shut down before returning.
  1503. */
  1504. static void intel_disable_pipe(struct drm_i915_private *dev_priv,
  1505. enum pipe pipe)
  1506. {
  1507. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1508. pipe);
  1509. int reg;
  1510. u32 val;
  1511. /*
  1512. * Make sure planes won't keep trying to pump pixels to us,
  1513. * or we might hang the display.
  1514. */
  1515. assert_planes_disabled(dev_priv, pipe);
  1516. assert_sprites_disabled(dev_priv, pipe);
  1517. /* Don't disable pipe A or pipe A PLLs if needed */
  1518. if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  1519. return;
  1520. reg = PIPECONF(cpu_transcoder);
  1521. val = I915_READ(reg);
  1522. if ((val & PIPECONF_ENABLE) == 0)
  1523. return;
  1524. I915_WRITE(reg, val & ~PIPECONF_ENABLE);
  1525. intel_wait_for_pipe_off(dev_priv->dev, pipe);
  1526. }
  1527. /*
  1528. * Plane regs are double buffered, going from enabled->disabled needs a
  1529. * trigger in order to latch. The display address reg provides this.
  1530. */
  1531. void intel_flush_display_plane(struct drm_i915_private *dev_priv,
  1532. enum plane plane)
  1533. {
  1534. if (dev_priv->info->gen >= 4)
  1535. I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
  1536. else
  1537. I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
  1538. }
  1539. /**
  1540. * intel_enable_plane - enable a display plane on a given pipe
  1541. * @dev_priv: i915 private structure
  1542. * @plane: plane to enable
  1543. * @pipe: pipe being fed
  1544. *
  1545. * Enable @plane on @pipe, making sure that @pipe is running first.
  1546. */
  1547. static void intel_enable_plane(struct drm_i915_private *dev_priv,
  1548. enum plane plane, enum pipe pipe)
  1549. {
  1550. int reg;
  1551. u32 val;
  1552. /* If the pipe isn't enabled, we can't pump pixels and may hang */
  1553. assert_pipe_enabled(dev_priv, pipe);
  1554. reg = DSPCNTR(plane);
  1555. val = I915_READ(reg);
  1556. if (val & DISPLAY_PLANE_ENABLE)
  1557. return;
  1558. I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
  1559. intel_flush_display_plane(dev_priv, plane);
  1560. intel_wait_for_vblank(dev_priv->dev, pipe);
  1561. }
  1562. /**
  1563. * intel_disable_plane - disable a display plane
  1564. * @dev_priv: i915 private structure
  1565. * @plane: plane to disable
  1566. * @pipe: pipe consuming the data
  1567. *
  1568. * Disable @plane; should be an independent operation.
  1569. */
  1570. static void intel_disable_plane(struct drm_i915_private *dev_priv,
  1571. enum plane plane, enum pipe pipe)
  1572. {
  1573. int reg;
  1574. u32 val;
  1575. reg = DSPCNTR(plane);
  1576. val = I915_READ(reg);
  1577. if ((val & DISPLAY_PLANE_ENABLE) == 0)
  1578. return;
  1579. I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
  1580. intel_flush_display_plane(dev_priv, plane);
  1581. intel_wait_for_vblank(dev_priv->dev, pipe);
  1582. }
  1583. static bool need_vtd_wa(struct drm_device *dev)
  1584. {
  1585. #ifdef CONFIG_INTEL_IOMMU
  1586. if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
  1587. return true;
  1588. #endif
  1589. return false;
  1590. }
  1591. int
  1592. intel_pin_and_fence_fb_obj(struct drm_device *dev,
  1593. struct drm_i915_gem_object *obj,
  1594. struct intel_ring_buffer *pipelined)
  1595. {
  1596. struct drm_i915_private *dev_priv = dev->dev_private;
  1597. u32 alignment;
  1598. int ret;
  1599. switch (obj->tiling_mode) {
  1600. case I915_TILING_NONE:
  1601. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1602. alignment = 128 * 1024;
  1603. else if (INTEL_INFO(dev)->gen >= 4)
  1604. alignment = 4 * 1024;
  1605. else
  1606. alignment = 64 * 1024;
  1607. break;
  1608. case I915_TILING_X:
  1609. /* pin() will align the object as required by fence */
  1610. alignment = 0;
  1611. break;
  1612. case I915_TILING_Y:
  1613. /* Despite that we check this in framebuffer_init userspace can
  1614. * screw us over and change the tiling after the fact. Only
  1615. * pinned buffers can't change their tiling. */
  1616. DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
  1617. return -EINVAL;
  1618. default:
  1619. BUG();
  1620. }
  1621. /* Note that the w/a also requires 64 PTE of padding following the
  1622. * bo. We currently fill all unused PTE with the shadow page and so
  1623. * we should always have valid PTE following the scanout preventing
  1624. * the VT-d warning.
  1625. */
  1626. if (need_vtd_wa(dev) && alignment < 256 * 1024)
  1627. alignment = 256 * 1024;
  1628. dev_priv->mm.interruptible = false;
  1629. ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
  1630. if (ret)
  1631. goto err_interruptible;
  1632. /* Install a fence for tiled scan-out. Pre-i965 always needs a
  1633. * fence, whereas 965+ only requires a fence if using
  1634. * framebuffer compression. For simplicity, we always install
  1635. * a fence as the cost is not that onerous.
  1636. */
  1637. ret = i915_gem_object_get_fence(obj);
  1638. if (ret)
  1639. goto err_unpin;
  1640. i915_gem_object_pin_fence(obj);
  1641. dev_priv->mm.interruptible = true;
  1642. return 0;
  1643. err_unpin:
  1644. i915_gem_object_unpin(obj);
  1645. err_interruptible:
  1646. dev_priv->mm.interruptible = true;
  1647. return ret;
  1648. }
  1649. void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
  1650. {
  1651. i915_gem_object_unpin_fence(obj);
  1652. i915_gem_object_unpin(obj);
  1653. }
  1654. /* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
  1655. * is assumed to be a power-of-two. */
  1656. unsigned long intel_gen4_compute_page_offset(int *x, int *y,
  1657. unsigned int tiling_mode,
  1658. unsigned int cpp,
  1659. unsigned int pitch)
  1660. {
  1661. if (tiling_mode != I915_TILING_NONE) {
  1662. unsigned int tile_rows, tiles;
  1663. tile_rows = *y / 8;
  1664. *y %= 8;
  1665. tiles = *x / (512/cpp);
  1666. *x %= 512/cpp;
  1667. return tile_rows * pitch * 8 + tiles * 4096;
  1668. } else {
  1669. unsigned int offset;
  1670. offset = *y * pitch + *x * cpp;
  1671. *y = 0;
  1672. *x = (offset & 4095) / cpp;
  1673. return offset & -4096;
  1674. }
  1675. }
  1676. static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1677. int x, int y)
  1678. {
  1679. struct drm_device *dev = crtc->dev;
  1680. struct drm_i915_private *dev_priv = dev->dev_private;
  1681. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1682. struct intel_framebuffer *intel_fb;
  1683. struct drm_i915_gem_object *obj;
  1684. int plane = intel_crtc->plane;
  1685. unsigned long linear_offset;
  1686. u32 dspcntr;
  1687. u32 reg;
  1688. switch (plane) {
  1689. case 0:
  1690. case 1:
  1691. break;
  1692. default:
  1693. DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
  1694. return -EINVAL;
  1695. }
  1696. intel_fb = to_intel_framebuffer(fb);
  1697. obj = intel_fb->obj;
  1698. reg = DSPCNTR(plane);
  1699. dspcntr = I915_READ(reg);
  1700. /* Mask out pixel format bits in case we change it */
  1701. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1702. switch (fb->pixel_format) {
  1703. case DRM_FORMAT_C8:
  1704. dspcntr |= DISPPLANE_8BPP;
  1705. break;
  1706. case DRM_FORMAT_XRGB1555:
  1707. case DRM_FORMAT_ARGB1555:
  1708. dspcntr |= DISPPLANE_BGRX555;
  1709. break;
  1710. case DRM_FORMAT_RGB565:
  1711. dspcntr |= DISPPLANE_BGRX565;
  1712. break;
  1713. case DRM_FORMAT_XRGB8888:
  1714. case DRM_FORMAT_ARGB8888:
  1715. dspcntr |= DISPPLANE_BGRX888;
  1716. break;
  1717. case DRM_FORMAT_XBGR8888:
  1718. case DRM_FORMAT_ABGR8888:
  1719. dspcntr |= DISPPLANE_RGBX888;
  1720. break;
  1721. case DRM_FORMAT_XRGB2101010:
  1722. case DRM_FORMAT_ARGB2101010:
  1723. dspcntr |= DISPPLANE_BGRX101010;
  1724. break;
  1725. case DRM_FORMAT_XBGR2101010:
  1726. case DRM_FORMAT_ABGR2101010:
  1727. dspcntr |= DISPPLANE_RGBX101010;
  1728. break;
  1729. default:
  1730. BUG();
  1731. }
  1732. if (INTEL_INFO(dev)->gen >= 4) {
  1733. if (obj->tiling_mode != I915_TILING_NONE)
  1734. dspcntr |= DISPPLANE_TILED;
  1735. else
  1736. dspcntr &= ~DISPPLANE_TILED;
  1737. }
  1738. if (IS_G4X(dev))
  1739. dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
  1740. I915_WRITE(reg, dspcntr);
  1741. linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  1742. if (INTEL_INFO(dev)->gen >= 4) {
  1743. intel_crtc->dspaddr_offset =
  1744. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  1745. fb->bits_per_pixel / 8,
  1746. fb->pitches[0]);
  1747. linear_offset -= intel_crtc->dspaddr_offset;
  1748. } else {
  1749. intel_crtc->dspaddr_offset = linear_offset;
  1750. }
  1751. DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
  1752. i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
  1753. fb->pitches[0]);
  1754. I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
  1755. if (INTEL_INFO(dev)->gen >= 4) {
  1756. I915_MODIFY_DISPBASE(DSPSURF(plane),
  1757. i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  1758. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  1759. I915_WRITE(DSPLINOFF(plane), linear_offset);
  1760. } else
  1761. I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
  1762. POSTING_READ(reg);
  1763. return 0;
  1764. }
  1765. static int ironlake_update_plane(struct drm_crtc *crtc,
  1766. struct drm_framebuffer *fb, int x, int y)
  1767. {
  1768. struct drm_device *dev = crtc->dev;
  1769. struct drm_i915_private *dev_priv = dev->dev_private;
  1770. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1771. struct intel_framebuffer *intel_fb;
  1772. struct drm_i915_gem_object *obj;
  1773. int plane = intel_crtc->plane;
  1774. unsigned long linear_offset;
  1775. u32 dspcntr;
  1776. u32 reg;
  1777. switch (plane) {
  1778. case 0:
  1779. case 1:
  1780. case 2:
  1781. break;
  1782. default:
  1783. DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
  1784. return -EINVAL;
  1785. }
  1786. intel_fb = to_intel_framebuffer(fb);
  1787. obj = intel_fb->obj;
  1788. reg = DSPCNTR(plane);
  1789. dspcntr = I915_READ(reg);
  1790. /* Mask out pixel format bits in case we change it */
  1791. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1792. switch (fb->pixel_format) {
  1793. case DRM_FORMAT_C8:
  1794. dspcntr |= DISPPLANE_8BPP;
  1795. break;
  1796. case DRM_FORMAT_RGB565:
  1797. dspcntr |= DISPPLANE_BGRX565;
  1798. break;
  1799. case DRM_FORMAT_XRGB8888:
  1800. case DRM_FORMAT_ARGB8888:
  1801. dspcntr |= DISPPLANE_BGRX888;
  1802. break;
  1803. case DRM_FORMAT_XBGR8888:
  1804. case DRM_FORMAT_ABGR8888:
  1805. dspcntr |= DISPPLANE_RGBX888;
  1806. break;
  1807. case DRM_FORMAT_XRGB2101010:
  1808. case DRM_FORMAT_ARGB2101010:
  1809. dspcntr |= DISPPLANE_BGRX101010;
  1810. break;
  1811. case DRM_FORMAT_XBGR2101010:
  1812. case DRM_FORMAT_ABGR2101010:
  1813. dspcntr |= DISPPLANE_RGBX101010;
  1814. break;
  1815. default:
  1816. BUG();
  1817. }
  1818. if (obj->tiling_mode != I915_TILING_NONE)
  1819. dspcntr |= DISPPLANE_TILED;
  1820. else
  1821. dspcntr &= ~DISPPLANE_TILED;
  1822. /* must disable */
  1823. dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
  1824. I915_WRITE(reg, dspcntr);
  1825. linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  1826. intel_crtc->dspaddr_offset =
  1827. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  1828. fb->bits_per_pixel / 8,
  1829. fb->pitches[0]);
  1830. linear_offset -= intel_crtc->dspaddr_offset;
  1831. DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
  1832. i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
  1833. fb->pitches[0]);
  1834. I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
  1835. I915_MODIFY_DISPBASE(DSPSURF(plane),
  1836. i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  1837. if (IS_HASWELL(dev)) {
  1838. I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
  1839. } else {
  1840. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  1841. I915_WRITE(DSPLINOFF(plane), linear_offset);
  1842. }
  1843. POSTING_READ(reg);
  1844. return 0;
  1845. }
  1846. /* Assume fb object is pinned & idle & fenced and just update base pointers */
  1847. static int
  1848. intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1849. int x, int y, enum mode_set_atomic state)
  1850. {
  1851. struct drm_device *dev = crtc->dev;
  1852. struct drm_i915_private *dev_priv = dev->dev_private;
  1853. if (dev_priv->display.disable_fbc)
  1854. dev_priv->display.disable_fbc(dev);
  1855. intel_increase_pllclock(crtc);
  1856. return dev_priv->display.update_plane(crtc, fb, x, y);
  1857. }
  1858. void intel_display_handle_reset(struct drm_device *dev)
  1859. {
  1860. struct drm_i915_private *dev_priv = dev->dev_private;
  1861. struct drm_crtc *crtc;
  1862. /*
  1863. * Flips in the rings have been nuked by the reset,
  1864. * so complete all pending flips so that user space
  1865. * will get its events and not get stuck.
  1866. *
  1867. * Also update the base address of all primary
  1868. * planes to the the last fb to make sure we're
  1869. * showing the correct fb after a reset.
  1870. *
  1871. * Need to make two loops over the crtcs so that we
  1872. * don't try to grab a crtc mutex before the
  1873. * pending_flip_queue really got woken up.
  1874. */
  1875. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1876. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1877. enum plane plane = intel_crtc->plane;
  1878. intel_prepare_page_flip(dev, plane);
  1879. intel_finish_page_flip_plane(dev, plane);
  1880. }
  1881. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1882. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1883. mutex_lock(&crtc->mutex);
  1884. if (intel_crtc->active)
  1885. dev_priv->display.update_plane(crtc, crtc->fb,
  1886. crtc->x, crtc->y);
  1887. mutex_unlock(&crtc->mutex);
  1888. }
  1889. }
  1890. static int
  1891. intel_finish_fb(struct drm_framebuffer *old_fb)
  1892. {
  1893. struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
  1894. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1895. bool was_interruptible = dev_priv->mm.interruptible;
  1896. int ret;
  1897. /* Big Hammer, we also need to ensure that any pending
  1898. * MI_WAIT_FOR_EVENT inside a user batch buffer on the
  1899. * current scanout is retired before unpinning the old
  1900. * framebuffer.
  1901. *
  1902. * This should only fail upon a hung GPU, in which case we
  1903. * can safely continue.
  1904. */
  1905. dev_priv->mm.interruptible = false;
  1906. ret = i915_gem_object_finish_gpu(obj);
  1907. dev_priv->mm.interruptible = was_interruptible;
  1908. return ret;
  1909. }
  1910. static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
  1911. {
  1912. struct drm_device *dev = crtc->dev;
  1913. struct drm_i915_master_private *master_priv;
  1914. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1915. if (!dev->primary->master)
  1916. return;
  1917. master_priv = dev->primary->master->driver_priv;
  1918. if (!master_priv->sarea_priv)
  1919. return;
  1920. switch (intel_crtc->pipe) {
  1921. case 0:
  1922. master_priv->sarea_priv->pipeA_x = x;
  1923. master_priv->sarea_priv->pipeA_y = y;
  1924. break;
  1925. case 1:
  1926. master_priv->sarea_priv->pipeB_x = x;
  1927. master_priv->sarea_priv->pipeB_y = y;
  1928. break;
  1929. default:
  1930. break;
  1931. }
  1932. }
  1933. static int
  1934. intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
  1935. struct drm_framebuffer *fb)
  1936. {
  1937. struct drm_device *dev = crtc->dev;
  1938. struct drm_i915_private *dev_priv = dev->dev_private;
  1939. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1940. struct drm_framebuffer *old_fb;
  1941. int ret;
  1942. /* no fb bound */
  1943. if (!fb) {
  1944. DRM_ERROR("No FB bound\n");
  1945. return 0;
  1946. }
  1947. if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
  1948. DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
  1949. plane_name(intel_crtc->plane),
  1950. INTEL_INFO(dev)->num_pipes);
  1951. return -EINVAL;
  1952. }
  1953. mutex_lock(&dev->struct_mutex);
  1954. ret = intel_pin_and_fence_fb_obj(dev,
  1955. to_intel_framebuffer(fb)->obj,
  1956. NULL);
  1957. if (ret != 0) {
  1958. mutex_unlock(&dev->struct_mutex);
  1959. DRM_ERROR("pin & fence failed\n");
  1960. return ret;
  1961. }
  1962. /* Update pipe size and adjust fitter if needed */
  1963. if (i915_fastboot) {
  1964. I915_WRITE(PIPESRC(intel_crtc->pipe),
  1965. ((crtc->mode.hdisplay - 1) << 16) |
  1966. (crtc->mode.vdisplay - 1));
  1967. if (!intel_crtc->config.pch_pfit.size &&
  1968. (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
  1969. intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
  1970. I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
  1971. I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
  1972. I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
  1973. }
  1974. }
  1975. ret = dev_priv->display.update_plane(crtc, fb, x, y);
  1976. if (ret) {
  1977. intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
  1978. mutex_unlock(&dev->struct_mutex);
  1979. DRM_ERROR("failed to update base address\n");
  1980. return ret;
  1981. }
  1982. old_fb = crtc->fb;
  1983. crtc->fb = fb;
  1984. crtc->x = x;
  1985. crtc->y = y;
  1986. if (old_fb) {
  1987. if (intel_crtc->active && old_fb != fb)
  1988. intel_wait_for_vblank(dev, intel_crtc->pipe);
  1989. intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
  1990. }
  1991. intel_update_fbc(dev);
  1992. intel_edp_psr_update(dev);
  1993. mutex_unlock(&dev->struct_mutex);
  1994. intel_crtc_update_sarea_pos(crtc, x, y);
  1995. return 0;
  1996. }
  1997. static void intel_fdi_normal_train(struct drm_crtc *crtc)
  1998. {
  1999. struct drm_device *dev = crtc->dev;
  2000. struct drm_i915_private *dev_priv = dev->dev_private;
  2001. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2002. int pipe = intel_crtc->pipe;
  2003. u32 reg, temp;
  2004. /* enable normal train */
  2005. reg = FDI_TX_CTL(pipe);
  2006. temp = I915_READ(reg);
  2007. if (IS_IVYBRIDGE(dev)) {
  2008. temp &= ~FDI_LINK_TRAIN_NONE_IVB;
  2009. temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
  2010. } else {
  2011. temp &= ~FDI_LINK_TRAIN_NONE;
  2012. temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
  2013. }
  2014. I915_WRITE(reg, temp);
  2015. reg = FDI_RX_CTL(pipe);
  2016. temp = I915_READ(reg);
  2017. if (HAS_PCH_CPT(dev)) {
  2018. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2019. temp |= FDI_LINK_TRAIN_NORMAL_CPT;
  2020. } else {
  2021. temp &= ~FDI_LINK_TRAIN_NONE;
  2022. temp |= FDI_LINK_TRAIN_NONE;
  2023. }
  2024. I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
  2025. /* wait one idle pattern time */
  2026. POSTING_READ(reg);
  2027. udelay(1000);
  2028. /* IVB wants error correction enabled */
  2029. if (IS_IVYBRIDGE(dev))
  2030. I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
  2031. FDI_FE_ERRC_ENABLE);
  2032. }
  2033. static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
  2034. {
  2035. return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
  2036. }
  2037. static void ivb_modeset_global_resources(struct drm_device *dev)
  2038. {
  2039. struct drm_i915_private *dev_priv = dev->dev_private;
  2040. struct intel_crtc *pipe_B_crtc =
  2041. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
  2042. struct intel_crtc *pipe_C_crtc =
  2043. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
  2044. uint32_t temp;
  2045. /*
  2046. * When everything is off disable fdi C so that we could enable fdi B
  2047. * with all lanes. Note that we don't care about enabled pipes without
  2048. * an enabled pch encoder.
  2049. */
  2050. if (!pipe_has_enabled_pch(pipe_B_crtc) &&
  2051. !pipe_has_enabled_pch(pipe_C_crtc)) {
  2052. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
  2053. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
  2054. temp = I915_READ(SOUTH_CHICKEN1);
  2055. temp &= ~FDI_BC_BIFURCATION_SELECT;
  2056. DRM_DEBUG_KMS("disabling fdi C rx\n");
  2057. I915_WRITE(SOUTH_CHICKEN1, temp);
  2058. }
  2059. }
  2060. /* The FDI link training functions for ILK/Ibexpeak. */
  2061. static void ironlake_fdi_link_train(struct drm_crtc *crtc)
  2062. {
  2063. struct drm_device *dev = crtc->dev;
  2064. struct drm_i915_private *dev_priv = dev->dev_private;
  2065. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2066. int pipe = intel_crtc->pipe;
  2067. int plane = intel_crtc->plane;
  2068. u32 reg, temp, tries;
  2069. /* FDI needs bits from pipe & plane first */
  2070. assert_pipe_enabled(dev_priv, pipe);
  2071. assert_plane_enabled(dev_priv, plane);
  2072. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2073. for train result */
  2074. reg = FDI_RX_IMR(pipe);
  2075. temp = I915_READ(reg);
  2076. temp &= ~FDI_RX_SYMBOL_LOCK;
  2077. temp &= ~FDI_RX_BIT_LOCK;
  2078. I915_WRITE(reg, temp);
  2079. I915_READ(reg);
  2080. udelay(150);
  2081. /* enable CPU FDI TX and PCH FDI RX */
  2082. reg = FDI_TX_CTL(pipe);
  2083. temp = I915_READ(reg);
  2084. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2085. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2086. temp &= ~FDI_LINK_TRAIN_NONE;
  2087. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2088. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2089. reg = FDI_RX_CTL(pipe);
  2090. temp = I915_READ(reg);
  2091. temp &= ~FDI_LINK_TRAIN_NONE;
  2092. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2093. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2094. POSTING_READ(reg);
  2095. udelay(150);
  2096. /* Ironlake workaround, enable clock pointer after FDI enable*/
  2097. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  2098. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
  2099. FDI_RX_PHASE_SYNC_POINTER_EN);
  2100. reg = FDI_RX_IIR(pipe);
  2101. for (tries = 0; tries < 5; tries++) {
  2102. temp = I915_READ(reg);
  2103. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2104. if ((temp & FDI_RX_BIT_LOCK)) {
  2105. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2106. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2107. break;
  2108. }
  2109. }
  2110. if (tries == 5)
  2111. DRM_ERROR("FDI train 1 fail!\n");
  2112. /* Train 2 */
  2113. reg = FDI_TX_CTL(pipe);
  2114. temp = I915_READ(reg);
  2115. temp &= ~FDI_LINK_TRAIN_NONE;
  2116. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2117. I915_WRITE(reg, temp);
  2118. reg = FDI_RX_CTL(pipe);
  2119. temp = I915_READ(reg);
  2120. temp &= ~FDI_LINK_TRAIN_NONE;
  2121. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2122. I915_WRITE(reg, temp);
  2123. POSTING_READ(reg);
  2124. udelay(150);
  2125. reg = FDI_RX_IIR(pipe);
  2126. for (tries = 0; tries < 5; tries++) {
  2127. temp = I915_READ(reg);
  2128. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2129. if (temp & FDI_RX_SYMBOL_LOCK) {
  2130. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2131. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2132. break;
  2133. }
  2134. }
  2135. if (tries == 5)
  2136. DRM_ERROR("FDI train 2 fail!\n");
  2137. DRM_DEBUG_KMS("FDI train done\n");
  2138. }
  2139. static const int snb_b_fdi_train_param[] = {
  2140. FDI_LINK_TRAIN_400MV_0DB_SNB_B,
  2141. FDI_LINK_TRAIN_400MV_6DB_SNB_B,
  2142. FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
  2143. FDI_LINK_TRAIN_800MV_0DB_SNB_B,
  2144. };
  2145. /* The FDI link training functions for SNB/Cougarpoint. */
  2146. static void gen6_fdi_link_train(struct drm_crtc *crtc)
  2147. {
  2148. struct drm_device *dev = crtc->dev;
  2149. struct drm_i915_private *dev_priv = dev->dev_private;
  2150. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2151. int pipe = intel_crtc->pipe;
  2152. u32 reg, temp, i, retry;
  2153. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2154. for train result */
  2155. reg = FDI_RX_IMR(pipe);
  2156. temp = I915_READ(reg);
  2157. temp &= ~FDI_RX_SYMBOL_LOCK;
  2158. temp &= ~FDI_RX_BIT_LOCK;
  2159. I915_WRITE(reg, temp);
  2160. POSTING_READ(reg);
  2161. udelay(150);
  2162. /* enable CPU FDI TX and PCH FDI RX */
  2163. reg = FDI_TX_CTL(pipe);
  2164. temp = I915_READ(reg);
  2165. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2166. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2167. temp &= ~FDI_LINK_TRAIN_NONE;
  2168. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2169. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2170. /* SNB-B */
  2171. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2172. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2173. I915_WRITE(FDI_RX_MISC(pipe),
  2174. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  2175. reg = FDI_RX_CTL(pipe);
  2176. temp = I915_READ(reg);
  2177. if (HAS_PCH_CPT(dev)) {
  2178. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2179. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2180. } else {
  2181. temp &= ~FDI_LINK_TRAIN_NONE;
  2182. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2183. }
  2184. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2185. POSTING_READ(reg);
  2186. udelay(150);
  2187. for (i = 0; i < 4; i++) {
  2188. reg = FDI_TX_CTL(pipe);
  2189. temp = I915_READ(reg);
  2190. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2191. temp |= snb_b_fdi_train_param[i];
  2192. I915_WRITE(reg, temp);
  2193. POSTING_READ(reg);
  2194. udelay(500);
  2195. for (retry = 0; retry < 5; retry++) {
  2196. reg = FDI_RX_IIR(pipe);
  2197. temp = I915_READ(reg);
  2198. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2199. if (temp & FDI_RX_BIT_LOCK) {
  2200. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2201. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2202. break;
  2203. }
  2204. udelay(50);
  2205. }
  2206. if (retry < 5)
  2207. break;
  2208. }
  2209. if (i == 4)
  2210. DRM_ERROR("FDI train 1 fail!\n");
  2211. /* Train 2 */
  2212. reg = FDI_TX_CTL(pipe);
  2213. temp = I915_READ(reg);
  2214. temp &= ~FDI_LINK_TRAIN_NONE;
  2215. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2216. if (IS_GEN6(dev)) {
  2217. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2218. /* SNB-B */
  2219. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2220. }
  2221. I915_WRITE(reg, temp);
  2222. reg = FDI_RX_CTL(pipe);
  2223. temp = I915_READ(reg);
  2224. if (HAS_PCH_CPT(dev)) {
  2225. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2226. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  2227. } else {
  2228. temp &= ~FDI_LINK_TRAIN_NONE;
  2229. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2230. }
  2231. I915_WRITE(reg, temp);
  2232. POSTING_READ(reg);
  2233. udelay(150);
  2234. for (i = 0; i < 4; i++) {
  2235. reg = FDI_TX_CTL(pipe);
  2236. temp = I915_READ(reg);
  2237. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2238. temp |= snb_b_fdi_train_param[i];
  2239. I915_WRITE(reg, temp);
  2240. POSTING_READ(reg);
  2241. udelay(500);
  2242. for (retry = 0; retry < 5; retry++) {
  2243. reg = FDI_RX_IIR(pipe);
  2244. temp = I915_READ(reg);
  2245. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2246. if (temp & FDI_RX_SYMBOL_LOCK) {
  2247. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2248. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2249. break;
  2250. }
  2251. udelay(50);
  2252. }
  2253. if (retry < 5)
  2254. break;
  2255. }
  2256. if (i == 4)
  2257. DRM_ERROR("FDI train 2 fail!\n");
  2258. DRM_DEBUG_KMS("FDI train done.\n");
  2259. }
  2260. /* Manual link training for Ivy Bridge A0 parts */
  2261. static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
  2262. {
  2263. struct drm_device *dev = crtc->dev;
  2264. struct drm_i915_private *dev_priv = dev->dev_private;
  2265. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2266. int pipe = intel_crtc->pipe;
  2267. u32 reg, temp, i;
  2268. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2269. for train result */
  2270. reg = FDI_RX_IMR(pipe);
  2271. temp = I915_READ(reg);
  2272. temp &= ~FDI_RX_SYMBOL_LOCK;
  2273. temp &= ~FDI_RX_BIT_LOCK;
  2274. I915_WRITE(reg, temp);
  2275. POSTING_READ(reg);
  2276. udelay(150);
  2277. DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
  2278. I915_READ(FDI_RX_IIR(pipe)));
  2279. /* enable CPU FDI TX and PCH FDI RX */
  2280. reg = FDI_TX_CTL(pipe);
  2281. temp = I915_READ(reg);
  2282. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2283. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2284. temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
  2285. temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
  2286. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2287. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2288. temp |= FDI_COMPOSITE_SYNC;
  2289. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2290. I915_WRITE(FDI_RX_MISC(pipe),
  2291. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  2292. reg = FDI_RX_CTL(pipe);
  2293. temp = I915_READ(reg);
  2294. temp &= ~FDI_LINK_TRAIN_AUTO;
  2295. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2296. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2297. temp |= FDI_COMPOSITE_SYNC;
  2298. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2299. POSTING_READ(reg);
  2300. udelay(150);
  2301. for (i = 0; i < 4; i++) {
  2302. reg = FDI_TX_CTL(pipe);
  2303. temp = I915_READ(reg);
  2304. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2305. temp |= snb_b_fdi_train_param[i];
  2306. I915_WRITE(reg, temp);
  2307. POSTING_READ(reg);
  2308. udelay(500);
  2309. reg = FDI_RX_IIR(pipe);
  2310. temp = I915_READ(reg);
  2311. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2312. if (temp & FDI_RX_BIT_LOCK ||
  2313. (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
  2314. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2315. DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
  2316. break;
  2317. }
  2318. }
  2319. if (i == 4)
  2320. DRM_ERROR("FDI train 1 fail!\n");
  2321. /* Train 2 */
  2322. reg = FDI_TX_CTL(pipe);
  2323. temp = I915_READ(reg);
  2324. temp &= ~FDI_LINK_TRAIN_NONE_IVB;
  2325. temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
  2326. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2327. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2328. I915_WRITE(reg, temp);
  2329. reg = FDI_RX_CTL(pipe);
  2330. temp = I915_READ(reg);
  2331. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2332. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  2333. I915_WRITE(reg, temp);
  2334. POSTING_READ(reg);
  2335. udelay(150);
  2336. for (i = 0; i < 4; i++) {
  2337. reg = FDI_TX_CTL(pipe);
  2338. temp = I915_READ(reg);
  2339. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2340. temp |= snb_b_fdi_train_param[i];
  2341. I915_WRITE(reg, temp);
  2342. POSTING_READ(reg);
  2343. udelay(500);
  2344. reg = FDI_RX_IIR(pipe);
  2345. temp = I915_READ(reg);
  2346. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2347. if (temp & FDI_RX_SYMBOL_LOCK) {
  2348. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2349. DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
  2350. break;
  2351. }
  2352. }
  2353. if (i == 4)
  2354. DRM_ERROR("FDI train 2 fail!\n");
  2355. DRM_DEBUG_KMS("FDI train done.\n");
  2356. }
  2357. static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
  2358. {
  2359. struct drm_device *dev = intel_crtc->base.dev;
  2360. struct drm_i915_private *dev_priv = dev->dev_private;
  2361. int pipe = intel_crtc->pipe;
  2362. u32 reg, temp;
  2363. /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
  2364. reg = FDI_RX_CTL(pipe);
  2365. temp = I915_READ(reg);
  2366. temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
  2367. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2368. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2369. I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
  2370. POSTING_READ(reg);
  2371. udelay(200);
  2372. /* Switch from Rawclk to PCDclk */
  2373. temp = I915_READ(reg);
  2374. I915_WRITE(reg, temp | FDI_PCDCLK);
  2375. POSTING_READ(reg);
  2376. udelay(200);
  2377. /* Enable CPU FDI TX PLL, always on for Ironlake */
  2378. reg = FDI_TX_CTL(pipe);
  2379. temp = I915_READ(reg);
  2380. if ((temp & FDI_TX_PLL_ENABLE) == 0) {
  2381. I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
  2382. POSTING_READ(reg);
  2383. udelay(100);
  2384. }
  2385. }
  2386. static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
  2387. {
  2388. struct drm_device *dev = intel_crtc->base.dev;
  2389. struct drm_i915_private *dev_priv = dev->dev_private;
  2390. int pipe = intel_crtc->pipe;
  2391. u32 reg, temp;
  2392. /* Switch from PCDclk to Rawclk */
  2393. reg = FDI_RX_CTL(pipe);
  2394. temp = I915_READ(reg);
  2395. I915_WRITE(reg, temp & ~FDI_PCDCLK);
  2396. /* Disable CPU FDI TX PLL */
  2397. reg = FDI_TX_CTL(pipe);
  2398. temp = I915_READ(reg);
  2399. I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
  2400. POSTING_READ(reg);
  2401. udelay(100);
  2402. reg = FDI_RX_CTL(pipe);
  2403. temp = I915_READ(reg);
  2404. I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
  2405. /* Wait for the clocks to turn off. */
  2406. POSTING_READ(reg);
  2407. udelay(100);
  2408. }
  2409. static void ironlake_fdi_disable(struct drm_crtc *crtc)
  2410. {
  2411. struct drm_device *dev = crtc->dev;
  2412. struct drm_i915_private *dev_priv = dev->dev_private;
  2413. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2414. int pipe = intel_crtc->pipe;
  2415. u32 reg, temp;
  2416. /* disable CPU FDI tx and PCH FDI rx */
  2417. reg = FDI_TX_CTL(pipe);
  2418. temp = I915_READ(reg);
  2419. I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
  2420. POSTING_READ(reg);
  2421. reg = FDI_RX_CTL(pipe);
  2422. temp = I915_READ(reg);
  2423. temp &= ~(0x7 << 16);
  2424. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2425. I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
  2426. POSTING_READ(reg);
  2427. udelay(100);
  2428. /* Ironlake workaround, disable clock pointer after downing FDI */
  2429. if (HAS_PCH_IBX(dev)) {
  2430. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  2431. }
  2432. /* still set train pattern 1 */
  2433. reg = FDI_TX_CTL(pipe);
  2434. temp = I915_READ(reg);
  2435. temp &= ~FDI_LINK_TRAIN_NONE;
  2436. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2437. I915_WRITE(reg, temp);
  2438. reg = FDI_RX_CTL(pipe);
  2439. temp = I915_READ(reg);
  2440. if (HAS_PCH_CPT(dev)) {
  2441. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2442. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2443. } else {
  2444. temp &= ~FDI_LINK_TRAIN_NONE;
  2445. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2446. }
  2447. /* BPC in FDI rx is consistent with that in PIPECONF */
  2448. temp &= ~(0x07 << 16);
  2449. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2450. I915_WRITE(reg, temp);
  2451. POSTING_READ(reg);
  2452. udelay(100);
  2453. }
  2454. static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
  2455. {
  2456. struct drm_device *dev = crtc->dev;
  2457. struct drm_i915_private *dev_priv = dev->dev_private;
  2458. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2459. unsigned long flags;
  2460. bool pending;
  2461. if (i915_reset_in_progress(&dev_priv->gpu_error) ||
  2462. intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
  2463. return false;
  2464. spin_lock_irqsave(&dev->event_lock, flags);
  2465. pending = to_intel_crtc(crtc)->unpin_work != NULL;
  2466. spin_unlock_irqrestore(&dev->event_lock, flags);
  2467. return pending;
  2468. }
  2469. static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
  2470. {
  2471. struct drm_device *dev = crtc->dev;
  2472. struct drm_i915_private *dev_priv = dev->dev_private;
  2473. if (crtc->fb == NULL)
  2474. return;
  2475. WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
  2476. wait_event(dev_priv->pending_flip_queue,
  2477. !intel_crtc_has_pending_flip(crtc));
  2478. mutex_lock(&dev->struct_mutex);
  2479. intel_finish_fb(crtc->fb);
  2480. mutex_unlock(&dev->struct_mutex);
  2481. }
  2482. /* Program iCLKIP clock to the desired frequency */
  2483. static void lpt_program_iclkip(struct drm_crtc *crtc)
  2484. {
  2485. struct drm_device *dev = crtc->dev;
  2486. struct drm_i915_private *dev_priv = dev->dev_private;
  2487. u32 divsel, phaseinc, auxdiv, phasedir = 0;
  2488. u32 temp;
  2489. mutex_lock(&dev_priv->dpio_lock);
  2490. /* It is necessary to ungate the pixclk gate prior to programming
  2491. * the divisors, and gate it back when it is done.
  2492. */
  2493. I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
  2494. /* Disable SSCCTL */
  2495. intel_sbi_write(dev_priv, SBI_SSCCTL6,
  2496. intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
  2497. SBI_SSCCTL_DISABLE,
  2498. SBI_ICLK);
  2499. /* 20MHz is a corner case which is out of range for the 7-bit divisor */
  2500. if (crtc->mode.clock == 20000) {
  2501. auxdiv = 1;
  2502. divsel = 0x41;
  2503. phaseinc = 0x20;
  2504. } else {
  2505. /* The iCLK virtual clock root frequency is in MHz,
  2506. * but the crtc->mode.clock in in KHz. To get the divisors,
  2507. * it is necessary to divide one by another, so we
  2508. * convert the virtual clock precision to KHz here for higher
  2509. * precision.
  2510. */
  2511. u32 iclk_virtual_root_freq = 172800 * 1000;
  2512. u32 iclk_pi_range = 64;
  2513. u32 desired_divisor, msb_divisor_value, pi_value;
  2514. desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
  2515. msb_divisor_value = desired_divisor / iclk_pi_range;
  2516. pi_value = desired_divisor % iclk_pi_range;
  2517. auxdiv = 0;
  2518. divsel = msb_divisor_value - 2;
  2519. phaseinc = pi_value;
  2520. }
  2521. /* This should not happen with any sane values */
  2522. WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
  2523. ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
  2524. WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
  2525. ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
  2526. DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
  2527. crtc->mode.clock,
  2528. auxdiv,
  2529. divsel,
  2530. phasedir,
  2531. phaseinc);
  2532. /* Program SSCDIVINTPHASE6 */
  2533. temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
  2534. temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
  2535. temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
  2536. temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
  2537. temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
  2538. temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
  2539. temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
  2540. intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
  2541. /* Program SSCAUXDIV */
  2542. temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
  2543. temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
  2544. temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
  2545. intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
  2546. /* Enable modulator and associated divider */
  2547. temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
  2548. temp &= ~SBI_SSCCTL_DISABLE;
  2549. intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
  2550. /* Wait for initialization time */
  2551. udelay(24);
  2552. I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
  2553. mutex_unlock(&dev_priv->dpio_lock);
  2554. }
  2555. static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
  2556. enum pipe pch_transcoder)
  2557. {
  2558. struct drm_device *dev = crtc->base.dev;
  2559. struct drm_i915_private *dev_priv = dev->dev_private;
  2560. enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
  2561. I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
  2562. I915_READ(HTOTAL(cpu_transcoder)));
  2563. I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
  2564. I915_READ(HBLANK(cpu_transcoder)));
  2565. I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
  2566. I915_READ(HSYNC(cpu_transcoder)));
  2567. I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
  2568. I915_READ(VTOTAL(cpu_transcoder)));
  2569. I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
  2570. I915_READ(VBLANK(cpu_transcoder)));
  2571. I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
  2572. I915_READ(VSYNC(cpu_transcoder)));
  2573. I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
  2574. I915_READ(VSYNCSHIFT(cpu_transcoder)));
  2575. }
  2576. /*
  2577. * Enable PCH resources required for PCH ports:
  2578. * - PCH PLLs
  2579. * - FDI training & RX/TX
  2580. * - update transcoder timings
  2581. * - DP transcoding bits
  2582. * - transcoder
  2583. */
  2584. static void ironlake_pch_enable(struct drm_crtc *crtc)
  2585. {
  2586. struct drm_device *dev = crtc->dev;
  2587. struct drm_i915_private *dev_priv = dev->dev_private;
  2588. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2589. int pipe = intel_crtc->pipe;
  2590. u32 reg, temp;
  2591. assert_pch_transcoder_disabled(dev_priv, pipe);
  2592. /* Write the TU size bits before fdi link training, so that error
  2593. * detection works. */
  2594. I915_WRITE(FDI_RX_TUSIZE1(pipe),
  2595. I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
  2596. /* For PCH output, training FDI link */
  2597. dev_priv->display.fdi_link_train(crtc);
  2598. /* We need to program the right clock selection before writing the pixel
  2599. * mutliplier into the DPLL. */
  2600. if (HAS_PCH_CPT(dev)) {
  2601. u32 sel;
  2602. temp = I915_READ(PCH_DPLL_SEL);
  2603. temp |= TRANS_DPLL_ENABLE(pipe);
  2604. sel = TRANS_DPLLB_SEL(pipe);
  2605. if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
  2606. temp |= sel;
  2607. else
  2608. temp &= ~sel;
  2609. I915_WRITE(PCH_DPLL_SEL, temp);
  2610. }
  2611. /* XXX: pch pll's can be enabled any time before we enable the PCH
  2612. * transcoder, and we actually should do this to not upset any PCH
  2613. * transcoder that already use the clock when we share it.
  2614. *
  2615. * Note that enable_shared_dpll tries to do the right thing, but
  2616. * get_shared_dpll unconditionally resets the pll - we need that to have
  2617. * the right LVDS enable sequence. */
  2618. ironlake_enable_shared_dpll(intel_crtc);
  2619. /* set transcoder timing, panel must allow it */
  2620. assert_panel_unlocked(dev_priv, pipe);
  2621. ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
  2622. intel_fdi_normal_train(crtc);
  2623. /* For PCH DP, enable TRANS_DP_CTL */
  2624. if (HAS_PCH_CPT(dev) &&
  2625. (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
  2626. intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
  2627. u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
  2628. reg = TRANS_DP_CTL(pipe);
  2629. temp = I915_READ(reg);
  2630. temp &= ~(TRANS_DP_PORT_SEL_MASK |
  2631. TRANS_DP_SYNC_MASK |
  2632. TRANS_DP_BPC_MASK);
  2633. temp |= (TRANS_DP_OUTPUT_ENABLE |
  2634. TRANS_DP_ENH_FRAMING);
  2635. temp |= bpc << 9; /* same format but at 11:9 */
  2636. if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
  2637. temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
  2638. if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
  2639. temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
  2640. switch (intel_trans_dp_port_sel(crtc)) {
  2641. case PCH_DP_B:
  2642. temp |= TRANS_DP_PORT_SEL_B;
  2643. break;
  2644. case PCH_DP_C:
  2645. temp |= TRANS_DP_PORT_SEL_C;
  2646. break;
  2647. case PCH_DP_D:
  2648. temp |= TRANS_DP_PORT_SEL_D;
  2649. break;
  2650. default:
  2651. BUG();
  2652. }
  2653. I915_WRITE(reg, temp);
  2654. }
  2655. ironlake_enable_pch_transcoder(dev_priv, pipe);
  2656. }
  2657. static void lpt_pch_enable(struct drm_crtc *crtc)
  2658. {
  2659. struct drm_device *dev = crtc->dev;
  2660. struct drm_i915_private *dev_priv = dev->dev_private;
  2661. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2662. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  2663. assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
  2664. lpt_program_iclkip(crtc);
  2665. /* Set transcoder timing. */
  2666. ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
  2667. lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
  2668. }
  2669. static void intel_put_shared_dpll(struct intel_crtc *crtc)
  2670. {
  2671. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  2672. if (pll == NULL)
  2673. return;
  2674. if (pll->refcount == 0) {
  2675. WARN(1, "bad %s refcount\n", pll->name);
  2676. return;
  2677. }
  2678. if (--pll->refcount == 0) {
  2679. WARN_ON(pll->on);
  2680. WARN_ON(pll->active);
  2681. }
  2682. crtc->config.shared_dpll = DPLL_ID_PRIVATE;
  2683. }
  2684. static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
  2685. {
  2686. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  2687. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  2688. enum intel_dpll_id i;
  2689. if (pll) {
  2690. DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
  2691. crtc->base.base.id, pll->name);
  2692. intel_put_shared_dpll(crtc);
  2693. }
  2694. if (HAS_PCH_IBX(dev_priv->dev)) {
  2695. /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
  2696. i = (enum intel_dpll_id) crtc->pipe;
  2697. pll = &dev_priv->shared_dplls[i];
  2698. DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
  2699. crtc->base.base.id, pll->name);
  2700. goto found;
  2701. }
  2702. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  2703. pll = &dev_priv->shared_dplls[i];
  2704. /* Only want to check enabled timings first */
  2705. if (pll->refcount == 0)
  2706. continue;
  2707. if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
  2708. sizeof(pll->hw_state)) == 0) {
  2709. DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
  2710. crtc->base.base.id,
  2711. pll->name, pll->refcount, pll->active);
  2712. goto found;
  2713. }
  2714. }
  2715. /* Ok no matching timings, maybe there's a free one? */
  2716. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  2717. pll = &dev_priv->shared_dplls[i];
  2718. if (pll->refcount == 0) {
  2719. DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
  2720. crtc->base.base.id, pll->name);
  2721. goto found;
  2722. }
  2723. }
  2724. return NULL;
  2725. found:
  2726. crtc->config.shared_dpll = i;
  2727. DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
  2728. pipe_name(crtc->pipe));
  2729. if (pll->active == 0) {
  2730. memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
  2731. sizeof(pll->hw_state));
  2732. DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
  2733. WARN_ON(pll->on);
  2734. assert_shared_dpll_disabled(dev_priv, pll);
  2735. pll->mode_set(dev_priv, pll);
  2736. }
  2737. pll->refcount++;
  2738. return pll;
  2739. }
  2740. static void cpt_verify_modeset(struct drm_device *dev, int pipe)
  2741. {
  2742. struct drm_i915_private *dev_priv = dev->dev_private;
  2743. int dslreg = PIPEDSL(pipe);
  2744. u32 temp;
  2745. temp = I915_READ(dslreg);
  2746. udelay(500);
  2747. if (wait_for(I915_READ(dslreg) != temp, 5)) {
  2748. if (wait_for(I915_READ(dslreg) != temp, 5))
  2749. DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
  2750. }
  2751. }
  2752. static void ironlake_pfit_enable(struct intel_crtc *crtc)
  2753. {
  2754. struct drm_device *dev = crtc->base.dev;
  2755. struct drm_i915_private *dev_priv = dev->dev_private;
  2756. int pipe = crtc->pipe;
  2757. if (crtc->config.pch_pfit.size) {
  2758. /* Force use of hard-coded filter coefficients
  2759. * as some pre-programmed values are broken,
  2760. * e.g. x201.
  2761. */
  2762. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  2763. I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
  2764. PF_PIPE_SEL_IVB(pipe));
  2765. else
  2766. I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
  2767. I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
  2768. I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
  2769. }
  2770. }
  2771. static void intel_enable_planes(struct drm_crtc *crtc)
  2772. {
  2773. struct drm_device *dev = crtc->dev;
  2774. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  2775. struct intel_plane *intel_plane;
  2776. list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
  2777. if (intel_plane->pipe == pipe)
  2778. intel_plane_restore(&intel_plane->base);
  2779. }
  2780. static void intel_disable_planes(struct drm_crtc *crtc)
  2781. {
  2782. struct drm_device *dev = crtc->dev;
  2783. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  2784. struct intel_plane *intel_plane;
  2785. list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
  2786. if (intel_plane->pipe == pipe)
  2787. intel_plane_disable(&intel_plane->base);
  2788. }
  2789. static void ironlake_crtc_enable(struct drm_crtc *crtc)
  2790. {
  2791. struct drm_device *dev = crtc->dev;
  2792. struct drm_i915_private *dev_priv = dev->dev_private;
  2793. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2794. struct intel_encoder *encoder;
  2795. int pipe = intel_crtc->pipe;
  2796. int plane = intel_crtc->plane;
  2797. WARN_ON(!crtc->enabled);
  2798. if (intel_crtc->active)
  2799. return;
  2800. intel_crtc->active = true;
  2801. intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
  2802. intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
  2803. intel_update_watermarks(dev);
  2804. for_each_encoder_on_crtc(dev, crtc, encoder)
  2805. if (encoder->pre_enable)
  2806. encoder->pre_enable(encoder);
  2807. if (intel_crtc->config.has_pch_encoder) {
  2808. /* Note: FDI PLL enabling _must_ be done before we enable the
  2809. * cpu pipes, hence this is separate from all the other fdi/pch
  2810. * enabling. */
  2811. ironlake_fdi_pll_enable(intel_crtc);
  2812. } else {
  2813. assert_fdi_tx_disabled(dev_priv, pipe);
  2814. assert_fdi_rx_disabled(dev_priv, pipe);
  2815. }
  2816. ironlake_pfit_enable(intel_crtc);
  2817. /*
  2818. * On ILK+ LUT must be loaded before the pipe is running but with
  2819. * clocks enabled
  2820. */
  2821. intel_crtc_load_lut(crtc);
  2822. intel_enable_pipe(dev_priv, pipe,
  2823. intel_crtc->config.has_pch_encoder);
  2824. intel_enable_plane(dev_priv, plane, pipe);
  2825. intel_enable_planes(crtc);
  2826. intel_crtc_update_cursor(crtc, true);
  2827. if (intel_crtc->config.has_pch_encoder)
  2828. ironlake_pch_enable(crtc);
  2829. mutex_lock(&dev->struct_mutex);
  2830. intel_update_fbc(dev);
  2831. mutex_unlock(&dev->struct_mutex);
  2832. for_each_encoder_on_crtc(dev, crtc, encoder)
  2833. encoder->enable(encoder);
  2834. if (HAS_PCH_CPT(dev))
  2835. cpt_verify_modeset(dev, intel_crtc->pipe);
  2836. /*
  2837. * There seems to be a race in PCH platform hw (at least on some
  2838. * outputs) where an enabled pipe still completes any pageflip right
  2839. * away (as if the pipe is off) instead of waiting for vblank. As soon
  2840. * as the first vblank happend, everything works as expected. Hence just
  2841. * wait for one vblank before returning to avoid strange things
  2842. * happening.
  2843. */
  2844. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2845. }
  2846. /* IPS only exists on ULT machines and is tied to pipe A. */
  2847. static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
  2848. {
  2849. return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
  2850. }
  2851. static void hsw_enable_ips(struct intel_crtc *crtc)
  2852. {
  2853. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  2854. if (!crtc->config.ips_enabled)
  2855. return;
  2856. /* We can only enable IPS after we enable a plane and wait for a vblank.
  2857. * We guarantee that the plane is enabled by calling intel_enable_ips
  2858. * only after intel_enable_plane. And intel_enable_plane already waits
  2859. * for a vblank, so all we need to do here is to enable the IPS bit. */
  2860. assert_plane_enabled(dev_priv, crtc->plane);
  2861. I915_WRITE(IPS_CTL, IPS_ENABLE);
  2862. }
  2863. static void hsw_disable_ips(struct intel_crtc *crtc)
  2864. {
  2865. struct drm_device *dev = crtc->base.dev;
  2866. struct drm_i915_private *dev_priv = dev->dev_private;
  2867. if (!crtc->config.ips_enabled)
  2868. return;
  2869. assert_plane_enabled(dev_priv, crtc->plane);
  2870. I915_WRITE(IPS_CTL, 0);
  2871. /* We need to wait for a vblank before we can disable the plane. */
  2872. intel_wait_for_vblank(dev, crtc->pipe);
  2873. }
  2874. static void haswell_crtc_enable(struct drm_crtc *crtc)
  2875. {
  2876. struct drm_device *dev = crtc->dev;
  2877. struct drm_i915_private *dev_priv = dev->dev_private;
  2878. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2879. struct intel_encoder *encoder;
  2880. int pipe = intel_crtc->pipe;
  2881. int plane = intel_crtc->plane;
  2882. WARN_ON(!crtc->enabled);
  2883. if (intel_crtc->active)
  2884. return;
  2885. intel_crtc->active = true;
  2886. intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
  2887. if (intel_crtc->config.has_pch_encoder)
  2888. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
  2889. intel_update_watermarks(dev);
  2890. if (intel_crtc->config.has_pch_encoder)
  2891. dev_priv->display.fdi_link_train(crtc);
  2892. for_each_encoder_on_crtc(dev, crtc, encoder)
  2893. if (encoder->pre_enable)
  2894. encoder->pre_enable(encoder);
  2895. intel_ddi_enable_pipe_clock(intel_crtc);
  2896. ironlake_pfit_enable(intel_crtc);
  2897. /*
  2898. * On ILK+ LUT must be loaded before the pipe is running but with
  2899. * clocks enabled
  2900. */
  2901. intel_crtc_load_lut(crtc);
  2902. intel_ddi_set_pipe_settings(crtc);
  2903. intel_ddi_enable_transcoder_func(crtc);
  2904. intel_enable_pipe(dev_priv, pipe,
  2905. intel_crtc->config.has_pch_encoder);
  2906. intel_enable_plane(dev_priv, plane, pipe);
  2907. intel_enable_planes(crtc);
  2908. intel_crtc_update_cursor(crtc, true);
  2909. hsw_enable_ips(intel_crtc);
  2910. if (intel_crtc->config.has_pch_encoder)
  2911. lpt_pch_enable(crtc);
  2912. mutex_lock(&dev->struct_mutex);
  2913. intel_update_fbc(dev);
  2914. mutex_unlock(&dev->struct_mutex);
  2915. for_each_encoder_on_crtc(dev, crtc, encoder)
  2916. encoder->enable(encoder);
  2917. /*
  2918. * There seems to be a race in PCH platform hw (at least on some
  2919. * outputs) where an enabled pipe still completes any pageflip right
  2920. * away (as if the pipe is off) instead of waiting for vblank. As soon
  2921. * as the first vblank happend, everything works as expected. Hence just
  2922. * wait for one vblank before returning to avoid strange things
  2923. * happening.
  2924. */
  2925. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2926. }
  2927. static void ironlake_pfit_disable(struct intel_crtc *crtc)
  2928. {
  2929. struct drm_device *dev = crtc->base.dev;
  2930. struct drm_i915_private *dev_priv = dev->dev_private;
  2931. int pipe = crtc->pipe;
  2932. /* To avoid upsetting the power well on haswell only disable the pfit if
  2933. * it's in use. The hw state code will make sure we get this right. */
  2934. if (crtc->config.pch_pfit.size) {
  2935. I915_WRITE(PF_CTL(pipe), 0);
  2936. I915_WRITE(PF_WIN_POS(pipe), 0);
  2937. I915_WRITE(PF_WIN_SZ(pipe), 0);
  2938. }
  2939. }
  2940. static void ironlake_crtc_disable(struct drm_crtc *crtc)
  2941. {
  2942. struct drm_device *dev = crtc->dev;
  2943. struct drm_i915_private *dev_priv = dev->dev_private;
  2944. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2945. struct intel_encoder *encoder;
  2946. int pipe = intel_crtc->pipe;
  2947. int plane = intel_crtc->plane;
  2948. u32 reg, temp;
  2949. if (!intel_crtc->active)
  2950. return;
  2951. for_each_encoder_on_crtc(dev, crtc, encoder)
  2952. encoder->disable(encoder);
  2953. intel_crtc_wait_for_pending_flips(crtc);
  2954. drm_vblank_off(dev, pipe);
  2955. if (dev_priv->fbc.plane == plane)
  2956. intel_disable_fbc(dev);
  2957. intel_crtc_update_cursor(crtc, false);
  2958. intel_disable_planes(crtc);
  2959. intel_disable_plane(dev_priv, plane, pipe);
  2960. if (intel_crtc->config.has_pch_encoder)
  2961. intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
  2962. intel_disable_pipe(dev_priv, pipe);
  2963. ironlake_pfit_disable(intel_crtc);
  2964. for_each_encoder_on_crtc(dev, crtc, encoder)
  2965. if (encoder->post_disable)
  2966. encoder->post_disable(encoder);
  2967. if (intel_crtc->config.has_pch_encoder) {
  2968. ironlake_fdi_disable(crtc);
  2969. ironlake_disable_pch_transcoder(dev_priv, pipe);
  2970. intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
  2971. if (HAS_PCH_CPT(dev)) {
  2972. /* disable TRANS_DP_CTL */
  2973. reg = TRANS_DP_CTL(pipe);
  2974. temp = I915_READ(reg);
  2975. temp &= ~(TRANS_DP_OUTPUT_ENABLE |
  2976. TRANS_DP_PORT_SEL_MASK);
  2977. temp |= TRANS_DP_PORT_SEL_NONE;
  2978. I915_WRITE(reg, temp);
  2979. /* disable DPLL_SEL */
  2980. temp = I915_READ(PCH_DPLL_SEL);
  2981. temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
  2982. I915_WRITE(PCH_DPLL_SEL, temp);
  2983. }
  2984. /* disable PCH DPLL */
  2985. intel_disable_shared_dpll(intel_crtc);
  2986. ironlake_fdi_pll_disable(intel_crtc);
  2987. }
  2988. intel_crtc->active = false;
  2989. intel_update_watermarks(dev);
  2990. mutex_lock(&dev->struct_mutex);
  2991. intel_update_fbc(dev);
  2992. mutex_unlock(&dev->struct_mutex);
  2993. }
  2994. static void haswell_crtc_disable(struct drm_crtc *crtc)
  2995. {
  2996. struct drm_device *dev = crtc->dev;
  2997. struct drm_i915_private *dev_priv = dev->dev_private;
  2998. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2999. struct intel_encoder *encoder;
  3000. int pipe = intel_crtc->pipe;
  3001. int plane = intel_crtc->plane;
  3002. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  3003. if (!intel_crtc->active)
  3004. return;
  3005. for_each_encoder_on_crtc(dev, crtc, encoder)
  3006. encoder->disable(encoder);
  3007. intel_crtc_wait_for_pending_flips(crtc);
  3008. drm_vblank_off(dev, pipe);
  3009. /* FBC must be disabled before disabling the plane on HSW. */
  3010. if (dev_priv->fbc.plane == plane)
  3011. intel_disable_fbc(dev);
  3012. hsw_disable_ips(intel_crtc);
  3013. intel_crtc_update_cursor(crtc, false);
  3014. intel_disable_planes(crtc);
  3015. intel_disable_plane(dev_priv, plane, pipe);
  3016. if (intel_crtc->config.has_pch_encoder)
  3017. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
  3018. intel_disable_pipe(dev_priv, pipe);
  3019. intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
  3020. ironlake_pfit_disable(intel_crtc);
  3021. intel_ddi_disable_pipe_clock(intel_crtc);
  3022. for_each_encoder_on_crtc(dev, crtc, encoder)
  3023. if (encoder->post_disable)
  3024. encoder->post_disable(encoder);
  3025. if (intel_crtc->config.has_pch_encoder) {
  3026. lpt_disable_pch_transcoder(dev_priv);
  3027. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
  3028. intel_ddi_fdi_disable(crtc);
  3029. }
  3030. intel_crtc->active = false;
  3031. intel_update_watermarks(dev);
  3032. mutex_lock(&dev->struct_mutex);
  3033. intel_update_fbc(dev);
  3034. mutex_unlock(&dev->struct_mutex);
  3035. }
  3036. static void ironlake_crtc_off(struct drm_crtc *crtc)
  3037. {
  3038. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3039. intel_put_shared_dpll(intel_crtc);
  3040. }
  3041. static void haswell_crtc_off(struct drm_crtc *crtc)
  3042. {
  3043. intel_ddi_put_crtc_pll(crtc);
  3044. }
  3045. static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
  3046. {
  3047. if (!enable && intel_crtc->overlay) {
  3048. struct drm_device *dev = intel_crtc->base.dev;
  3049. struct drm_i915_private *dev_priv = dev->dev_private;
  3050. mutex_lock(&dev->struct_mutex);
  3051. dev_priv->mm.interruptible = false;
  3052. (void) intel_overlay_switch_off(intel_crtc->overlay);
  3053. dev_priv->mm.interruptible = true;
  3054. mutex_unlock(&dev->struct_mutex);
  3055. }
  3056. /* Let userspace switch the overlay on again. In most cases userspace
  3057. * has to recompute where to put it anyway.
  3058. */
  3059. }
  3060. /**
  3061. * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
  3062. * cursor plane briefly if not already running after enabling the display
  3063. * plane.
  3064. * This workaround avoids occasional blank screens when self refresh is
  3065. * enabled.
  3066. */
  3067. static void
  3068. g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
  3069. {
  3070. u32 cntl = I915_READ(CURCNTR(pipe));
  3071. if ((cntl & CURSOR_MODE) == 0) {
  3072. u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
  3073. I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
  3074. I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
  3075. intel_wait_for_vblank(dev_priv->dev, pipe);
  3076. I915_WRITE(CURCNTR(pipe), cntl);
  3077. I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
  3078. I915_WRITE(FW_BLC_SELF, fw_bcl_self);
  3079. }
  3080. }
  3081. static void i9xx_pfit_enable(struct intel_crtc *crtc)
  3082. {
  3083. struct drm_device *dev = crtc->base.dev;
  3084. struct drm_i915_private *dev_priv = dev->dev_private;
  3085. struct intel_crtc_config *pipe_config = &crtc->config;
  3086. if (!crtc->config.gmch_pfit.control)
  3087. return;
  3088. /*
  3089. * The panel fitter should only be adjusted whilst the pipe is disabled,
  3090. * according to register description and PRM.
  3091. */
  3092. WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
  3093. assert_pipe_disabled(dev_priv, crtc->pipe);
  3094. I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
  3095. I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
  3096. /* Border color in case we don't scale up to the full screen. Black by
  3097. * default, change to something else for debugging. */
  3098. I915_WRITE(BCLRPAT(crtc->pipe), 0);
  3099. }
  3100. static void valleyview_crtc_enable(struct drm_crtc *crtc)
  3101. {
  3102. struct drm_device *dev = crtc->dev;
  3103. struct drm_i915_private *dev_priv = dev->dev_private;
  3104. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3105. struct intel_encoder *encoder;
  3106. int pipe = intel_crtc->pipe;
  3107. int plane = intel_crtc->plane;
  3108. WARN_ON(!crtc->enabled);
  3109. if (intel_crtc->active)
  3110. return;
  3111. intel_crtc->active = true;
  3112. intel_update_watermarks(dev);
  3113. mutex_lock(&dev_priv->dpio_lock);
  3114. for_each_encoder_on_crtc(dev, crtc, encoder)
  3115. if (encoder->pre_pll_enable)
  3116. encoder->pre_pll_enable(encoder);
  3117. vlv_enable_pll(intel_crtc);
  3118. for_each_encoder_on_crtc(dev, crtc, encoder)
  3119. if (encoder->pre_enable)
  3120. encoder->pre_enable(encoder);
  3121. /* VLV wants encoder enabling _before_ the pipe is up. */
  3122. for_each_encoder_on_crtc(dev, crtc, encoder)
  3123. encoder->enable(encoder);
  3124. i9xx_pfit_enable(intel_crtc);
  3125. intel_crtc_load_lut(crtc);
  3126. intel_enable_pipe(dev_priv, pipe, false);
  3127. intel_enable_plane(dev_priv, plane, pipe);
  3128. intel_enable_planes(crtc);
  3129. intel_crtc_update_cursor(crtc, true);
  3130. intel_update_fbc(dev);
  3131. mutex_unlock(&dev_priv->dpio_lock);
  3132. }
  3133. static void i9xx_crtc_enable(struct drm_crtc *crtc)
  3134. {
  3135. struct drm_device *dev = crtc->dev;
  3136. struct drm_i915_private *dev_priv = dev->dev_private;
  3137. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3138. struct intel_encoder *encoder;
  3139. int pipe = intel_crtc->pipe;
  3140. int plane = intel_crtc->plane;
  3141. WARN_ON(!crtc->enabled);
  3142. if (intel_crtc->active)
  3143. return;
  3144. intel_crtc->active = true;
  3145. intel_update_watermarks(dev);
  3146. for_each_encoder_on_crtc(dev, crtc, encoder)
  3147. if (encoder->pre_enable)
  3148. encoder->pre_enable(encoder);
  3149. i9xx_enable_pll(intel_crtc);
  3150. i9xx_pfit_enable(intel_crtc);
  3151. intel_crtc_load_lut(crtc);
  3152. intel_enable_pipe(dev_priv, pipe, false);
  3153. intel_enable_plane(dev_priv, plane, pipe);
  3154. intel_enable_planes(crtc);
  3155. /* The fixup needs to happen before cursor is enabled */
  3156. if (IS_G4X(dev))
  3157. g4x_fixup_plane(dev_priv, pipe);
  3158. intel_crtc_update_cursor(crtc, true);
  3159. /* Give the overlay scaler a chance to enable if it's on this pipe */
  3160. intel_crtc_dpms_overlay(intel_crtc, true);
  3161. intel_update_fbc(dev);
  3162. for_each_encoder_on_crtc(dev, crtc, encoder)
  3163. encoder->enable(encoder);
  3164. }
  3165. static void i9xx_pfit_disable(struct intel_crtc *crtc)
  3166. {
  3167. struct drm_device *dev = crtc->base.dev;
  3168. struct drm_i915_private *dev_priv = dev->dev_private;
  3169. if (!crtc->config.gmch_pfit.control)
  3170. return;
  3171. assert_pipe_disabled(dev_priv, crtc->pipe);
  3172. DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
  3173. I915_READ(PFIT_CONTROL));
  3174. I915_WRITE(PFIT_CONTROL, 0);
  3175. }
  3176. static void i9xx_crtc_disable(struct drm_crtc *crtc)
  3177. {
  3178. struct drm_device *dev = crtc->dev;
  3179. struct drm_i915_private *dev_priv = dev->dev_private;
  3180. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3181. struct intel_encoder *encoder;
  3182. int pipe = intel_crtc->pipe;
  3183. int plane = intel_crtc->plane;
  3184. if (!intel_crtc->active)
  3185. return;
  3186. for_each_encoder_on_crtc(dev, crtc, encoder)
  3187. encoder->disable(encoder);
  3188. /* Give the overlay scaler a chance to disable if it's on this pipe */
  3189. intel_crtc_wait_for_pending_flips(crtc);
  3190. drm_vblank_off(dev, pipe);
  3191. if (dev_priv->fbc.plane == plane)
  3192. intel_disable_fbc(dev);
  3193. intel_crtc_dpms_overlay(intel_crtc, false);
  3194. intel_crtc_update_cursor(crtc, false);
  3195. intel_disable_planes(crtc);
  3196. intel_disable_plane(dev_priv, plane, pipe);
  3197. intel_disable_pipe(dev_priv, pipe);
  3198. i9xx_pfit_disable(intel_crtc);
  3199. for_each_encoder_on_crtc(dev, crtc, encoder)
  3200. if (encoder->post_disable)
  3201. encoder->post_disable(encoder);
  3202. i9xx_disable_pll(dev_priv, pipe);
  3203. intel_crtc->active = false;
  3204. intel_update_fbc(dev);
  3205. intel_update_watermarks(dev);
  3206. }
  3207. static void i9xx_crtc_off(struct drm_crtc *crtc)
  3208. {
  3209. }
  3210. static void intel_crtc_update_sarea(struct drm_crtc *crtc,
  3211. bool enabled)
  3212. {
  3213. struct drm_device *dev = crtc->dev;
  3214. struct drm_i915_master_private *master_priv;
  3215. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3216. int pipe = intel_crtc->pipe;
  3217. if (!dev->primary->master)
  3218. return;
  3219. master_priv = dev->primary->master->driver_priv;
  3220. if (!master_priv->sarea_priv)
  3221. return;
  3222. switch (pipe) {
  3223. case 0:
  3224. master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
  3225. master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
  3226. break;
  3227. case 1:
  3228. master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
  3229. master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
  3230. break;
  3231. default:
  3232. DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
  3233. break;
  3234. }
  3235. }
  3236. /**
  3237. * Sets the power management mode of the pipe and plane.
  3238. */
  3239. void intel_crtc_update_dpms(struct drm_crtc *crtc)
  3240. {
  3241. struct drm_device *dev = crtc->dev;
  3242. struct drm_i915_private *dev_priv = dev->dev_private;
  3243. struct intel_encoder *intel_encoder;
  3244. bool enable = false;
  3245. for_each_encoder_on_crtc(dev, crtc, intel_encoder)
  3246. enable |= intel_encoder->connectors_active;
  3247. if (enable)
  3248. dev_priv->display.crtc_enable(crtc);
  3249. else
  3250. dev_priv->display.crtc_disable(crtc);
  3251. intel_crtc_update_sarea(crtc, enable);
  3252. }
  3253. static void intel_crtc_disable(struct drm_crtc *crtc)
  3254. {
  3255. struct drm_device *dev = crtc->dev;
  3256. struct drm_connector *connector;
  3257. struct drm_i915_private *dev_priv = dev->dev_private;
  3258. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3259. /* crtc should still be enabled when we disable it. */
  3260. WARN_ON(!crtc->enabled);
  3261. dev_priv->display.crtc_disable(crtc);
  3262. intel_crtc->eld_vld = false;
  3263. intel_crtc_update_sarea(crtc, false);
  3264. dev_priv->display.off(crtc);
  3265. assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
  3266. assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
  3267. if (crtc->fb) {
  3268. mutex_lock(&dev->struct_mutex);
  3269. intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
  3270. mutex_unlock(&dev->struct_mutex);
  3271. crtc->fb = NULL;
  3272. }
  3273. /* Update computed state. */
  3274. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  3275. if (!connector->encoder || !connector->encoder->crtc)
  3276. continue;
  3277. if (connector->encoder->crtc != crtc)
  3278. continue;
  3279. connector->dpms = DRM_MODE_DPMS_OFF;
  3280. to_intel_encoder(connector->encoder)->connectors_active = false;
  3281. }
  3282. }
  3283. void intel_modeset_disable(struct drm_device *dev)
  3284. {
  3285. struct drm_crtc *crtc;
  3286. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  3287. if (crtc->enabled)
  3288. intel_crtc_disable(crtc);
  3289. }
  3290. }
  3291. void intel_encoder_destroy(struct drm_encoder *encoder)
  3292. {
  3293. struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
  3294. drm_encoder_cleanup(encoder);
  3295. kfree(intel_encoder);
  3296. }
  3297. /* Simple dpms helper for encodres with just one connector, no cloning and only
  3298. * one kind of off state. It clamps all !ON modes to fully OFF and changes the
  3299. * state of the entire output pipe. */
  3300. void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
  3301. {
  3302. if (mode == DRM_MODE_DPMS_ON) {
  3303. encoder->connectors_active = true;
  3304. intel_crtc_update_dpms(encoder->base.crtc);
  3305. } else {
  3306. encoder->connectors_active = false;
  3307. intel_crtc_update_dpms(encoder->base.crtc);
  3308. }
  3309. }
  3310. /* Cross check the actual hw state with our own modeset state tracking (and it's
  3311. * internal consistency). */
  3312. static void intel_connector_check_state(struct intel_connector *connector)
  3313. {
  3314. if (connector->get_hw_state(connector)) {
  3315. struct intel_encoder *encoder = connector->encoder;
  3316. struct drm_crtc *crtc;
  3317. bool encoder_enabled;
  3318. enum pipe pipe;
  3319. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  3320. connector->base.base.id,
  3321. drm_get_connector_name(&connector->base));
  3322. WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
  3323. "wrong connector dpms state\n");
  3324. WARN(connector->base.encoder != &encoder->base,
  3325. "active connector not linked to encoder\n");
  3326. WARN(!encoder->connectors_active,
  3327. "encoder->connectors_active not set\n");
  3328. encoder_enabled = encoder->get_hw_state(encoder, &pipe);
  3329. WARN(!encoder_enabled, "encoder not enabled\n");
  3330. if (WARN_ON(!encoder->base.crtc))
  3331. return;
  3332. crtc = encoder->base.crtc;
  3333. WARN(!crtc->enabled, "crtc not enabled\n");
  3334. WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
  3335. WARN(pipe != to_intel_crtc(crtc)->pipe,
  3336. "encoder active on the wrong pipe\n");
  3337. }
  3338. }
  3339. /* Even simpler default implementation, if there's really no special case to
  3340. * consider. */
  3341. void intel_connector_dpms(struct drm_connector *connector, int mode)
  3342. {
  3343. struct intel_encoder *encoder = intel_attached_encoder(connector);
  3344. /* All the simple cases only support two dpms states. */
  3345. if (mode != DRM_MODE_DPMS_ON)
  3346. mode = DRM_MODE_DPMS_OFF;
  3347. if (mode == connector->dpms)
  3348. return;
  3349. connector->dpms = mode;
  3350. /* Only need to change hw state when actually enabled */
  3351. if (encoder->base.crtc)
  3352. intel_encoder_dpms(encoder, mode);
  3353. else
  3354. WARN_ON(encoder->connectors_active != false);
  3355. intel_modeset_check_state(connector->dev);
  3356. }
  3357. /* Simple connector->get_hw_state implementation for encoders that support only
  3358. * one connector and no cloning and hence the encoder state determines the state
  3359. * of the connector. */
  3360. bool intel_connector_get_hw_state(struct intel_connector *connector)
  3361. {
  3362. enum pipe pipe = 0;
  3363. struct intel_encoder *encoder = connector->encoder;
  3364. return encoder->get_hw_state(encoder, &pipe);
  3365. }
  3366. static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
  3367. struct intel_crtc_config *pipe_config)
  3368. {
  3369. struct drm_i915_private *dev_priv = dev->dev_private;
  3370. struct intel_crtc *pipe_B_crtc =
  3371. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
  3372. DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
  3373. pipe_name(pipe), pipe_config->fdi_lanes);
  3374. if (pipe_config->fdi_lanes > 4) {
  3375. DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
  3376. pipe_name(pipe), pipe_config->fdi_lanes);
  3377. return false;
  3378. }
  3379. if (IS_HASWELL(dev)) {
  3380. if (pipe_config->fdi_lanes > 2) {
  3381. DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
  3382. pipe_config->fdi_lanes);
  3383. return false;
  3384. } else {
  3385. return true;
  3386. }
  3387. }
  3388. if (INTEL_INFO(dev)->num_pipes == 2)
  3389. return true;
  3390. /* Ivybridge 3 pipe is really complicated */
  3391. switch (pipe) {
  3392. case PIPE_A:
  3393. return true;
  3394. case PIPE_B:
  3395. if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
  3396. pipe_config->fdi_lanes > 2) {
  3397. DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
  3398. pipe_name(pipe), pipe_config->fdi_lanes);
  3399. return false;
  3400. }
  3401. return true;
  3402. case PIPE_C:
  3403. if (!pipe_has_enabled_pch(pipe_B_crtc) ||
  3404. pipe_B_crtc->config.fdi_lanes <= 2) {
  3405. if (pipe_config->fdi_lanes > 2) {
  3406. DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
  3407. pipe_name(pipe), pipe_config->fdi_lanes);
  3408. return false;
  3409. }
  3410. } else {
  3411. DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
  3412. return false;
  3413. }
  3414. return true;
  3415. default:
  3416. BUG();
  3417. }
  3418. }
  3419. #define RETRY 1
  3420. static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
  3421. struct intel_crtc_config *pipe_config)
  3422. {
  3423. struct drm_device *dev = intel_crtc->base.dev;
  3424. struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
  3425. int lane, link_bw, fdi_dotclock;
  3426. bool setup_ok, needs_recompute = false;
  3427. retry:
  3428. /* FDI is a binary signal running at ~2.7GHz, encoding
  3429. * each output octet as 10 bits. The actual frequency
  3430. * is stored as a divider into a 100MHz clock, and the
  3431. * mode pixel clock is stored in units of 1KHz.
  3432. * Hence the bw of each lane in terms of the mode signal
  3433. * is:
  3434. */
  3435. link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
  3436. fdi_dotclock = adjusted_mode->clock;
  3437. fdi_dotclock /= pipe_config->pixel_multiplier;
  3438. lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
  3439. pipe_config->pipe_bpp);
  3440. pipe_config->fdi_lanes = lane;
  3441. intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
  3442. link_bw, &pipe_config->fdi_m_n);
  3443. setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
  3444. intel_crtc->pipe, pipe_config);
  3445. if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
  3446. pipe_config->pipe_bpp -= 2*3;
  3447. DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
  3448. pipe_config->pipe_bpp);
  3449. needs_recompute = true;
  3450. pipe_config->bw_constrained = true;
  3451. goto retry;
  3452. }
  3453. if (needs_recompute)
  3454. return RETRY;
  3455. return setup_ok ? 0 : -EINVAL;
  3456. }
  3457. static void hsw_compute_ips_config(struct intel_crtc *crtc,
  3458. struct intel_crtc_config *pipe_config)
  3459. {
  3460. pipe_config->ips_enabled = i915_enable_ips &&
  3461. hsw_crtc_supports_ips(crtc) &&
  3462. pipe_config->pipe_bpp == 24;
  3463. }
  3464. static int intel_crtc_compute_config(struct intel_crtc *crtc,
  3465. struct intel_crtc_config *pipe_config)
  3466. {
  3467. struct drm_device *dev = crtc->base.dev;
  3468. struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
  3469. if (HAS_PCH_SPLIT(dev)) {
  3470. /* FDI link clock is fixed at 2.7G */
  3471. if (pipe_config->requested_mode.clock * 3
  3472. > IRONLAKE_FDI_FREQ * 4)
  3473. return -EINVAL;
  3474. }
  3475. /* All interlaced capable intel hw wants timings in frames. Note though
  3476. * that intel_lvds_mode_fixup does some funny tricks with the crtc
  3477. * timings, so we need to be careful not to clobber these.*/
  3478. if (!pipe_config->timings_set)
  3479. drm_mode_set_crtcinfo(adjusted_mode, 0);
  3480. /* Cantiga+ cannot handle modes with a hsync front porch of 0.
  3481. * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
  3482. */
  3483. if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
  3484. adjusted_mode->hsync_start == adjusted_mode->hdisplay)
  3485. return -EINVAL;
  3486. if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
  3487. pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
  3488. } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
  3489. /* only a 8bpc pipe, with 6bpc dither through the panel fitter
  3490. * for lvds. */
  3491. pipe_config->pipe_bpp = 8*3;
  3492. }
  3493. if (HAS_IPS(dev))
  3494. hsw_compute_ips_config(crtc, pipe_config);
  3495. /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
  3496. * clock survives for now. */
  3497. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  3498. pipe_config->shared_dpll = crtc->config.shared_dpll;
  3499. if (pipe_config->has_pch_encoder)
  3500. return ironlake_fdi_compute_config(crtc, pipe_config);
  3501. return 0;
  3502. }
  3503. static int valleyview_get_display_clock_speed(struct drm_device *dev)
  3504. {
  3505. return 400000; /* FIXME */
  3506. }
  3507. static int i945_get_display_clock_speed(struct drm_device *dev)
  3508. {
  3509. return 400000;
  3510. }
  3511. static int i915_get_display_clock_speed(struct drm_device *dev)
  3512. {
  3513. return 333000;
  3514. }
  3515. static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
  3516. {
  3517. return 200000;
  3518. }
  3519. static int i915gm_get_display_clock_speed(struct drm_device *dev)
  3520. {
  3521. u16 gcfgc = 0;
  3522. pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
  3523. if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
  3524. return 133000;
  3525. else {
  3526. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  3527. case GC_DISPLAY_CLOCK_333_MHZ:
  3528. return 333000;
  3529. default:
  3530. case GC_DISPLAY_CLOCK_190_200_MHZ:
  3531. return 190000;
  3532. }
  3533. }
  3534. }
  3535. static int i865_get_display_clock_speed(struct drm_device *dev)
  3536. {
  3537. return 266000;
  3538. }
  3539. static int i855_get_display_clock_speed(struct drm_device *dev)
  3540. {
  3541. u16 hpllcc = 0;
  3542. /* Assume that the hardware is in the high speed state. This
  3543. * should be the default.
  3544. */
  3545. switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
  3546. case GC_CLOCK_133_200:
  3547. case GC_CLOCK_100_200:
  3548. return 200000;
  3549. case GC_CLOCK_166_250:
  3550. return 250000;
  3551. case GC_CLOCK_100_133:
  3552. return 133000;
  3553. }
  3554. /* Shouldn't happen */
  3555. return 0;
  3556. }
  3557. static int i830_get_display_clock_speed(struct drm_device *dev)
  3558. {
  3559. return 133000;
  3560. }
  3561. static void
  3562. intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
  3563. {
  3564. while (*num > DATA_LINK_M_N_MASK ||
  3565. *den > DATA_LINK_M_N_MASK) {
  3566. *num >>= 1;
  3567. *den >>= 1;
  3568. }
  3569. }
  3570. static void compute_m_n(unsigned int m, unsigned int n,
  3571. uint32_t *ret_m, uint32_t *ret_n)
  3572. {
  3573. *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
  3574. *ret_m = div_u64((uint64_t) m * *ret_n, n);
  3575. intel_reduce_m_n_ratio(ret_m, ret_n);
  3576. }
  3577. void
  3578. intel_link_compute_m_n(int bits_per_pixel, int nlanes,
  3579. int pixel_clock, int link_clock,
  3580. struct intel_link_m_n *m_n)
  3581. {
  3582. m_n->tu = 64;
  3583. compute_m_n(bits_per_pixel * pixel_clock,
  3584. link_clock * nlanes * 8,
  3585. &m_n->gmch_m, &m_n->gmch_n);
  3586. compute_m_n(pixel_clock, link_clock,
  3587. &m_n->link_m, &m_n->link_n);
  3588. }
  3589. static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
  3590. {
  3591. if (i915_panel_use_ssc >= 0)
  3592. return i915_panel_use_ssc != 0;
  3593. return dev_priv->vbt.lvds_use_ssc
  3594. && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
  3595. }
  3596. static int vlv_get_refclk(struct drm_crtc *crtc)
  3597. {
  3598. struct drm_device *dev = crtc->dev;
  3599. struct drm_i915_private *dev_priv = dev->dev_private;
  3600. int refclk = 27000; /* for DP & HDMI */
  3601. return 100000; /* only one validated so far */
  3602. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
  3603. refclk = 96000;
  3604. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  3605. if (intel_panel_use_ssc(dev_priv))
  3606. refclk = 100000;
  3607. else
  3608. refclk = 96000;
  3609. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
  3610. refclk = 100000;
  3611. }
  3612. return refclk;
  3613. }
  3614. static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
  3615. {
  3616. struct drm_device *dev = crtc->dev;
  3617. struct drm_i915_private *dev_priv = dev->dev_private;
  3618. int refclk;
  3619. if (IS_VALLEYVIEW(dev)) {
  3620. refclk = vlv_get_refclk(crtc);
  3621. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
  3622. intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
  3623. refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
  3624. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  3625. refclk / 1000);
  3626. } else if (!IS_GEN2(dev)) {
  3627. refclk = 96000;
  3628. } else {
  3629. refclk = 48000;
  3630. }
  3631. return refclk;
  3632. }
  3633. static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
  3634. {
  3635. return (1 << dpll->n) << 16 | dpll->m2;
  3636. }
  3637. static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
  3638. {
  3639. return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
  3640. }
  3641. static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
  3642. intel_clock_t *reduced_clock)
  3643. {
  3644. struct drm_device *dev = crtc->base.dev;
  3645. struct drm_i915_private *dev_priv = dev->dev_private;
  3646. int pipe = crtc->pipe;
  3647. u32 fp, fp2 = 0;
  3648. if (IS_PINEVIEW(dev)) {
  3649. fp = pnv_dpll_compute_fp(&crtc->config.dpll);
  3650. if (reduced_clock)
  3651. fp2 = pnv_dpll_compute_fp(reduced_clock);
  3652. } else {
  3653. fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
  3654. if (reduced_clock)
  3655. fp2 = i9xx_dpll_compute_fp(reduced_clock);
  3656. }
  3657. I915_WRITE(FP0(pipe), fp);
  3658. crtc->config.dpll_hw_state.fp0 = fp;
  3659. crtc->lowfreq_avail = false;
  3660. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3661. reduced_clock && i915_powersave) {
  3662. I915_WRITE(FP1(pipe), fp2);
  3663. crtc->config.dpll_hw_state.fp1 = fp2;
  3664. crtc->lowfreq_avail = true;
  3665. } else {
  3666. I915_WRITE(FP1(pipe), fp);
  3667. crtc->config.dpll_hw_state.fp1 = fp;
  3668. }
  3669. }
  3670. static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
  3671. {
  3672. u32 reg_val;
  3673. /*
  3674. * PLLB opamp always calibrates to max value of 0x3f, force enable it
  3675. * and set it to a reasonable value instead.
  3676. */
  3677. reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
  3678. reg_val &= 0xffffff00;
  3679. reg_val |= 0x00000030;
  3680. vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
  3681. reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
  3682. reg_val &= 0x8cffffff;
  3683. reg_val = 0x8c000000;
  3684. vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
  3685. reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
  3686. reg_val &= 0xffffff00;
  3687. vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
  3688. reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
  3689. reg_val &= 0x00ffffff;
  3690. reg_val |= 0xb0000000;
  3691. vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
  3692. }
  3693. static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
  3694. struct intel_link_m_n *m_n)
  3695. {
  3696. struct drm_device *dev = crtc->base.dev;
  3697. struct drm_i915_private *dev_priv = dev->dev_private;
  3698. int pipe = crtc->pipe;
  3699. I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3700. I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
  3701. I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
  3702. I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
  3703. }
  3704. static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
  3705. struct intel_link_m_n *m_n)
  3706. {
  3707. struct drm_device *dev = crtc->base.dev;
  3708. struct drm_i915_private *dev_priv = dev->dev_private;
  3709. int pipe = crtc->pipe;
  3710. enum transcoder transcoder = crtc->config.cpu_transcoder;
  3711. if (INTEL_INFO(dev)->gen >= 5) {
  3712. I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3713. I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
  3714. I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
  3715. I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
  3716. } else {
  3717. I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3718. I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
  3719. I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
  3720. I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
  3721. }
  3722. }
  3723. static void intel_dp_set_m_n(struct intel_crtc *crtc)
  3724. {
  3725. if (crtc->config.has_pch_encoder)
  3726. intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
  3727. else
  3728. intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
  3729. }
  3730. static void vlv_update_pll(struct intel_crtc *crtc)
  3731. {
  3732. struct drm_device *dev = crtc->base.dev;
  3733. struct drm_i915_private *dev_priv = dev->dev_private;
  3734. int pipe = crtc->pipe;
  3735. u32 dpll, mdiv;
  3736. u32 bestn, bestm1, bestm2, bestp1, bestp2;
  3737. bool is_hdmi;
  3738. u32 coreclk, reg_val, dpll_md;
  3739. mutex_lock(&dev_priv->dpio_lock);
  3740. is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
  3741. bestn = crtc->config.dpll.n;
  3742. bestm1 = crtc->config.dpll.m1;
  3743. bestm2 = crtc->config.dpll.m2;
  3744. bestp1 = crtc->config.dpll.p1;
  3745. bestp2 = crtc->config.dpll.p2;
  3746. /* See eDP HDMI DPIO driver vbios notes doc */
  3747. /* PLL B needs special handling */
  3748. if (pipe)
  3749. vlv_pllb_recal_opamp(dev_priv);
  3750. /* Set up Tx target for periodic Rcomp update */
  3751. vlv_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
  3752. /* Disable target IRef on PLL */
  3753. reg_val = vlv_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
  3754. reg_val &= 0x00ffffff;
  3755. vlv_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
  3756. /* Disable fast lock */
  3757. vlv_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
  3758. /* Set idtafcrecal before PLL is enabled */
  3759. mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
  3760. mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
  3761. mdiv |= ((bestn << DPIO_N_SHIFT));
  3762. mdiv |= (1 << DPIO_K_SHIFT);
  3763. /*
  3764. * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
  3765. * but we don't support that).
  3766. * Note: don't use the DAC post divider as it seems unstable.
  3767. */
  3768. mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
  3769. vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
  3770. mdiv |= DPIO_ENABLE_CALIBRATION;
  3771. vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
  3772. /* Set HBR and RBR LPF coefficients */
  3773. if (crtc->config.port_clock == 162000 ||
  3774. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
  3775. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
  3776. vlv_dpio_write(dev_priv, DPIO_LPF_COEFF(pipe),
  3777. 0x009f0003);
  3778. else
  3779. vlv_dpio_write(dev_priv, DPIO_LPF_COEFF(pipe),
  3780. 0x00d0000f);
  3781. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
  3782. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
  3783. /* Use SSC source */
  3784. if (!pipe)
  3785. vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3786. 0x0df40000);
  3787. else
  3788. vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3789. 0x0df70000);
  3790. } else { /* HDMI or VGA */
  3791. /* Use bend source */
  3792. if (!pipe)
  3793. vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3794. 0x0df70000);
  3795. else
  3796. vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3797. 0x0df40000);
  3798. }
  3799. coreclk = vlv_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
  3800. coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
  3801. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
  3802. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
  3803. coreclk |= 0x01000000;
  3804. vlv_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
  3805. vlv_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
  3806. /* Enable DPIO clock input */
  3807. dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
  3808. DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
  3809. if (pipe)
  3810. dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
  3811. dpll |= DPLL_VCO_ENABLE;
  3812. crtc->config.dpll_hw_state.dpll = dpll;
  3813. dpll_md = (crtc->config.pixel_multiplier - 1)
  3814. << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  3815. crtc->config.dpll_hw_state.dpll_md = dpll_md;
  3816. if (crtc->config.has_dp_encoder)
  3817. intel_dp_set_m_n(crtc);
  3818. mutex_unlock(&dev_priv->dpio_lock);
  3819. }
  3820. static void i9xx_update_pll(struct intel_crtc *crtc,
  3821. intel_clock_t *reduced_clock,
  3822. int num_connectors)
  3823. {
  3824. struct drm_device *dev = crtc->base.dev;
  3825. struct drm_i915_private *dev_priv = dev->dev_private;
  3826. u32 dpll;
  3827. bool is_sdvo;
  3828. struct dpll *clock = &crtc->config.dpll;
  3829. i9xx_update_pll_dividers(crtc, reduced_clock);
  3830. is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
  3831. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
  3832. dpll = DPLL_VGA_MODE_DIS;
  3833. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
  3834. dpll |= DPLLB_MODE_LVDS;
  3835. else
  3836. dpll |= DPLLB_MODE_DAC_SERIAL;
  3837. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
  3838. dpll |= (crtc->config.pixel_multiplier - 1)
  3839. << SDVO_MULTIPLIER_SHIFT_HIRES;
  3840. }
  3841. if (is_sdvo)
  3842. dpll |= DPLL_SDVO_HIGH_SPEED;
  3843. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
  3844. dpll |= DPLL_SDVO_HIGH_SPEED;
  3845. /* compute bitmask from p1 value */
  3846. if (IS_PINEVIEW(dev))
  3847. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
  3848. else {
  3849. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3850. if (IS_G4X(dev) && reduced_clock)
  3851. dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  3852. }
  3853. switch (clock->p2) {
  3854. case 5:
  3855. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  3856. break;
  3857. case 7:
  3858. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  3859. break;
  3860. case 10:
  3861. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  3862. break;
  3863. case 14:
  3864. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  3865. break;
  3866. }
  3867. if (INTEL_INFO(dev)->gen >= 4)
  3868. dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
  3869. if (crtc->config.sdvo_tv_clock)
  3870. dpll |= PLL_REF_INPUT_TVCLKINBC;
  3871. else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3872. intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  3873. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  3874. else
  3875. dpll |= PLL_REF_INPUT_DREFCLK;
  3876. dpll |= DPLL_VCO_ENABLE;
  3877. crtc->config.dpll_hw_state.dpll = dpll;
  3878. if (INTEL_INFO(dev)->gen >= 4) {
  3879. u32 dpll_md = (crtc->config.pixel_multiplier - 1)
  3880. << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  3881. crtc->config.dpll_hw_state.dpll_md = dpll_md;
  3882. }
  3883. if (crtc->config.has_dp_encoder)
  3884. intel_dp_set_m_n(crtc);
  3885. }
  3886. static void i8xx_update_pll(struct intel_crtc *crtc,
  3887. intel_clock_t *reduced_clock,
  3888. int num_connectors)
  3889. {
  3890. struct drm_device *dev = crtc->base.dev;
  3891. struct drm_i915_private *dev_priv = dev->dev_private;
  3892. u32 dpll;
  3893. struct dpll *clock = &crtc->config.dpll;
  3894. i9xx_update_pll_dividers(crtc, reduced_clock);
  3895. dpll = DPLL_VGA_MODE_DIS;
  3896. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
  3897. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3898. } else {
  3899. if (clock->p1 == 2)
  3900. dpll |= PLL_P1_DIVIDE_BY_TWO;
  3901. else
  3902. dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3903. if (clock->p2 == 4)
  3904. dpll |= PLL_P2_DIVIDE_BY_4;
  3905. }
  3906. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
  3907. dpll |= DPLL_DVO_2X_MODE;
  3908. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3909. intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  3910. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  3911. else
  3912. dpll |= PLL_REF_INPUT_DREFCLK;
  3913. dpll |= DPLL_VCO_ENABLE;
  3914. crtc->config.dpll_hw_state.dpll = dpll;
  3915. }
  3916. static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
  3917. {
  3918. struct drm_device *dev = intel_crtc->base.dev;
  3919. struct drm_i915_private *dev_priv = dev->dev_private;
  3920. enum pipe pipe = intel_crtc->pipe;
  3921. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  3922. struct drm_display_mode *adjusted_mode =
  3923. &intel_crtc->config.adjusted_mode;
  3924. struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
  3925. uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
  3926. /* We need to be careful not to changed the adjusted mode, for otherwise
  3927. * the hw state checker will get angry at the mismatch. */
  3928. crtc_vtotal = adjusted_mode->crtc_vtotal;
  3929. crtc_vblank_end = adjusted_mode->crtc_vblank_end;
  3930. if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
  3931. /* the chip adds 2 halflines automatically */
  3932. crtc_vtotal -= 1;
  3933. crtc_vblank_end -= 1;
  3934. vsyncshift = adjusted_mode->crtc_hsync_start
  3935. - adjusted_mode->crtc_htotal / 2;
  3936. } else {
  3937. vsyncshift = 0;
  3938. }
  3939. if (INTEL_INFO(dev)->gen > 3)
  3940. I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
  3941. I915_WRITE(HTOTAL(cpu_transcoder),
  3942. (adjusted_mode->crtc_hdisplay - 1) |
  3943. ((adjusted_mode->crtc_htotal - 1) << 16));
  3944. I915_WRITE(HBLANK(cpu_transcoder),
  3945. (adjusted_mode->crtc_hblank_start - 1) |
  3946. ((adjusted_mode->crtc_hblank_end - 1) << 16));
  3947. I915_WRITE(HSYNC(cpu_transcoder),
  3948. (adjusted_mode->crtc_hsync_start - 1) |
  3949. ((adjusted_mode->crtc_hsync_end - 1) << 16));
  3950. I915_WRITE(VTOTAL(cpu_transcoder),
  3951. (adjusted_mode->crtc_vdisplay - 1) |
  3952. ((crtc_vtotal - 1) << 16));
  3953. I915_WRITE(VBLANK(cpu_transcoder),
  3954. (adjusted_mode->crtc_vblank_start - 1) |
  3955. ((crtc_vblank_end - 1) << 16));
  3956. I915_WRITE(VSYNC(cpu_transcoder),
  3957. (adjusted_mode->crtc_vsync_start - 1) |
  3958. ((adjusted_mode->crtc_vsync_end - 1) << 16));
  3959. /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
  3960. * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
  3961. * documented on the DDI_FUNC_CTL register description, EDP Input Select
  3962. * bits. */
  3963. if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
  3964. (pipe == PIPE_B || pipe == PIPE_C))
  3965. I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
  3966. /* pipesrc controls the size that is scaled from, which should
  3967. * always be the user's requested size.
  3968. */
  3969. I915_WRITE(PIPESRC(pipe),
  3970. ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
  3971. }
  3972. static void intel_get_pipe_timings(struct intel_crtc *crtc,
  3973. struct intel_crtc_config *pipe_config)
  3974. {
  3975. struct drm_device *dev = crtc->base.dev;
  3976. struct drm_i915_private *dev_priv = dev->dev_private;
  3977. enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
  3978. uint32_t tmp;
  3979. tmp = I915_READ(HTOTAL(cpu_transcoder));
  3980. pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
  3981. pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
  3982. tmp = I915_READ(HBLANK(cpu_transcoder));
  3983. pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
  3984. pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
  3985. tmp = I915_READ(HSYNC(cpu_transcoder));
  3986. pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
  3987. pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
  3988. tmp = I915_READ(VTOTAL(cpu_transcoder));
  3989. pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
  3990. pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
  3991. tmp = I915_READ(VBLANK(cpu_transcoder));
  3992. pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
  3993. pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
  3994. tmp = I915_READ(VSYNC(cpu_transcoder));
  3995. pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
  3996. pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
  3997. if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
  3998. pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
  3999. pipe_config->adjusted_mode.crtc_vtotal += 1;
  4000. pipe_config->adjusted_mode.crtc_vblank_end += 1;
  4001. }
  4002. tmp = I915_READ(PIPESRC(crtc->pipe));
  4003. pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
  4004. pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
  4005. }
  4006. static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
  4007. struct intel_crtc_config *pipe_config)
  4008. {
  4009. struct drm_crtc *crtc = &intel_crtc->base;
  4010. crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
  4011. crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
  4012. crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
  4013. crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
  4014. crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
  4015. crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
  4016. crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
  4017. crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
  4018. crtc->mode.flags = pipe_config->adjusted_mode.flags;
  4019. crtc->mode.clock = pipe_config->adjusted_mode.clock;
  4020. crtc->mode.flags |= pipe_config->adjusted_mode.flags;
  4021. }
  4022. static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
  4023. {
  4024. struct drm_device *dev = intel_crtc->base.dev;
  4025. struct drm_i915_private *dev_priv = dev->dev_private;
  4026. uint32_t pipeconf;
  4027. pipeconf = 0;
  4028. if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
  4029. /* Enable pixel doubling when the dot clock is > 90% of the (display)
  4030. * core speed.
  4031. *
  4032. * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
  4033. * pipe == 0 check?
  4034. */
  4035. if (intel_crtc->config.requested_mode.clock >
  4036. dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
  4037. pipeconf |= PIPECONF_DOUBLE_WIDE;
  4038. }
  4039. /* only g4x and later have fancy bpc/dither controls */
  4040. if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
  4041. /* Bspec claims that we can't use dithering for 30bpp pipes. */
  4042. if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
  4043. pipeconf |= PIPECONF_DITHER_EN |
  4044. PIPECONF_DITHER_TYPE_SP;
  4045. switch (intel_crtc->config.pipe_bpp) {
  4046. case 18:
  4047. pipeconf |= PIPECONF_6BPC;
  4048. break;
  4049. case 24:
  4050. pipeconf |= PIPECONF_8BPC;
  4051. break;
  4052. case 30:
  4053. pipeconf |= PIPECONF_10BPC;
  4054. break;
  4055. default:
  4056. /* Case prevented by intel_choose_pipe_bpp_dither. */
  4057. BUG();
  4058. }
  4059. }
  4060. if (HAS_PIPE_CXSR(dev)) {
  4061. if (intel_crtc->lowfreq_avail) {
  4062. DRM_DEBUG_KMS("enabling CxSR downclocking\n");
  4063. pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
  4064. } else {
  4065. DRM_DEBUG_KMS("disabling CxSR downclocking\n");
  4066. }
  4067. }
  4068. if (!IS_GEN2(dev) &&
  4069. intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4070. pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
  4071. else
  4072. pipeconf |= PIPECONF_PROGRESSIVE;
  4073. if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
  4074. pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
  4075. I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
  4076. POSTING_READ(PIPECONF(intel_crtc->pipe));
  4077. }
  4078. static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
  4079. int x, int y,
  4080. struct drm_framebuffer *fb)
  4081. {
  4082. struct drm_device *dev = crtc->dev;
  4083. struct drm_i915_private *dev_priv = dev->dev_private;
  4084. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4085. struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
  4086. int pipe = intel_crtc->pipe;
  4087. int plane = intel_crtc->plane;
  4088. int refclk, num_connectors = 0;
  4089. intel_clock_t clock, reduced_clock;
  4090. u32 dspcntr;
  4091. bool ok, has_reduced_clock = false;
  4092. bool is_lvds = false;
  4093. struct intel_encoder *encoder;
  4094. const intel_limit_t *limit;
  4095. int ret;
  4096. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4097. switch (encoder->type) {
  4098. case INTEL_OUTPUT_LVDS:
  4099. is_lvds = true;
  4100. break;
  4101. }
  4102. num_connectors++;
  4103. }
  4104. refclk = i9xx_get_refclk(crtc, num_connectors);
  4105. /*
  4106. * Returns a set of divisors for the desired target clock with the given
  4107. * refclk, or FALSE. The returned values represent the clock equation:
  4108. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  4109. */
  4110. limit = intel_limit(crtc, refclk);
  4111. ok = dev_priv->display.find_dpll(limit, crtc,
  4112. intel_crtc->config.port_clock,
  4113. refclk, NULL, &clock);
  4114. if (!ok && !intel_crtc->config.clock_set) {
  4115. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  4116. return -EINVAL;
  4117. }
  4118. /* Ensure that the cursor is valid for the new mode before changing... */
  4119. intel_crtc_update_cursor(crtc, true);
  4120. if (is_lvds && dev_priv->lvds_downclock_avail) {
  4121. /*
  4122. * Ensure we match the reduced clock's P to the target clock.
  4123. * If the clocks don't match, we can't switch the display clock
  4124. * by using the FP0/FP1. In such case we will disable the LVDS
  4125. * downclock feature.
  4126. */
  4127. has_reduced_clock =
  4128. dev_priv->display.find_dpll(limit, crtc,
  4129. dev_priv->lvds_downclock,
  4130. refclk, &clock,
  4131. &reduced_clock);
  4132. }
  4133. /* Compat-code for transition, will disappear. */
  4134. if (!intel_crtc->config.clock_set) {
  4135. intel_crtc->config.dpll.n = clock.n;
  4136. intel_crtc->config.dpll.m1 = clock.m1;
  4137. intel_crtc->config.dpll.m2 = clock.m2;
  4138. intel_crtc->config.dpll.p1 = clock.p1;
  4139. intel_crtc->config.dpll.p2 = clock.p2;
  4140. }
  4141. if (IS_GEN2(dev))
  4142. i8xx_update_pll(intel_crtc,
  4143. has_reduced_clock ? &reduced_clock : NULL,
  4144. num_connectors);
  4145. else if (IS_VALLEYVIEW(dev))
  4146. vlv_update_pll(intel_crtc);
  4147. else
  4148. i9xx_update_pll(intel_crtc,
  4149. has_reduced_clock ? &reduced_clock : NULL,
  4150. num_connectors);
  4151. /* Set up the display plane register */
  4152. dspcntr = DISPPLANE_GAMMA_ENABLE;
  4153. if (!IS_VALLEYVIEW(dev)) {
  4154. if (pipe == 0)
  4155. dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
  4156. else
  4157. dspcntr |= DISPPLANE_SEL_PIPE_B;
  4158. }
  4159. intel_set_pipe_timings(intel_crtc);
  4160. /* pipesrc and dspsize control the size that is scaled from,
  4161. * which should always be the user's requested size.
  4162. */
  4163. I915_WRITE(DSPSIZE(plane),
  4164. ((mode->vdisplay - 1) << 16) |
  4165. (mode->hdisplay - 1));
  4166. I915_WRITE(DSPPOS(plane), 0);
  4167. i9xx_set_pipeconf(intel_crtc);
  4168. I915_WRITE(DSPCNTR(plane), dspcntr);
  4169. POSTING_READ(DSPCNTR(plane));
  4170. ret = intel_pipe_set_base(crtc, x, y, fb);
  4171. intel_update_watermarks(dev);
  4172. return ret;
  4173. }
  4174. static void i9xx_get_pfit_config(struct intel_crtc *crtc,
  4175. struct intel_crtc_config *pipe_config)
  4176. {
  4177. struct drm_device *dev = crtc->base.dev;
  4178. struct drm_i915_private *dev_priv = dev->dev_private;
  4179. uint32_t tmp;
  4180. tmp = I915_READ(PFIT_CONTROL);
  4181. if (!(tmp & PFIT_ENABLE))
  4182. return;
  4183. /* Check whether the pfit is attached to our pipe. */
  4184. if (INTEL_INFO(dev)->gen < 4) {
  4185. if (crtc->pipe != PIPE_B)
  4186. return;
  4187. } else {
  4188. if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
  4189. return;
  4190. }
  4191. pipe_config->gmch_pfit.control = tmp;
  4192. pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
  4193. if (INTEL_INFO(dev)->gen < 5)
  4194. pipe_config->gmch_pfit.lvds_border_bits =
  4195. I915_READ(LVDS) & LVDS_BORDER_ENABLE;
  4196. }
  4197. static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
  4198. struct intel_crtc_config *pipe_config)
  4199. {
  4200. struct drm_device *dev = crtc->base.dev;
  4201. struct drm_i915_private *dev_priv = dev->dev_private;
  4202. uint32_t tmp;
  4203. pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
  4204. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  4205. tmp = I915_READ(PIPECONF(crtc->pipe));
  4206. if (!(tmp & PIPECONF_ENABLE))
  4207. return false;
  4208. intel_get_pipe_timings(crtc, pipe_config);
  4209. i9xx_get_pfit_config(crtc, pipe_config);
  4210. if (INTEL_INFO(dev)->gen >= 4) {
  4211. tmp = I915_READ(DPLL_MD(crtc->pipe));
  4212. pipe_config->pixel_multiplier =
  4213. ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
  4214. >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
  4215. pipe_config->dpll_hw_state.dpll_md = tmp;
  4216. } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
  4217. tmp = I915_READ(DPLL(crtc->pipe));
  4218. pipe_config->pixel_multiplier =
  4219. ((tmp & SDVO_MULTIPLIER_MASK)
  4220. >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
  4221. } else {
  4222. /* Note that on i915G/GM the pixel multiplier is in the sdvo
  4223. * port and will be fixed up in the encoder->get_config
  4224. * function. */
  4225. pipe_config->pixel_multiplier = 1;
  4226. }
  4227. pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
  4228. if (!IS_VALLEYVIEW(dev)) {
  4229. pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
  4230. pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
  4231. } else {
  4232. /* Mask out read-only status bits. */
  4233. pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
  4234. DPLL_PORTC_READY_MASK |
  4235. DPLL_PORTB_READY_MASK);
  4236. }
  4237. return true;
  4238. }
  4239. static void ironlake_init_pch_refclk(struct drm_device *dev)
  4240. {
  4241. struct drm_i915_private *dev_priv = dev->dev_private;
  4242. struct drm_mode_config *mode_config = &dev->mode_config;
  4243. struct intel_encoder *encoder;
  4244. u32 val, final;
  4245. bool has_lvds = false;
  4246. bool has_cpu_edp = false;
  4247. bool has_panel = false;
  4248. bool has_ck505 = false;
  4249. bool can_ssc = false;
  4250. /* We need to take the global config into account */
  4251. list_for_each_entry(encoder, &mode_config->encoder_list,
  4252. base.head) {
  4253. switch (encoder->type) {
  4254. case INTEL_OUTPUT_LVDS:
  4255. has_panel = true;
  4256. has_lvds = true;
  4257. break;
  4258. case INTEL_OUTPUT_EDP:
  4259. has_panel = true;
  4260. if (enc_to_dig_port(&encoder->base)->port == PORT_A)
  4261. has_cpu_edp = true;
  4262. break;
  4263. }
  4264. }
  4265. if (HAS_PCH_IBX(dev)) {
  4266. has_ck505 = dev_priv->vbt.display_clock_mode;
  4267. can_ssc = has_ck505;
  4268. } else {
  4269. has_ck505 = false;
  4270. can_ssc = true;
  4271. }
  4272. DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
  4273. has_panel, has_lvds, has_ck505);
  4274. /* Ironlake: try to setup display ref clock before DPLL
  4275. * enabling. This is only under driver's control after
  4276. * PCH B stepping, previous chipset stepping should be
  4277. * ignoring this setting.
  4278. */
  4279. val = I915_READ(PCH_DREF_CONTROL);
  4280. /* As we must carefully and slowly disable/enable each source in turn,
  4281. * compute the final state we want first and check if we need to
  4282. * make any changes at all.
  4283. */
  4284. final = val;
  4285. final &= ~DREF_NONSPREAD_SOURCE_MASK;
  4286. if (has_ck505)
  4287. final |= DREF_NONSPREAD_CK505_ENABLE;
  4288. else
  4289. final |= DREF_NONSPREAD_SOURCE_ENABLE;
  4290. final &= ~DREF_SSC_SOURCE_MASK;
  4291. final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4292. final &= ~DREF_SSC1_ENABLE;
  4293. if (has_panel) {
  4294. final |= DREF_SSC_SOURCE_ENABLE;
  4295. if (intel_panel_use_ssc(dev_priv) && can_ssc)
  4296. final |= DREF_SSC1_ENABLE;
  4297. if (has_cpu_edp) {
  4298. if (intel_panel_use_ssc(dev_priv) && can_ssc)
  4299. final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  4300. else
  4301. final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  4302. } else
  4303. final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4304. } else {
  4305. final |= DREF_SSC_SOURCE_DISABLE;
  4306. final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4307. }
  4308. if (final == val)
  4309. return;
  4310. /* Always enable nonspread source */
  4311. val &= ~DREF_NONSPREAD_SOURCE_MASK;
  4312. if (has_ck505)
  4313. val |= DREF_NONSPREAD_CK505_ENABLE;
  4314. else
  4315. val |= DREF_NONSPREAD_SOURCE_ENABLE;
  4316. if (has_panel) {
  4317. val &= ~DREF_SSC_SOURCE_MASK;
  4318. val |= DREF_SSC_SOURCE_ENABLE;
  4319. /* SSC must be turned on before enabling the CPU output */
  4320. if (intel_panel_use_ssc(dev_priv) && can_ssc) {
  4321. DRM_DEBUG_KMS("Using SSC on panel\n");
  4322. val |= DREF_SSC1_ENABLE;
  4323. } else
  4324. val &= ~DREF_SSC1_ENABLE;
  4325. /* Get SSC going before enabling the outputs */
  4326. I915_WRITE(PCH_DREF_CONTROL, val);
  4327. POSTING_READ(PCH_DREF_CONTROL);
  4328. udelay(200);
  4329. val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4330. /* Enable CPU source on CPU attached eDP */
  4331. if (has_cpu_edp) {
  4332. if (intel_panel_use_ssc(dev_priv) && can_ssc) {
  4333. DRM_DEBUG_KMS("Using SSC on eDP\n");
  4334. val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  4335. }
  4336. else
  4337. val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  4338. } else
  4339. val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4340. I915_WRITE(PCH_DREF_CONTROL, val);
  4341. POSTING_READ(PCH_DREF_CONTROL);
  4342. udelay(200);
  4343. } else {
  4344. DRM_DEBUG_KMS("Disabling SSC entirely\n");
  4345. val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4346. /* Turn off CPU output */
  4347. val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4348. I915_WRITE(PCH_DREF_CONTROL, val);
  4349. POSTING_READ(PCH_DREF_CONTROL);
  4350. udelay(200);
  4351. /* Turn off the SSC source */
  4352. val &= ~DREF_SSC_SOURCE_MASK;
  4353. val |= DREF_SSC_SOURCE_DISABLE;
  4354. /* Turn off SSC1 */
  4355. val &= ~DREF_SSC1_ENABLE;
  4356. I915_WRITE(PCH_DREF_CONTROL, val);
  4357. POSTING_READ(PCH_DREF_CONTROL);
  4358. udelay(200);
  4359. }
  4360. BUG_ON(val != final);
  4361. }
  4362. static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
  4363. {
  4364. uint32_t tmp;
  4365. tmp = I915_READ(SOUTH_CHICKEN2);
  4366. tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
  4367. I915_WRITE(SOUTH_CHICKEN2, tmp);
  4368. if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
  4369. FDI_MPHY_IOSFSB_RESET_STATUS, 100))
  4370. DRM_ERROR("FDI mPHY reset assert timeout\n");
  4371. tmp = I915_READ(SOUTH_CHICKEN2);
  4372. tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
  4373. I915_WRITE(SOUTH_CHICKEN2, tmp);
  4374. if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
  4375. FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
  4376. DRM_ERROR("FDI mPHY reset de-assert timeout\n");
  4377. }
  4378. /* WaMPhyProgramming:hsw */
  4379. static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
  4380. {
  4381. uint32_t tmp;
  4382. tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
  4383. tmp &= ~(0xFF << 24);
  4384. tmp |= (0x12 << 24);
  4385. intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
  4386. tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
  4387. tmp |= (1 << 11);
  4388. intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
  4389. tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
  4390. tmp |= (1 << 11);
  4391. intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
  4392. tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
  4393. tmp |= (1 << 24) | (1 << 21) | (1 << 18);
  4394. intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
  4395. tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
  4396. tmp |= (1 << 24) | (1 << 21) | (1 << 18);
  4397. intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
  4398. tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
  4399. tmp &= ~(7 << 13);
  4400. tmp |= (5 << 13);
  4401. intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
  4402. tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
  4403. tmp &= ~(7 << 13);
  4404. tmp |= (5 << 13);
  4405. intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
  4406. tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
  4407. tmp &= ~0xFF;
  4408. tmp |= 0x1C;
  4409. intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
  4410. tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
  4411. tmp &= ~0xFF;
  4412. tmp |= 0x1C;
  4413. intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
  4414. tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
  4415. tmp &= ~(0xFF << 16);
  4416. tmp |= (0x1C << 16);
  4417. intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
  4418. tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
  4419. tmp &= ~(0xFF << 16);
  4420. tmp |= (0x1C << 16);
  4421. intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
  4422. tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
  4423. tmp |= (1 << 27);
  4424. intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
  4425. tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
  4426. tmp |= (1 << 27);
  4427. intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
  4428. tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
  4429. tmp &= ~(0xF << 28);
  4430. tmp |= (4 << 28);
  4431. intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
  4432. tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
  4433. tmp &= ~(0xF << 28);
  4434. tmp |= (4 << 28);
  4435. intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
  4436. }
  4437. /* Implements 3 different sequences from BSpec chapter "Display iCLK
  4438. * Programming" based on the parameters passed:
  4439. * - Sequence to enable CLKOUT_DP
  4440. * - Sequence to enable CLKOUT_DP without spread
  4441. * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
  4442. */
  4443. static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
  4444. bool with_fdi)
  4445. {
  4446. struct drm_i915_private *dev_priv = dev->dev_private;
  4447. uint32_t reg, tmp;
  4448. if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
  4449. with_spread = true;
  4450. if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
  4451. with_fdi, "LP PCH doesn't have FDI\n"))
  4452. with_fdi = false;
  4453. mutex_lock(&dev_priv->dpio_lock);
  4454. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  4455. tmp &= ~SBI_SSCCTL_DISABLE;
  4456. tmp |= SBI_SSCCTL_PATHALT;
  4457. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4458. udelay(24);
  4459. if (with_spread) {
  4460. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  4461. tmp &= ~SBI_SSCCTL_PATHALT;
  4462. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4463. if (with_fdi) {
  4464. lpt_reset_fdi_mphy(dev_priv);
  4465. lpt_program_fdi_mphy(dev_priv);
  4466. }
  4467. }
  4468. reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
  4469. SBI_GEN0 : SBI_DBUFF0;
  4470. tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
  4471. tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
  4472. intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
  4473. mutex_unlock(&dev_priv->dpio_lock);
  4474. }
  4475. /* Sequence to disable CLKOUT_DP */
  4476. static void lpt_disable_clkout_dp(struct drm_device *dev)
  4477. {
  4478. struct drm_i915_private *dev_priv = dev->dev_private;
  4479. uint32_t reg, tmp;
  4480. mutex_lock(&dev_priv->dpio_lock);
  4481. reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
  4482. SBI_GEN0 : SBI_DBUFF0;
  4483. tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
  4484. tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
  4485. intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
  4486. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  4487. if (!(tmp & SBI_SSCCTL_DISABLE)) {
  4488. if (!(tmp & SBI_SSCCTL_PATHALT)) {
  4489. tmp |= SBI_SSCCTL_PATHALT;
  4490. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4491. udelay(32);
  4492. }
  4493. tmp |= SBI_SSCCTL_DISABLE;
  4494. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4495. }
  4496. mutex_unlock(&dev_priv->dpio_lock);
  4497. }
  4498. static void lpt_init_pch_refclk(struct drm_device *dev)
  4499. {
  4500. struct drm_mode_config *mode_config = &dev->mode_config;
  4501. struct intel_encoder *encoder;
  4502. bool has_vga = false;
  4503. list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
  4504. switch (encoder->type) {
  4505. case INTEL_OUTPUT_ANALOG:
  4506. has_vga = true;
  4507. break;
  4508. }
  4509. }
  4510. if (has_vga)
  4511. lpt_enable_clkout_dp(dev, true, true);
  4512. else
  4513. lpt_disable_clkout_dp(dev);
  4514. }
  4515. /*
  4516. * Initialize reference clocks when the driver loads
  4517. */
  4518. void intel_init_pch_refclk(struct drm_device *dev)
  4519. {
  4520. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  4521. ironlake_init_pch_refclk(dev);
  4522. else if (HAS_PCH_LPT(dev))
  4523. lpt_init_pch_refclk(dev);
  4524. }
  4525. static int ironlake_get_refclk(struct drm_crtc *crtc)
  4526. {
  4527. struct drm_device *dev = crtc->dev;
  4528. struct drm_i915_private *dev_priv = dev->dev_private;
  4529. struct intel_encoder *encoder;
  4530. int num_connectors = 0;
  4531. bool is_lvds = false;
  4532. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4533. switch (encoder->type) {
  4534. case INTEL_OUTPUT_LVDS:
  4535. is_lvds = true;
  4536. break;
  4537. }
  4538. num_connectors++;
  4539. }
  4540. if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
  4541. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  4542. dev_priv->vbt.lvds_ssc_freq);
  4543. return dev_priv->vbt.lvds_ssc_freq * 1000;
  4544. }
  4545. return 120000;
  4546. }
  4547. static void ironlake_set_pipeconf(struct drm_crtc *crtc)
  4548. {
  4549. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  4550. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4551. int pipe = intel_crtc->pipe;
  4552. uint32_t val;
  4553. val = 0;
  4554. switch (intel_crtc->config.pipe_bpp) {
  4555. case 18:
  4556. val |= PIPECONF_6BPC;
  4557. break;
  4558. case 24:
  4559. val |= PIPECONF_8BPC;
  4560. break;
  4561. case 30:
  4562. val |= PIPECONF_10BPC;
  4563. break;
  4564. case 36:
  4565. val |= PIPECONF_12BPC;
  4566. break;
  4567. default:
  4568. /* Case prevented by intel_choose_pipe_bpp_dither. */
  4569. BUG();
  4570. }
  4571. if (intel_crtc->config.dither)
  4572. val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
  4573. if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4574. val |= PIPECONF_INTERLACED_ILK;
  4575. else
  4576. val |= PIPECONF_PROGRESSIVE;
  4577. if (intel_crtc->config.limited_color_range)
  4578. val |= PIPECONF_COLOR_RANGE_SELECT;
  4579. I915_WRITE(PIPECONF(pipe), val);
  4580. POSTING_READ(PIPECONF(pipe));
  4581. }
  4582. /*
  4583. * Set up the pipe CSC unit.
  4584. *
  4585. * Currently only full range RGB to limited range RGB conversion
  4586. * is supported, but eventually this should handle various
  4587. * RGB<->YCbCr scenarios as well.
  4588. */
  4589. static void intel_set_pipe_csc(struct drm_crtc *crtc)
  4590. {
  4591. struct drm_device *dev = crtc->dev;
  4592. struct drm_i915_private *dev_priv = dev->dev_private;
  4593. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4594. int pipe = intel_crtc->pipe;
  4595. uint16_t coeff = 0x7800; /* 1.0 */
  4596. /*
  4597. * TODO: Check what kind of values actually come out of the pipe
  4598. * with these coeff/postoff values and adjust to get the best
  4599. * accuracy. Perhaps we even need to take the bpc value into
  4600. * consideration.
  4601. */
  4602. if (intel_crtc->config.limited_color_range)
  4603. coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
  4604. /*
  4605. * GY/GU and RY/RU should be the other way around according
  4606. * to BSpec, but reality doesn't agree. Just set them up in
  4607. * a way that results in the correct picture.
  4608. */
  4609. I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
  4610. I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
  4611. I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
  4612. I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
  4613. I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
  4614. I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
  4615. I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
  4616. I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
  4617. I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
  4618. if (INTEL_INFO(dev)->gen > 6) {
  4619. uint16_t postoff = 0;
  4620. if (intel_crtc->config.limited_color_range)
  4621. postoff = (16 * (1 << 13) / 255) & 0x1fff;
  4622. I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
  4623. I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
  4624. I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
  4625. I915_WRITE(PIPE_CSC_MODE(pipe), 0);
  4626. } else {
  4627. uint32_t mode = CSC_MODE_YUV_TO_RGB;
  4628. if (intel_crtc->config.limited_color_range)
  4629. mode |= CSC_BLACK_SCREEN_OFFSET;
  4630. I915_WRITE(PIPE_CSC_MODE(pipe), mode);
  4631. }
  4632. }
  4633. static void haswell_set_pipeconf(struct drm_crtc *crtc)
  4634. {
  4635. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  4636. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4637. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  4638. uint32_t val;
  4639. val = 0;
  4640. if (intel_crtc->config.dither)
  4641. val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
  4642. if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4643. val |= PIPECONF_INTERLACED_ILK;
  4644. else
  4645. val |= PIPECONF_PROGRESSIVE;
  4646. I915_WRITE(PIPECONF(cpu_transcoder), val);
  4647. POSTING_READ(PIPECONF(cpu_transcoder));
  4648. I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
  4649. POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
  4650. }
  4651. static bool ironlake_compute_clocks(struct drm_crtc *crtc,
  4652. intel_clock_t *clock,
  4653. bool *has_reduced_clock,
  4654. intel_clock_t *reduced_clock)
  4655. {
  4656. struct drm_device *dev = crtc->dev;
  4657. struct drm_i915_private *dev_priv = dev->dev_private;
  4658. struct intel_encoder *intel_encoder;
  4659. int refclk;
  4660. const intel_limit_t *limit;
  4661. bool ret, is_lvds = false;
  4662. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  4663. switch (intel_encoder->type) {
  4664. case INTEL_OUTPUT_LVDS:
  4665. is_lvds = true;
  4666. break;
  4667. }
  4668. }
  4669. refclk = ironlake_get_refclk(crtc);
  4670. /*
  4671. * Returns a set of divisors for the desired target clock with the given
  4672. * refclk, or FALSE. The returned values represent the clock equation:
  4673. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  4674. */
  4675. limit = intel_limit(crtc, refclk);
  4676. ret = dev_priv->display.find_dpll(limit, crtc,
  4677. to_intel_crtc(crtc)->config.port_clock,
  4678. refclk, NULL, clock);
  4679. if (!ret)
  4680. return false;
  4681. if (is_lvds && dev_priv->lvds_downclock_avail) {
  4682. /*
  4683. * Ensure we match the reduced clock's P to the target clock.
  4684. * If the clocks don't match, we can't switch the display clock
  4685. * by using the FP0/FP1. In such case we will disable the LVDS
  4686. * downclock feature.
  4687. */
  4688. *has_reduced_clock =
  4689. dev_priv->display.find_dpll(limit, crtc,
  4690. dev_priv->lvds_downclock,
  4691. refclk, clock,
  4692. reduced_clock);
  4693. }
  4694. return true;
  4695. }
  4696. static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
  4697. {
  4698. struct drm_i915_private *dev_priv = dev->dev_private;
  4699. uint32_t temp;
  4700. temp = I915_READ(SOUTH_CHICKEN1);
  4701. if (temp & FDI_BC_BIFURCATION_SELECT)
  4702. return;
  4703. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
  4704. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
  4705. temp |= FDI_BC_BIFURCATION_SELECT;
  4706. DRM_DEBUG_KMS("enabling fdi C rx\n");
  4707. I915_WRITE(SOUTH_CHICKEN1, temp);
  4708. POSTING_READ(SOUTH_CHICKEN1);
  4709. }
  4710. static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
  4711. {
  4712. struct drm_device *dev = intel_crtc->base.dev;
  4713. struct drm_i915_private *dev_priv = dev->dev_private;
  4714. switch (intel_crtc->pipe) {
  4715. case PIPE_A:
  4716. break;
  4717. case PIPE_B:
  4718. if (intel_crtc->config.fdi_lanes > 2)
  4719. WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
  4720. else
  4721. cpt_enable_fdi_bc_bifurcation(dev);
  4722. break;
  4723. case PIPE_C:
  4724. cpt_enable_fdi_bc_bifurcation(dev);
  4725. break;
  4726. default:
  4727. BUG();
  4728. }
  4729. }
  4730. int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
  4731. {
  4732. /*
  4733. * Account for spread spectrum to avoid
  4734. * oversubscribing the link. Max center spread
  4735. * is 2.5%; use 5% for safety's sake.
  4736. */
  4737. u32 bps = target_clock * bpp * 21 / 20;
  4738. return bps / (link_bw * 8) + 1;
  4739. }
  4740. static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
  4741. {
  4742. return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
  4743. }
  4744. static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
  4745. u32 *fp,
  4746. intel_clock_t *reduced_clock, u32 *fp2)
  4747. {
  4748. struct drm_crtc *crtc = &intel_crtc->base;
  4749. struct drm_device *dev = crtc->dev;
  4750. struct drm_i915_private *dev_priv = dev->dev_private;
  4751. struct intel_encoder *intel_encoder;
  4752. uint32_t dpll;
  4753. int factor, num_connectors = 0;
  4754. bool is_lvds = false, is_sdvo = false;
  4755. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  4756. switch (intel_encoder->type) {
  4757. case INTEL_OUTPUT_LVDS:
  4758. is_lvds = true;
  4759. break;
  4760. case INTEL_OUTPUT_SDVO:
  4761. case INTEL_OUTPUT_HDMI:
  4762. is_sdvo = true;
  4763. break;
  4764. }
  4765. num_connectors++;
  4766. }
  4767. /* Enable autotuning of the PLL clock (if permissible) */
  4768. factor = 21;
  4769. if (is_lvds) {
  4770. if ((intel_panel_use_ssc(dev_priv) &&
  4771. dev_priv->vbt.lvds_ssc_freq == 100) ||
  4772. (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
  4773. factor = 25;
  4774. } else if (intel_crtc->config.sdvo_tv_clock)
  4775. factor = 20;
  4776. if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
  4777. *fp |= FP_CB_TUNE;
  4778. if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
  4779. *fp2 |= FP_CB_TUNE;
  4780. dpll = 0;
  4781. if (is_lvds)
  4782. dpll |= DPLLB_MODE_LVDS;
  4783. else
  4784. dpll |= DPLLB_MODE_DAC_SERIAL;
  4785. dpll |= (intel_crtc->config.pixel_multiplier - 1)
  4786. << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
  4787. if (is_sdvo)
  4788. dpll |= DPLL_SDVO_HIGH_SPEED;
  4789. if (intel_crtc->config.has_dp_encoder)
  4790. dpll |= DPLL_SDVO_HIGH_SPEED;
  4791. /* compute bitmask from p1 value */
  4792. dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  4793. /* also FPA1 */
  4794. dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  4795. switch (intel_crtc->config.dpll.p2) {
  4796. case 5:
  4797. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  4798. break;
  4799. case 7:
  4800. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  4801. break;
  4802. case 10:
  4803. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  4804. break;
  4805. case 14:
  4806. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  4807. break;
  4808. }
  4809. if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  4810. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  4811. else
  4812. dpll |= PLL_REF_INPUT_DREFCLK;
  4813. return dpll | DPLL_VCO_ENABLE;
  4814. }
  4815. static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
  4816. int x, int y,
  4817. struct drm_framebuffer *fb)
  4818. {
  4819. struct drm_device *dev = crtc->dev;
  4820. struct drm_i915_private *dev_priv = dev->dev_private;
  4821. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4822. int pipe = intel_crtc->pipe;
  4823. int plane = intel_crtc->plane;
  4824. int num_connectors = 0;
  4825. intel_clock_t clock, reduced_clock;
  4826. u32 dpll = 0, fp = 0, fp2 = 0;
  4827. bool ok, has_reduced_clock = false;
  4828. bool is_lvds = false;
  4829. struct intel_encoder *encoder;
  4830. struct intel_shared_dpll *pll;
  4831. int ret;
  4832. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4833. switch (encoder->type) {
  4834. case INTEL_OUTPUT_LVDS:
  4835. is_lvds = true;
  4836. break;
  4837. }
  4838. num_connectors++;
  4839. }
  4840. WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
  4841. "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
  4842. ok = ironlake_compute_clocks(crtc, &clock,
  4843. &has_reduced_clock, &reduced_clock);
  4844. if (!ok && !intel_crtc->config.clock_set) {
  4845. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  4846. return -EINVAL;
  4847. }
  4848. /* Compat-code for transition, will disappear. */
  4849. if (!intel_crtc->config.clock_set) {
  4850. intel_crtc->config.dpll.n = clock.n;
  4851. intel_crtc->config.dpll.m1 = clock.m1;
  4852. intel_crtc->config.dpll.m2 = clock.m2;
  4853. intel_crtc->config.dpll.p1 = clock.p1;
  4854. intel_crtc->config.dpll.p2 = clock.p2;
  4855. }
  4856. /* Ensure that the cursor is valid for the new mode before changing... */
  4857. intel_crtc_update_cursor(crtc, true);
  4858. /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
  4859. if (intel_crtc->config.has_pch_encoder) {
  4860. fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
  4861. if (has_reduced_clock)
  4862. fp2 = i9xx_dpll_compute_fp(&reduced_clock);
  4863. dpll = ironlake_compute_dpll(intel_crtc,
  4864. &fp, &reduced_clock,
  4865. has_reduced_clock ? &fp2 : NULL);
  4866. intel_crtc->config.dpll_hw_state.dpll = dpll;
  4867. intel_crtc->config.dpll_hw_state.fp0 = fp;
  4868. if (has_reduced_clock)
  4869. intel_crtc->config.dpll_hw_state.fp1 = fp2;
  4870. else
  4871. intel_crtc->config.dpll_hw_state.fp1 = fp;
  4872. pll = intel_get_shared_dpll(intel_crtc);
  4873. if (pll == NULL) {
  4874. DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
  4875. pipe_name(pipe));
  4876. return -EINVAL;
  4877. }
  4878. } else
  4879. intel_put_shared_dpll(intel_crtc);
  4880. if (intel_crtc->config.has_dp_encoder)
  4881. intel_dp_set_m_n(intel_crtc);
  4882. if (is_lvds && has_reduced_clock && i915_powersave)
  4883. intel_crtc->lowfreq_avail = true;
  4884. else
  4885. intel_crtc->lowfreq_avail = false;
  4886. if (intel_crtc->config.has_pch_encoder) {
  4887. pll = intel_crtc_to_shared_dpll(intel_crtc);
  4888. }
  4889. intel_set_pipe_timings(intel_crtc);
  4890. if (intel_crtc->config.has_pch_encoder) {
  4891. intel_cpu_transcoder_set_m_n(intel_crtc,
  4892. &intel_crtc->config.fdi_m_n);
  4893. }
  4894. if (IS_IVYBRIDGE(dev))
  4895. ivybridge_update_fdi_bc_bifurcation(intel_crtc);
  4896. ironlake_set_pipeconf(crtc);
  4897. /* Set up the display plane register */
  4898. I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
  4899. POSTING_READ(DSPCNTR(plane));
  4900. ret = intel_pipe_set_base(crtc, x, y, fb);
  4901. intel_update_watermarks(dev);
  4902. return ret;
  4903. }
  4904. static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
  4905. struct intel_crtc_config *pipe_config)
  4906. {
  4907. struct drm_device *dev = crtc->base.dev;
  4908. struct drm_i915_private *dev_priv = dev->dev_private;
  4909. enum transcoder transcoder = pipe_config->cpu_transcoder;
  4910. pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
  4911. pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
  4912. pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
  4913. & ~TU_SIZE_MASK;
  4914. pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
  4915. pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
  4916. & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
  4917. }
  4918. static void ironlake_get_pfit_config(struct intel_crtc *crtc,
  4919. struct intel_crtc_config *pipe_config)
  4920. {
  4921. struct drm_device *dev = crtc->base.dev;
  4922. struct drm_i915_private *dev_priv = dev->dev_private;
  4923. uint32_t tmp;
  4924. tmp = I915_READ(PF_CTL(crtc->pipe));
  4925. if (tmp & PF_ENABLE) {
  4926. pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
  4927. pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
  4928. /* We currently do not free assignements of panel fitters on
  4929. * ivb/hsw (since we don't use the higher upscaling modes which
  4930. * differentiates them) so just WARN about this case for now. */
  4931. if (IS_GEN7(dev)) {
  4932. WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
  4933. PF_PIPE_SEL_IVB(crtc->pipe));
  4934. }
  4935. }
  4936. }
  4937. static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
  4938. struct intel_crtc_config *pipe_config)
  4939. {
  4940. struct drm_device *dev = crtc->base.dev;
  4941. struct drm_i915_private *dev_priv = dev->dev_private;
  4942. uint32_t tmp;
  4943. pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
  4944. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  4945. tmp = I915_READ(PIPECONF(crtc->pipe));
  4946. if (!(tmp & PIPECONF_ENABLE))
  4947. return false;
  4948. if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
  4949. struct intel_shared_dpll *pll;
  4950. pipe_config->has_pch_encoder = true;
  4951. tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
  4952. pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
  4953. FDI_DP_PORT_WIDTH_SHIFT) + 1;
  4954. ironlake_get_fdi_m_n_config(crtc, pipe_config);
  4955. if (HAS_PCH_IBX(dev_priv->dev)) {
  4956. pipe_config->shared_dpll =
  4957. (enum intel_dpll_id) crtc->pipe;
  4958. } else {
  4959. tmp = I915_READ(PCH_DPLL_SEL);
  4960. if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
  4961. pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
  4962. else
  4963. pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
  4964. }
  4965. pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
  4966. WARN_ON(!pll->get_hw_state(dev_priv, pll,
  4967. &pipe_config->dpll_hw_state));
  4968. tmp = pipe_config->dpll_hw_state.dpll;
  4969. pipe_config->pixel_multiplier =
  4970. ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
  4971. >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
  4972. } else {
  4973. pipe_config->pixel_multiplier = 1;
  4974. }
  4975. intel_get_pipe_timings(crtc, pipe_config);
  4976. ironlake_get_pfit_config(crtc, pipe_config);
  4977. return true;
  4978. }
  4979. static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
  4980. {
  4981. struct drm_device *dev = dev_priv->dev;
  4982. struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
  4983. struct intel_crtc *crtc;
  4984. unsigned long irqflags;
  4985. uint32_t val, pch_hpd_mask;
  4986. pch_hpd_mask = SDE_PORTB_HOTPLUG_CPT | SDE_PORTC_HOTPLUG_CPT;
  4987. if (!(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE))
  4988. pch_hpd_mask |= SDE_PORTD_HOTPLUG_CPT | SDE_CRT_HOTPLUG_CPT;
  4989. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
  4990. WARN(crtc->base.enabled, "CRTC for pipe %c enabled\n",
  4991. pipe_name(crtc->pipe));
  4992. WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
  4993. WARN(plls->spll_refcount, "SPLL enabled\n");
  4994. WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
  4995. WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
  4996. WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
  4997. WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
  4998. "CPU PWM1 enabled\n");
  4999. WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
  5000. "CPU PWM2 enabled\n");
  5001. WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
  5002. "PCH PWM1 enabled\n");
  5003. WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
  5004. "Utility pin enabled\n");
  5005. WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
  5006. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  5007. val = I915_READ(DEIMR);
  5008. WARN((val & ~DE_PCH_EVENT_IVB) != val,
  5009. "Unexpected DEIMR bits enabled: 0x%x\n", val);
  5010. val = I915_READ(SDEIMR);
  5011. WARN((val & ~pch_hpd_mask) != val,
  5012. "Unexpected SDEIMR bits enabled: 0x%x\n", val);
  5013. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  5014. }
  5015. /*
  5016. * This function implements pieces of two sequences from BSpec:
  5017. * - Sequence for display software to disable LCPLL
  5018. * - Sequence for display software to allow package C8+
  5019. * The steps implemented here are just the steps that actually touch the LCPLL
  5020. * register. Callers should take care of disabling all the display engine
  5021. * functions, doing the mode unset, fixing interrupts, etc.
  5022. */
  5023. void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
  5024. bool switch_to_fclk, bool allow_power_down)
  5025. {
  5026. uint32_t val;
  5027. assert_can_disable_lcpll(dev_priv);
  5028. val = I915_READ(LCPLL_CTL);
  5029. if (switch_to_fclk) {
  5030. val |= LCPLL_CD_SOURCE_FCLK;
  5031. I915_WRITE(LCPLL_CTL, val);
  5032. if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
  5033. LCPLL_CD_SOURCE_FCLK_DONE, 1))
  5034. DRM_ERROR("Switching to FCLK failed\n");
  5035. val = I915_READ(LCPLL_CTL);
  5036. }
  5037. val |= LCPLL_PLL_DISABLE;
  5038. I915_WRITE(LCPLL_CTL, val);
  5039. POSTING_READ(LCPLL_CTL);
  5040. if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
  5041. DRM_ERROR("LCPLL still locked\n");
  5042. val = I915_READ(D_COMP);
  5043. val |= D_COMP_COMP_DISABLE;
  5044. I915_WRITE(D_COMP, val);
  5045. POSTING_READ(D_COMP);
  5046. ndelay(100);
  5047. if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
  5048. DRM_ERROR("D_COMP RCOMP still in progress\n");
  5049. if (allow_power_down) {
  5050. val = I915_READ(LCPLL_CTL);
  5051. val |= LCPLL_POWER_DOWN_ALLOW;
  5052. I915_WRITE(LCPLL_CTL, val);
  5053. POSTING_READ(LCPLL_CTL);
  5054. }
  5055. }
  5056. /*
  5057. * Fully restores LCPLL, disallowing power down and switching back to LCPLL
  5058. * source.
  5059. */
  5060. void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
  5061. {
  5062. uint32_t val;
  5063. val = I915_READ(LCPLL_CTL);
  5064. if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
  5065. LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
  5066. return;
  5067. if (val & LCPLL_POWER_DOWN_ALLOW) {
  5068. val &= ~LCPLL_POWER_DOWN_ALLOW;
  5069. I915_WRITE(LCPLL_CTL, val);
  5070. }
  5071. val = I915_READ(D_COMP);
  5072. val |= D_COMP_COMP_FORCE;
  5073. val &= ~D_COMP_COMP_DISABLE;
  5074. I915_WRITE(D_COMP, val);
  5075. I915_READ(D_COMP);
  5076. val = I915_READ(LCPLL_CTL);
  5077. val &= ~LCPLL_PLL_DISABLE;
  5078. I915_WRITE(LCPLL_CTL, val);
  5079. if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
  5080. DRM_ERROR("LCPLL not locked yet\n");
  5081. if (val & LCPLL_CD_SOURCE_FCLK) {
  5082. val = I915_READ(LCPLL_CTL);
  5083. val &= ~LCPLL_CD_SOURCE_FCLK;
  5084. I915_WRITE(LCPLL_CTL, val);
  5085. if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
  5086. LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
  5087. DRM_ERROR("Switching back to LCPLL failed\n");
  5088. }
  5089. }
  5090. static void haswell_modeset_global_resources(struct drm_device *dev)
  5091. {
  5092. bool enable = false;
  5093. struct intel_crtc *crtc;
  5094. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  5095. if (!crtc->base.enabled)
  5096. continue;
  5097. if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
  5098. crtc->config.cpu_transcoder != TRANSCODER_EDP)
  5099. enable = true;
  5100. }
  5101. intel_set_power_well(dev, enable);
  5102. }
  5103. static int haswell_crtc_mode_set(struct drm_crtc *crtc,
  5104. int x, int y,
  5105. struct drm_framebuffer *fb)
  5106. {
  5107. struct drm_device *dev = crtc->dev;
  5108. struct drm_i915_private *dev_priv = dev->dev_private;
  5109. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5110. int plane = intel_crtc->plane;
  5111. int ret;
  5112. if (!intel_ddi_pll_mode_set(crtc))
  5113. return -EINVAL;
  5114. /* Ensure that the cursor is valid for the new mode before changing... */
  5115. intel_crtc_update_cursor(crtc, true);
  5116. if (intel_crtc->config.has_dp_encoder)
  5117. intel_dp_set_m_n(intel_crtc);
  5118. intel_crtc->lowfreq_avail = false;
  5119. intel_set_pipe_timings(intel_crtc);
  5120. if (intel_crtc->config.has_pch_encoder) {
  5121. intel_cpu_transcoder_set_m_n(intel_crtc,
  5122. &intel_crtc->config.fdi_m_n);
  5123. }
  5124. haswell_set_pipeconf(crtc);
  5125. intel_set_pipe_csc(crtc);
  5126. /* Set up the display plane register */
  5127. I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
  5128. POSTING_READ(DSPCNTR(plane));
  5129. ret = intel_pipe_set_base(crtc, x, y, fb);
  5130. intel_update_watermarks(dev);
  5131. return ret;
  5132. }
  5133. static bool haswell_get_pipe_config(struct intel_crtc *crtc,
  5134. struct intel_crtc_config *pipe_config)
  5135. {
  5136. struct drm_device *dev = crtc->base.dev;
  5137. struct drm_i915_private *dev_priv = dev->dev_private;
  5138. enum intel_display_power_domain pfit_domain;
  5139. uint32_t tmp;
  5140. pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
  5141. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  5142. tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
  5143. if (tmp & TRANS_DDI_FUNC_ENABLE) {
  5144. enum pipe trans_edp_pipe;
  5145. switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
  5146. default:
  5147. WARN(1, "unknown pipe linked to edp transcoder\n");
  5148. case TRANS_DDI_EDP_INPUT_A_ONOFF:
  5149. case TRANS_DDI_EDP_INPUT_A_ON:
  5150. trans_edp_pipe = PIPE_A;
  5151. break;
  5152. case TRANS_DDI_EDP_INPUT_B_ONOFF:
  5153. trans_edp_pipe = PIPE_B;
  5154. break;
  5155. case TRANS_DDI_EDP_INPUT_C_ONOFF:
  5156. trans_edp_pipe = PIPE_C;
  5157. break;
  5158. }
  5159. if (trans_edp_pipe == crtc->pipe)
  5160. pipe_config->cpu_transcoder = TRANSCODER_EDP;
  5161. }
  5162. if (!intel_display_power_enabled(dev,
  5163. POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
  5164. return false;
  5165. tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
  5166. if (!(tmp & PIPECONF_ENABLE))
  5167. return false;
  5168. /*
  5169. * Haswell has only FDI/PCH transcoder A. It is which is connected to
  5170. * DDI E. So just check whether this pipe is wired to DDI E and whether
  5171. * the PCH transcoder is on.
  5172. */
  5173. tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
  5174. if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
  5175. I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
  5176. pipe_config->has_pch_encoder = true;
  5177. tmp = I915_READ(FDI_RX_CTL(PIPE_A));
  5178. pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
  5179. FDI_DP_PORT_WIDTH_SHIFT) + 1;
  5180. ironlake_get_fdi_m_n_config(crtc, pipe_config);
  5181. }
  5182. intel_get_pipe_timings(crtc, pipe_config);
  5183. pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
  5184. if (intel_display_power_enabled(dev, pfit_domain))
  5185. ironlake_get_pfit_config(crtc, pipe_config);
  5186. pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
  5187. (I915_READ(IPS_CTL) & IPS_ENABLE);
  5188. pipe_config->pixel_multiplier = 1;
  5189. return true;
  5190. }
  5191. static int intel_crtc_mode_set(struct drm_crtc *crtc,
  5192. int x, int y,
  5193. struct drm_framebuffer *fb)
  5194. {
  5195. struct drm_device *dev = crtc->dev;
  5196. struct drm_i915_private *dev_priv = dev->dev_private;
  5197. struct drm_encoder_helper_funcs *encoder_funcs;
  5198. struct intel_encoder *encoder;
  5199. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5200. struct drm_display_mode *adjusted_mode =
  5201. &intel_crtc->config.adjusted_mode;
  5202. struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
  5203. int pipe = intel_crtc->pipe;
  5204. int ret;
  5205. drm_vblank_pre_modeset(dev, pipe);
  5206. ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
  5207. drm_vblank_post_modeset(dev, pipe);
  5208. if (ret != 0)
  5209. return ret;
  5210. for_each_encoder_on_crtc(dev, crtc, encoder) {
  5211. DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
  5212. encoder->base.base.id,
  5213. drm_get_encoder_name(&encoder->base),
  5214. mode->base.id, mode->name);
  5215. if (encoder->mode_set) {
  5216. encoder->mode_set(encoder);
  5217. } else {
  5218. encoder_funcs = encoder->base.helper_private;
  5219. encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
  5220. }
  5221. }
  5222. return 0;
  5223. }
  5224. static bool intel_eld_uptodate(struct drm_connector *connector,
  5225. int reg_eldv, uint32_t bits_eldv,
  5226. int reg_elda, uint32_t bits_elda,
  5227. int reg_edid)
  5228. {
  5229. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5230. uint8_t *eld = connector->eld;
  5231. uint32_t i;
  5232. i = I915_READ(reg_eldv);
  5233. i &= bits_eldv;
  5234. if (!eld[0])
  5235. return !i;
  5236. if (!i)
  5237. return false;
  5238. i = I915_READ(reg_elda);
  5239. i &= ~bits_elda;
  5240. I915_WRITE(reg_elda, i);
  5241. for (i = 0; i < eld[2]; i++)
  5242. if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
  5243. return false;
  5244. return true;
  5245. }
  5246. static void g4x_write_eld(struct drm_connector *connector,
  5247. struct drm_crtc *crtc)
  5248. {
  5249. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5250. uint8_t *eld = connector->eld;
  5251. uint32_t eldv;
  5252. uint32_t len;
  5253. uint32_t i;
  5254. i = I915_READ(G4X_AUD_VID_DID);
  5255. if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
  5256. eldv = G4X_ELDV_DEVCL_DEVBLC;
  5257. else
  5258. eldv = G4X_ELDV_DEVCTG;
  5259. if (intel_eld_uptodate(connector,
  5260. G4X_AUD_CNTL_ST, eldv,
  5261. G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
  5262. G4X_HDMIW_HDMIEDID))
  5263. return;
  5264. i = I915_READ(G4X_AUD_CNTL_ST);
  5265. i &= ~(eldv | G4X_ELD_ADDR);
  5266. len = (i >> 9) & 0x1f; /* ELD buffer size */
  5267. I915_WRITE(G4X_AUD_CNTL_ST, i);
  5268. if (!eld[0])
  5269. return;
  5270. len = min_t(uint8_t, eld[2], len);
  5271. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5272. for (i = 0; i < len; i++)
  5273. I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
  5274. i = I915_READ(G4X_AUD_CNTL_ST);
  5275. i |= eldv;
  5276. I915_WRITE(G4X_AUD_CNTL_ST, i);
  5277. }
  5278. static void haswell_write_eld(struct drm_connector *connector,
  5279. struct drm_crtc *crtc)
  5280. {
  5281. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5282. uint8_t *eld = connector->eld;
  5283. struct drm_device *dev = crtc->dev;
  5284. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5285. uint32_t eldv;
  5286. uint32_t i;
  5287. int len;
  5288. int pipe = to_intel_crtc(crtc)->pipe;
  5289. int tmp;
  5290. int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
  5291. int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
  5292. int aud_config = HSW_AUD_CFG(pipe);
  5293. int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
  5294. DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
  5295. /* Audio output enable */
  5296. DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
  5297. tmp = I915_READ(aud_cntrl_st2);
  5298. tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
  5299. I915_WRITE(aud_cntrl_st2, tmp);
  5300. /* Wait for 1 vertical blank */
  5301. intel_wait_for_vblank(dev, pipe);
  5302. /* Set ELD valid state */
  5303. tmp = I915_READ(aud_cntrl_st2);
  5304. DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
  5305. tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
  5306. I915_WRITE(aud_cntrl_st2, tmp);
  5307. tmp = I915_READ(aud_cntrl_st2);
  5308. DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
  5309. /* Enable HDMI mode */
  5310. tmp = I915_READ(aud_config);
  5311. DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
  5312. /* clear N_programing_enable and N_value_index */
  5313. tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
  5314. I915_WRITE(aud_config, tmp);
  5315. DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
  5316. eldv = AUDIO_ELD_VALID_A << (pipe * 4);
  5317. intel_crtc->eld_vld = true;
  5318. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  5319. DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
  5320. eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
  5321. I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
  5322. } else
  5323. I915_WRITE(aud_config, 0);
  5324. if (intel_eld_uptodate(connector,
  5325. aud_cntrl_st2, eldv,
  5326. aud_cntl_st, IBX_ELD_ADDRESS,
  5327. hdmiw_hdmiedid))
  5328. return;
  5329. i = I915_READ(aud_cntrl_st2);
  5330. i &= ~eldv;
  5331. I915_WRITE(aud_cntrl_st2, i);
  5332. if (!eld[0])
  5333. return;
  5334. i = I915_READ(aud_cntl_st);
  5335. i &= ~IBX_ELD_ADDRESS;
  5336. I915_WRITE(aud_cntl_st, i);
  5337. i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
  5338. DRM_DEBUG_DRIVER("port num:%d\n", i);
  5339. len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
  5340. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5341. for (i = 0; i < len; i++)
  5342. I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
  5343. i = I915_READ(aud_cntrl_st2);
  5344. i |= eldv;
  5345. I915_WRITE(aud_cntrl_st2, i);
  5346. }
  5347. static void ironlake_write_eld(struct drm_connector *connector,
  5348. struct drm_crtc *crtc)
  5349. {
  5350. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5351. uint8_t *eld = connector->eld;
  5352. uint32_t eldv;
  5353. uint32_t i;
  5354. int len;
  5355. int hdmiw_hdmiedid;
  5356. int aud_config;
  5357. int aud_cntl_st;
  5358. int aud_cntrl_st2;
  5359. int pipe = to_intel_crtc(crtc)->pipe;
  5360. if (HAS_PCH_IBX(connector->dev)) {
  5361. hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
  5362. aud_config = IBX_AUD_CFG(pipe);
  5363. aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
  5364. aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
  5365. } else {
  5366. hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
  5367. aud_config = CPT_AUD_CFG(pipe);
  5368. aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
  5369. aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
  5370. }
  5371. DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
  5372. i = I915_READ(aud_cntl_st);
  5373. i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
  5374. if (!i) {
  5375. DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
  5376. /* operate blindly on all ports */
  5377. eldv = IBX_ELD_VALIDB;
  5378. eldv |= IBX_ELD_VALIDB << 4;
  5379. eldv |= IBX_ELD_VALIDB << 8;
  5380. } else {
  5381. DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
  5382. eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
  5383. }
  5384. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  5385. DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
  5386. eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
  5387. I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
  5388. } else
  5389. I915_WRITE(aud_config, 0);
  5390. if (intel_eld_uptodate(connector,
  5391. aud_cntrl_st2, eldv,
  5392. aud_cntl_st, IBX_ELD_ADDRESS,
  5393. hdmiw_hdmiedid))
  5394. return;
  5395. i = I915_READ(aud_cntrl_st2);
  5396. i &= ~eldv;
  5397. I915_WRITE(aud_cntrl_st2, i);
  5398. if (!eld[0])
  5399. return;
  5400. i = I915_READ(aud_cntl_st);
  5401. i &= ~IBX_ELD_ADDRESS;
  5402. I915_WRITE(aud_cntl_st, i);
  5403. len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
  5404. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5405. for (i = 0; i < len; i++)
  5406. I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
  5407. i = I915_READ(aud_cntrl_st2);
  5408. i |= eldv;
  5409. I915_WRITE(aud_cntrl_st2, i);
  5410. }
  5411. void intel_write_eld(struct drm_encoder *encoder,
  5412. struct drm_display_mode *mode)
  5413. {
  5414. struct drm_crtc *crtc = encoder->crtc;
  5415. struct drm_connector *connector;
  5416. struct drm_device *dev = encoder->dev;
  5417. struct drm_i915_private *dev_priv = dev->dev_private;
  5418. connector = drm_select_eld(encoder, mode);
  5419. if (!connector)
  5420. return;
  5421. DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5422. connector->base.id,
  5423. drm_get_connector_name(connector),
  5424. connector->encoder->base.id,
  5425. drm_get_encoder_name(connector->encoder));
  5426. connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
  5427. if (dev_priv->display.write_eld)
  5428. dev_priv->display.write_eld(connector, crtc);
  5429. }
  5430. /** Loads the palette/gamma unit for the CRTC with the prepared values */
  5431. void intel_crtc_load_lut(struct drm_crtc *crtc)
  5432. {
  5433. struct drm_device *dev = crtc->dev;
  5434. struct drm_i915_private *dev_priv = dev->dev_private;
  5435. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5436. enum pipe pipe = intel_crtc->pipe;
  5437. int palreg = PALETTE(pipe);
  5438. int i;
  5439. bool reenable_ips = false;
  5440. /* The clocks have to be on to load the palette. */
  5441. if (!crtc->enabled || !intel_crtc->active)
  5442. return;
  5443. if (!HAS_PCH_SPLIT(dev_priv->dev))
  5444. assert_pll_enabled(dev_priv, pipe);
  5445. /* use legacy palette for Ironlake */
  5446. if (HAS_PCH_SPLIT(dev))
  5447. palreg = LGC_PALETTE(pipe);
  5448. /* Workaround : Do not read or write the pipe palette/gamma data while
  5449. * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
  5450. */
  5451. if (intel_crtc->config.ips_enabled &&
  5452. ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
  5453. GAMMA_MODE_MODE_SPLIT)) {
  5454. hsw_disable_ips(intel_crtc);
  5455. reenable_ips = true;
  5456. }
  5457. for (i = 0; i < 256; i++) {
  5458. I915_WRITE(palreg + 4 * i,
  5459. (intel_crtc->lut_r[i] << 16) |
  5460. (intel_crtc->lut_g[i] << 8) |
  5461. intel_crtc->lut_b[i]);
  5462. }
  5463. if (reenable_ips)
  5464. hsw_enable_ips(intel_crtc);
  5465. }
  5466. static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
  5467. {
  5468. struct drm_device *dev = crtc->dev;
  5469. struct drm_i915_private *dev_priv = dev->dev_private;
  5470. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5471. bool visible = base != 0;
  5472. u32 cntl;
  5473. if (intel_crtc->cursor_visible == visible)
  5474. return;
  5475. cntl = I915_READ(_CURACNTR);
  5476. if (visible) {
  5477. /* On these chipsets we can only modify the base whilst
  5478. * the cursor is disabled.
  5479. */
  5480. I915_WRITE(_CURABASE, base);
  5481. cntl &= ~(CURSOR_FORMAT_MASK);
  5482. /* XXX width must be 64, stride 256 => 0x00 << 28 */
  5483. cntl |= CURSOR_ENABLE |
  5484. CURSOR_GAMMA_ENABLE |
  5485. CURSOR_FORMAT_ARGB;
  5486. } else
  5487. cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
  5488. I915_WRITE(_CURACNTR, cntl);
  5489. intel_crtc->cursor_visible = visible;
  5490. }
  5491. static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
  5492. {
  5493. struct drm_device *dev = crtc->dev;
  5494. struct drm_i915_private *dev_priv = dev->dev_private;
  5495. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5496. int pipe = intel_crtc->pipe;
  5497. bool visible = base != 0;
  5498. if (intel_crtc->cursor_visible != visible) {
  5499. uint32_t cntl = I915_READ(CURCNTR(pipe));
  5500. if (base) {
  5501. cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
  5502. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  5503. cntl |= pipe << 28; /* Connect to correct pipe */
  5504. } else {
  5505. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  5506. cntl |= CURSOR_MODE_DISABLE;
  5507. }
  5508. I915_WRITE(CURCNTR(pipe), cntl);
  5509. intel_crtc->cursor_visible = visible;
  5510. }
  5511. /* and commit changes on next vblank */
  5512. I915_WRITE(CURBASE(pipe), base);
  5513. }
  5514. static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
  5515. {
  5516. struct drm_device *dev = crtc->dev;
  5517. struct drm_i915_private *dev_priv = dev->dev_private;
  5518. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5519. int pipe = intel_crtc->pipe;
  5520. bool visible = base != 0;
  5521. if (intel_crtc->cursor_visible != visible) {
  5522. uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
  5523. if (base) {
  5524. cntl &= ~CURSOR_MODE;
  5525. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  5526. } else {
  5527. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  5528. cntl |= CURSOR_MODE_DISABLE;
  5529. }
  5530. if (IS_HASWELL(dev))
  5531. cntl |= CURSOR_PIPE_CSC_ENABLE;
  5532. I915_WRITE(CURCNTR_IVB(pipe), cntl);
  5533. intel_crtc->cursor_visible = visible;
  5534. }
  5535. /* and commit changes on next vblank */
  5536. I915_WRITE(CURBASE_IVB(pipe), base);
  5537. }
  5538. /* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
  5539. static void intel_crtc_update_cursor(struct drm_crtc *crtc,
  5540. bool on)
  5541. {
  5542. struct drm_device *dev = crtc->dev;
  5543. struct drm_i915_private *dev_priv = dev->dev_private;
  5544. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5545. int pipe = intel_crtc->pipe;
  5546. int x = intel_crtc->cursor_x;
  5547. int y = intel_crtc->cursor_y;
  5548. u32 base, pos;
  5549. bool visible;
  5550. pos = 0;
  5551. if (on && crtc->enabled && crtc->fb) {
  5552. base = intel_crtc->cursor_addr;
  5553. if (x > (int) crtc->fb->width)
  5554. base = 0;
  5555. if (y > (int) crtc->fb->height)
  5556. base = 0;
  5557. } else
  5558. base = 0;
  5559. if (x < 0) {
  5560. if (x + intel_crtc->cursor_width < 0)
  5561. base = 0;
  5562. pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
  5563. x = -x;
  5564. }
  5565. pos |= x << CURSOR_X_SHIFT;
  5566. if (y < 0) {
  5567. if (y + intel_crtc->cursor_height < 0)
  5568. base = 0;
  5569. pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
  5570. y = -y;
  5571. }
  5572. pos |= y << CURSOR_Y_SHIFT;
  5573. visible = base != 0;
  5574. if (!visible && !intel_crtc->cursor_visible)
  5575. return;
  5576. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
  5577. I915_WRITE(CURPOS_IVB(pipe), pos);
  5578. ivb_update_cursor(crtc, base);
  5579. } else {
  5580. I915_WRITE(CURPOS(pipe), pos);
  5581. if (IS_845G(dev) || IS_I865G(dev))
  5582. i845_update_cursor(crtc, base);
  5583. else
  5584. i9xx_update_cursor(crtc, base);
  5585. }
  5586. }
  5587. static int intel_crtc_cursor_set(struct drm_crtc *crtc,
  5588. struct drm_file *file,
  5589. uint32_t handle,
  5590. uint32_t width, uint32_t height)
  5591. {
  5592. struct drm_device *dev = crtc->dev;
  5593. struct drm_i915_private *dev_priv = dev->dev_private;
  5594. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5595. struct drm_i915_gem_object *obj;
  5596. uint32_t addr;
  5597. int ret;
  5598. /* if we want to turn off the cursor ignore width and height */
  5599. if (!handle) {
  5600. DRM_DEBUG_KMS("cursor off\n");
  5601. addr = 0;
  5602. obj = NULL;
  5603. mutex_lock(&dev->struct_mutex);
  5604. goto finish;
  5605. }
  5606. /* Currently we only support 64x64 cursors */
  5607. if (width != 64 || height != 64) {
  5608. DRM_ERROR("we currently only support 64x64 cursors\n");
  5609. return -EINVAL;
  5610. }
  5611. obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
  5612. if (&obj->base == NULL)
  5613. return -ENOENT;
  5614. if (obj->base.size < width * height * 4) {
  5615. DRM_ERROR("buffer is to small\n");
  5616. ret = -ENOMEM;
  5617. goto fail;
  5618. }
  5619. /* we only need to pin inside GTT if cursor is non-phy */
  5620. mutex_lock(&dev->struct_mutex);
  5621. if (!dev_priv->info->cursor_needs_physical) {
  5622. unsigned alignment;
  5623. if (obj->tiling_mode) {
  5624. DRM_ERROR("cursor cannot be tiled\n");
  5625. ret = -EINVAL;
  5626. goto fail_locked;
  5627. }
  5628. /* Note that the w/a also requires 2 PTE of padding following
  5629. * the bo. We currently fill all unused PTE with the shadow
  5630. * page and so we should always have valid PTE following the
  5631. * cursor preventing the VT-d warning.
  5632. */
  5633. alignment = 0;
  5634. if (need_vtd_wa(dev))
  5635. alignment = 64*1024;
  5636. ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
  5637. if (ret) {
  5638. DRM_ERROR("failed to move cursor bo into the GTT\n");
  5639. goto fail_locked;
  5640. }
  5641. ret = i915_gem_object_put_fence(obj);
  5642. if (ret) {
  5643. DRM_ERROR("failed to release fence for cursor");
  5644. goto fail_unpin;
  5645. }
  5646. addr = i915_gem_obj_ggtt_offset(obj);
  5647. } else {
  5648. int align = IS_I830(dev) ? 16 * 1024 : 256;
  5649. ret = i915_gem_attach_phys_object(dev, obj,
  5650. (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
  5651. align);
  5652. if (ret) {
  5653. DRM_ERROR("failed to attach phys object\n");
  5654. goto fail_locked;
  5655. }
  5656. addr = obj->phys_obj->handle->busaddr;
  5657. }
  5658. if (IS_GEN2(dev))
  5659. I915_WRITE(CURSIZE, (height << 12) | width);
  5660. finish:
  5661. if (intel_crtc->cursor_bo) {
  5662. if (dev_priv->info->cursor_needs_physical) {
  5663. if (intel_crtc->cursor_bo != obj)
  5664. i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
  5665. } else
  5666. i915_gem_object_unpin(intel_crtc->cursor_bo);
  5667. drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
  5668. }
  5669. mutex_unlock(&dev->struct_mutex);
  5670. intel_crtc->cursor_addr = addr;
  5671. intel_crtc->cursor_bo = obj;
  5672. intel_crtc->cursor_width = width;
  5673. intel_crtc->cursor_height = height;
  5674. intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
  5675. return 0;
  5676. fail_unpin:
  5677. i915_gem_object_unpin(obj);
  5678. fail_locked:
  5679. mutex_unlock(&dev->struct_mutex);
  5680. fail:
  5681. drm_gem_object_unreference_unlocked(&obj->base);
  5682. return ret;
  5683. }
  5684. static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
  5685. {
  5686. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5687. intel_crtc->cursor_x = x;
  5688. intel_crtc->cursor_y = y;
  5689. intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
  5690. return 0;
  5691. }
  5692. /** Sets the color ramps on behalf of RandR */
  5693. void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  5694. u16 blue, int regno)
  5695. {
  5696. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5697. intel_crtc->lut_r[regno] = red >> 8;
  5698. intel_crtc->lut_g[regno] = green >> 8;
  5699. intel_crtc->lut_b[regno] = blue >> 8;
  5700. }
  5701. void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  5702. u16 *blue, int regno)
  5703. {
  5704. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5705. *red = intel_crtc->lut_r[regno] << 8;
  5706. *green = intel_crtc->lut_g[regno] << 8;
  5707. *blue = intel_crtc->lut_b[regno] << 8;
  5708. }
  5709. static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  5710. u16 *blue, uint32_t start, uint32_t size)
  5711. {
  5712. int end = (start + size > 256) ? 256 : start + size, i;
  5713. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5714. for (i = start; i < end; i++) {
  5715. intel_crtc->lut_r[i] = red[i] >> 8;
  5716. intel_crtc->lut_g[i] = green[i] >> 8;
  5717. intel_crtc->lut_b[i] = blue[i] >> 8;
  5718. }
  5719. intel_crtc_load_lut(crtc);
  5720. }
  5721. /* VESA 640x480x72Hz mode to set on the pipe */
  5722. static struct drm_display_mode load_detect_mode = {
  5723. DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
  5724. 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  5725. };
  5726. static struct drm_framebuffer *
  5727. intel_framebuffer_create(struct drm_device *dev,
  5728. struct drm_mode_fb_cmd2 *mode_cmd,
  5729. struct drm_i915_gem_object *obj)
  5730. {
  5731. struct intel_framebuffer *intel_fb;
  5732. int ret;
  5733. intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
  5734. if (!intel_fb) {
  5735. drm_gem_object_unreference_unlocked(&obj->base);
  5736. return ERR_PTR(-ENOMEM);
  5737. }
  5738. ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
  5739. if (ret) {
  5740. drm_gem_object_unreference_unlocked(&obj->base);
  5741. kfree(intel_fb);
  5742. return ERR_PTR(ret);
  5743. }
  5744. return &intel_fb->base;
  5745. }
  5746. static u32
  5747. intel_framebuffer_pitch_for_width(int width, int bpp)
  5748. {
  5749. u32 pitch = DIV_ROUND_UP(width * bpp, 8);
  5750. return ALIGN(pitch, 64);
  5751. }
  5752. static u32
  5753. intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
  5754. {
  5755. u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
  5756. return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
  5757. }
  5758. static struct drm_framebuffer *
  5759. intel_framebuffer_create_for_mode(struct drm_device *dev,
  5760. struct drm_display_mode *mode,
  5761. int depth, int bpp)
  5762. {
  5763. struct drm_i915_gem_object *obj;
  5764. struct drm_mode_fb_cmd2 mode_cmd = { 0 };
  5765. obj = i915_gem_alloc_object(dev,
  5766. intel_framebuffer_size_for_mode(mode, bpp));
  5767. if (obj == NULL)
  5768. return ERR_PTR(-ENOMEM);
  5769. mode_cmd.width = mode->hdisplay;
  5770. mode_cmd.height = mode->vdisplay;
  5771. mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
  5772. bpp);
  5773. mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
  5774. return intel_framebuffer_create(dev, &mode_cmd, obj);
  5775. }
  5776. static struct drm_framebuffer *
  5777. mode_fits_in_fbdev(struct drm_device *dev,
  5778. struct drm_display_mode *mode)
  5779. {
  5780. struct drm_i915_private *dev_priv = dev->dev_private;
  5781. struct drm_i915_gem_object *obj;
  5782. struct drm_framebuffer *fb;
  5783. if (dev_priv->fbdev == NULL)
  5784. return NULL;
  5785. obj = dev_priv->fbdev->ifb.obj;
  5786. if (obj == NULL)
  5787. return NULL;
  5788. fb = &dev_priv->fbdev->ifb.base;
  5789. if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
  5790. fb->bits_per_pixel))
  5791. return NULL;
  5792. if (obj->base.size < mode->vdisplay * fb->pitches[0])
  5793. return NULL;
  5794. return fb;
  5795. }
  5796. bool intel_get_load_detect_pipe(struct drm_connector *connector,
  5797. struct drm_display_mode *mode,
  5798. struct intel_load_detect_pipe *old)
  5799. {
  5800. struct intel_crtc *intel_crtc;
  5801. struct intel_encoder *intel_encoder =
  5802. intel_attached_encoder(connector);
  5803. struct drm_crtc *possible_crtc;
  5804. struct drm_encoder *encoder = &intel_encoder->base;
  5805. struct drm_crtc *crtc = NULL;
  5806. struct drm_device *dev = encoder->dev;
  5807. struct drm_framebuffer *fb;
  5808. int i = -1;
  5809. DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5810. connector->base.id, drm_get_connector_name(connector),
  5811. encoder->base.id, drm_get_encoder_name(encoder));
  5812. /*
  5813. * Algorithm gets a little messy:
  5814. *
  5815. * - if the connector already has an assigned crtc, use it (but make
  5816. * sure it's on first)
  5817. *
  5818. * - try to find the first unused crtc that can drive this connector,
  5819. * and use that if we find one
  5820. */
  5821. /* See if we already have a CRTC for this connector */
  5822. if (encoder->crtc) {
  5823. crtc = encoder->crtc;
  5824. mutex_lock(&crtc->mutex);
  5825. old->dpms_mode = connector->dpms;
  5826. old->load_detect_temp = false;
  5827. /* Make sure the crtc and connector are running */
  5828. if (connector->dpms != DRM_MODE_DPMS_ON)
  5829. connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
  5830. return true;
  5831. }
  5832. /* Find an unused one (if possible) */
  5833. list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
  5834. i++;
  5835. if (!(encoder->possible_crtcs & (1 << i)))
  5836. continue;
  5837. if (!possible_crtc->enabled) {
  5838. crtc = possible_crtc;
  5839. break;
  5840. }
  5841. }
  5842. /*
  5843. * If we didn't find an unused CRTC, don't use any.
  5844. */
  5845. if (!crtc) {
  5846. DRM_DEBUG_KMS("no pipe available for load-detect\n");
  5847. return false;
  5848. }
  5849. mutex_lock(&crtc->mutex);
  5850. intel_encoder->new_crtc = to_intel_crtc(crtc);
  5851. to_intel_connector(connector)->new_encoder = intel_encoder;
  5852. intel_crtc = to_intel_crtc(crtc);
  5853. old->dpms_mode = connector->dpms;
  5854. old->load_detect_temp = true;
  5855. old->release_fb = NULL;
  5856. if (!mode)
  5857. mode = &load_detect_mode;
  5858. /* We need a framebuffer large enough to accommodate all accesses
  5859. * that the plane may generate whilst we perform load detection.
  5860. * We can not rely on the fbcon either being present (we get called
  5861. * during its initialisation to detect all boot displays, or it may
  5862. * not even exist) or that it is large enough to satisfy the
  5863. * requested mode.
  5864. */
  5865. fb = mode_fits_in_fbdev(dev, mode);
  5866. if (fb == NULL) {
  5867. DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
  5868. fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
  5869. old->release_fb = fb;
  5870. } else
  5871. DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
  5872. if (IS_ERR(fb)) {
  5873. DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
  5874. mutex_unlock(&crtc->mutex);
  5875. return false;
  5876. }
  5877. if (intel_set_mode(crtc, mode, 0, 0, fb)) {
  5878. DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
  5879. if (old->release_fb)
  5880. old->release_fb->funcs->destroy(old->release_fb);
  5881. mutex_unlock(&crtc->mutex);
  5882. return false;
  5883. }
  5884. /* let the connector get through one full cycle before testing */
  5885. intel_wait_for_vblank(dev, intel_crtc->pipe);
  5886. return true;
  5887. }
  5888. void intel_release_load_detect_pipe(struct drm_connector *connector,
  5889. struct intel_load_detect_pipe *old)
  5890. {
  5891. struct intel_encoder *intel_encoder =
  5892. intel_attached_encoder(connector);
  5893. struct drm_encoder *encoder = &intel_encoder->base;
  5894. struct drm_crtc *crtc = encoder->crtc;
  5895. DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5896. connector->base.id, drm_get_connector_name(connector),
  5897. encoder->base.id, drm_get_encoder_name(encoder));
  5898. if (old->load_detect_temp) {
  5899. to_intel_connector(connector)->new_encoder = NULL;
  5900. intel_encoder->new_crtc = NULL;
  5901. intel_set_mode(crtc, NULL, 0, 0, NULL);
  5902. if (old->release_fb) {
  5903. drm_framebuffer_unregister_private(old->release_fb);
  5904. drm_framebuffer_unreference(old->release_fb);
  5905. }
  5906. mutex_unlock(&crtc->mutex);
  5907. return;
  5908. }
  5909. /* Switch crtc and encoder back off if necessary */
  5910. if (old->dpms_mode != DRM_MODE_DPMS_ON)
  5911. connector->funcs->dpms(connector, old->dpms_mode);
  5912. mutex_unlock(&crtc->mutex);
  5913. }
  5914. /* Returns the clock of the currently programmed mode of the given pipe. */
  5915. static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
  5916. struct intel_crtc_config *pipe_config)
  5917. {
  5918. struct drm_device *dev = crtc->base.dev;
  5919. struct drm_i915_private *dev_priv = dev->dev_private;
  5920. int pipe = pipe_config->cpu_transcoder;
  5921. u32 dpll = I915_READ(DPLL(pipe));
  5922. u32 fp;
  5923. intel_clock_t clock;
  5924. if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
  5925. fp = I915_READ(FP0(pipe));
  5926. else
  5927. fp = I915_READ(FP1(pipe));
  5928. clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
  5929. if (IS_PINEVIEW(dev)) {
  5930. clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
  5931. clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
  5932. } else {
  5933. clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
  5934. clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
  5935. }
  5936. if (!IS_GEN2(dev)) {
  5937. if (IS_PINEVIEW(dev))
  5938. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
  5939. DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
  5940. else
  5941. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
  5942. DPLL_FPA01_P1_POST_DIV_SHIFT);
  5943. switch (dpll & DPLL_MODE_MASK) {
  5944. case DPLLB_MODE_DAC_SERIAL:
  5945. clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
  5946. 5 : 10;
  5947. break;
  5948. case DPLLB_MODE_LVDS:
  5949. clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
  5950. 7 : 14;
  5951. break;
  5952. default:
  5953. DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
  5954. "mode\n", (int)(dpll & DPLL_MODE_MASK));
  5955. pipe_config->adjusted_mode.clock = 0;
  5956. return;
  5957. }
  5958. if (IS_PINEVIEW(dev))
  5959. pineview_clock(96000, &clock);
  5960. else
  5961. i9xx_clock(96000, &clock);
  5962. } else {
  5963. bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
  5964. if (is_lvds) {
  5965. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
  5966. DPLL_FPA01_P1_POST_DIV_SHIFT);
  5967. clock.p2 = 14;
  5968. if ((dpll & PLL_REF_INPUT_MASK) ==
  5969. PLLB_REF_INPUT_SPREADSPECTRUMIN) {
  5970. /* XXX: might not be 66MHz */
  5971. i9xx_clock(66000, &clock);
  5972. } else
  5973. i9xx_clock(48000, &clock);
  5974. } else {
  5975. if (dpll & PLL_P1_DIVIDE_BY_TWO)
  5976. clock.p1 = 2;
  5977. else {
  5978. clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
  5979. DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
  5980. }
  5981. if (dpll & PLL_P2_DIVIDE_BY_4)
  5982. clock.p2 = 4;
  5983. else
  5984. clock.p2 = 2;
  5985. i9xx_clock(48000, &clock);
  5986. }
  5987. }
  5988. pipe_config->adjusted_mode.clock = clock.dot *
  5989. pipe_config->pixel_multiplier;
  5990. }
  5991. static void ironlake_crtc_clock_get(struct intel_crtc *crtc,
  5992. struct intel_crtc_config *pipe_config)
  5993. {
  5994. struct drm_device *dev = crtc->base.dev;
  5995. struct drm_i915_private *dev_priv = dev->dev_private;
  5996. enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
  5997. int link_freq, repeat;
  5998. u64 clock;
  5999. u32 link_m, link_n;
  6000. repeat = pipe_config->pixel_multiplier;
  6001. /*
  6002. * The calculation for the data clock is:
  6003. * pixel_clock = ((m/n)*(link_clock * nr_lanes * repeat))/bpp
  6004. * But we want to avoid losing precison if possible, so:
  6005. * pixel_clock = ((m * link_clock * nr_lanes * repeat)/(n*bpp))
  6006. *
  6007. * and the link clock is simpler:
  6008. * link_clock = (m * link_clock * repeat) / n
  6009. */
  6010. /*
  6011. * We need to get the FDI or DP link clock here to derive
  6012. * the M/N dividers.
  6013. *
  6014. * For FDI, we read it from the BIOS or use a fixed 2.7GHz.
  6015. * For DP, it's either 1.62GHz or 2.7GHz.
  6016. * We do our calculations in 10*MHz since we don't need much precison.
  6017. */
  6018. if (pipe_config->has_pch_encoder)
  6019. link_freq = intel_fdi_link_freq(dev) * 10000;
  6020. else
  6021. link_freq = pipe_config->port_clock;
  6022. link_m = I915_READ(PIPE_LINK_M1(cpu_transcoder));
  6023. link_n = I915_READ(PIPE_LINK_N1(cpu_transcoder));
  6024. if (!link_m || !link_n)
  6025. return;
  6026. clock = ((u64)link_m * (u64)link_freq * (u64)repeat);
  6027. do_div(clock, link_n);
  6028. pipe_config->adjusted_mode.clock = clock;
  6029. }
  6030. /** Returns the currently programmed mode of the given pipe. */
  6031. struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
  6032. struct drm_crtc *crtc)
  6033. {
  6034. struct drm_i915_private *dev_priv = dev->dev_private;
  6035. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6036. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  6037. struct drm_display_mode *mode;
  6038. struct intel_crtc_config pipe_config;
  6039. int htot = I915_READ(HTOTAL(cpu_transcoder));
  6040. int hsync = I915_READ(HSYNC(cpu_transcoder));
  6041. int vtot = I915_READ(VTOTAL(cpu_transcoder));
  6042. int vsync = I915_READ(VSYNC(cpu_transcoder));
  6043. mode = kzalloc(sizeof(*mode), GFP_KERNEL);
  6044. if (!mode)
  6045. return NULL;
  6046. /*
  6047. * Construct a pipe_config sufficient for getting the clock info
  6048. * back out of crtc_clock_get.
  6049. *
  6050. * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
  6051. * to use a real value here instead.
  6052. */
  6053. pipe_config.cpu_transcoder = (enum transcoder) intel_crtc->pipe;
  6054. pipe_config.pixel_multiplier = 1;
  6055. i9xx_crtc_clock_get(intel_crtc, &pipe_config);
  6056. mode->clock = pipe_config.adjusted_mode.clock;
  6057. mode->hdisplay = (htot & 0xffff) + 1;
  6058. mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
  6059. mode->hsync_start = (hsync & 0xffff) + 1;
  6060. mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
  6061. mode->vdisplay = (vtot & 0xffff) + 1;
  6062. mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
  6063. mode->vsync_start = (vsync & 0xffff) + 1;
  6064. mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
  6065. drm_mode_set_name(mode);
  6066. return mode;
  6067. }
  6068. static void intel_increase_pllclock(struct drm_crtc *crtc)
  6069. {
  6070. struct drm_device *dev = crtc->dev;
  6071. drm_i915_private_t *dev_priv = dev->dev_private;
  6072. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6073. int pipe = intel_crtc->pipe;
  6074. int dpll_reg = DPLL(pipe);
  6075. int dpll;
  6076. if (HAS_PCH_SPLIT(dev))
  6077. return;
  6078. if (!dev_priv->lvds_downclock_avail)
  6079. return;
  6080. dpll = I915_READ(dpll_reg);
  6081. if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
  6082. DRM_DEBUG_DRIVER("upclocking LVDS\n");
  6083. assert_panel_unlocked(dev_priv, pipe);
  6084. dpll &= ~DISPLAY_RATE_SELECT_FPA1;
  6085. I915_WRITE(dpll_reg, dpll);
  6086. intel_wait_for_vblank(dev, pipe);
  6087. dpll = I915_READ(dpll_reg);
  6088. if (dpll & DISPLAY_RATE_SELECT_FPA1)
  6089. DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
  6090. }
  6091. }
  6092. static void intel_decrease_pllclock(struct drm_crtc *crtc)
  6093. {
  6094. struct drm_device *dev = crtc->dev;
  6095. drm_i915_private_t *dev_priv = dev->dev_private;
  6096. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6097. if (HAS_PCH_SPLIT(dev))
  6098. return;
  6099. if (!dev_priv->lvds_downclock_avail)
  6100. return;
  6101. /*
  6102. * Since this is called by a timer, we should never get here in
  6103. * the manual case.
  6104. */
  6105. if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
  6106. int pipe = intel_crtc->pipe;
  6107. int dpll_reg = DPLL(pipe);
  6108. int dpll;
  6109. DRM_DEBUG_DRIVER("downclocking LVDS\n");
  6110. assert_panel_unlocked(dev_priv, pipe);
  6111. dpll = I915_READ(dpll_reg);
  6112. dpll |= DISPLAY_RATE_SELECT_FPA1;
  6113. I915_WRITE(dpll_reg, dpll);
  6114. intel_wait_for_vblank(dev, pipe);
  6115. dpll = I915_READ(dpll_reg);
  6116. if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
  6117. DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
  6118. }
  6119. }
  6120. void intel_mark_busy(struct drm_device *dev)
  6121. {
  6122. i915_update_gfx_val(dev->dev_private);
  6123. }
  6124. void intel_mark_idle(struct drm_device *dev)
  6125. {
  6126. struct drm_crtc *crtc;
  6127. if (!i915_powersave)
  6128. return;
  6129. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  6130. if (!crtc->fb)
  6131. continue;
  6132. intel_decrease_pllclock(crtc);
  6133. }
  6134. }
  6135. void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
  6136. struct intel_ring_buffer *ring)
  6137. {
  6138. struct drm_device *dev = obj->base.dev;
  6139. struct drm_crtc *crtc;
  6140. if (!i915_powersave)
  6141. return;
  6142. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  6143. if (!crtc->fb)
  6144. continue;
  6145. if (to_intel_framebuffer(crtc->fb)->obj != obj)
  6146. continue;
  6147. intel_increase_pllclock(crtc);
  6148. if (ring && intel_fbc_enabled(dev))
  6149. ring->fbc_dirty = true;
  6150. }
  6151. }
  6152. static void intel_crtc_destroy(struct drm_crtc *crtc)
  6153. {
  6154. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6155. struct drm_device *dev = crtc->dev;
  6156. struct intel_unpin_work *work;
  6157. unsigned long flags;
  6158. spin_lock_irqsave(&dev->event_lock, flags);
  6159. work = intel_crtc->unpin_work;
  6160. intel_crtc->unpin_work = NULL;
  6161. spin_unlock_irqrestore(&dev->event_lock, flags);
  6162. if (work) {
  6163. cancel_work_sync(&work->work);
  6164. kfree(work);
  6165. }
  6166. intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
  6167. drm_crtc_cleanup(crtc);
  6168. kfree(intel_crtc);
  6169. }
  6170. static void intel_unpin_work_fn(struct work_struct *__work)
  6171. {
  6172. struct intel_unpin_work *work =
  6173. container_of(__work, struct intel_unpin_work, work);
  6174. struct drm_device *dev = work->crtc->dev;
  6175. mutex_lock(&dev->struct_mutex);
  6176. intel_unpin_fb_obj(work->old_fb_obj);
  6177. drm_gem_object_unreference(&work->pending_flip_obj->base);
  6178. drm_gem_object_unreference(&work->old_fb_obj->base);
  6179. intel_update_fbc(dev);
  6180. mutex_unlock(&dev->struct_mutex);
  6181. BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
  6182. atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
  6183. kfree(work);
  6184. }
  6185. static void do_intel_finish_page_flip(struct drm_device *dev,
  6186. struct drm_crtc *crtc)
  6187. {
  6188. drm_i915_private_t *dev_priv = dev->dev_private;
  6189. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6190. struct intel_unpin_work *work;
  6191. unsigned long flags;
  6192. /* Ignore early vblank irqs */
  6193. if (intel_crtc == NULL)
  6194. return;
  6195. spin_lock_irqsave(&dev->event_lock, flags);
  6196. work = intel_crtc->unpin_work;
  6197. /* Ensure we don't miss a work->pending update ... */
  6198. smp_rmb();
  6199. if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  6200. spin_unlock_irqrestore(&dev->event_lock, flags);
  6201. return;
  6202. }
  6203. /* and that the unpin work is consistent wrt ->pending. */
  6204. smp_rmb();
  6205. intel_crtc->unpin_work = NULL;
  6206. if (work->event)
  6207. drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
  6208. drm_vblank_put(dev, intel_crtc->pipe);
  6209. spin_unlock_irqrestore(&dev->event_lock, flags);
  6210. wake_up_all(&dev_priv->pending_flip_queue);
  6211. queue_work(dev_priv->wq, &work->work);
  6212. trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
  6213. }
  6214. void intel_finish_page_flip(struct drm_device *dev, int pipe)
  6215. {
  6216. drm_i915_private_t *dev_priv = dev->dev_private;
  6217. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  6218. do_intel_finish_page_flip(dev, crtc);
  6219. }
  6220. void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
  6221. {
  6222. drm_i915_private_t *dev_priv = dev->dev_private;
  6223. struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
  6224. do_intel_finish_page_flip(dev, crtc);
  6225. }
  6226. void intel_prepare_page_flip(struct drm_device *dev, int plane)
  6227. {
  6228. drm_i915_private_t *dev_priv = dev->dev_private;
  6229. struct intel_crtc *intel_crtc =
  6230. to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
  6231. unsigned long flags;
  6232. /* NB: An MMIO update of the plane base pointer will also
  6233. * generate a page-flip completion irq, i.e. every modeset
  6234. * is also accompanied by a spurious intel_prepare_page_flip().
  6235. */
  6236. spin_lock_irqsave(&dev->event_lock, flags);
  6237. if (intel_crtc->unpin_work)
  6238. atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
  6239. spin_unlock_irqrestore(&dev->event_lock, flags);
  6240. }
  6241. inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
  6242. {
  6243. /* Ensure that the work item is consistent when activating it ... */
  6244. smp_wmb();
  6245. atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
  6246. /* and that it is marked active as soon as the irq could fire. */
  6247. smp_wmb();
  6248. }
  6249. static int intel_gen2_queue_flip(struct drm_device *dev,
  6250. struct drm_crtc *crtc,
  6251. struct drm_framebuffer *fb,
  6252. struct drm_i915_gem_object *obj)
  6253. {
  6254. struct drm_i915_private *dev_priv = dev->dev_private;
  6255. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6256. u32 flip_mask;
  6257. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6258. int ret;
  6259. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6260. if (ret)
  6261. goto err;
  6262. ret = intel_ring_begin(ring, 6);
  6263. if (ret)
  6264. goto err_unpin;
  6265. /* Can't queue multiple flips, so wait for the previous
  6266. * one to finish before executing the next.
  6267. */
  6268. if (intel_crtc->plane)
  6269. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  6270. else
  6271. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  6272. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
  6273. intel_ring_emit(ring, MI_NOOP);
  6274. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6275. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6276. intel_ring_emit(ring, fb->pitches[0]);
  6277. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  6278. intel_ring_emit(ring, 0); /* aux display base address, unused */
  6279. intel_mark_page_flip_active(intel_crtc);
  6280. intel_ring_advance(ring);
  6281. return 0;
  6282. err_unpin:
  6283. intel_unpin_fb_obj(obj);
  6284. err:
  6285. return ret;
  6286. }
  6287. static int intel_gen3_queue_flip(struct drm_device *dev,
  6288. struct drm_crtc *crtc,
  6289. struct drm_framebuffer *fb,
  6290. struct drm_i915_gem_object *obj)
  6291. {
  6292. struct drm_i915_private *dev_priv = dev->dev_private;
  6293. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6294. u32 flip_mask;
  6295. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6296. int ret;
  6297. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6298. if (ret)
  6299. goto err;
  6300. ret = intel_ring_begin(ring, 6);
  6301. if (ret)
  6302. goto err_unpin;
  6303. if (intel_crtc->plane)
  6304. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  6305. else
  6306. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  6307. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
  6308. intel_ring_emit(ring, MI_NOOP);
  6309. intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
  6310. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6311. intel_ring_emit(ring, fb->pitches[0]);
  6312. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  6313. intel_ring_emit(ring, MI_NOOP);
  6314. intel_mark_page_flip_active(intel_crtc);
  6315. intel_ring_advance(ring);
  6316. return 0;
  6317. err_unpin:
  6318. intel_unpin_fb_obj(obj);
  6319. err:
  6320. return ret;
  6321. }
  6322. static int intel_gen4_queue_flip(struct drm_device *dev,
  6323. struct drm_crtc *crtc,
  6324. struct drm_framebuffer *fb,
  6325. struct drm_i915_gem_object *obj)
  6326. {
  6327. struct drm_i915_private *dev_priv = dev->dev_private;
  6328. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6329. uint32_t pf, pipesrc;
  6330. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6331. int ret;
  6332. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6333. if (ret)
  6334. goto err;
  6335. ret = intel_ring_begin(ring, 4);
  6336. if (ret)
  6337. goto err_unpin;
  6338. /* i965+ uses the linear or tiled offsets from the
  6339. * Display Registers (which do not change across a page-flip)
  6340. * so we need only reprogram the base address.
  6341. */
  6342. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6343. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6344. intel_ring_emit(ring, fb->pitches[0]);
  6345. intel_ring_emit(ring,
  6346. (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
  6347. obj->tiling_mode);
  6348. /* XXX Enabling the panel-fitter across page-flip is so far
  6349. * untested on non-native modes, so ignore it for now.
  6350. * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
  6351. */
  6352. pf = 0;
  6353. pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
  6354. intel_ring_emit(ring, pf | pipesrc);
  6355. intel_mark_page_flip_active(intel_crtc);
  6356. intel_ring_advance(ring);
  6357. return 0;
  6358. err_unpin:
  6359. intel_unpin_fb_obj(obj);
  6360. err:
  6361. return ret;
  6362. }
  6363. static int intel_gen6_queue_flip(struct drm_device *dev,
  6364. struct drm_crtc *crtc,
  6365. struct drm_framebuffer *fb,
  6366. struct drm_i915_gem_object *obj)
  6367. {
  6368. struct drm_i915_private *dev_priv = dev->dev_private;
  6369. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6370. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6371. uint32_t pf, pipesrc;
  6372. int ret;
  6373. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6374. if (ret)
  6375. goto err;
  6376. ret = intel_ring_begin(ring, 4);
  6377. if (ret)
  6378. goto err_unpin;
  6379. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6380. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6381. intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
  6382. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  6383. /* Contrary to the suggestions in the documentation,
  6384. * "Enable Panel Fitter" does not seem to be required when page
  6385. * flipping with a non-native mode, and worse causes a normal
  6386. * modeset to fail.
  6387. * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
  6388. */
  6389. pf = 0;
  6390. pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
  6391. intel_ring_emit(ring, pf | pipesrc);
  6392. intel_mark_page_flip_active(intel_crtc);
  6393. intel_ring_advance(ring);
  6394. return 0;
  6395. err_unpin:
  6396. intel_unpin_fb_obj(obj);
  6397. err:
  6398. return ret;
  6399. }
  6400. /*
  6401. * On gen7 we currently use the blit ring because (in early silicon at least)
  6402. * the render ring doesn't give us interrpts for page flip completion, which
  6403. * means clients will hang after the first flip is queued. Fortunately the
  6404. * blit ring generates interrupts properly, so use it instead.
  6405. */
  6406. static int intel_gen7_queue_flip(struct drm_device *dev,
  6407. struct drm_crtc *crtc,
  6408. struct drm_framebuffer *fb,
  6409. struct drm_i915_gem_object *obj)
  6410. {
  6411. struct drm_i915_private *dev_priv = dev->dev_private;
  6412. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6413. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  6414. uint32_t plane_bit = 0;
  6415. int ret;
  6416. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6417. if (ret)
  6418. goto err;
  6419. switch(intel_crtc->plane) {
  6420. case PLANE_A:
  6421. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
  6422. break;
  6423. case PLANE_B:
  6424. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
  6425. break;
  6426. case PLANE_C:
  6427. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
  6428. break;
  6429. default:
  6430. WARN_ONCE(1, "unknown plane in flip command\n");
  6431. ret = -ENODEV;
  6432. goto err_unpin;
  6433. }
  6434. ret = intel_ring_begin(ring, 4);
  6435. if (ret)
  6436. goto err_unpin;
  6437. intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
  6438. intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
  6439. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  6440. intel_ring_emit(ring, (MI_NOOP));
  6441. intel_mark_page_flip_active(intel_crtc);
  6442. intel_ring_advance(ring);
  6443. return 0;
  6444. err_unpin:
  6445. intel_unpin_fb_obj(obj);
  6446. err:
  6447. return ret;
  6448. }
  6449. static int intel_default_queue_flip(struct drm_device *dev,
  6450. struct drm_crtc *crtc,
  6451. struct drm_framebuffer *fb,
  6452. struct drm_i915_gem_object *obj)
  6453. {
  6454. return -ENODEV;
  6455. }
  6456. static int intel_crtc_page_flip(struct drm_crtc *crtc,
  6457. struct drm_framebuffer *fb,
  6458. struct drm_pending_vblank_event *event)
  6459. {
  6460. struct drm_device *dev = crtc->dev;
  6461. struct drm_i915_private *dev_priv = dev->dev_private;
  6462. struct drm_framebuffer *old_fb = crtc->fb;
  6463. struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
  6464. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6465. struct intel_unpin_work *work;
  6466. unsigned long flags;
  6467. int ret;
  6468. /* Can't change pixel format via MI display flips. */
  6469. if (fb->pixel_format != crtc->fb->pixel_format)
  6470. return -EINVAL;
  6471. /*
  6472. * TILEOFF/LINOFF registers can't be changed via MI display flips.
  6473. * Note that pitch changes could also affect these register.
  6474. */
  6475. if (INTEL_INFO(dev)->gen > 3 &&
  6476. (fb->offsets[0] != crtc->fb->offsets[0] ||
  6477. fb->pitches[0] != crtc->fb->pitches[0]))
  6478. return -EINVAL;
  6479. work = kzalloc(sizeof *work, GFP_KERNEL);
  6480. if (work == NULL)
  6481. return -ENOMEM;
  6482. work->event = event;
  6483. work->crtc = crtc;
  6484. work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
  6485. INIT_WORK(&work->work, intel_unpin_work_fn);
  6486. ret = drm_vblank_get(dev, intel_crtc->pipe);
  6487. if (ret)
  6488. goto free_work;
  6489. /* We borrow the event spin lock for protecting unpin_work */
  6490. spin_lock_irqsave(&dev->event_lock, flags);
  6491. if (intel_crtc->unpin_work) {
  6492. spin_unlock_irqrestore(&dev->event_lock, flags);
  6493. kfree(work);
  6494. drm_vblank_put(dev, intel_crtc->pipe);
  6495. DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
  6496. return -EBUSY;
  6497. }
  6498. intel_crtc->unpin_work = work;
  6499. spin_unlock_irqrestore(&dev->event_lock, flags);
  6500. if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
  6501. flush_workqueue(dev_priv->wq);
  6502. ret = i915_mutex_lock_interruptible(dev);
  6503. if (ret)
  6504. goto cleanup;
  6505. /* Reference the objects for the scheduled work. */
  6506. drm_gem_object_reference(&work->old_fb_obj->base);
  6507. drm_gem_object_reference(&obj->base);
  6508. crtc->fb = fb;
  6509. work->pending_flip_obj = obj;
  6510. work->enable_stall_check = true;
  6511. atomic_inc(&intel_crtc->unpin_work_count);
  6512. intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
  6513. ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
  6514. if (ret)
  6515. goto cleanup_pending;
  6516. intel_disable_fbc(dev);
  6517. intel_mark_fb_busy(obj, NULL);
  6518. mutex_unlock(&dev->struct_mutex);
  6519. trace_i915_flip_request(intel_crtc->plane, obj);
  6520. return 0;
  6521. cleanup_pending:
  6522. atomic_dec(&intel_crtc->unpin_work_count);
  6523. crtc->fb = old_fb;
  6524. drm_gem_object_unreference(&work->old_fb_obj->base);
  6525. drm_gem_object_unreference(&obj->base);
  6526. mutex_unlock(&dev->struct_mutex);
  6527. cleanup:
  6528. spin_lock_irqsave(&dev->event_lock, flags);
  6529. intel_crtc->unpin_work = NULL;
  6530. spin_unlock_irqrestore(&dev->event_lock, flags);
  6531. drm_vblank_put(dev, intel_crtc->pipe);
  6532. free_work:
  6533. kfree(work);
  6534. return ret;
  6535. }
  6536. static struct drm_crtc_helper_funcs intel_helper_funcs = {
  6537. .mode_set_base_atomic = intel_pipe_set_base_atomic,
  6538. .load_lut = intel_crtc_load_lut,
  6539. };
  6540. static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
  6541. struct drm_crtc *crtc)
  6542. {
  6543. struct drm_device *dev;
  6544. struct drm_crtc *tmp;
  6545. int crtc_mask = 1;
  6546. WARN(!crtc, "checking null crtc?\n");
  6547. dev = crtc->dev;
  6548. list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
  6549. if (tmp == crtc)
  6550. break;
  6551. crtc_mask <<= 1;
  6552. }
  6553. if (encoder->possible_crtcs & crtc_mask)
  6554. return true;
  6555. return false;
  6556. }
  6557. /**
  6558. * intel_modeset_update_staged_output_state
  6559. *
  6560. * Updates the staged output configuration state, e.g. after we've read out the
  6561. * current hw state.
  6562. */
  6563. static void intel_modeset_update_staged_output_state(struct drm_device *dev)
  6564. {
  6565. struct intel_encoder *encoder;
  6566. struct intel_connector *connector;
  6567. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6568. base.head) {
  6569. connector->new_encoder =
  6570. to_intel_encoder(connector->base.encoder);
  6571. }
  6572. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6573. base.head) {
  6574. encoder->new_crtc =
  6575. to_intel_crtc(encoder->base.crtc);
  6576. }
  6577. }
  6578. /**
  6579. * intel_modeset_commit_output_state
  6580. *
  6581. * This function copies the stage display pipe configuration to the real one.
  6582. */
  6583. static void intel_modeset_commit_output_state(struct drm_device *dev)
  6584. {
  6585. struct intel_encoder *encoder;
  6586. struct intel_connector *connector;
  6587. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6588. base.head) {
  6589. connector->base.encoder = &connector->new_encoder->base;
  6590. }
  6591. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6592. base.head) {
  6593. encoder->base.crtc = &encoder->new_crtc->base;
  6594. }
  6595. }
  6596. static void
  6597. connected_sink_compute_bpp(struct intel_connector * connector,
  6598. struct intel_crtc_config *pipe_config)
  6599. {
  6600. int bpp = pipe_config->pipe_bpp;
  6601. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
  6602. connector->base.base.id,
  6603. drm_get_connector_name(&connector->base));
  6604. /* Don't use an invalid EDID bpc value */
  6605. if (connector->base.display_info.bpc &&
  6606. connector->base.display_info.bpc * 3 < bpp) {
  6607. DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
  6608. bpp, connector->base.display_info.bpc*3);
  6609. pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
  6610. }
  6611. /* Clamp bpp to 8 on screens without EDID 1.4 */
  6612. if (connector->base.display_info.bpc == 0 && bpp > 24) {
  6613. DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
  6614. bpp);
  6615. pipe_config->pipe_bpp = 24;
  6616. }
  6617. }
  6618. static int
  6619. compute_baseline_pipe_bpp(struct intel_crtc *crtc,
  6620. struct drm_framebuffer *fb,
  6621. struct intel_crtc_config *pipe_config)
  6622. {
  6623. struct drm_device *dev = crtc->base.dev;
  6624. struct intel_connector *connector;
  6625. int bpp;
  6626. switch (fb->pixel_format) {
  6627. case DRM_FORMAT_C8:
  6628. bpp = 8*3; /* since we go through a colormap */
  6629. break;
  6630. case DRM_FORMAT_XRGB1555:
  6631. case DRM_FORMAT_ARGB1555:
  6632. /* checked in intel_framebuffer_init already */
  6633. if (WARN_ON(INTEL_INFO(dev)->gen > 3))
  6634. return -EINVAL;
  6635. case DRM_FORMAT_RGB565:
  6636. bpp = 6*3; /* min is 18bpp */
  6637. break;
  6638. case DRM_FORMAT_XBGR8888:
  6639. case DRM_FORMAT_ABGR8888:
  6640. /* checked in intel_framebuffer_init already */
  6641. if (WARN_ON(INTEL_INFO(dev)->gen < 4))
  6642. return -EINVAL;
  6643. case DRM_FORMAT_XRGB8888:
  6644. case DRM_FORMAT_ARGB8888:
  6645. bpp = 8*3;
  6646. break;
  6647. case DRM_FORMAT_XRGB2101010:
  6648. case DRM_FORMAT_ARGB2101010:
  6649. case DRM_FORMAT_XBGR2101010:
  6650. case DRM_FORMAT_ABGR2101010:
  6651. /* checked in intel_framebuffer_init already */
  6652. if (WARN_ON(INTEL_INFO(dev)->gen < 4))
  6653. return -EINVAL;
  6654. bpp = 10*3;
  6655. break;
  6656. /* TODO: gen4+ supports 16 bpc floating point, too. */
  6657. default:
  6658. DRM_DEBUG_KMS("unsupported depth\n");
  6659. return -EINVAL;
  6660. }
  6661. pipe_config->pipe_bpp = bpp;
  6662. /* Clamp display bpp to EDID value */
  6663. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6664. base.head) {
  6665. if (!connector->new_encoder ||
  6666. connector->new_encoder->new_crtc != crtc)
  6667. continue;
  6668. connected_sink_compute_bpp(connector, pipe_config);
  6669. }
  6670. return bpp;
  6671. }
  6672. static void intel_dump_pipe_config(struct intel_crtc *crtc,
  6673. struct intel_crtc_config *pipe_config,
  6674. const char *context)
  6675. {
  6676. DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
  6677. context, pipe_name(crtc->pipe));
  6678. DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
  6679. DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
  6680. pipe_config->pipe_bpp, pipe_config->dither);
  6681. DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
  6682. pipe_config->has_pch_encoder,
  6683. pipe_config->fdi_lanes,
  6684. pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
  6685. pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
  6686. pipe_config->fdi_m_n.tu);
  6687. DRM_DEBUG_KMS("requested mode:\n");
  6688. drm_mode_debug_printmodeline(&pipe_config->requested_mode);
  6689. DRM_DEBUG_KMS("adjusted mode:\n");
  6690. drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
  6691. DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
  6692. pipe_config->gmch_pfit.control,
  6693. pipe_config->gmch_pfit.pgm_ratios,
  6694. pipe_config->gmch_pfit.lvds_border_bits);
  6695. DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
  6696. pipe_config->pch_pfit.pos,
  6697. pipe_config->pch_pfit.size);
  6698. DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
  6699. }
  6700. static bool check_encoder_cloning(struct drm_crtc *crtc)
  6701. {
  6702. int num_encoders = 0;
  6703. bool uncloneable_encoders = false;
  6704. struct intel_encoder *encoder;
  6705. list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
  6706. base.head) {
  6707. if (&encoder->new_crtc->base != crtc)
  6708. continue;
  6709. num_encoders++;
  6710. if (!encoder->cloneable)
  6711. uncloneable_encoders = true;
  6712. }
  6713. return !(num_encoders > 1 && uncloneable_encoders);
  6714. }
  6715. static struct intel_crtc_config *
  6716. intel_modeset_pipe_config(struct drm_crtc *crtc,
  6717. struct drm_framebuffer *fb,
  6718. struct drm_display_mode *mode)
  6719. {
  6720. struct drm_device *dev = crtc->dev;
  6721. struct drm_encoder_helper_funcs *encoder_funcs;
  6722. struct intel_encoder *encoder;
  6723. struct intel_crtc_config *pipe_config;
  6724. int plane_bpp, ret = -EINVAL;
  6725. bool retry = true;
  6726. if (!check_encoder_cloning(crtc)) {
  6727. DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
  6728. return ERR_PTR(-EINVAL);
  6729. }
  6730. pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
  6731. if (!pipe_config)
  6732. return ERR_PTR(-ENOMEM);
  6733. drm_mode_copy(&pipe_config->adjusted_mode, mode);
  6734. drm_mode_copy(&pipe_config->requested_mode, mode);
  6735. pipe_config->cpu_transcoder =
  6736. (enum transcoder) to_intel_crtc(crtc)->pipe;
  6737. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  6738. /* Compute a starting value for pipe_config->pipe_bpp taking the source
  6739. * plane pixel format and any sink constraints into account. Returns the
  6740. * source plane bpp so that dithering can be selected on mismatches
  6741. * after encoders and crtc also have had their say. */
  6742. plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
  6743. fb, pipe_config);
  6744. if (plane_bpp < 0)
  6745. goto fail;
  6746. encoder_retry:
  6747. /* Ensure the port clock defaults are reset when retrying. */
  6748. pipe_config->port_clock = 0;
  6749. pipe_config->pixel_multiplier = 1;
  6750. /* Pass our mode to the connectors and the CRTC to give them a chance to
  6751. * adjust it according to limitations or connector properties, and also
  6752. * a chance to reject the mode entirely.
  6753. */
  6754. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6755. base.head) {
  6756. if (&encoder->new_crtc->base != crtc)
  6757. continue;
  6758. if (encoder->compute_config) {
  6759. if (!(encoder->compute_config(encoder, pipe_config))) {
  6760. DRM_DEBUG_KMS("Encoder config failure\n");
  6761. goto fail;
  6762. }
  6763. continue;
  6764. }
  6765. encoder_funcs = encoder->base.helper_private;
  6766. if (!(encoder_funcs->mode_fixup(&encoder->base,
  6767. &pipe_config->requested_mode,
  6768. &pipe_config->adjusted_mode))) {
  6769. DRM_DEBUG_KMS("Encoder fixup failed\n");
  6770. goto fail;
  6771. }
  6772. }
  6773. /* Set default port clock if not overwritten by the encoder. Needs to be
  6774. * done afterwards in case the encoder adjusts the mode. */
  6775. if (!pipe_config->port_clock)
  6776. pipe_config->port_clock = pipe_config->adjusted_mode.clock;
  6777. ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
  6778. if (ret < 0) {
  6779. DRM_DEBUG_KMS("CRTC fixup failed\n");
  6780. goto fail;
  6781. }
  6782. if (ret == RETRY) {
  6783. if (WARN(!retry, "loop in pipe configuration computation\n")) {
  6784. ret = -EINVAL;
  6785. goto fail;
  6786. }
  6787. DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
  6788. retry = false;
  6789. goto encoder_retry;
  6790. }
  6791. pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
  6792. DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
  6793. plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
  6794. return pipe_config;
  6795. fail:
  6796. kfree(pipe_config);
  6797. return ERR_PTR(ret);
  6798. }
  6799. /* Computes which crtcs are affected and sets the relevant bits in the mask. For
  6800. * simplicity we use the crtc's pipe number (because it's easier to obtain). */
  6801. static void
  6802. intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
  6803. unsigned *prepare_pipes, unsigned *disable_pipes)
  6804. {
  6805. struct intel_crtc *intel_crtc;
  6806. struct drm_device *dev = crtc->dev;
  6807. struct intel_encoder *encoder;
  6808. struct intel_connector *connector;
  6809. struct drm_crtc *tmp_crtc;
  6810. *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
  6811. /* Check which crtcs have changed outputs connected to them, these need
  6812. * to be part of the prepare_pipes mask. We don't (yet) support global
  6813. * modeset across multiple crtcs, so modeset_pipes will only have one
  6814. * bit set at most. */
  6815. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6816. base.head) {
  6817. if (connector->base.encoder == &connector->new_encoder->base)
  6818. continue;
  6819. if (connector->base.encoder) {
  6820. tmp_crtc = connector->base.encoder->crtc;
  6821. *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
  6822. }
  6823. if (connector->new_encoder)
  6824. *prepare_pipes |=
  6825. 1 << connector->new_encoder->new_crtc->pipe;
  6826. }
  6827. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6828. base.head) {
  6829. if (encoder->base.crtc == &encoder->new_crtc->base)
  6830. continue;
  6831. if (encoder->base.crtc) {
  6832. tmp_crtc = encoder->base.crtc;
  6833. *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
  6834. }
  6835. if (encoder->new_crtc)
  6836. *prepare_pipes |= 1 << encoder->new_crtc->pipe;
  6837. }
  6838. /* Check for any pipes that will be fully disabled ... */
  6839. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
  6840. base.head) {
  6841. bool used = false;
  6842. /* Don't try to disable disabled crtcs. */
  6843. if (!intel_crtc->base.enabled)
  6844. continue;
  6845. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6846. base.head) {
  6847. if (encoder->new_crtc == intel_crtc)
  6848. used = true;
  6849. }
  6850. if (!used)
  6851. *disable_pipes |= 1 << intel_crtc->pipe;
  6852. }
  6853. /* set_mode is also used to update properties on life display pipes. */
  6854. intel_crtc = to_intel_crtc(crtc);
  6855. if (crtc->enabled)
  6856. *prepare_pipes |= 1 << intel_crtc->pipe;
  6857. /*
  6858. * For simplicity do a full modeset on any pipe where the output routing
  6859. * changed. We could be more clever, but that would require us to be
  6860. * more careful with calling the relevant encoder->mode_set functions.
  6861. */
  6862. if (*prepare_pipes)
  6863. *modeset_pipes = *prepare_pipes;
  6864. /* ... and mask these out. */
  6865. *modeset_pipes &= ~(*disable_pipes);
  6866. *prepare_pipes &= ~(*disable_pipes);
  6867. /*
  6868. * HACK: We don't (yet) fully support global modesets. intel_set_config
  6869. * obies this rule, but the modeset restore mode of
  6870. * intel_modeset_setup_hw_state does not.
  6871. */
  6872. *modeset_pipes &= 1 << intel_crtc->pipe;
  6873. *prepare_pipes &= 1 << intel_crtc->pipe;
  6874. DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
  6875. *modeset_pipes, *prepare_pipes, *disable_pipes);
  6876. }
  6877. static bool intel_crtc_in_use(struct drm_crtc *crtc)
  6878. {
  6879. struct drm_encoder *encoder;
  6880. struct drm_device *dev = crtc->dev;
  6881. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
  6882. if (encoder->crtc == crtc)
  6883. return true;
  6884. return false;
  6885. }
  6886. static void
  6887. intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
  6888. {
  6889. struct intel_encoder *intel_encoder;
  6890. struct intel_crtc *intel_crtc;
  6891. struct drm_connector *connector;
  6892. list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
  6893. base.head) {
  6894. if (!intel_encoder->base.crtc)
  6895. continue;
  6896. intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
  6897. if (prepare_pipes & (1 << intel_crtc->pipe))
  6898. intel_encoder->connectors_active = false;
  6899. }
  6900. intel_modeset_commit_output_state(dev);
  6901. /* Update computed state. */
  6902. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
  6903. base.head) {
  6904. intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
  6905. }
  6906. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  6907. if (!connector->encoder || !connector->encoder->crtc)
  6908. continue;
  6909. intel_crtc = to_intel_crtc(connector->encoder->crtc);
  6910. if (prepare_pipes & (1 << intel_crtc->pipe)) {
  6911. struct drm_property *dpms_property =
  6912. dev->mode_config.dpms_property;
  6913. connector->dpms = DRM_MODE_DPMS_ON;
  6914. drm_object_property_set_value(&connector->base,
  6915. dpms_property,
  6916. DRM_MODE_DPMS_ON);
  6917. intel_encoder = to_intel_encoder(connector->encoder);
  6918. intel_encoder->connectors_active = true;
  6919. }
  6920. }
  6921. }
  6922. static bool intel_fuzzy_clock_check(struct intel_crtc_config *cur,
  6923. struct intel_crtc_config *new)
  6924. {
  6925. int clock1, clock2, diff;
  6926. clock1 = cur->adjusted_mode.clock;
  6927. clock2 = new->adjusted_mode.clock;
  6928. if (clock1 == clock2)
  6929. return true;
  6930. if (!clock1 || !clock2)
  6931. return false;
  6932. diff = abs(clock1 - clock2);
  6933. if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
  6934. return true;
  6935. return false;
  6936. }
  6937. #define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
  6938. list_for_each_entry((intel_crtc), \
  6939. &(dev)->mode_config.crtc_list, \
  6940. base.head) \
  6941. if (mask & (1 <<(intel_crtc)->pipe))
  6942. static bool
  6943. intel_pipe_config_compare(struct drm_device *dev,
  6944. struct intel_crtc_config *current_config,
  6945. struct intel_crtc_config *pipe_config)
  6946. {
  6947. #define PIPE_CONF_CHECK_X(name) \
  6948. if (current_config->name != pipe_config->name) { \
  6949. DRM_ERROR("mismatch in " #name " " \
  6950. "(expected 0x%08x, found 0x%08x)\n", \
  6951. current_config->name, \
  6952. pipe_config->name); \
  6953. return false; \
  6954. }
  6955. #define PIPE_CONF_CHECK_I(name) \
  6956. if (current_config->name != pipe_config->name) { \
  6957. DRM_ERROR("mismatch in " #name " " \
  6958. "(expected %i, found %i)\n", \
  6959. current_config->name, \
  6960. pipe_config->name); \
  6961. return false; \
  6962. }
  6963. #define PIPE_CONF_CHECK_FLAGS(name, mask) \
  6964. if ((current_config->name ^ pipe_config->name) & (mask)) { \
  6965. DRM_ERROR("mismatch in " #name "(" #mask ") " \
  6966. "(expected %i, found %i)\n", \
  6967. current_config->name & (mask), \
  6968. pipe_config->name & (mask)); \
  6969. return false; \
  6970. }
  6971. #define PIPE_CONF_QUIRK(quirk) \
  6972. ((current_config->quirks | pipe_config->quirks) & (quirk))
  6973. PIPE_CONF_CHECK_I(cpu_transcoder);
  6974. PIPE_CONF_CHECK_I(has_pch_encoder);
  6975. PIPE_CONF_CHECK_I(fdi_lanes);
  6976. PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
  6977. PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
  6978. PIPE_CONF_CHECK_I(fdi_m_n.link_m);
  6979. PIPE_CONF_CHECK_I(fdi_m_n.link_n);
  6980. PIPE_CONF_CHECK_I(fdi_m_n.tu);
  6981. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
  6982. PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
  6983. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
  6984. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
  6985. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
  6986. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
  6987. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
  6988. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
  6989. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
  6990. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
  6991. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
  6992. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
  6993. PIPE_CONF_CHECK_I(pixel_multiplier);
  6994. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  6995. DRM_MODE_FLAG_INTERLACE);
  6996. if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
  6997. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  6998. DRM_MODE_FLAG_PHSYNC);
  6999. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  7000. DRM_MODE_FLAG_NHSYNC);
  7001. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  7002. DRM_MODE_FLAG_PVSYNC);
  7003. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  7004. DRM_MODE_FLAG_NVSYNC);
  7005. }
  7006. PIPE_CONF_CHECK_I(requested_mode.hdisplay);
  7007. PIPE_CONF_CHECK_I(requested_mode.vdisplay);
  7008. PIPE_CONF_CHECK_I(gmch_pfit.control);
  7009. /* pfit ratios are autocomputed by the hw on gen4+ */
  7010. if (INTEL_INFO(dev)->gen < 4)
  7011. PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
  7012. PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
  7013. PIPE_CONF_CHECK_I(pch_pfit.pos);
  7014. PIPE_CONF_CHECK_I(pch_pfit.size);
  7015. PIPE_CONF_CHECK_I(ips_enabled);
  7016. PIPE_CONF_CHECK_I(shared_dpll);
  7017. PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
  7018. PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
  7019. PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
  7020. PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
  7021. #undef PIPE_CONF_CHECK_X
  7022. #undef PIPE_CONF_CHECK_I
  7023. #undef PIPE_CONF_CHECK_FLAGS
  7024. #undef PIPE_CONF_QUIRK
  7025. if (!IS_HASWELL(dev)) {
  7026. if (!intel_fuzzy_clock_check(current_config, pipe_config)) {
  7027. DRM_ERROR("mismatch in clock (expected %d, found %d)\n",
  7028. current_config->adjusted_mode.clock,
  7029. pipe_config->adjusted_mode.clock);
  7030. return false;
  7031. }
  7032. }
  7033. return true;
  7034. }
  7035. static void
  7036. check_connector_state(struct drm_device *dev)
  7037. {
  7038. struct intel_connector *connector;
  7039. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7040. base.head) {
  7041. /* This also checks the encoder/connector hw state with the
  7042. * ->get_hw_state callbacks. */
  7043. intel_connector_check_state(connector);
  7044. WARN(&connector->new_encoder->base != connector->base.encoder,
  7045. "connector's staged encoder doesn't match current encoder\n");
  7046. }
  7047. }
  7048. static void
  7049. check_encoder_state(struct drm_device *dev)
  7050. {
  7051. struct intel_encoder *encoder;
  7052. struct intel_connector *connector;
  7053. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7054. base.head) {
  7055. bool enabled = false;
  7056. bool active = false;
  7057. enum pipe pipe, tracked_pipe;
  7058. DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
  7059. encoder->base.base.id,
  7060. drm_get_encoder_name(&encoder->base));
  7061. WARN(&encoder->new_crtc->base != encoder->base.crtc,
  7062. "encoder's stage crtc doesn't match current crtc\n");
  7063. WARN(encoder->connectors_active && !encoder->base.crtc,
  7064. "encoder's active_connectors set, but no crtc\n");
  7065. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7066. base.head) {
  7067. if (connector->base.encoder != &encoder->base)
  7068. continue;
  7069. enabled = true;
  7070. if (connector->base.dpms != DRM_MODE_DPMS_OFF)
  7071. active = true;
  7072. }
  7073. WARN(!!encoder->base.crtc != enabled,
  7074. "encoder's enabled state mismatch "
  7075. "(expected %i, found %i)\n",
  7076. !!encoder->base.crtc, enabled);
  7077. WARN(active && !encoder->base.crtc,
  7078. "active encoder with no crtc\n");
  7079. WARN(encoder->connectors_active != active,
  7080. "encoder's computed active state doesn't match tracked active state "
  7081. "(expected %i, found %i)\n", active, encoder->connectors_active);
  7082. active = encoder->get_hw_state(encoder, &pipe);
  7083. WARN(active != encoder->connectors_active,
  7084. "encoder's hw state doesn't match sw tracking "
  7085. "(expected %i, found %i)\n",
  7086. encoder->connectors_active, active);
  7087. if (!encoder->base.crtc)
  7088. continue;
  7089. tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
  7090. WARN(active && pipe != tracked_pipe,
  7091. "active encoder's pipe doesn't match"
  7092. "(expected %i, found %i)\n",
  7093. tracked_pipe, pipe);
  7094. }
  7095. }
  7096. static void
  7097. check_crtc_state(struct drm_device *dev)
  7098. {
  7099. drm_i915_private_t *dev_priv = dev->dev_private;
  7100. struct intel_crtc *crtc;
  7101. struct intel_encoder *encoder;
  7102. struct intel_crtc_config pipe_config;
  7103. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  7104. base.head) {
  7105. bool enabled = false;
  7106. bool active = false;
  7107. memset(&pipe_config, 0, sizeof(pipe_config));
  7108. DRM_DEBUG_KMS("[CRTC:%d]\n",
  7109. crtc->base.base.id);
  7110. WARN(crtc->active && !crtc->base.enabled,
  7111. "active crtc, but not enabled in sw tracking\n");
  7112. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7113. base.head) {
  7114. if (encoder->base.crtc != &crtc->base)
  7115. continue;
  7116. enabled = true;
  7117. if (encoder->connectors_active)
  7118. active = true;
  7119. }
  7120. WARN(active != crtc->active,
  7121. "crtc's computed active state doesn't match tracked active state "
  7122. "(expected %i, found %i)\n", active, crtc->active);
  7123. WARN(enabled != crtc->base.enabled,
  7124. "crtc's computed enabled state doesn't match tracked enabled state "
  7125. "(expected %i, found %i)\n", enabled, crtc->base.enabled);
  7126. active = dev_priv->display.get_pipe_config(crtc,
  7127. &pipe_config);
  7128. /* hw state is inconsistent with the pipe A quirk */
  7129. if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
  7130. active = crtc->active;
  7131. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7132. base.head) {
  7133. if (encoder->base.crtc != &crtc->base)
  7134. continue;
  7135. if (encoder->get_config)
  7136. encoder->get_config(encoder, &pipe_config);
  7137. }
  7138. if (dev_priv->display.get_clock)
  7139. dev_priv->display.get_clock(crtc, &pipe_config);
  7140. WARN(crtc->active != active,
  7141. "crtc active state doesn't match with hw state "
  7142. "(expected %i, found %i)\n", crtc->active, active);
  7143. if (active &&
  7144. !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
  7145. WARN(1, "pipe state doesn't match!\n");
  7146. intel_dump_pipe_config(crtc, &pipe_config,
  7147. "[hw state]");
  7148. intel_dump_pipe_config(crtc, &crtc->config,
  7149. "[sw state]");
  7150. }
  7151. }
  7152. }
  7153. static void
  7154. check_shared_dpll_state(struct drm_device *dev)
  7155. {
  7156. drm_i915_private_t *dev_priv = dev->dev_private;
  7157. struct intel_crtc *crtc;
  7158. struct intel_dpll_hw_state dpll_hw_state;
  7159. int i;
  7160. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  7161. struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
  7162. int enabled_crtcs = 0, active_crtcs = 0;
  7163. bool active;
  7164. memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
  7165. DRM_DEBUG_KMS("%s\n", pll->name);
  7166. active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
  7167. WARN(pll->active > pll->refcount,
  7168. "more active pll users than references: %i vs %i\n",
  7169. pll->active, pll->refcount);
  7170. WARN(pll->active && !pll->on,
  7171. "pll in active use but not on in sw tracking\n");
  7172. WARN(pll->on && !pll->active,
  7173. "pll in on but not on in use in sw tracking\n");
  7174. WARN(pll->on != active,
  7175. "pll on state mismatch (expected %i, found %i)\n",
  7176. pll->on, active);
  7177. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  7178. base.head) {
  7179. if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
  7180. enabled_crtcs++;
  7181. if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
  7182. active_crtcs++;
  7183. }
  7184. WARN(pll->active != active_crtcs,
  7185. "pll active crtcs mismatch (expected %i, found %i)\n",
  7186. pll->active, active_crtcs);
  7187. WARN(pll->refcount != enabled_crtcs,
  7188. "pll enabled crtcs mismatch (expected %i, found %i)\n",
  7189. pll->refcount, enabled_crtcs);
  7190. WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
  7191. sizeof(dpll_hw_state)),
  7192. "pll hw state mismatch\n");
  7193. }
  7194. }
  7195. void
  7196. intel_modeset_check_state(struct drm_device *dev)
  7197. {
  7198. check_connector_state(dev);
  7199. check_encoder_state(dev);
  7200. check_crtc_state(dev);
  7201. check_shared_dpll_state(dev);
  7202. }
  7203. static int __intel_set_mode(struct drm_crtc *crtc,
  7204. struct drm_display_mode *mode,
  7205. int x, int y, struct drm_framebuffer *fb)
  7206. {
  7207. struct drm_device *dev = crtc->dev;
  7208. drm_i915_private_t *dev_priv = dev->dev_private;
  7209. struct drm_display_mode *saved_mode, *saved_hwmode;
  7210. struct intel_crtc_config *pipe_config = NULL;
  7211. struct intel_crtc *intel_crtc;
  7212. unsigned disable_pipes, prepare_pipes, modeset_pipes;
  7213. int ret = 0;
  7214. saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
  7215. if (!saved_mode)
  7216. return -ENOMEM;
  7217. saved_hwmode = saved_mode + 1;
  7218. intel_modeset_affected_pipes(crtc, &modeset_pipes,
  7219. &prepare_pipes, &disable_pipes);
  7220. *saved_hwmode = crtc->hwmode;
  7221. *saved_mode = crtc->mode;
  7222. /* Hack: Because we don't (yet) support global modeset on multiple
  7223. * crtcs, we don't keep track of the new mode for more than one crtc.
  7224. * Hence simply check whether any bit is set in modeset_pipes in all the
  7225. * pieces of code that are not yet converted to deal with mutliple crtcs
  7226. * changing their mode at the same time. */
  7227. if (modeset_pipes) {
  7228. pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
  7229. if (IS_ERR(pipe_config)) {
  7230. ret = PTR_ERR(pipe_config);
  7231. pipe_config = NULL;
  7232. goto out;
  7233. }
  7234. intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
  7235. "[modeset]");
  7236. }
  7237. for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
  7238. intel_crtc_disable(&intel_crtc->base);
  7239. for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
  7240. if (intel_crtc->base.enabled)
  7241. dev_priv->display.crtc_disable(&intel_crtc->base);
  7242. }
  7243. /* crtc->mode is already used by the ->mode_set callbacks, hence we need
  7244. * to set it here already despite that we pass it down the callchain.
  7245. */
  7246. if (modeset_pipes) {
  7247. crtc->mode = *mode;
  7248. /* mode_set/enable/disable functions rely on a correct pipe
  7249. * config. */
  7250. to_intel_crtc(crtc)->config = *pipe_config;
  7251. }
  7252. /* Only after disabling all output pipelines that will be changed can we
  7253. * update the the output configuration. */
  7254. intel_modeset_update_state(dev, prepare_pipes);
  7255. if (dev_priv->display.modeset_global_resources)
  7256. dev_priv->display.modeset_global_resources(dev);
  7257. /* Set up the DPLL and any encoders state that needs to adjust or depend
  7258. * on the DPLL.
  7259. */
  7260. for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
  7261. ret = intel_crtc_mode_set(&intel_crtc->base,
  7262. x, y, fb);
  7263. if (ret)
  7264. goto done;
  7265. }
  7266. /* Now enable the clocks, plane, pipe, and connectors that we set up. */
  7267. for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
  7268. dev_priv->display.crtc_enable(&intel_crtc->base);
  7269. if (modeset_pipes) {
  7270. /* Store real post-adjustment hardware mode. */
  7271. crtc->hwmode = pipe_config->adjusted_mode;
  7272. /* Calculate and store various constants which
  7273. * are later needed by vblank and swap-completion
  7274. * timestamping. They are derived from true hwmode.
  7275. */
  7276. drm_calc_timestamping_constants(crtc);
  7277. }
  7278. /* FIXME: add subpixel order */
  7279. done:
  7280. if (ret && crtc->enabled) {
  7281. crtc->hwmode = *saved_hwmode;
  7282. crtc->mode = *saved_mode;
  7283. }
  7284. out:
  7285. kfree(pipe_config);
  7286. kfree(saved_mode);
  7287. return ret;
  7288. }
  7289. int intel_set_mode(struct drm_crtc *crtc,
  7290. struct drm_display_mode *mode,
  7291. int x, int y, struct drm_framebuffer *fb)
  7292. {
  7293. int ret;
  7294. ret = __intel_set_mode(crtc, mode, x, y, fb);
  7295. if (ret == 0)
  7296. intel_modeset_check_state(crtc->dev);
  7297. return ret;
  7298. }
  7299. void intel_crtc_restore_mode(struct drm_crtc *crtc)
  7300. {
  7301. intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
  7302. }
  7303. #undef for_each_intel_crtc_masked
  7304. static void intel_set_config_free(struct intel_set_config *config)
  7305. {
  7306. if (!config)
  7307. return;
  7308. kfree(config->save_connector_encoders);
  7309. kfree(config->save_encoder_crtcs);
  7310. kfree(config);
  7311. }
  7312. static int intel_set_config_save_state(struct drm_device *dev,
  7313. struct intel_set_config *config)
  7314. {
  7315. struct drm_encoder *encoder;
  7316. struct drm_connector *connector;
  7317. int count;
  7318. config->save_encoder_crtcs =
  7319. kcalloc(dev->mode_config.num_encoder,
  7320. sizeof(struct drm_crtc *), GFP_KERNEL);
  7321. if (!config->save_encoder_crtcs)
  7322. return -ENOMEM;
  7323. config->save_connector_encoders =
  7324. kcalloc(dev->mode_config.num_connector,
  7325. sizeof(struct drm_encoder *), GFP_KERNEL);
  7326. if (!config->save_connector_encoders)
  7327. return -ENOMEM;
  7328. /* Copy data. Note that driver private data is not affected.
  7329. * Should anything bad happen only the expected state is
  7330. * restored, not the drivers personal bookkeeping.
  7331. */
  7332. count = 0;
  7333. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  7334. config->save_encoder_crtcs[count++] = encoder->crtc;
  7335. }
  7336. count = 0;
  7337. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  7338. config->save_connector_encoders[count++] = connector->encoder;
  7339. }
  7340. return 0;
  7341. }
  7342. static void intel_set_config_restore_state(struct drm_device *dev,
  7343. struct intel_set_config *config)
  7344. {
  7345. struct intel_encoder *encoder;
  7346. struct intel_connector *connector;
  7347. int count;
  7348. count = 0;
  7349. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  7350. encoder->new_crtc =
  7351. to_intel_crtc(config->save_encoder_crtcs[count++]);
  7352. }
  7353. count = 0;
  7354. list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
  7355. connector->new_encoder =
  7356. to_intel_encoder(config->save_connector_encoders[count++]);
  7357. }
  7358. }
  7359. static bool
  7360. is_crtc_connector_off(struct drm_mode_set *set)
  7361. {
  7362. int i;
  7363. if (set->num_connectors == 0)
  7364. return false;
  7365. if (WARN_ON(set->connectors == NULL))
  7366. return false;
  7367. for (i = 0; i < set->num_connectors; i++)
  7368. if (set->connectors[i]->encoder &&
  7369. set->connectors[i]->encoder->crtc == set->crtc &&
  7370. set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
  7371. return true;
  7372. return false;
  7373. }
  7374. static void
  7375. intel_set_config_compute_mode_changes(struct drm_mode_set *set,
  7376. struct intel_set_config *config)
  7377. {
  7378. /* We should be able to check here if the fb has the same properties
  7379. * and then just flip_or_move it */
  7380. if (is_crtc_connector_off(set)) {
  7381. config->mode_changed = true;
  7382. } else if (set->crtc->fb != set->fb) {
  7383. /* If we have no fb then treat it as a full mode set */
  7384. if (set->crtc->fb == NULL) {
  7385. struct intel_crtc *intel_crtc =
  7386. to_intel_crtc(set->crtc);
  7387. if (intel_crtc->active && i915_fastboot) {
  7388. DRM_DEBUG_KMS("crtc has no fb, will flip\n");
  7389. config->fb_changed = true;
  7390. } else {
  7391. DRM_DEBUG_KMS("inactive crtc, full mode set\n");
  7392. config->mode_changed = true;
  7393. }
  7394. } else if (set->fb == NULL) {
  7395. config->mode_changed = true;
  7396. } else if (set->fb->pixel_format !=
  7397. set->crtc->fb->pixel_format) {
  7398. config->mode_changed = true;
  7399. } else {
  7400. config->fb_changed = true;
  7401. }
  7402. }
  7403. if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
  7404. config->fb_changed = true;
  7405. if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
  7406. DRM_DEBUG_KMS("modes are different, full mode set\n");
  7407. drm_mode_debug_printmodeline(&set->crtc->mode);
  7408. drm_mode_debug_printmodeline(set->mode);
  7409. config->mode_changed = true;
  7410. }
  7411. }
  7412. static int
  7413. intel_modeset_stage_output_state(struct drm_device *dev,
  7414. struct drm_mode_set *set,
  7415. struct intel_set_config *config)
  7416. {
  7417. struct drm_crtc *new_crtc;
  7418. struct intel_connector *connector;
  7419. struct intel_encoder *encoder;
  7420. int count, ro;
  7421. /* The upper layers ensure that we either disable a crtc or have a list
  7422. * of connectors. For paranoia, double-check this. */
  7423. WARN_ON(!set->fb && (set->num_connectors != 0));
  7424. WARN_ON(set->fb && (set->num_connectors == 0));
  7425. count = 0;
  7426. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7427. base.head) {
  7428. /* Otherwise traverse passed in connector list and get encoders
  7429. * for them. */
  7430. for (ro = 0; ro < set->num_connectors; ro++) {
  7431. if (set->connectors[ro] == &connector->base) {
  7432. connector->new_encoder = connector->encoder;
  7433. break;
  7434. }
  7435. }
  7436. /* If we disable the crtc, disable all its connectors. Also, if
  7437. * the connector is on the changing crtc but not on the new
  7438. * connector list, disable it. */
  7439. if ((!set->fb || ro == set->num_connectors) &&
  7440. connector->base.encoder &&
  7441. connector->base.encoder->crtc == set->crtc) {
  7442. connector->new_encoder = NULL;
  7443. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
  7444. connector->base.base.id,
  7445. drm_get_connector_name(&connector->base));
  7446. }
  7447. if (&connector->new_encoder->base != connector->base.encoder) {
  7448. DRM_DEBUG_KMS("encoder changed, full mode switch\n");
  7449. config->mode_changed = true;
  7450. }
  7451. }
  7452. /* connector->new_encoder is now updated for all connectors. */
  7453. /* Update crtc of enabled connectors. */
  7454. count = 0;
  7455. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7456. base.head) {
  7457. if (!connector->new_encoder)
  7458. continue;
  7459. new_crtc = connector->new_encoder->base.crtc;
  7460. for (ro = 0; ro < set->num_connectors; ro++) {
  7461. if (set->connectors[ro] == &connector->base)
  7462. new_crtc = set->crtc;
  7463. }
  7464. /* Make sure the new CRTC will work with the encoder */
  7465. if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
  7466. new_crtc)) {
  7467. return -EINVAL;
  7468. }
  7469. connector->encoder->new_crtc = to_intel_crtc(new_crtc);
  7470. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
  7471. connector->base.base.id,
  7472. drm_get_connector_name(&connector->base),
  7473. new_crtc->base.id);
  7474. }
  7475. /* Check for any encoders that needs to be disabled. */
  7476. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7477. base.head) {
  7478. list_for_each_entry(connector,
  7479. &dev->mode_config.connector_list,
  7480. base.head) {
  7481. if (connector->new_encoder == encoder) {
  7482. WARN_ON(!connector->new_encoder->new_crtc);
  7483. goto next_encoder;
  7484. }
  7485. }
  7486. encoder->new_crtc = NULL;
  7487. next_encoder:
  7488. /* Only now check for crtc changes so we don't miss encoders
  7489. * that will be disabled. */
  7490. if (&encoder->new_crtc->base != encoder->base.crtc) {
  7491. DRM_DEBUG_KMS("crtc changed, full mode switch\n");
  7492. config->mode_changed = true;
  7493. }
  7494. }
  7495. /* Now we've also updated encoder->new_crtc for all encoders. */
  7496. return 0;
  7497. }
  7498. static int intel_crtc_set_config(struct drm_mode_set *set)
  7499. {
  7500. struct drm_device *dev;
  7501. struct drm_mode_set save_set;
  7502. struct intel_set_config *config;
  7503. int ret;
  7504. BUG_ON(!set);
  7505. BUG_ON(!set->crtc);
  7506. BUG_ON(!set->crtc->helper_private);
  7507. /* Enforce sane interface api - has been abused by the fb helper. */
  7508. BUG_ON(!set->mode && set->fb);
  7509. BUG_ON(set->fb && set->num_connectors == 0);
  7510. if (set->fb) {
  7511. DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
  7512. set->crtc->base.id, set->fb->base.id,
  7513. (int)set->num_connectors, set->x, set->y);
  7514. } else {
  7515. DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
  7516. }
  7517. dev = set->crtc->dev;
  7518. ret = -ENOMEM;
  7519. config = kzalloc(sizeof(*config), GFP_KERNEL);
  7520. if (!config)
  7521. goto out_config;
  7522. ret = intel_set_config_save_state(dev, config);
  7523. if (ret)
  7524. goto out_config;
  7525. save_set.crtc = set->crtc;
  7526. save_set.mode = &set->crtc->mode;
  7527. save_set.x = set->crtc->x;
  7528. save_set.y = set->crtc->y;
  7529. save_set.fb = set->crtc->fb;
  7530. /* Compute whether we need a full modeset, only an fb base update or no
  7531. * change at all. In the future we might also check whether only the
  7532. * mode changed, e.g. for LVDS where we only change the panel fitter in
  7533. * such cases. */
  7534. intel_set_config_compute_mode_changes(set, config);
  7535. ret = intel_modeset_stage_output_state(dev, set, config);
  7536. if (ret)
  7537. goto fail;
  7538. if (config->mode_changed) {
  7539. ret = intel_set_mode(set->crtc, set->mode,
  7540. set->x, set->y, set->fb);
  7541. } else if (config->fb_changed) {
  7542. intel_crtc_wait_for_pending_flips(set->crtc);
  7543. ret = intel_pipe_set_base(set->crtc,
  7544. set->x, set->y, set->fb);
  7545. }
  7546. if (ret) {
  7547. DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
  7548. set->crtc->base.id, ret);
  7549. fail:
  7550. intel_set_config_restore_state(dev, config);
  7551. /* Try to restore the config */
  7552. if (config->mode_changed &&
  7553. intel_set_mode(save_set.crtc, save_set.mode,
  7554. save_set.x, save_set.y, save_set.fb))
  7555. DRM_ERROR("failed to restore config after modeset failure\n");
  7556. }
  7557. out_config:
  7558. intel_set_config_free(config);
  7559. return ret;
  7560. }
  7561. static const struct drm_crtc_funcs intel_crtc_funcs = {
  7562. .cursor_set = intel_crtc_cursor_set,
  7563. .cursor_move = intel_crtc_cursor_move,
  7564. .gamma_set = intel_crtc_gamma_set,
  7565. .set_config = intel_crtc_set_config,
  7566. .destroy = intel_crtc_destroy,
  7567. .page_flip = intel_crtc_page_flip,
  7568. };
  7569. static void intel_cpu_pll_init(struct drm_device *dev)
  7570. {
  7571. if (HAS_DDI(dev))
  7572. intel_ddi_pll_init(dev);
  7573. }
  7574. static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
  7575. struct intel_shared_dpll *pll,
  7576. struct intel_dpll_hw_state *hw_state)
  7577. {
  7578. uint32_t val;
  7579. val = I915_READ(PCH_DPLL(pll->id));
  7580. hw_state->dpll = val;
  7581. hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
  7582. hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
  7583. return val & DPLL_VCO_ENABLE;
  7584. }
  7585. static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
  7586. struct intel_shared_dpll *pll)
  7587. {
  7588. I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
  7589. I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
  7590. }
  7591. static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
  7592. struct intel_shared_dpll *pll)
  7593. {
  7594. /* PCH refclock must be enabled first */
  7595. assert_pch_refclk_enabled(dev_priv);
  7596. I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
  7597. /* Wait for the clocks to stabilize. */
  7598. POSTING_READ(PCH_DPLL(pll->id));
  7599. udelay(150);
  7600. /* The pixel multiplier can only be updated once the
  7601. * DPLL is enabled and the clocks are stable.
  7602. *
  7603. * So write it again.
  7604. */
  7605. I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
  7606. POSTING_READ(PCH_DPLL(pll->id));
  7607. udelay(200);
  7608. }
  7609. static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
  7610. struct intel_shared_dpll *pll)
  7611. {
  7612. struct drm_device *dev = dev_priv->dev;
  7613. struct intel_crtc *crtc;
  7614. /* Make sure no transcoder isn't still depending on us. */
  7615. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  7616. if (intel_crtc_to_shared_dpll(crtc) == pll)
  7617. assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
  7618. }
  7619. I915_WRITE(PCH_DPLL(pll->id), 0);
  7620. POSTING_READ(PCH_DPLL(pll->id));
  7621. udelay(200);
  7622. }
  7623. static char *ibx_pch_dpll_names[] = {
  7624. "PCH DPLL A",
  7625. "PCH DPLL B",
  7626. };
  7627. static void ibx_pch_dpll_init(struct drm_device *dev)
  7628. {
  7629. struct drm_i915_private *dev_priv = dev->dev_private;
  7630. int i;
  7631. dev_priv->num_shared_dpll = 2;
  7632. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  7633. dev_priv->shared_dplls[i].id = i;
  7634. dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
  7635. dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
  7636. dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
  7637. dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
  7638. dev_priv->shared_dplls[i].get_hw_state =
  7639. ibx_pch_dpll_get_hw_state;
  7640. }
  7641. }
  7642. static void intel_shared_dpll_init(struct drm_device *dev)
  7643. {
  7644. struct drm_i915_private *dev_priv = dev->dev_private;
  7645. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  7646. ibx_pch_dpll_init(dev);
  7647. else
  7648. dev_priv->num_shared_dpll = 0;
  7649. BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
  7650. DRM_DEBUG_KMS("%i shared PLLs initialized\n",
  7651. dev_priv->num_shared_dpll);
  7652. }
  7653. static void intel_crtc_init(struct drm_device *dev, int pipe)
  7654. {
  7655. drm_i915_private_t *dev_priv = dev->dev_private;
  7656. struct intel_crtc *intel_crtc;
  7657. int i;
  7658. intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  7659. if (intel_crtc == NULL)
  7660. return;
  7661. drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
  7662. drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
  7663. for (i = 0; i < 256; i++) {
  7664. intel_crtc->lut_r[i] = i;
  7665. intel_crtc->lut_g[i] = i;
  7666. intel_crtc->lut_b[i] = i;
  7667. }
  7668. /* Swap pipes & planes for FBC on pre-965 */
  7669. intel_crtc->pipe = pipe;
  7670. intel_crtc->plane = pipe;
  7671. if (IS_MOBILE(dev) && IS_GEN3(dev)) {
  7672. DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
  7673. intel_crtc->plane = !pipe;
  7674. }
  7675. BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
  7676. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
  7677. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
  7678. dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
  7679. drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
  7680. }
  7681. int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
  7682. struct drm_file *file)
  7683. {
  7684. struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
  7685. struct drm_mode_object *drmmode_obj;
  7686. struct intel_crtc *crtc;
  7687. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  7688. return -ENODEV;
  7689. drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
  7690. DRM_MODE_OBJECT_CRTC);
  7691. if (!drmmode_obj) {
  7692. DRM_ERROR("no such CRTC id\n");
  7693. return -EINVAL;
  7694. }
  7695. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  7696. pipe_from_crtc_id->pipe = crtc->pipe;
  7697. return 0;
  7698. }
  7699. static int intel_encoder_clones(struct intel_encoder *encoder)
  7700. {
  7701. struct drm_device *dev = encoder->base.dev;
  7702. struct intel_encoder *source_encoder;
  7703. int index_mask = 0;
  7704. int entry = 0;
  7705. list_for_each_entry(source_encoder,
  7706. &dev->mode_config.encoder_list, base.head) {
  7707. if (encoder == source_encoder)
  7708. index_mask |= (1 << entry);
  7709. /* Intel hw has only one MUX where enocoders could be cloned. */
  7710. if (encoder->cloneable && source_encoder->cloneable)
  7711. index_mask |= (1 << entry);
  7712. entry++;
  7713. }
  7714. return index_mask;
  7715. }
  7716. static bool has_edp_a(struct drm_device *dev)
  7717. {
  7718. struct drm_i915_private *dev_priv = dev->dev_private;
  7719. if (!IS_MOBILE(dev))
  7720. return false;
  7721. if ((I915_READ(DP_A) & DP_DETECTED) == 0)
  7722. return false;
  7723. if (IS_GEN5(dev) &&
  7724. (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
  7725. return false;
  7726. return true;
  7727. }
  7728. static void intel_setup_outputs(struct drm_device *dev)
  7729. {
  7730. struct drm_i915_private *dev_priv = dev->dev_private;
  7731. struct intel_encoder *encoder;
  7732. bool dpd_is_edp = false;
  7733. intel_lvds_init(dev);
  7734. if (!IS_ULT(dev))
  7735. intel_crt_init(dev);
  7736. if (HAS_DDI(dev)) {
  7737. int found;
  7738. /* Haswell uses DDI functions to detect digital outputs */
  7739. found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
  7740. /* DDI A only supports eDP */
  7741. if (found)
  7742. intel_ddi_init(dev, PORT_A);
  7743. /* DDI B, C and D detection is indicated by the SFUSE_STRAP
  7744. * register */
  7745. found = I915_READ(SFUSE_STRAP);
  7746. if (found & SFUSE_STRAP_DDIB_DETECTED)
  7747. intel_ddi_init(dev, PORT_B);
  7748. if (found & SFUSE_STRAP_DDIC_DETECTED)
  7749. intel_ddi_init(dev, PORT_C);
  7750. if (found & SFUSE_STRAP_DDID_DETECTED)
  7751. intel_ddi_init(dev, PORT_D);
  7752. } else if (HAS_PCH_SPLIT(dev)) {
  7753. int found;
  7754. dpd_is_edp = intel_dpd_is_edp(dev);
  7755. if (has_edp_a(dev))
  7756. intel_dp_init(dev, DP_A, PORT_A);
  7757. if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
  7758. /* PCH SDVOB multiplex with HDMIB */
  7759. found = intel_sdvo_init(dev, PCH_SDVOB, true);
  7760. if (!found)
  7761. intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
  7762. if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
  7763. intel_dp_init(dev, PCH_DP_B, PORT_B);
  7764. }
  7765. if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
  7766. intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
  7767. if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
  7768. intel_hdmi_init(dev, PCH_HDMID, PORT_D);
  7769. if (I915_READ(PCH_DP_C) & DP_DETECTED)
  7770. intel_dp_init(dev, PCH_DP_C, PORT_C);
  7771. if (I915_READ(PCH_DP_D) & DP_DETECTED)
  7772. intel_dp_init(dev, PCH_DP_D, PORT_D);
  7773. } else if (IS_VALLEYVIEW(dev)) {
  7774. /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
  7775. if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
  7776. intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
  7777. if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
  7778. intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
  7779. PORT_B);
  7780. if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
  7781. intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
  7782. }
  7783. } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
  7784. bool found = false;
  7785. if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
  7786. DRM_DEBUG_KMS("probing SDVOB\n");
  7787. found = intel_sdvo_init(dev, GEN3_SDVOB, true);
  7788. if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
  7789. DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
  7790. intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
  7791. }
  7792. if (!found && SUPPORTS_INTEGRATED_DP(dev))
  7793. intel_dp_init(dev, DP_B, PORT_B);
  7794. }
  7795. /* Before G4X SDVOC doesn't have its own detect register */
  7796. if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
  7797. DRM_DEBUG_KMS("probing SDVOC\n");
  7798. found = intel_sdvo_init(dev, GEN3_SDVOC, false);
  7799. }
  7800. if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
  7801. if (SUPPORTS_INTEGRATED_HDMI(dev)) {
  7802. DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
  7803. intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
  7804. }
  7805. if (SUPPORTS_INTEGRATED_DP(dev))
  7806. intel_dp_init(dev, DP_C, PORT_C);
  7807. }
  7808. if (SUPPORTS_INTEGRATED_DP(dev) &&
  7809. (I915_READ(DP_D) & DP_DETECTED))
  7810. intel_dp_init(dev, DP_D, PORT_D);
  7811. } else if (IS_GEN2(dev))
  7812. intel_dvo_init(dev);
  7813. if (SUPPORTS_TV(dev))
  7814. intel_tv_init(dev);
  7815. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  7816. encoder->base.possible_crtcs = encoder->crtc_mask;
  7817. encoder->base.possible_clones =
  7818. intel_encoder_clones(encoder);
  7819. }
  7820. intel_init_pch_refclk(dev);
  7821. drm_helper_move_panel_connectors_to_head(dev);
  7822. }
  7823. static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
  7824. {
  7825. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  7826. drm_framebuffer_cleanup(fb);
  7827. drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
  7828. kfree(intel_fb);
  7829. }
  7830. static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
  7831. struct drm_file *file,
  7832. unsigned int *handle)
  7833. {
  7834. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  7835. struct drm_i915_gem_object *obj = intel_fb->obj;
  7836. return drm_gem_handle_create(file, &obj->base, handle);
  7837. }
  7838. static const struct drm_framebuffer_funcs intel_fb_funcs = {
  7839. .destroy = intel_user_framebuffer_destroy,
  7840. .create_handle = intel_user_framebuffer_create_handle,
  7841. };
  7842. int intel_framebuffer_init(struct drm_device *dev,
  7843. struct intel_framebuffer *intel_fb,
  7844. struct drm_mode_fb_cmd2 *mode_cmd,
  7845. struct drm_i915_gem_object *obj)
  7846. {
  7847. int pitch_limit;
  7848. int ret;
  7849. if (obj->tiling_mode == I915_TILING_Y) {
  7850. DRM_DEBUG("hardware does not support tiling Y\n");
  7851. return -EINVAL;
  7852. }
  7853. if (mode_cmd->pitches[0] & 63) {
  7854. DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
  7855. mode_cmd->pitches[0]);
  7856. return -EINVAL;
  7857. }
  7858. if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
  7859. pitch_limit = 32*1024;
  7860. } else if (INTEL_INFO(dev)->gen >= 4) {
  7861. if (obj->tiling_mode)
  7862. pitch_limit = 16*1024;
  7863. else
  7864. pitch_limit = 32*1024;
  7865. } else if (INTEL_INFO(dev)->gen >= 3) {
  7866. if (obj->tiling_mode)
  7867. pitch_limit = 8*1024;
  7868. else
  7869. pitch_limit = 16*1024;
  7870. } else
  7871. /* XXX DSPC is limited to 4k tiled */
  7872. pitch_limit = 8*1024;
  7873. if (mode_cmd->pitches[0] > pitch_limit) {
  7874. DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
  7875. obj->tiling_mode ? "tiled" : "linear",
  7876. mode_cmd->pitches[0], pitch_limit);
  7877. return -EINVAL;
  7878. }
  7879. if (obj->tiling_mode != I915_TILING_NONE &&
  7880. mode_cmd->pitches[0] != obj->stride) {
  7881. DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
  7882. mode_cmd->pitches[0], obj->stride);
  7883. return -EINVAL;
  7884. }
  7885. /* Reject formats not supported by any plane early. */
  7886. switch (mode_cmd->pixel_format) {
  7887. case DRM_FORMAT_C8:
  7888. case DRM_FORMAT_RGB565:
  7889. case DRM_FORMAT_XRGB8888:
  7890. case DRM_FORMAT_ARGB8888:
  7891. break;
  7892. case DRM_FORMAT_XRGB1555:
  7893. case DRM_FORMAT_ARGB1555:
  7894. if (INTEL_INFO(dev)->gen > 3) {
  7895. DRM_DEBUG("unsupported pixel format: %s\n",
  7896. drm_get_format_name(mode_cmd->pixel_format));
  7897. return -EINVAL;
  7898. }
  7899. break;
  7900. case DRM_FORMAT_XBGR8888:
  7901. case DRM_FORMAT_ABGR8888:
  7902. case DRM_FORMAT_XRGB2101010:
  7903. case DRM_FORMAT_ARGB2101010:
  7904. case DRM_FORMAT_XBGR2101010:
  7905. case DRM_FORMAT_ABGR2101010:
  7906. if (INTEL_INFO(dev)->gen < 4) {
  7907. DRM_DEBUG("unsupported pixel format: %s\n",
  7908. drm_get_format_name(mode_cmd->pixel_format));
  7909. return -EINVAL;
  7910. }
  7911. break;
  7912. case DRM_FORMAT_YUYV:
  7913. case DRM_FORMAT_UYVY:
  7914. case DRM_FORMAT_YVYU:
  7915. case DRM_FORMAT_VYUY:
  7916. if (INTEL_INFO(dev)->gen < 5) {
  7917. DRM_DEBUG("unsupported pixel format: %s\n",
  7918. drm_get_format_name(mode_cmd->pixel_format));
  7919. return -EINVAL;
  7920. }
  7921. break;
  7922. default:
  7923. DRM_DEBUG("unsupported pixel format: %s\n",
  7924. drm_get_format_name(mode_cmd->pixel_format));
  7925. return -EINVAL;
  7926. }
  7927. /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
  7928. if (mode_cmd->offsets[0] != 0)
  7929. return -EINVAL;
  7930. drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
  7931. intel_fb->obj = obj;
  7932. ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
  7933. if (ret) {
  7934. DRM_ERROR("framebuffer init failed %d\n", ret);
  7935. return ret;
  7936. }
  7937. return 0;
  7938. }
  7939. static struct drm_framebuffer *
  7940. intel_user_framebuffer_create(struct drm_device *dev,
  7941. struct drm_file *filp,
  7942. struct drm_mode_fb_cmd2 *mode_cmd)
  7943. {
  7944. struct drm_i915_gem_object *obj;
  7945. obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
  7946. mode_cmd->handles[0]));
  7947. if (&obj->base == NULL)
  7948. return ERR_PTR(-ENOENT);
  7949. return intel_framebuffer_create(dev, mode_cmd, obj);
  7950. }
  7951. static const struct drm_mode_config_funcs intel_mode_funcs = {
  7952. .fb_create = intel_user_framebuffer_create,
  7953. .output_poll_changed = intel_fb_output_poll_changed,
  7954. };
  7955. /* Set up chip specific display functions */
  7956. static void intel_init_display(struct drm_device *dev)
  7957. {
  7958. struct drm_i915_private *dev_priv = dev->dev_private;
  7959. if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
  7960. dev_priv->display.find_dpll = g4x_find_best_dpll;
  7961. else if (IS_VALLEYVIEW(dev))
  7962. dev_priv->display.find_dpll = vlv_find_best_dpll;
  7963. else if (IS_PINEVIEW(dev))
  7964. dev_priv->display.find_dpll = pnv_find_best_dpll;
  7965. else
  7966. dev_priv->display.find_dpll = i9xx_find_best_dpll;
  7967. if (HAS_DDI(dev)) {
  7968. dev_priv->display.get_pipe_config = haswell_get_pipe_config;
  7969. dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
  7970. dev_priv->display.crtc_enable = haswell_crtc_enable;
  7971. dev_priv->display.crtc_disable = haswell_crtc_disable;
  7972. dev_priv->display.off = haswell_crtc_off;
  7973. dev_priv->display.update_plane = ironlake_update_plane;
  7974. } else if (HAS_PCH_SPLIT(dev)) {
  7975. dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
  7976. dev_priv->display.get_clock = ironlake_crtc_clock_get;
  7977. dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
  7978. dev_priv->display.crtc_enable = ironlake_crtc_enable;
  7979. dev_priv->display.crtc_disable = ironlake_crtc_disable;
  7980. dev_priv->display.off = ironlake_crtc_off;
  7981. dev_priv->display.update_plane = ironlake_update_plane;
  7982. } else if (IS_VALLEYVIEW(dev)) {
  7983. dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
  7984. dev_priv->display.get_clock = i9xx_crtc_clock_get;
  7985. dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
  7986. dev_priv->display.crtc_enable = valleyview_crtc_enable;
  7987. dev_priv->display.crtc_disable = i9xx_crtc_disable;
  7988. dev_priv->display.off = i9xx_crtc_off;
  7989. dev_priv->display.update_plane = i9xx_update_plane;
  7990. } else {
  7991. dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
  7992. dev_priv->display.get_clock = i9xx_crtc_clock_get;
  7993. dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
  7994. dev_priv->display.crtc_enable = i9xx_crtc_enable;
  7995. dev_priv->display.crtc_disable = i9xx_crtc_disable;
  7996. dev_priv->display.off = i9xx_crtc_off;
  7997. dev_priv->display.update_plane = i9xx_update_plane;
  7998. }
  7999. /* Returns the core display clock speed */
  8000. if (IS_VALLEYVIEW(dev))
  8001. dev_priv->display.get_display_clock_speed =
  8002. valleyview_get_display_clock_speed;
  8003. else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
  8004. dev_priv->display.get_display_clock_speed =
  8005. i945_get_display_clock_speed;
  8006. else if (IS_I915G(dev))
  8007. dev_priv->display.get_display_clock_speed =
  8008. i915_get_display_clock_speed;
  8009. else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
  8010. dev_priv->display.get_display_clock_speed =
  8011. i9xx_misc_get_display_clock_speed;
  8012. else if (IS_I915GM(dev))
  8013. dev_priv->display.get_display_clock_speed =
  8014. i915gm_get_display_clock_speed;
  8015. else if (IS_I865G(dev))
  8016. dev_priv->display.get_display_clock_speed =
  8017. i865_get_display_clock_speed;
  8018. else if (IS_I85X(dev))
  8019. dev_priv->display.get_display_clock_speed =
  8020. i855_get_display_clock_speed;
  8021. else /* 852, 830 */
  8022. dev_priv->display.get_display_clock_speed =
  8023. i830_get_display_clock_speed;
  8024. if (HAS_PCH_SPLIT(dev)) {
  8025. if (IS_GEN5(dev)) {
  8026. dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
  8027. dev_priv->display.write_eld = ironlake_write_eld;
  8028. } else if (IS_GEN6(dev)) {
  8029. dev_priv->display.fdi_link_train = gen6_fdi_link_train;
  8030. dev_priv->display.write_eld = ironlake_write_eld;
  8031. } else if (IS_IVYBRIDGE(dev)) {
  8032. /* FIXME: detect B0+ stepping and use auto training */
  8033. dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
  8034. dev_priv->display.write_eld = ironlake_write_eld;
  8035. dev_priv->display.modeset_global_resources =
  8036. ivb_modeset_global_resources;
  8037. } else if (IS_HASWELL(dev)) {
  8038. dev_priv->display.fdi_link_train = hsw_fdi_link_train;
  8039. dev_priv->display.write_eld = haswell_write_eld;
  8040. dev_priv->display.modeset_global_resources =
  8041. haswell_modeset_global_resources;
  8042. }
  8043. } else if (IS_G4X(dev)) {
  8044. dev_priv->display.write_eld = g4x_write_eld;
  8045. }
  8046. /* Default just returns -ENODEV to indicate unsupported */
  8047. dev_priv->display.queue_flip = intel_default_queue_flip;
  8048. switch (INTEL_INFO(dev)->gen) {
  8049. case 2:
  8050. dev_priv->display.queue_flip = intel_gen2_queue_flip;
  8051. break;
  8052. case 3:
  8053. dev_priv->display.queue_flip = intel_gen3_queue_flip;
  8054. break;
  8055. case 4:
  8056. case 5:
  8057. dev_priv->display.queue_flip = intel_gen4_queue_flip;
  8058. break;
  8059. case 6:
  8060. dev_priv->display.queue_flip = intel_gen6_queue_flip;
  8061. break;
  8062. case 7:
  8063. dev_priv->display.queue_flip = intel_gen7_queue_flip;
  8064. break;
  8065. }
  8066. }
  8067. /*
  8068. * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
  8069. * resume, or other times. This quirk makes sure that's the case for
  8070. * affected systems.
  8071. */
  8072. static void quirk_pipea_force(struct drm_device *dev)
  8073. {
  8074. struct drm_i915_private *dev_priv = dev->dev_private;
  8075. dev_priv->quirks |= QUIRK_PIPEA_FORCE;
  8076. DRM_INFO("applying pipe a force quirk\n");
  8077. }
  8078. /*
  8079. * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
  8080. */
  8081. static void quirk_ssc_force_disable(struct drm_device *dev)
  8082. {
  8083. struct drm_i915_private *dev_priv = dev->dev_private;
  8084. dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
  8085. DRM_INFO("applying lvds SSC disable quirk\n");
  8086. }
  8087. /*
  8088. * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
  8089. * brightness value
  8090. */
  8091. static void quirk_invert_brightness(struct drm_device *dev)
  8092. {
  8093. struct drm_i915_private *dev_priv = dev->dev_private;
  8094. dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
  8095. DRM_INFO("applying inverted panel brightness quirk\n");
  8096. }
  8097. /*
  8098. * Some machines (Dell XPS13) suffer broken backlight controls if
  8099. * BLM_PCH_PWM_ENABLE is set.
  8100. */
  8101. static void quirk_no_pcm_pwm_enable(struct drm_device *dev)
  8102. {
  8103. struct drm_i915_private *dev_priv = dev->dev_private;
  8104. dev_priv->quirks |= QUIRK_NO_PCH_PWM_ENABLE;
  8105. DRM_INFO("applying no-PCH_PWM_ENABLE quirk\n");
  8106. }
  8107. struct intel_quirk {
  8108. int device;
  8109. int subsystem_vendor;
  8110. int subsystem_device;
  8111. void (*hook)(struct drm_device *dev);
  8112. };
  8113. /* For systems that don't have a meaningful PCI subdevice/subvendor ID */
  8114. struct intel_dmi_quirk {
  8115. void (*hook)(struct drm_device *dev);
  8116. const struct dmi_system_id (*dmi_id_list)[];
  8117. };
  8118. static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
  8119. {
  8120. DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
  8121. return 1;
  8122. }
  8123. static const struct intel_dmi_quirk intel_dmi_quirks[] = {
  8124. {
  8125. .dmi_id_list = &(const struct dmi_system_id[]) {
  8126. {
  8127. .callback = intel_dmi_reverse_brightness,
  8128. .ident = "NCR Corporation",
  8129. .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
  8130. DMI_MATCH(DMI_PRODUCT_NAME, ""),
  8131. },
  8132. },
  8133. { } /* terminating entry */
  8134. },
  8135. .hook = quirk_invert_brightness,
  8136. },
  8137. };
  8138. static struct intel_quirk intel_quirks[] = {
  8139. /* HP Mini needs pipe A force quirk (LP: #322104) */
  8140. { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
  8141. /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
  8142. { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
  8143. /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
  8144. { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
  8145. /* 830/845 need to leave pipe A & dpll A up */
  8146. { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  8147. { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  8148. /* Lenovo U160 cannot use SSC on LVDS */
  8149. { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
  8150. /* Sony Vaio Y cannot use SSC on LVDS */
  8151. { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
  8152. /* Acer Aspire 5734Z must invert backlight brightness */
  8153. { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
  8154. /* Acer/eMachines G725 */
  8155. { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
  8156. /* Acer/eMachines e725 */
  8157. { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
  8158. /* Acer/Packard Bell NCL20 */
  8159. { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
  8160. /* Acer Aspire 4736Z */
  8161. { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
  8162. /* Dell XPS13 HD Sandy Bridge */
  8163. { 0x0116, 0x1028, 0x052e, quirk_no_pcm_pwm_enable },
  8164. /* Dell XPS13 HD and XPS13 FHD Ivy Bridge */
  8165. { 0x0166, 0x1028, 0x058b, quirk_no_pcm_pwm_enable },
  8166. };
  8167. static void intel_init_quirks(struct drm_device *dev)
  8168. {
  8169. struct pci_dev *d = dev->pdev;
  8170. int i;
  8171. for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
  8172. struct intel_quirk *q = &intel_quirks[i];
  8173. if (d->device == q->device &&
  8174. (d->subsystem_vendor == q->subsystem_vendor ||
  8175. q->subsystem_vendor == PCI_ANY_ID) &&
  8176. (d->subsystem_device == q->subsystem_device ||
  8177. q->subsystem_device == PCI_ANY_ID))
  8178. q->hook(dev);
  8179. }
  8180. for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
  8181. if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
  8182. intel_dmi_quirks[i].hook(dev);
  8183. }
  8184. }
  8185. /* Disable the VGA plane that we never use */
  8186. static void i915_disable_vga(struct drm_device *dev)
  8187. {
  8188. struct drm_i915_private *dev_priv = dev->dev_private;
  8189. u8 sr1;
  8190. u32 vga_reg = i915_vgacntrl_reg(dev);
  8191. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  8192. outb(SR01, VGA_SR_INDEX);
  8193. sr1 = inb(VGA_SR_DATA);
  8194. outb(sr1 | 1<<5, VGA_SR_DATA);
  8195. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  8196. udelay(300);
  8197. I915_WRITE(vga_reg, VGA_DISP_DISABLE);
  8198. POSTING_READ(vga_reg);
  8199. }
  8200. void intel_modeset_init_hw(struct drm_device *dev)
  8201. {
  8202. intel_init_power_well(dev);
  8203. intel_prepare_ddi(dev);
  8204. intel_init_clock_gating(dev);
  8205. mutex_lock(&dev->struct_mutex);
  8206. intel_enable_gt_powersave(dev);
  8207. mutex_unlock(&dev->struct_mutex);
  8208. }
  8209. void intel_modeset_suspend_hw(struct drm_device *dev)
  8210. {
  8211. intel_suspend_hw(dev);
  8212. }
  8213. void intel_modeset_init(struct drm_device *dev)
  8214. {
  8215. struct drm_i915_private *dev_priv = dev->dev_private;
  8216. int i, j, ret;
  8217. drm_mode_config_init(dev);
  8218. dev->mode_config.min_width = 0;
  8219. dev->mode_config.min_height = 0;
  8220. dev->mode_config.preferred_depth = 24;
  8221. dev->mode_config.prefer_shadow = 1;
  8222. dev->mode_config.funcs = &intel_mode_funcs;
  8223. intel_init_quirks(dev);
  8224. intel_init_pm(dev);
  8225. if (INTEL_INFO(dev)->num_pipes == 0)
  8226. return;
  8227. intel_init_display(dev);
  8228. if (IS_GEN2(dev)) {
  8229. dev->mode_config.max_width = 2048;
  8230. dev->mode_config.max_height = 2048;
  8231. } else if (IS_GEN3(dev)) {
  8232. dev->mode_config.max_width = 4096;
  8233. dev->mode_config.max_height = 4096;
  8234. } else {
  8235. dev->mode_config.max_width = 8192;
  8236. dev->mode_config.max_height = 8192;
  8237. }
  8238. dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
  8239. DRM_DEBUG_KMS("%d display pipe%s available.\n",
  8240. INTEL_INFO(dev)->num_pipes,
  8241. INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
  8242. for_each_pipe(i) {
  8243. intel_crtc_init(dev, i);
  8244. for (j = 0; j < dev_priv->num_plane; j++) {
  8245. ret = intel_plane_init(dev, i, j);
  8246. if (ret)
  8247. DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
  8248. pipe_name(i), sprite_name(i, j), ret);
  8249. }
  8250. }
  8251. intel_cpu_pll_init(dev);
  8252. intel_shared_dpll_init(dev);
  8253. /* Just disable it once at startup */
  8254. i915_disable_vga(dev);
  8255. intel_setup_outputs(dev);
  8256. /* Just in case the BIOS is doing something questionable. */
  8257. intel_disable_fbc(dev);
  8258. }
  8259. static void
  8260. intel_connector_break_all_links(struct intel_connector *connector)
  8261. {
  8262. connector->base.dpms = DRM_MODE_DPMS_OFF;
  8263. connector->base.encoder = NULL;
  8264. connector->encoder->connectors_active = false;
  8265. connector->encoder->base.crtc = NULL;
  8266. }
  8267. static void intel_enable_pipe_a(struct drm_device *dev)
  8268. {
  8269. struct intel_connector *connector;
  8270. struct drm_connector *crt = NULL;
  8271. struct intel_load_detect_pipe load_detect_temp;
  8272. /* We can't just switch on the pipe A, we need to set things up with a
  8273. * proper mode and output configuration. As a gross hack, enable pipe A
  8274. * by enabling the load detect pipe once. */
  8275. list_for_each_entry(connector,
  8276. &dev->mode_config.connector_list,
  8277. base.head) {
  8278. if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
  8279. crt = &connector->base;
  8280. break;
  8281. }
  8282. }
  8283. if (!crt)
  8284. return;
  8285. if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
  8286. intel_release_load_detect_pipe(crt, &load_detect_temp);
  8287. }
  8288. static bool
  8289. intel_check_plane_mapping(struct intel_crtc *crtc)
  8290. {
  8291. struct drm_device *dev = crtc->base.dev;
  8292. struct drm_i915_private *dev_priv = dev->dev_private;
  8293. u32 reg, val;
  8294. if (INTEL_INFO(dev)->num_pipes == 1)
  8295. return true;
  8296. reg = DSPCNTR(!crtc->plane);
  8297. val = I915_READ(reg);
  8298. if ((val & DISPLAY_PLANE_ENABLE) &&
  8299. (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
  8300. return false;
  8301. return true;
  8302. }
  8303. static void intel_sanitize_crtc(struct intel_crtc *crtc)
  8304. {
  8305. struct drm_device *dev = crtc->base.dev;
  8306. struct drm_i915_private *dev_priv = dev->dev_private;
  8307. u32 reg;
  8308. /* Clear any frame start delays used for debugging left by the BIOS */
  8309. reg = PIPECONF(crtc->config.cpu_transcoder);
  8310. I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
  8311. /* We need to sanitize the plane -> pipe mapping first because this will
  8312. * disable the crtc (and hence change the state) if it is wrong. Note
  8313. * that gen4+ has a fixed plane -> pipe mapping. */
  8314. if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
  8315. struct intel_connector *connector;
  8316. bool plane;
  8317. DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
  8318. crtc->base.base.id);
  8319. /* Pipe has the wrong plane attached and the plane is active.
  8320. * Temporarily change the plane mapping and disable everything
  8321. * ... */
  8322. plane = crtc->plane;
  8323. crtc->plane = !plane;
  8324. dev_priv->display.crtc_disable(&crtc->base);
  8325. crtc->plane = plane;
  8326. /* ... and break all links. */
  8327. list_for_each_entry(connector, &dev->mode_config.connector_list,
  8328. base.head) {
  8329. if (connector->encoder->base.crtc != &crtc->base)
  8330. continue;
  8331. intel_connector_break_all_links(connector);
  8332. }
  8333. WARN_ON(crtc->active);
  8334. crtc->base.enabled = false;
  8335. }
  8336. if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
  8337. crtc->pipe == PIPE_A && !crtc->active) {
  8338. /* BIOS forgot to enable pipe A, this mostly happens after
  8339. * resume. Force-enable the pipe to fix this, the update_dpms
  8340. * call below we restore the pipe to the right state, but leave
  8341. * the required bits on. */
  8342. intel_enable_pipe_a(dev);
  8343. }
  8344. /* Adjust the state of the output pipe according to whether we
  8345. * have active connectors/encoders. */
  8346. intel_crtc_update_dpms(&crtc->base);
  8347. if (crtc->active != crtc->base.enabled) {
  8348. struct intel_encoder *encoder;
  8349. /* This can happen either due to bugs in the get_hw_state
  8350. * functions or because the pipe is force-enabled due to the
  8351. * pipe A quirk. */
  8352. DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
  8353. crtc->base.base.id,
  8354. crtc->base.enabled ? "enabled" : "disabled",
  8355. crtc->active ? "enabled" : "disabled");
  8356. crtc->base.enabled = crtc->active;
  8357. /* Because we only establish the connector -> encoder ->
  8358. * crtc links if something is active, this means the
  8359. * crtc is now deactivated. Break the links. connector
  8360. * -> encoder links are only establish when things are
  8361. * actually up, hence no need to break them. */
  8362. WARN_ON(crtc->active);
  8363. for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
  8364. WARN_ON(encoder->connectors_active);
  8365. encoder->base.crtc = NULL;
  8366. }
  8367. }
  8368. }
  8369. static void intel_sanitize_encoder(struct intel_encoder *encoder)
  8370. {
  8371. struct intel_connector *connector;
  8372. struct drm_device *dev = encoder->base.dev;
  8373. /* We need to check both for a crtc link (meaning that the
  8374. * encoder is active and trying to read from a pipe) and the
  8375. * pipe itself being active. */
  8376. bool has_active_crtc = encoder->base.crtc &&
  8377. to_intel_crtc(encoder->base.crtc)->active;
  8378. if (encoder->connectors_active && !has_active_crtc) {
  8379. DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
  8380. encoder->base.base.id,
  8381. drm_get_encoder_name(&encoder->base));
  8382. /* Connector is active, but has no active pipe. This is
  8383. * fallout from our resume register restoring. Disable
  8384. * the encoder manually again. */
  8385. if (encoder->base.crtc) {
  8386. DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
  8387. encoder->base.base.id,
  8388. drm_get_encoder_name(&encoder->base));
  8389. encoder->disable(encoder);
  8390. }
  8391. /* Inconsistent output/port/pipe state happens presumably due to
  8392. * a bug in one of the get_hw_state functions. Or someplace else
  8393. * in our code, like the register restore mess on resume. Clamp
  8394. * things to off as a safer default. */
  8395. list_for_each_entry(connector,
  8396. &dev->mode_config.connector_list,
  8397. base.head) {
  8398. if (connector->encoder != encoder)
  8399. continue;
  8400. intel_connector_break_all_links(connector);
  8401. }
  8402. }
  8403. /* Enabled encoders without active connectors will be fixed in
  8404. * the crtc fixup. */
  8405. }
  8406. void i915_redisable_vga(struct drm_device *dev)
  8407. {
  8408. struct drm_i915_private *dev_priv = dev->dev_private;
  8409. u32 vga_reg = i915_vgacntrl_reg(dev);
  8410. if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
  8411. DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
  8412. i915_disable_vga(dev);
  8413. }
  8414. }
  8415. static void intel_modeset_readout_hw_state(struct drm_device *dev)
  8416. {
  8417. struct drm_i915_private *dev_priv = dev->dev_private;
  8418. enum pipe pipe;
  8419. struct intel_crtc *crtc;
  8420. struct intel_encoder *encoder;
  8421. struct intel_connector *connector;
  8422. int i;
  8423. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  8424. base.head) {
  8425. memset(&crtc->config, 0, sizeof(crtc->config));
  8426. crtc->active = dev_priv->display.get_pipe_config(crtc,
  8427. &crtc->config);
  8428. crtc->base.enabled = crtc->active;
  8429. DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
  8430. crtc->base.base.id,
  8431. crtc->active ? "enabled" : "disabled");
  8432. }
  8433. /* FIXME: Smash this into the new shared dpll infrastructure. */
  8434. if (HAS_DDI(dev))
  8435. intel_ddi_setup_hw_pll_state(dev);
  8436. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  8437. struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
  8438. pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
  8439. pll->active = 0;
  8440. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  8441. base.head) {
  8442. if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
  8443. pll->active++;
  8444. }
  8445. pll->refcount = pll->active;
  8446. DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
  8447. pll->name, pll->refcount, pll->on);
  8448. }
  8449. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  8450. base.head) {
  8451. pipe = 0;
  8452. if (encoder->get_hw_state(encoder, &pipe)) {
  8453. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  8454. encoder->base.crtc = &crtc->base;
  8455. if (encoder->get_config)
  8456. encoder->get_config(encoder, &crtc->config);
  8457. } else {
  8458. encoder->base.crtc = NULL;
  8459. }
  8460. encoder->connectors_active = false;
  8461. DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
  8462. encoder->base.base.id,
  8463. drm_get_encoder_name(&encoder->base),
  8464. encoder->base.crtc ? "enabled" : "disabled",
  8465. pipe);
  8466. }
  8467. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  8468. base.head) {
  8469. if (!crtc->active)
  8470. continue;
  8471. if (dev_priv->display.get_clock)
  8472. dev_priv->display.get_clock(crtc,
  8473. &crtc->config);
  8474. }
  8475. list_for_each_entry(connector, &dev->mode_config.connector_list,
  8476. base.head) {
  8477. if (connector->get_hw_state(connector)) {
  8478. connector->base.dpms = DRM_MODE_DPMS_ON;
  8479. connector->encoder->connectors_active = true;
  8480. connector->base.encoder = &connector->encoder->base;
  8481. } else {
  8482. connector->base.dpms = DRM_MODE_DPMS_OFF;
  8483. connector->base.encoder = NULL;
  8484. }
  8485. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
  8486. connector->base.base.id,
  8487. drm_get_connector_name(&connector->base),
  8488. connector->base.encoder ? "enabled" : "disabled");
  8489. }
  8490. }
  8491. /* Scan out the current hw modeset state, sanitizes it and maps it into the drm
  8492. * and i915 state tracking structures. */
  8493. void intel_modeset_setup_hw_state(struct drm_device *dev,
  8494. bool force_restore)
  8495. {
  8496. struct drm_i915_private *dev_priv = dev->dev_private;
  8497. enum pipe pipe;
  8498. struct drm_plane *plane;
  8499. struct intel_crtc *crtc;
  8500. struct intel_encoder *encoder;
  8501. int i;
  8502. intel_modeset_readout_hw_state(dev);
  8503. /*
  8504. * Now that we have the config, copy it to each CRTC struct
  8505. * Note that this could go away if we move to using crtc_config
  8506. * checking everywhere.
  8507. */
  8508. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  8509. base.head) {
  8510. if (crtc->active && i915_fastboot) {
  8511. intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
  8512. DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
  8513. crtc->base.base.id);
  8514. drm_mode_debug_printmodeline(&crtc->base.mode);
  8515. }
  8516. }
  8517. /* HW state is read out, now we need to sanitize this mess. */
  8518. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  8519. base.head) {
  8520. intel_sanitize_encoder(encoder);
  8521. }
  8522. for_each_pipe(pipe) {
  8523. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  8524. intel_sanitize_crtc(crtc);
  8525. intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
  8526. }
  8527. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  8528. struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
  8529. if (!pll->on || pll->active)
  8530. continue;
  8531. DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
  8532. pll->disable(dev_priv, pll);
  8533. pll->on = false;
  8534. }
  8535. if (force_restore) {
  8536. /*
  8537. * We need to use raw interfaces for restoring state to avoid
  8538. * checking (bogus) intermediate states.
  8539. */
  8540. for_each_pipe(pipe) {
  8541. struct drm_crtc *crtc =
  8542. dev_priv->pipe_to_crtc_mapping[pipe];
  8543. __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
  8544. crtc->fb);
  8545. }
  8546. list_for_each_entry(plane, &dev->mode_config.plane_list, head)
  8547. intel_plane_restore(plane);
  8548. i915_redisable_vga(dev);
  8549. } else {
  8550. intel_modeset_update_staged_output_state(dev);
  8551. }
  8552. intel_modeset_check_state(dev);
  8553. drm_mode_config_reset(dev);
  8554. }
  8555. void intel_modeset_gem_init(struct drm_device *dev)
  8556. {
  8557. intel_modeset_init_hw(dev);
  8558. intel_setup_overlay(dev);
  8559. intel_modeset_setup_hw_state(dev, false);
  8560. }
  8561. void intel_modeset_cleanup(struct drm_device *dev)
  8562. {
  8563. struct drm_i915_private *dev_priv = dev->dev_private;
  8564. struct drm_crtc *crtc;
  8565. struct intel_crtc *intel_crtc;
  8566. /*
  8567. * Interrupts and polling as the first thing to avoid creating havoc.
  8568. * Too much stuff here (turning of rps, connectors, ...) would
  8569. * experience fancy races otherwise.
  8570. */
  8571. drm_irq_uninstall(dev);
  8572. cancel_work_sync(&dev_priv->hotplug_work);
  8573. /*
  8574. * Due to the hpd irq storm handling the hotplug work can re-arm the
  8575. * poll handlers. Hence disable polling after hpd handling is shut down.
  8576. */
  8577. drm_kms_helper_poll_fini(dev);
  8578. mutex_lock(&dev->struct_mutex);
  8579. intel_unregister_dsm_handler();
  8580. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  8581. /* Skip inactive CRTCs */
  8582. if (!crtc->fb)
  8583. continue;
  8584. intel_crtc = to_intel_crtc(crtc);
  8585. intel_increase_pllclock(crtc);
  8586. }
  8587. intel_disable_fbc(dev);
  8588. intel_disable_gt_powersave(dev);
  8589. ironlake_teardown_rc6(dev);
  8590. mutex_unlock(&dev->struct_mutex);
  8591. /* flush any delayed tasks or pending work */
  8592. flush_scheduled_work();
  8593. /* destroy backlight, if any, before the connectors */
  8594. intel_panel_destroy_backlight(dev);
  8595. drm_mode_config_cleanup(dev);
  8596. intel_cleanup_overlay(dev);
  8597. }
  8598. /*
  8599. * Return which encoder is currently attached for connector.
  8600. */
  8601. struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
  8602. {
  8603. return &intel_attached_encoder(connector)->base;
  8604. }
  8605. void intel_connector_attach_encoder(struct intel_connector *connector,
  8606. struct intel_encoder *encoder)
  8607. {
  8608. connector->encoder = encoder;
  8609. drm_mode_connector_attach_encoder(&connector->base,
  8610. &encoder->base);
  8611. }
  8612. /*
  8613. * set vga decode state - true == enable VGA decode
  8614. */
  8615. int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
  8616. {
  8617. struct drm_i915_private *dev_priv = dev->dev_private;
  8618. u16 gmch_ctrl;
  8619. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
  8620. if (state)
  8621. gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
  8622. else
  8623. gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
  8624. pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
  8625. return 0;
  8626. }
  8627. struct intel_display_error_state {
  8628. u32 power_well_driver;
  8629. struct intel_cursor_error_state {
  8630. u32 control;
  8631. u32 position;
  8632. u32 base;
  8633. u32 size;
  8634. } cursor[I915_MAX_PIPES];
  8635. struct intel_pipe_error_state {
  8636. enum transcoder cpu_transcoder;
  8637. u32 conf;
  8638. u32 source;
  8639. u32 htotal;
  8640. u32 hblank;
  8641. u32 hsync;
  8642. u32 vtotal;
  8643. u32 vblank;
  8644. u32 vsync;
  8645. } pipe[I915_MAX_PIPES];
  8646. struct intel_plane_error_state {
  8647. u32 control;
  8648. u32 stride;
  8649. u32 size;
  8650. u32 pos;
  8651. u32 addr;
  8652. u32 surface;
  8653. u32 tile_offset;
  8654. } plane[I915_MAX_PIPES];
  8655. };
  8656. struct intel_display_error_state *
  8657. intel_display_capture_error_state(struct drm_device *dev)
  8658. {
  8659. drm_i915_private_t *dev_priv = dev->dev_private;
  8660. struct intel_display_error_state *error;
  8661. enum transcoder cpu_transcoder;
  8662. int i;
  8663. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  8664. if (error == NULL)
  8665. return NULL;
  8666. if (HAS_POWER_WELL(dev))
  8667. error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
  8668. for_each_pipe(i) {
  8669. cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
  8670. error->pipe[i].cpu_transcoder = cpu_transcoder;
  8671. if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
  8672. error->cursor[i].control = I915_READ(CURCNTR(i));
  8673. error->cursor[i].position = I915_READ(CURPOS(i));
  8674. error->cursor[i].base = I915_READ(CURBASE(i));
  8675. } else {
  8676. error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
  8677. error->cursor[i].position = I915_READ(CURPOS_IVB(i));
  8678. error->cursor[i].base = I915_READ(CURBASE_IVB(i));
  8679. }
  8680. error->plane[i].control = I915_READ(DSPCNTR(i));
  8681. error->plane[i].stride = I915_READ(DSPSTRIDE(i));
  8682. if (INTEL_INFO(dev)->gen <= 3) {
  8683. error->plane[i].size = I915_READ(DSPSIZE(i));
  8684. error->plane[i].pos = I915_READ(DSPPOS(i));
  8685. }
  8686. if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
  8687. error->plane[i].addr = I915_READ(DSPADDR(i));
  8688. if (INTEL_INFO(dev)->gen >= 4) {
  8689. error->plane[i].surface = I915_READ(DSPSURF(i));
  8690. error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
  8691. }
  8692. error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
  8693. error->pipe[i].source = I915_READ(PIPESRC(i));
  8694. error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
  8695. error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
  8696. error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
  8697. error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
  8698. error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
  8699. error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
  8700. }
  8701. /* In the code above we read the registers without checking if the power
  8702. * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
  8703. * prevent the next I915_WRITE from detecting it and printing an error
  8704. * message. */
  8705. intel_uncore_clear_errors(dev);
  8706. return error;
  8707. }
  8708. #define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
  8709. void
  8710. intel_display_print_error_state(struct drm_i915_error_state_buf *m,
  8711. struct drm_device *dev,
  8712. struct intel_display_error_state *error)
  8713. {
  8714. int i;
  8715. err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
  8716. if (HAS_POWER_WELL(dev))
  8717. err_printf(m, "PWR_WELL_CTL2: %08x\n",
  8718. error->power_well_driver);
  8719. for_each_pipe(i) {
  8720. err_printf(m, "Pipe [%d]:\n", i);
  8721. err_printf(m, " CPU transcoder: %c\n",
  8722. transcoder_name(error->pipe[i].cpu_transcoder));
  8723. err_printf(m, " CONF: %08x\n", error->pipe[i].conf);
  8724. err_printf(m, " SRC: %08x\n", error->pipe[i].source);
  8725. err_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
  8726. err_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
  8727. err_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
  8728. err_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
  8729. err_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
  8730. err_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
  8731. err_printf(m, "Plane [%d]:\n", i);
  8732. err_printf(m, " CNTR: %08x\n", error->plane[i].control);
  8733. err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
  8734. if (INTEL_INFO(dev)->gen <= 3) {
  8735. err_printf(m, " SIZE: %08x\n", error->plane[i].size);
  8736. err_printf(m, " POS: %08x\n", error->plane[i].pos);
  8737. }
  8738. if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
  8739. err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
  8740. if (INTEL_INFO(dev)->gen >= 4) {
  8741. err_printf(m, " SURF: %08x\n", error->plane[i].surface);
  8742. err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
  8743. }
  8744. err_printf(m, "Cursor [%d]:\n", i);
  8745. err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
  8746. err_printf(m, " POS: %08x\n", error->cursor[i].position);
  8747. err_printf(m, " BASE: %08x\n", error->cursor[i].base);
  8748. }
  8749. }