i915_drv.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include "drm_crtc_helper.h"
  37. static int i915_modeset = -1;
  38. module_param_named(modeset, i915_modeset, int, 0400);
  39. unsigned int i915_fbpercrtc = 0;
  40. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  41. int i915_panel_ignore_lid = 0;
  42. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  43. unsigned int i915_powersave = 1;
  44. module_param_named(powersave, i915_powersave, int, 0600);
  45. unsigned int i915_semaphores = 1;
  46. module_param_named(semaphores, i915_semaphores, int, 0600);
  47. unsigned int i915_enable_rc6 = 0;
  48. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0600);
  49. unsigned int i915_lvds_downclock = 0;
  50. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  51. unsigned int i915_panel_use_ssc = 1;
  52. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  53. int i915_vbt_sdvo_panel_type = -1;
  54. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  55. static bool i915_try_reset = true;
  56. module_param_named(reset, i915_try_reset, bool, 0600);
  57. static struct drm_driver driver;
  58. extern int intel_agp_enabled;
  59. #define INTEL_VGA_DEVICE(id, info) { \
  60. .class = PCI_CLASS_DISPLAY_VGA << 8, \
  61. .class_mask = 0xff0000, \
  62. .vendor = 0x8086, \
  63. .device = id, \
  64. .subvendor = PCI_ANY_ID, \
  65. .subdevice = PCI_ANY_ID, \
  66. .driver_data = (unsigned long) info }
  67. static const struct intel_device_info intel_i830_info = {
  68. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
  69. .has_overlay = 1, .overlay_needs_physical = 1,
  70. };
  71. static const struct intel_device_info intel_845g_info = {
  72. .gen = 2,
  73. .has_overlay = 1, .overlay_needs_physical = 1,
  74. };
  75. static const struct intel_device_info intel_i85x_info = {
  76. .gen = 2, .is_i85x = 1, .is_mobile = 1,
  77. .cursor_needs_physical = 1,
  78. .has_overlay = 1, .overlay_needs_physical = 1,
  79. };
  80. static const struct intel_device_info intel_i865g_info = {
  81. .gen = 2,
  82. .has_overlay = 1, .overlay_needs_physical = 1,
  83. };
  84. static const struct intel_device_info intel_i915g_info = {
  85. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
  86. .has_overlay = 1, .overlay_needs_physical = 1,
  87. };
  88. static const struct intel_device_info intel_i915gm_info = {
  89. .gen = 3, .is_mobile = 1,
  90. .cursor_needs_physical = 1,
  91. .has_overlay = 1, .overlay_needs_physical = 1,
  92. .supports_tv = 1,
  93. };
  94. static const struct intel_device_info intel_i945g_info = {
  95. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
  96. .has_overlay = 1, .overlay_needs_physical = 1,
  97. };
  98. static const struct intel_device_info intel_i945gm_info = {
  99. .gen = 3, .is_i945gm = 1, .is_mobile = 1,
  100. .has_hotplug = 1, .cursor_needs_physical = 1,
  101. .has_overlay = 1, .overlay_needs_physical = 1,
  102. .supports_tv = 1,
  103. };
  104. static const struct intel_device_info intel_i965g_info = {
  105. .gen = 4, .is_broadwater = 1,
  106. .has_hotplug = 1,
  107. .has_overlay = 1,
  108. };
  109. static const struct intel_device_info intel_i965gm_info = {
  110. .gen = 4, .is_crestline = 1,
  111. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  112. .has_overlay = 1,
  113. .supports_tv = 1,
  114. };
  115. static const struct intel_device_info intel_g33_info = {
  116. .gen = 3, .is_g33 = 1,
  117. .need_gfx_hws = 1, .has_hotplug = 1,
  118. .has_overlay = 1,
  119. };
  120. static const struct intel_device_info intel_g45_info = {
  121. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
  122. .has_pipe_cxsr = 1, .has_hotplug = 1,
  123. .has_bsd_ring = 1,
  124. };
  125. static const struct intel_device_info intel_gm45_info = {
  126. .gen = 4, .is_g4x = 1,
  127. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  128. .has_pipe_cxsr = 1, .has_hotplug = 1,
  129. .supports_tv = 1,
  130. .has_bsd_ring = 1,
  131. };
  132. static const struct intel_device_info intel_pineview_info = {
  133. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
  134. .need_gfx_hws = 1, .has_hotplug = 1,
  135. .has_overlay = 1,
  136. };
  137. static const struct intel_device_info intel_ironlake_d_info = {
  138. .gen = 5,
  139. .need_gfx_hws = 1, .has_pipe_cxsr = 1, .has_hotplug = 1,
  140. .has_bsd_ring = 1,
  141. };
  142. static const struct intel_device_info intel_ironlake_m_info = {
  143. .gen = 5, .is_mobile = 1,
  144. .need_gfx_hws = 1, .has_hotplug = 1,
  145. .has_fbc = 0, /* disabled due to buggy hardware */
  146. .has_bsd_ring = 1,
  147. };
  148. static const struct intel_device_info intel_sandybridge_d_info = {
  149. .gen = 6,
  150. .need_gfx_hws = 1, .has_hotplug = 1,
  151. .has_bsd_ring = 1,
  152. .has_blt_ring = 1,
  153. };
  154. static const struct intel_device_info intel_sandybridge_m_info = {
  155. .gen = 6, .is_mobile = 1,
  156. .need_gfx_hws = 1, .has_hotplug = 1,
  157. .has_fbc = 1,
  158. .has_bsd_ring = 1,
  159. .has_blt_ring = 1,
  160. };
  161. static const struct intel_device_info intel_ivybridge_d_info = {
  162. .is_ivybridge = 1, .gen = 7,
  163. .need_gfx_hws = 1, .has_hotplug = 1,
  164. .has_bsd_ring = 1,
  165. .has_blt_ring = 1,
  166. };
  167. static const struct intel_device_info intel_ivybridge_m_info = {
  168. .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
  169. .need_gfx_hws = 1, .has_hotplug = 1,
  170. .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
  171. .has_bsd_ring = 1,
  172. .has_blt_ring = 1,
  173. };
  174. static const struct pci_device_id pciidlist[] = { /* aka */
  175. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  176. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  177. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  178. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  179. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  180. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  181. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  182. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  183. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  184. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  185. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  186. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  187. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  188. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  189. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  190. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  191. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  192. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  193. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  194. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  195. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  196. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  197. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  198. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  199. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  200. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  201. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  202. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  203. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  204. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  205. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  206. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  207. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  208. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  209. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  210. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  211. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  212. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  213. INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
  214. INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
  215. INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
  216. INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
  217. INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
  218. {0, 0, 0}
  219. };
  220. #if defined(CONFIG_DRM_I915_KMS)
  221. MODULE_DEVICE_TABLE(pci, pciidlist);
  222. #endif
  223. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  224. #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
  225. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  226. #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
  227. void intel_detect_pch (struct drm_device *dev)
  228. {
  229. struct drm_i915_private *dev_priv = dev->dev_private;
  230. struct pci_dev *pch;
  231. /*
  232. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  233. * make graphics device passthrough work easy for VMM, that only
  234. * need to expose ISA bridge to let driver know the real hardware
  235. * underneath. This is a requirement from virtualization team.
  236. */
  237. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  238. if (pch) {
  239. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  240. int id;
  241. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  242. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  243. dev_priv->pch_type = PCH_IBX;
  244. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  245. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  246. dev_priv->pch_type = PCH_CPT;
  247. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  248. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  249. /* PantherPoint is CPT compatible */
  250. dev_priv->pch_type = PCH_CPT;
  251. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  252. }
  253. }
  254. pci_dev_put(pch);
  255. }
  256. }
  257. static void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  258. {
  259. int count;
  260. count = 0;
  261. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  262. udelay(10);
  263. I915_WRITE_NOTRACE(FORCEWAKE, 1);
  264. POSTING_READ(FORCEWAKE);
  265. count = 0;
  266. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
  267. udelay(10);
  268. }
  269. /*
  270. * Generally this is called implicitly by the register read function. However,
  271. * if some sequence requires the GT to not power down then this function should
  272. * be called at the beginning of the sequence followed by a call to
  273. * gen6_gt_force_wake_put() at the end of the sequence.
  274. */
  275. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  276. {
  277. WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
  278. /* Forcewake is atomic in case we get in here without the lock */
  279. if (atomic_add_return(1, &dev_priv->forcewake_count) == 1)
  280. __gen6_gt_force_wake_get(dev_priv);
  281. }
  282. static void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  283. {
  284. I915_WRITE_NOTRACE(FORCEWAKE, 0);
  285. POSTING_READ(FORCEWAKE);
  286. }
  287. /*
  288. * see gen6_gt_force_wake_get()
  289. */
  290. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  291. {
  292. WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
  293. if (atomic_dec_and_test(&dev_priv->forcewake_count))
  294. __gen6_gt_force_wake_put(dev_priv);
  295. }
  296. void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
  297. {
  298. int loop = 500;
  299. u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  300. while (fifo < 20 && loop--) {
  301. udelay(10);
  302. fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  303. }
  304. }
  305. static int i915_drm_freeze(struct drm_device *dev)
  306. {
  307. struct drm_i915_private *dev_priv = dev->dev_private;
  308. drm_kms_helper_poll_disable(dev);
  309. pci_save_state(dev->pdev);
  310. /* If KMS is active, we do the leavevt stuff here */
  311. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  312. int error = i915_gem_idle(dev);
  313. if (error) {
  314. dev_err(&dev->pdev->dev,
  315. "GEM idle failed, resume might fail\n");
  316. return error;
  317. }
  318. drm_irq_uninstall(dev);
  319. }
  320. i915_save_state(dev);
  321. intel_opregion_fini(dev);
  322. /* Modeset on resume, not lid events */
  323. dev_priv->modeset_on_lid = 0;
  324. return 0;
  325. }
  326. int i915_suspend(struct drm_device *dev, pm_message_t state)
  327. {
  328. int error;
  329. if (!dev || !dev->dev_private) {
  330. DRM_ERROR("dev: %p\n", dev);
  331. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  332. return -ENODEV;
  333. }
  334. if (state.event == PM_EVENT_PRETHAW)
  335. return 0;
  336. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  337. return 0;
  338. error = i915_drm_freeze(dev);
  339. if (error)
  340. return error;
  341. if (state.event == PM_EVENT_SUSPEND) {
  342. /* Shut down the device */
  343. pci_disable_device(dev->pdev);
  344. pci_set_power_state(dev->pdev, PCI_D3hot);
  345. }
  346. return 0;
  347. }
  348. static int i915_drm_thaw(struct drm_device *dev)
  349. {
  350. struct drm_i915_private *dev_priv = dev->dev_private;
  351. int error = 0;
  352. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  353. mutex_lock(&dev->struct_mutex);
  354. i915_gem_restore_gtt_mappings(dev);
  355. mutex_unlock(&dev->struct_mutex);
  356. }
  357. i915_restore_state(dev);
  358. intel_opregion_setup(dev);
  359. /* KMS EnterVT equivalent */
  360. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  361. mutex_lock(&dev->struct_mutex);
  362. dev_priv->mm.suspended = 0;
  363. error = i915_gem_init_ringbuffer(dev);
  364. mutex_unlock(&dev->struct_mutex);
  365. drm_mode_config_reset(dev);
  366. drm_irq_install(dev);
  367. /* Resume the modeset for every activated CRTC */
  368. drm_helper_resume_force_mode(dev);
  369. if (IS_IRONLAKE_M(dev))
  370. ironlake_enable_rc6(dev);
  371. }
  372. intel_opregion_init(dev);
  373. dev_priv->modeset_on_lid = 0;
  374. return error;
  375. }
  376. int i915_resume(struct drm_device *dev)
  377. {
  378. int ret;
  379. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  380. return 0;
  381. if (pci_enable_device(dev->pdev))
  382. return -EIO;
  383. pci_set_master(dev->pdev);
  384. ret = i915_drm_thaw(dev);
  385. if (ret)
  386. return ret;
  387. drm_kms_helper_poll_enable(dev);
  388. return 0;
  389. }
  390. static int i8xx_do_reset(struct drm_device *dev, u8 flags)
  391. {
  392. struct drm_i915_private *dev_priv = dev->dev_private;
  393. if (IS_I85X(dev))
  394. return -ENODEV;
  395. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  396. POSTING_READ(D_STATE);
  397. if (IS_I830(dev) || IS_845G(dev)) {
  398. I915_WRITE(DEBUG_RESET_I830,
  399. DEBUG_RESET_DISPLAY |
  400. DEBUG_RESET_RENDER |
  401. DEBUG_RESET_FULL);
  402. POSTING_READ(DEBUG_RESET_I830);
  403. msleep(1);
  404. I915_WRITE(DEBUG_RESET_I830, 0);
  405. POSTING_READ(DEBUG_RESET_I830);
  406. }
  407. msleep(1);
  408. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  409. POSTING_READ(D_STATE);
  410. return 0;
  411. }
  412. static int i965_reset_complete(struct drm_device *dev)
  413. {
  414. u8 gdrst;
  415. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  416. return gdrst & 0x1;
  417. }
  418. static int i965_do_reset(struct drm_device *dev, u8 flags)
  419. {
  420. u8 gdrst;
  421. /*
  422. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  423. * well as the reset bit (GR/bit 0). Setting the GR bit
  424. * triggers the reset; when done, the hardware will clear it.
  425. */
  426. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  427. pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
  428. return wait_for(i965_reset_complete(dev), 500);
  429. }
  430. static int ironlake_do_reset(struct drm_device *dev, u8 flags)
  431. {
  432. struct drm_i915_private *dev_priv = dev->dev_private;
  433. u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  434. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
  435. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  436. }
  437. static int gen6_do_reset(struct drm_device *dev, u8 flags)
  438. {
  439. struct drm_i915_private *dev_priv = dev->dev_private;
  440. I915_WRITE(GEN6_GDRST, GEN6_GRDOM_FULL);
  441. return wait_for((I915_READ(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  442. }
  443. /**
  444. * i965_reset - reset chip after a hang
  445. * @dev: drm device to reset
  446. * @flags: reset domains
  447. *
  448. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  449. * reset or otherwise an error code.
  450. *
  451. * Procedure is fairly simple:
  452. * - reset the chip using the reset reg
  453. * - re-init context state
  454. * - re-init hardware status page
  455. * - re-init ring buffer
  456. * - re-init interrupt state
  457. * - re-init display
  458. */
  459. int i915_reset(struct drm_device *dev, u8 flags)
  460. {
  461. drm_i915_private_t *dev_priv = dev->dev_private;
  462. /*
  463. * We really should only reset the display subsystem if we actually
  464. * need to
  465. */
  466. bool need_display = true;
  467. int ret;
  468. if (!i915_try_reset)
  469. return 0;
  470. if (!mutex_trylock(&dev->struct_mutex))
  471. return -EBUSY;
  472. i915_gem_reset(dev);
  473. ret = -ENODEV;
  474. if (get_seconds() - dev_priv->last_gpu_reset < 5) {
  475. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  476. } else switch (INTEL_INFO(dev)->gen) {
  477. case 6:
  478. ret = gen6_do_reset(dev, flags);
  479. break;
  480. case 5:
  481. ret = ironlake_do_reset(dev, flags);
  482. break;
  483. case 4:
  484. ret = i965_do_reset(dev, flags);
  485. break;
  486. case 2:
  487. ret = i8xx_do_reset(dev, flags);
  488. break;
  489. }
  490. dev_priv->last_gpu_reset = get_seconds();
  491. if (ret) {
  492. DRM_ERROR("Failed to reset chip.\n");
  493. mutex_unlock(&dev->struct_mutex);
  494. return ret;
  495. }
  496. /* Ok, now get things going again... */
  497. /*
  498. * Everything depends on having the GTT running, so we need to start
  499. * there. Fortunately we don't need to do this unless we reset the
  500. * chip at a PCI level.
  501. *
  502. * Next we need to restore the context, but we don't use those
  503. * yet either...
  504. *
  505. * Ring buffer needs to be re-initialized in the KMS case, or if X
  506. * was running at the time of the reset (i.e. we weren't VT
  507. * switched away).
  508. */
  509. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  510. !dev_priv->mm.suspended) {
  511. dev_priv->mm.suspended = 0;
  512. dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
  513. if (HAS_BSD(dev))
  514. dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
  515. if (HAS_BLT(dev))
  516. dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
  517. mutex_unlock(&dev->struct_mutex);
  518. drm_irq_uninstall(dev);
  519. drm_mode_config_reset(dev);
  520. drm_irq_install(dev);
  521. mutex_lock(&dev->struct_mutex);
  522. }
  523. mutex_unlock(&dev->struct_mutex);
  524. /*
  525. * Perform a full modeset as on later generations, e.g. Ironlake, we may
  526. * need to retrain the display link and cannot just restore the register
  527. * values.
  528. */
  529. if (need_display) {
  530. mutex_lock(&dev->mode_config.mutex);
  531. drm_helper_resume_force_mode(dev);
  532. mutex_unlock(&dev->mode_config.mutex);
  533. }
  534. return 0;
  535. }
  536. static int __devinit
  537. i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  538. {
  539. /* Only bind to function 0 of the device. Early generations
  540. * used function 1 as a placeholder for multi-head. This causes
  541. * us confusion instead, especially on the systems where both
  542. * functions have the same PCI-ID!
  543. */
  544. if (PCI_FUNC(pdev->devfn))
  545. return -ENODEV;
  546. return drm_get_pci_dev(pdev, ent, &driver);
  547. }
  548. static void
  549. i915_pci_remove(struct pci_dev *pdev)
  550. {
  551. struct drm_device *dev = pci_get_drvdata(pdev);
  552. drm_put_dev(dev);
  553. }
  554. static int i915_pm_suspend(struct device *dev)
  555. {
  556. struct pci_dev *pdev = to_pci_dev(dev);
  557. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  558. int error;
  559. if (!drm_dev || !drm_dev->dev_private) {
  560. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  561. return -ENODEV;
  562. }
  563. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  564. return 0;
  565. error = i915_drm_freeze(drm_dev);
  566. if (error)
  567. return error;
  568. pci_disable_device(pdev);
  569. pci_set_power_state(pdev, PCI_D3hot);
  570. return 0;
  571. }
  572. static int i915_pm_resume(struct device *dev)
  573. {
  574. struct pci_dev *pdev = to_pci_dev(dev);
  575. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  576. return i915_resume(drm_dev);
  577. }
  578. static int i915_pm_freeze(struct device *dev)
  579. {
  580. struct pci_dev *pdev = to_pci_dev(dev);
  581. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  582. if (!drm_dev || !drm_dev->dev_private) {
  583. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  584. return -ENODEV;
  585. }
  586. return i915_drm_freeze(drm_dev);
  587. }
  588. static int i915_pm_thaw(struct device *dev)
  589. {
  590. struct pci_dev *pdev = to_pci_dev(dev);
  591. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  592. return i915_drm_thaw(drm_dev);
  593. }
  594. static int i915_pm_poweroff(struct device *dev)
  595. {
  596. struct pci_dev *pdev = to_pci_dev(dev);
  597. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  598. return i915_drm_freeze(drm_dev);
  599. }
  600. static const struct dev_pm_ops i915_pm_ops = {
  601. .suspend = i915_pm_suspend,
  602. .resume = i915_pm_resume,
  603. .freeze = i915_pm_freeze,
  604. .thaw = i915_pm_thaw,
  605. .poweroff = i915_pm_poweroff,
  606. .restore = i915_pm_resume,
  607. };
  608. static struct vm_operations_struct i915_gem_vm_ops = {
  609. .fault = i915_gem_fault,
  610. .open = drm_gem_vm_open,
  611. .close = drm_gem_vm_close,
  612. };
  613. static struct drm_driver driver = {
  614. /* don't use mtrr's here, the Xserver or user space app should
  615. * deal with them for intel hardware.
  616. */
  617. .driver_features =
  618. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  619. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
  620. .load = i915_driver_load,
  621. .unload = i915_driver_unload,
  622. .open = i915_driver_open,
  623. .lastclose = i915_driver_lastclose,
  624. .preclose = i915_driver_preclose,
  625. .postclose = i915_driver_postclose,
  626. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  627. .suspend = i915_suspend,
  628. .resume = i915_resume,
  629. .device_is_agp = i915_driver_device_is_agp,
  630. .enable_vblank = i915_enable_vblank,
  631. .disable_vblank = i915_disable_vblank,
  632. .get_vblank_timestamp = i915_get_vblank_timestamp,
  633. .get_scanout_position = i915_get_crtc_scanoutpos,
  634. .irq_preinstall = i915_driver_irq_preinstall,
  635. .irq_postinstall = i915_driver_irq_postinstall,
  636. .irq_uninstall = i915_driver_irq_uninstall,
  637. .irq_handler = i915_driver_irq_handler,
  638. .reclaim_buffers = drm_core_reclaim_buffers,
  639. .master_create = i915_master_create,
  640. .master_destroy = i915_master_destroy,
  641. #if defined(CONFIG_DEBUG_FS)
  642. .debugfs_init = i915_debugfs_init,
  643. .debugfs_cleanup = i915_debugfs_cleanup,
  644. #endif
  645. .gem_init_object = i915_gem_init_object,
  646. .gem_free_object = i915_gem_free_object,
  647. .gem_vm_ops = &i915_gem_vm_ops,
  648. .dumb_create = i915_gem_dumb_create,
  649. .dumb_map_offset = i915_gem_mmap_gtt,
  650. .dumb_destroy = i915_gem_dumb_destroy,
  651. .ioctls = i915_ioctls,
  652. .fops = {
  653. .owner = THIS_MODULE,
  654. .open = drm_open,
  655. .release = drm_release,
  656. .unlocked_ioctl = drm_ioctl,
  657. .mmap = drm_gem_mmap,
  658. .poll = drm_poll,
  659. .fasync = drm_fasync,
  660. .read = drm_read,
  661. #ifdef CONFIG_COMPAT
  662. .compat_ioctl = i915_compat_ioctl,
  663. #endif
  664. .llseek = noop_llseek,
  665. },
  666. .name = DRIVER_NAME,
  667. .desc = DRIVER_DESC,
  668. .date = DRIVER_DATE,
  669. .major = DRIVER_MAJOR,
  670. .minor = DRIVER_MINOR,
  671. .patchlevel = DRIVER_PATCHLEVEL,
  672. };
  673. static struct pci_driver i915_pci_driver = {
  674. .name = DRIVER_NAME,
  675. .id_table = pciidlist,
  676. .probe = i915_pci_probe,
  677. .remove = i915_pci_remove,
  678. .driver.pm = &i915_pm_ops,
  679. };
  680. static int __init i915_init(void)
  681. {
  682. if (!intel_agp_enabled) {
  683. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  684. return -ENODEV;
  685. }
  686. driver.num_ioctls = i915_max_ioctl;
  687. /*
  688. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  689. * explicitly disabled with the module pararmeter.
  690. *
  691. * Otherwise, just follow the parameter (defaulting to off).
  692. *
  693. * Allow optional vga_text_mode_force boot option to override
  694. * the default behavior.
  695. */
  696. #if defined(CONFIG_DRM_I915_KMS)
  697. if (i915_modeset != 0)
  698. driver.driver_features |= DRIVER_MODESET;
  699. #endif
  700. if (i915_modeset == 1)
  701. driver.driver_features |= DRIVER_MODESET;
  702. #ifdef CONFIG_VGA_CONSOLE
  703. if (vgacon_text_force() && i915_modeset == -1)
  704. driver.driver_features &= ~DRIVER_MODESET;
  705. #endif
  706. if (!(driver.driver_features & DRIVER_MODESET))
  707. driver.get_vblank_timestamp = NULL;
  708. return drm_pci_init(&driver, &i915_pci_driver);
  709. }
  710. static void __exit i915_exit(void)
  711. {
  712. drm_pci_exit(&driver, &i915_pci_driver);
  713. }
  714. module_init(i915_init);
  715. module_exit(i915_exit);
  716. MODULE_AUTHOR(DRIVER_AUTHOR);
  717. MODULE_DESCRIPTION(DRIVER_DESC);
  718. MODULE_LICENSE("GPL and additional rights");