rv770.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/platform_device.h>
  30. #include "drmP.h"
  31. #include "radeon.h"
  32. #include "rv770d.h"
  33. #include "avivod.h"
  34. #include "atom.h"
  35. #define R700_PFP_UCODE_SIZE 848
  36. #define R700_PM4_UCODE_SIZE 1360
  37. static void rv770_gpu_init(struct radeon_device *rdev);
  38. void rv770_fini(struct radeon_device *rdev);
  39. /*
  40. * GART
  41. */
  42. int rv770_pcie_gart_enable(struct radeon_device *rdev)
  43. {
  44. u32 tmp;
  45. int r, i;
  46. if (rdev->gart.table.vram.robj == NULL) {
  47. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  48. return -EINVAL;
  49. }
  50. r = radeon_gart_table_vram_pin(rdev);
  51. if (r)
  52. return r;
  53. for (i = 0; i < rdev->gart.num_gpu_pages; i++)
  54. r600_gart_clear_page(rdev, i);
  55. /* Setup L2 cache */
  56. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  57. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  58. EFFECTIVE_L2_QUEUE_SIZE(7));
  59. WREG32(VM_L2_CNTL2, 0);
  60. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  61. /* Setup TLB control */
  62. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  63. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  64. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  65. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  66. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  67. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  68. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  69. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  70. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  71. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  72. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  73. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  74. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  75. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  76. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  77. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  78. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  79. (u32)(rdev->dummy_page.addr >> 12));
  80. for (i = 1; i < 7; i++)
  81. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  82. r600_pcie_gart_tlb_flush(rdev);
  83. rdev->gart.ready = true;
  84. return 0;
  85. }
  86. void rv770_pcie_gart_disable(struct radeon_device *rdev)
  87. {
  88. u32 tmp;
  89. int i;
  90. /* Disable all tables */
  91. for (i = 0; i < 7; i++)
  92. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  93. /* Setup L2 cache */
  94. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  95. EFFECTIVE_L2_QUEUE_SIZE(7));
  96. WREG32(VM_L2_CNTL2, 0);
  97. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  98. /* Setup TLB control */
  99. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  100. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  101. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  102. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  103. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  104. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  105. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  106. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  107. if (rdev->gart.table.vram.robj) {
  108. radeon_object_kunmap(rdev->gart.table.vram.robj);
  109. radeon_object_unpin(rdev->gart.table.vram.robj);
  110. }
  111. }
  112. void rv770_pcie_gart_fini(struct radeon_device *rdev)
  113. {
  114. rv770_pcie_gart_disable(rdev);
  115. radeon_gart_table_vram_free(rdev);
  116. radeon_gart_fini(rdev);
  117. }
  118. /*
  119. * MC
  120. */
  121. static void rv770_mc_resume(struct radeon_device *rdev)
  122. {
  123. u32 d1vga_control, d2vga_control;
  124. u32 vga_render_control, vga_hdp_control;
  125. u32 d1crtc_control, d2crtc_control;
  126. u32 new_d1grph_primary, new_d1grph_secondary;
  127. u32 new_d2grph_primary, new_d2grph_secondary;
  128. u64 old_vram_start;
  129. u32 tmp;
  130. int i, j;
  131. /* Initialize HDP */
  132. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  133. WREG32((0x2c14 + j), 0x00000000);
  134. WREG32((0x2c18 + j), 0x00000000);
  135. WREG32((0x2c1c + j), 0x00000000);
  136. WREG32((0x2c20 + j), 0x00000000);
  137. WREG32((0x2c24 + j), 0x00000000);
  138. }
  139. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  140. d1vga_control = RREG32(D1VGA_CONTROL);
  141. d2vga_control = RREG32(D2VGA_CONTROL);
  142. vga_render_control = RREG32(VGA_RENDER_CONTROL);
  143. vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  144. d1crtc_control = RREG32(D1CRTC_CONTROL);
  145. d2crtc_control = RREG32(D2CRTC_CONTROL);
  146. old_vram_start = (u64)(RREG32(MC_VM_FB_LOCATION) & 0xFFFF) << 24;
  147. new_d1grph_primary = RREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS);
  148. new_d1grph_secondary = RREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS);
  149. new_d1grph_primary += rdev->mc.vram_start - old_vram_start;
  150. new_d1grph_secondary += rdev->mc.vram_start - old_vram_start;
  151. new_d2grph_primary = RREG32(D2GRPH_PRIMARY_SURFACE_ADDRESS);
  152. new_d2grph_secondary = RREG32(D2GRPH_SECONDARY_SURFACE_ADDRESS);
  153. new_d2grph_primary += rdev->mc.vram_start - old_vram_start;
  154. new_d2grph_secondary += rdev->mc.vram_start - old_vram_start;
  155. /* Stop all video */
  156. WREG32(D1VGA_CONTROL, 0);
  157. WREG32(D2VGA_CONTROL, 0);
  158. WREG32(VGA_RENDER_CONTROL, 0);
  159. WREG32(D1CRTC_UPDATE_LOCK, 1);
  160. WREG32(D2CRTC_UPDATE_LOCK, 1);
  161. WREG32(D1CRTC_CONTROL, 0);
  162. WREG32(D2CRTC_CONTROL, 0);
  163. WREG32(D1CRTC_UPDATE_LOCK, 0);
  164. WREG32(D2CRTC_UPDATE_LOCK, 0);
  165. mdelay(1);
  166. if (r600_mc_wait_for_idle(rdev)) {
  167. printk(KERN_WARNING "[drm] MC not idle !\n");
  168. }
  169. /* Lockout access through VGA aperture*/
  170. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  171. /* Update configuration */
  172. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  173. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, (rdev->mc.vram_end - 1) >> 12);
  174. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  175. tmp = (((rdev->mc.vram_end - 1) >> 24) & 0xFFFF) << 16;
  176. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  177. WREG32(MC_VM_FB_LOCATION, tmp);
  178. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  179. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  180. WREG32(HDP_NONSURFACE_SIZE, (rdev->mc.mc_vram_size - 1) | 0x3FF);
  181. if (rdev->flags & RADEON_IS_AGP) {
  182. WREG32(MC_VM_AGP_TOP, (rdev->mc.gtt_end - 1) >> 16);
  183. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  184. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  185. } else {
  186. WREG32(MC_VM_AGP_BASE, 0);
  187. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  188. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  189. }
  190. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS, new_d1grph_primary);
  191. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS, new_d1grph_secondary);
  192. WREG32(D2GRPH_PRIMARY_SURFACE_ADDRESS, new_d2grph_primary);
  193. WREG32(D2GRPH_SECONDARY_SURFACE_ADDRESS, new_d2grph_secondary);
  194. WREG32(VGA_MEMORY_BASE_ADDRESS, rdev->mc.vram_start);
  195. /* Unlock host access */
  196. WREG32(VGA_HDP_CONTROL, vga_hdp_control);
  197. mdelay(1);
  198. if (r600_mc_wait_for_idle(rdev)) {
  199. printk(KERN_WARNING "[drm] MC not idle !\n");
  200. }
  201. /* Restore video state */
  202. WREG32(D1CRTC_UPDATE_LOCK, 1);
  203. WREG32(D2CRTC_UPDATE_LOCK, 1);
  204. WREG32(D1CRTC_CONTROL, d1crtc_control);
  205. WREG32(D2CRTC_CONTROL, d2crtc_control);
  206. WREG32(D1CRTC_UPDATE_LOCK, 0);
  207. WREG32(D2CRTC_UPDATE_LOCK, 0);
  208. WREG32(D1VGA_CONTROL, d1vga_control);
  209. WREG32(D2VGA_CONTROL, d2vga_control);
  210. WREG32(VGA_RENDER_CONTROL, vga_render_control);
  211. /* we need to own VRAM, so turn off the VGA renderer here
  212. * to stop it overwriting our objects */
  213. radeon_avivo_vga_render_disable(rdev);
  214. }
  215. /*
  216. * CP.
  217. */
  218. void r700_cp_stop(struct radeon_device *rdev)
  219. {
  220. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  221. }
  222. static int rv770_cp_load_microcode(struct radeon_device *rdev)
  223. {
  224. const __be32 *fw_data;
  225. int i;
  226. if (!rdev->me_fw || !rdev->pfp_fw)
  227. return -EINVAL;
  228. r700_cp_stop(rdev);
  229. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  230. /* Reset cp */
  231. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  232. RREG32(GRBM_SOFT_RESET);
  233. mdelay(15);
  234. WREG32(GRBM_SOFT_RESET, 0);
  235. fw_data = (const __be32 *)rdev->pfp_fw->data;
  236. WREG32(CP_PFP_UCODE_ADDR, 0);
  237. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  238. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  239. WREG32(CP_PFP_UCODE_ADDR, 0);
  240. fw_data = (const __be32 *)rdev->me_fw->data;
  241. WREG32(CP_ME_RAM_WADDR, 0);
  242. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  243. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  244. WREG32(CP_PFP_UCODE_ADDR, 0);
  245. WREG32(CP_ME_RAM_WADDR, 0);
  246. WREG32(CP_ME_RAM_RADDR, 0);
  247. return 0;
  248. }
  249. /*
  250. * Core functions
  251. */
  252. static u32 r700_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  253. u32 num_backends,
  254. u32 backend_disable_mask)
  255. {
  256. u32 backend_map = 0;
  257. u32 enabled_backends_mask;
  258. u32 enabled_backends_count;
  259. u32 cur_pipe;
  260. u32 swizzle_pipe[R7XX_MAX_PIPES];
  261. u32 cur_backend;
  262. u32 i;
  263. if (num_tile_pipes > R7XX_MAX_PIPES)
  264. num_tile_pipes = R7XX_MAX_PIPES;
  265. if (num_tile_pipes < 1)
  266. num_tile_pipes = 1;
  267. if (num_backends > R7XX_MAX_BACKENDS)
  268. num_backends = R7XX_MAX_BACKENDS;
  269. if (num_backends < 1)
  270. num_backends = 1;
  271. enabled_backends_mask = 0;
  272. enabled_backends_count = 0;
  273. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  274. if (((backend_disable_mask >> i) & 1) == 0) {
  275. enabled_backends_mask |= (1 << i);
  276. ++enabled_backends_count;
  277. }
  278. if (enabled_backends_count == num_backends)
  279. break;
  280. }
  281. if (enabled_backends_count == 0) {
  282. enabled_backends_mask = 1;
  283. enabled_backends_count = 1;
  284. }
  285. if (enabled_backends_count != num_backends)
  286. num_backends = enabled_backends_count;
  287. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  288. switch (num_tile_pipes) {
  289. case 1:
  290. swizzle_pipe[0] = 0;
  291. break;
  292. case 2:
  293. swizzle_pipe[0] = 0;
  294. swizzle_pipe[1] = 1;
  295. break;
  296. case 3:
  297. swizzle_pipe[0] = 0;
  298. swizzle_pipe[1] = 2;
  299. swizzle_pipe[2] = 1;
  300. break;
  301. case 4:
  302. swizzle_pipe[0] = 0;
  303. swizzle_pipe[1] = 2;
  304. swizzle_pipe[2] = 3;
  305. swizzle_pipe[3] = 1;
  306. break;
  307. case 5:
  308. swizzle_pipe[0] = 0;
  309. swizzle_pipe[1] = 2;
  310. swizzle_pipe[2] = 4;
  311. swizzle_pipe[3] = 1;
  312. swizzle_pipe[4] = 3;
  313. break;
  314. case 6:
  315. swizzle_pipe[0] = 0;
  316. swizzle_pipe[1] = 2;
  317. swizzle_pipe[2] = 4;
  318. swizzle_pipe[3] = 5;
  319. swizzle_pipe[4] = 3;
  320. swizzle_pipe[5] = 1;
  321. break;
  322. case 7:
  323. swizzle_pipe[0] = 0;
  324. swizzle_pipe[1] = 2;
  325. swizzle_pipe[2] = 4;
  326. swizzle_pipe[3] = 6;
  327. swizzle_pipe[4] = 3;
  328. swizzle_pipe[5] = 1;
  329. swizzle_pipe[6] = 5;
  330. break;
  331. case 8:
  332. swizzle_pipe[0] = 0;
  333. swizzle_pipe[1] = 2;
  334. swizzle_pipe[2] = 4;
  335. swizzle_pipe[3] = 6;
  336. swizzle_pipe[4] = 3;
  337. swizzle_pipe[5] = 1;
  338. swizzle_pipe[6] = 7;
  339. swizzle_pipe[7] = 5;
  340. break;
  341. }
  342. cur_backend = 0;
  343. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  344. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  345. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  346. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  347. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  348. }
  349. return backend_map;
  350. }
  351. static void rv770_gpu_init(struct radeon_device *rdev)
  352. {
  353. int i, j, num_qd_pipes;
  354. u32 sx_debug_1;
  355. u32 smx_dc_ctl0;
  356. u32 num_gs_verts_per_thread;
  357. u32 vgt_gs_per_es;
  358. u32 gs_prim_buffer_depth = 0;
  359. u32 sq_ms_fifo_sizes;
  360. u32 sq_config;
  361. u32 sq_thread_resource_mgmt;
  362. u32 hdp_host_path_cntl;
  363. u32 sq_dyn_gpr_size_simd_ab_0;
  364. u32 backend_map;
  365. u32 gb_tiling_config = 0;
  366. u32 cc_rb_backend_disable = 0;
  367. u32 cc_gc_shader_pipe_config = 0;
  368. u32 mc_arb_ramcfg;
  369. u32 db_debug4;
  370. /* setup chip specs */
  371. switch (rdev->family) {
  372. case CHIP_RV770:
  373. rdev->config.rv770.max_pipes = 4;
  374. rdev->config.rv770.max_tile_pipes = 8;
  375. rdev->config.rv770.max_simds = 10;
  376. rdev->config.rv770.max_backends = 4;
  377. rdev->config.rv770.max_gprs = 256;
  378. rdev->config.rv770.max_threads = 248;
  379. rdev->config.rv770.max_stack_entries = 512;
  380. rdev->config.rv770.max_hw_contexts = 8;
  381. rdev->config.rv770.max_gs_threads = 16 * 2;
  382. rdev->config.rv770.sx_max_export_size = 128;
  383. rdev->config.rv770.sx_max_export_pos_size = 16;
  384. rdev->config.rv770.sx_max_export_smx_size = 112;
  385. rdev->config.rv770.sq_num_cf_insts = 2;
  386. rdev->config.rv770.sx_num_of_sets = 7;
  387. rdev->config.rv770.sc_prim_fifo_size = 0xF9;
  388. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  389. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  390. break;
  391. case CHIP_RV730:
  392. rdev->config.rv770.max_pipes = 2;
  393. rdev->config.rv770.max_tile_pipes = 4;
  394. rdev->config.rv770.max_simds = 8;
  395. rdev->config.rv770.max_backends = 2;
  396. rdev->config.rv770.max_gprs = 128;
  397. rdev->config.rv770.max_threads = 248;
  398. rdev->config.rv770.max_stack_entries = 256;
  399. rdev->config.rv770.max_hw_contexts = 8;
  400. rdev->config.rv770.max_gs_threads = 16 * 2;
  401. rdev->config.rv770.sx_max_export_size = 256;
  402. rdev->config.rv770.sx_max_export_pos_size = 32;
  403. rdev->config.rv770.sx_max_export_smx_size = 224;
  404. rdev->config.rv770.sq_num_cf_insts = 2;
  405. rdev->config.rv770.sx_num_of_sets = 7;
  406. rdev->config.rv770.sc_prim_fifo_size = 0xf9;
  407. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  408. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  409. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  410. rdev->config.rv770.sx_max_export_pos_size -= 16;
  411. rdev->config.rv770.sx_max_export_smx_size += 16;
  412. }
  413. break;
  414. case CHIP_RV710:
  415. rdev->config.rv770.max_pipes = 2;
  416. rdev->config.rv770.max_tile_pipes = 2;
  417. rdev->config.rv770.max_simds = 2;
  418. rdev->config.rv770.max_backends = 1;
  419. rdev->config.rv770.max_gprs = 256;
  420. rdev->config.rv770.max_threads = 192;
  421. rdev->config.rv770.max_stack_entries = 256;
  422. rdev->config.rv770.max_hw_contexts = 4;
  423. rdev->config.rv770.max_gs_threads = 8 * 2;
  424. rdev->config.rv770.sx_max_export_size = 128;
  425. rdev->config.rv770.sx_max_export_pos_size = 16;
  426. rdev->config.rv770.sx_max_export_smx_size = 112;
  427. rdev->config.rv770.sq_num_cf_insts = 1;
  428. rdev->config.rv770.sx_num_of_sets = 7;
  429. rdev->config.rv770.sc_prim_fifo_size = 0x40;
  430. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  431. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  432. break;
  433. case CHIP_RV740:
  434. rdev->config.rv770.max_pipes = 4;
  435. rdev->config.rv770.max_tile_pipes = 4;
  436. rdev->config.rv770.max_simds = 8;
  437. rdev->config.rv770.max_backends = 4;
  438. rdev->config.rv770.max_gprs = 256;
  439. rdev->config.rv770.max_threads = 248;
  440. rdev->config.rv770.max_stack_entries = 512;
  441. rdev->config.rv770.max_hw_contexts = 8;
  442. rdev->config.rv770.max_gs_threads = 16 * 2;
  443. rdev->config.rv770.sx_max_export_size = 256;
  444. rdev->config.rv770.sx_max_export_pos_size = 32;
  445. rdev->config.rv770.sx_max_export_smx_size = 224;
  446. rdev->config.rv770.sq_num_cf_insts = 2;
  447. rdev->config.rv770.sx_num_of_sets = 7;
  448. rdev->config.rv770.sc_prim_fifo_size = 0x100;
  449. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  450. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  451. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  452. rdev->config.rv770.sx_max_export_pos_size -= 16;
  453. rdev->config.rv770.sx_max_export_smx_size += 16;
  454. }
  455. break;
  456. default:
  457. break;
  458. }
  459. /* Initialize HDP */
  460. j = 0;
  461. for (i = 0; i < 32; i++) {
  462. WREG32((0x2c14 + j), 0x00000000);
  463. WREG32((0x2c18 + j), 0x00000000);
  464. WREG32((0x2c1c + j), 0x00000000);
  465. WREG32((0x2c20 + j), 0x00000000);
  466. WREG32((0x2c24 + j), 0x00000000);
  467. j += 0x18;
  468. }
  469. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  470. /* setup tiling, simd, pipe config */
  471. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  472. switch (rdev->config.rv770.max_tile_pipes) {
  473. case 1:
  474. gb_tiling_config |= PIPE_TILING(0);
  475. break;
  476. case 2:
  477. gb_tiling_config |= PIPE_TILING(1);
  478. break;
  479. case 4:
  480. gb_tiling_config |= PIPE_TILING(2);
  481. break;
  482. case 8:
  483. gb_tiling_config |= PIPE_TILING(3);
  484. break;
  485. default:
  486. break;
  487. }
  488. if (rdev->family == CHIP_RV770)
  489. gb_tiling_config |= BANK_TILING(1);
  490. else
  491. gb_tiling_config |= BANK_TILING((mc_arb_ramcfg & NOOFBANK_SHIFT) >> NOOFBANK_MASK);
  492. gb_tiling_config |= GROUP_SIZE(0);
  493. if (((mc_arb_ramcfg & NOOFROWS_MASK) & NOOFROWS_SHIFT) > 3) {
  494. gb_tiling_config |= ROW_TILING(3);
  495. gb_tiling_config |= SAMPLE_SPLIT(3);
  496. } else {
  497. gb_tiling_config |=
  498. ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  499. gb_tiling_config |=
  500. SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  501. }
  502. gb_tiling_config |= BANK_SWAPS(1);
  503. backend_map = r700_get_tile_pipe_to_backend_map(rdev->config.rv770.max_tile_pipes,
  504. rdev->config.rv770.max_backends,
  505. (0xff << rdev->config.rv770.max_backends) & 0xff);
  506. gb_tiling_config |= BACKEND_MAP(backend_map);
  507. cc_gc_shader_pipe_config =
  508. INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << rdev->config.rv770.max_pipes) & R7XX_MAX_PIPES_MASK);
  509. cc_gc_shader_pipe_config |=
  510. INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << rdev->config.rv770.max_simds) & R7XX_MAX_SIMDS_MASK);
  511. cc_rb_backend_disable =
  512. BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << rdev->config.rv770.max_backends) & R7XX_MAX_BACKENDS_MASK);
  513. WREG32(GB_TILING_CONFIG, gb_tiling_config);
  514. WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  515. WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  516. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  517. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  518. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  519. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  520. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  521. WREG32(CGTS_TCC_DISABLE, 0);
  522. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  523. WREG32(CGTS_USER_TCC_DISABLE, 0);
  524. num_qd_pipes =
  525. R7XX_MAX_BACKENDS - r600_count_pipe_bits(cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK);
  526. WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
  527. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  528. /* set HW defaults for 3D engine */
  529. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  530. ROQ_IB2_START(0x2b)));
  531. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  532. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  533. SYNC_GRADIENT |
  534. SYNC_WALKER |
  535. SYNC_ALIGNER));
  536. sx_debug_1 = RREG32(SX_DEBUG_1);
  537. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  538. WREG32(SX_DEBUG_1, sx_debug_1);
  539. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  540. smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
  541. smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
  542. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  543. WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
  544. GS_FLUSH_CTL(4) |
  545. ACK_FLUSH_CTL(3) |
  546. SYNC_FLUSH_CTL));
  547. if (rdev->family == CHIP_RV770)
  548. WREG32(DB_DEBUG3, DB_CLK_OFF_DELAY(0x1f));
  549. else {
  550. db_debug4 = RREG32(DB_DEBUG4);
  551. db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
  552. WREG32(DB_DEBUG4, db_debug4);
  553. }
  554. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
  555. POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
  556. SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
  557. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
  558. SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
  559. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
  560. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  561. WREG32(VGT_NUM_INSTANCES, 1);
  562. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  563. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  564. WREG32(CP_PERFMON_CNTL, 0);
  565. sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
  566. DONE_FIFO_HIWATER(0xe0) |
  567. ALU_UPDATE_FIFO_HIWATER(0x8));
  568. switch (rdev->family) {
  569. case CHIP_RV770:
  570. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
  571. break;
  572. case CHIP_RV730:
  573. case CHIP_RV710:
  574. case CHIP_RV740:
  575. default:
  576. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
  577. break;
  578. }
  579. WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  580. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  581. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  582. */
  583. sq_config = RREG32(SQ_CONFIG);
  584. sq_config &= ~(PS_PRIO(3) |
  585. VS_PRIO(3) |
  586. GS_PRIO(3) |
  587. ES_PRIO(3));
  588. sq_config |= (DX9_CONSTS |
  589. VC_ENABLE |
  590. EXPORT_SRC_C |
  591. PS_PRIO(0) |
  592. VS_PRIO(1) |
  593. GS_PRIO(2) |
  594. ES_PRIO(3));
  595. if (rdev->family == CHIP_RV710)
  596. /* no vertex cache */
  597. sq_config &= ~VC_ENABLE;
  598. WREG32(SQ_CONFIG, sq_config);
  599. WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  600. NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  601. NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
  602. WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
  603. NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
  604. sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
  605. NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
  606. NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
  607. if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
  608. sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
  609. else
  610. sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
  611. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  612. WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  613. NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  614. WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  615. NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  616. sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  617. SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
  618. SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  619. SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
  620. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  621. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  622. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  623. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  624. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  625. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  626. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  627. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  628. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  629. FORCE_EOV_MAX_REZ_CNT(255)));
  630. if (rdev->family == CHIP_RV710)
  631. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
  632. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  633. else
  634. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
  635. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  636. switch (rdev->family) {
  637. case CHIP_RV770:
  638. case CHIP_RV730:
  639. case CHIP_RV740:
  640. gs_prim_buffer_depth = 384;
  641. break;
  642. case CHIP_RV710:
  643. gs_prim_buffer_depth = 128;
  644. break;
  645. default:
  646. break;
  647. }
  648. num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
  649. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  650. /* Max value for this is 256 */
  651. if (vgt_gs_per_es > 256)
  652. vgt_gs_per_es = 256;
  653. WREG32(VGT_ES_PER_GS, 128);
  654. WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
  655. WREG32(VGT_GS_PER_VS, 2);
  656. /* more default values. 2D/3D driver should adjust as needed */
  657. WREG32(VGT_GS_VERTEX_REUSE, 16);
  658. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  659. WREG32(VGT_STRMOUT_EN, 0);
  660. WREG32(SX_MISC, 0);
  661. WREG32(PA_SC_MODE_CNTL, 0);
  662. WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
  663. WREG32(PA_SC_AA_CONFIG, 0);
  664. WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
  665. WREG32(PA_SC_LINE_STIPPLE, 0);
  666. WREG32(SPI_INPUT_Z, 0);
  667. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  668. WREG32(CB_COLOR7_FRAG, 0);
  669. /* clear render buffer base addresses */
  670. WREG32(CB_COLOR0_BASE, 0);
  671. WREG32(CB_COLOR1_BASE, 0);
  672. WREG32(CB_COLOR2_BASE, 0);
  673. WREG32(CB_COLOR3_BASE, 0);
  674. WREG32(CB_COLOR4_BASE, 0);
  675. WREG32(CB_COLOR5_BASE, 0);
  676. WREG32(CB_COLOR6_BASE, 0);
  677. WREG32(CB_COLOR7_BASE, 0);
  678. WREG32(TCP_CNTL, 0);
  679. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  680. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  681. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  682. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  683. NUM_CLIP_SEQ(3)));
  684. }
  685. int rv770_mc_init(struct radeon_device *rdev)
  686. {
  687. fixed20_12 a;
  688. u32 tmp;
  689. int r;
  690. /* Get VRAM informations */
  691. /* FIXME: Don't know how to determine vram width, need to check
  692. * vram_width usage
  693. */
  694. rdev->mc.vram_width = 128;
  695. rdev->mc.vram_is_ddr = true;
  696. /* Could aper size report 0 ? */
  697. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  698. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  699. /* Setup GPU memory space */
  700. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  701. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  702. if (rdev->flags & RADEON_IS_AGP) {
  703. r = radeon_agp_init(rdev);
  704. if (r)
  705. return r;
  706. /* gtt_size is setup by radeon_agp_init */
  707. rdev->mc.gtt_location = rdev->mc.agp_base;
  708. tmp = 0xFFFFFFFFUL - rdev->mc.agp_base - rdev->mc.gtt_size;
  709. /* Try to put vram before or after AGP because we
  710. * we want SYSTEM_APERTURE to cover both VRAM and
  711. * AGP so that GPU can catch out of VRAM/AGP access
  712. */
  713. if (rdev->mc.gtt_location > rdev->mc.mc_vram_size) {
  714. /* Enought place before */
  715. rdev->mc.vram_location = rdev->mc.gtt_location -
  716. rdev->mc.mc_vram_size;
  717. } else if (tmp > rdev->mc.mc_vram_size) {
  718. /* Enought place after */
  719. rdev->mc.vram_location = rdev->mc.gtt_location +
  720. rdev->mc.gtt_size;
  721. } else {
  722. /* Try to setup VRAM then AGP might not
  723. * not work on some card
  724. */
  725. rdev->mc.vram_location = 0x00000000UL;
  726. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  727. }
  728. } else {
  729. rdev->mc.vram_location = 0x00000000UL;
  730. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  731. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  732. }
  733. rdev->mc.vram_start = rdev->mc.vram_location;
  734. rdev->mc.vram_end = rdev->mc.vram_location + rdev->mc.mc_vram_size;
  735. rdev->mc.gtt_start = rdev->mc.gtt_location;
  736. rdev->mc.gtt_end = rdev->mc.gtt_location + rdev->mc.gtt_size;
  737. /* FIXME: we should enforce default clock in case GPU is not in
  738. * default setup
  739. */
  740. a.full = rfixed_const(100);
  741. rdev->pm.sclk.full = rfixed_const(rdev->clock.default_sclk);
  742. rdev->pm.sclk.full = rfixed_div(rdev->pm.sclk, a);
  743. return 0;
  744. }
  745. int rv770_gpu_reset(struct radeon_device *rdev)
  746. {
  747. /* FIXME: implement */
  748. return 0;
  749. }
  750. static int rv770_startup(struct radeon_device *rdev)
  751. {
  752. int r;
  753. rv770_mc_resume(rdev);
  754. r = rv770_pcie_gart_enable(rdev);
  755. if (r)
  756. return r;
  757. rv770_gpu_init(rdev);
  758. r = radeon_object_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  759. &rdev->r600_blit.shader_gpu_addr);
  760. if (r) {
  761. DRM_ERROR("failed to pin blit object %d\n", r);
  762. return r;
  763. }
  764. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  765. if (r)
  766. return r;
  767. r = rv770_cp_load_microcode(rdev);
  768. if (r)
  769. return r;
  770. r = r600_cp_resume(rdev);
  771. if (r)
  772. return r;
  773. r = r600_wb_init(rdev);
  774. if (r)
  775. return r;
  776. return 0;
  777. }
  778. int rv770_resume(struct radeon_device *rdev)
  779. {
  780. int r;
  781. if (radeon_gpu_reset(rdev)) {
  782. /* FIXME: what do we want to do here ? */
  783. }
  784. /* post card */
  785. if (rdev->is_atom_bios) {
  786. atom_asic_init(rdev->mode_info.atom_context);
  787. } else {
  788. radeon_combios_asic_init(rdev->ddev);
  789. }
  790. /* Initialize clocks */
  791. r = radeon_clocks_init(rdev);
  792. if (r) {
  793. return r;
  794. }
  795. r = rv770_startup(rdev);
  796. if (r) {
  797. DRM_ERROR("r600 startup failed on resume\n");
  798. return r;
  799. }
  800. r = radeon_ib_test(rdev);
  801. if (r) {
  802. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  803. return r;
  804. }
  805. return r;
  806. }
  807. int rv770_suspend(struct radeon_device *rdev)
  808. {
  809. /* FIXME: we should wait for ring to be empty */
  810. r700_cp_stop(rdev);
  811. rv770_pcie_gart_disable(rdev);
  812. return 0;
  813. }
  814. /* Plan is to move initialization in that function and use
  815. * helper function so that radeon_device_init pretty much
  816. * do nothing more than calling asic specific function. This
  817. * should also allow to remove a bunch of callback function
  818. * like vram_info.
  819. */
  820. int rv770_init(struct radeon_device *rdev)
  821. {
  822. int r;
  823. rdev->new_init_path = true;
  824. r = radeon_dummy_page_init(rdev);
  825. if (r)
  826. return r;
  827. /* This don't do much */
  828. r = radeon_gem_init(rdev);
  829. if (r)
  830. return r;
  831. /* Read BIOS */
  832. if (!radeon_get_bios(rdev)) {
  833. if (ASIC_IS_AVIVO(rdev))
  834. return -EINVAL;
  835. }
  836. /* Must be an ATOMBIOS */
  837. if (!rdev->is_atom_bios)
  838. return -EINVAL;
  839. r = radeon_atombios_init(rdev);
  840. if (r)
  841. return r;
  842. /* Post card if necessary */
  843. if (!r600_card_posted(rdev) && rdev->bios) {
  844. DRM_INFO("GPU not posted. posting now...\n");
  845. atom_asic_init(rdev->mode_info.atom_context);
  846. }
  847. /* Initialize scratch registers */
  848. r600_scratch_init(rdev);
  849. /* Initialize surface registers */
  850. radeon_surface_init(rdev);
  851. radeon_get_clock_info(rdev->ddev);
  852. r = radeon_clocks_init(rdev);
  853. if (r)
  854. return r;
  855. /* Fence driver */
  856. r = radeon_fence_driver_init(rdev);
  857. if (r)
  858. return r;
  859. r = rv770_mc_init(rdev);
  860. if (r) {
  861. if (rdev->flags & RADEON_IS_AGP) {
  862. /* Retry with disabling AGP */
  863. rv770_fini(rdev);
  864. rdev->flags &= ~RADEON_IS_AGP;
  865. return rv770_init(rdev);
  866. }
  867. return r;
  868. }
  869. /* Memory manager */
  870. r = radeon_object_init(rdev);
  871. if (r)
  872. return r;
  873. rdev->cp.ring_obj = NULL;
  874. r600_ring_init(rdev, 1024 * 1024);
  875. if (!rdev->me_fw || !rdev->pfp_fw) {
  876. r = r600_cp_init_microcode(rdev);
  877. if (r) {
  878. DRM_ERROR("Failed to load firmware!\n");
  879. return r;
  880. }
  881. }
  882. r = r600_pcie_gart_init(rdev);
  883. if (r)
  884. return r;
  885. rdev->accel_working = true;
  886. r = r600_blit_init(rdev);
  887. if (r) {
  888. DRM_ERROR("radeon: failled blitter (%d).\n", r);
  889. rdev->accel_working = false;
  890. }
  891. r = rv770_startup(rdev);
  892. if (r) {
  893. if (rdev->flags & RADEON_IS_AGP) {
  894. /* Retry with disabling AGP */
  895. rv770_fini(rdev);
  896. rdev->flags &= ~RADEON_IS_AGP;
  897. return rv770_init(rdev);
  898. }
  899. rdev->accel_working = false;
  900. }
  901. if (rdev->accel_working) {
  902. r = radeon_ib_pool_init(rdev);
  903. if (r) {
  904. DRM_ERROR("radeon: failled initializing IB pool (%d).\n", r);
  905. rdev->accel_working = false;
  906. }
  907. r = radeon_ib_test(rdev);
  908. if (r) {
  909. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  910. rdev->accel_working = false;
  911. }
  912. }
  913. return 0;
  914. }
  915. void rv770_fini(struct radeon_device *rdev)
  916. {
  917. r600_blit_fini(rdev);
  918. radeon_ring_fini(rdev);
  919. rv770_pcie_gart_fini(rdev);
  920. radeon_gem_fini(rdev);
  921. radeon_fence_driver_fini(rdev);
  922. radeon_clocks_fini(rdev);
  923. #if __OS_HAS_AGP
  924. if (rdev->flags & RADEON_IS_AGP)
  925. radeon_agp_fini(rdev);
  926. #endif
  927. radeon_object_fini(rdev);
  928. if (rdev->is_atom_bios) {
  929. radeon_atombios_fini(rdev);
  930. } else {
  931. radeon_combios_fini(rdev);
  932. }
  933. kfree(rdev->bios);
  934. rdev->bios = NULL;
  935. radeon_dummy_page_fini(rdev);
  936. }