scc_pata.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787
  1. /*
  2. * Support for IDE interfaces on Celleb platform
  3. *
  4. * (C) Copyright 2006 TOSHIBA CORPORATION
  5. *
  6. * This code is based on drivers/ide/pci/siimage.c:
  7. * Copyright (C) 2001-2002 Andre Hedrick <andre@linux-ide.org>
  8. * Copyright (C) 2003 Red Hat <alan@redhat.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along
  21. * with this program; if not, write to the Free Software Foundation, Inc.,
  22. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  23. */
  24. #include <linux/types.h>
  25. #include <linux/module.h>
  26. #include <linux/pci.h>
  27. #include <linux/delay.h>
  28. #include <linux/hdreg.h>
  29. #include <linux/ide.h>
  30. #include <linux/init.h>
  31. #define PCI_DEVICE_ID_TOSHIBA_SCC_ATA 0x01b4
  32. #define SCC_PATA_NAME "scc IDE"
  33. #define TDVHSEL_MASTER 0x00000001
  34. #define TDVHSEL_SLAVE 0x00000004
  35. #define MODE_JCUSFEN 0x00000080
  36. #define CCKCTRL_ATARESET 0x00040000
  37. #define CCKCTRL_BUFCNT 0x00020000
  38. #define CCKCTRL_CRST 0x00010000
  39. #define CCKCTRL_OCLKEN 0x00000100
  40. #define CCKCTRL_ATACLKOEN 0x00000002
  41. #define CCKCTRL_LCLKEN 0x00000001
  42. #define QCHCD_IOS_SS 0x00000001
  43. #define QCHSD_STPDIAG 0x00020000
  44. #define INTMASK_MSK 0xD1000012
  45. #define INTSTS_SERROR 0x80000000
  46. #define INTSTS_PRERR 0x40000000
  47. #define INTSTS_RERR 0x10000000
  48. #define INTSTS_ICERR 0x01000000
  49. #define INTSTS_BMSINT 0x00000010
  50. #define INTSTS_BMHE 0x00000008
  51. #define INTSTS_IOIRQS 0x00000004
  52. #define INTSTS_INTRQ 0x00000002
  53. #define INTSTS_ACTEINT 0x00000001
  54. #define ECMODE_VALUE 0x01
  55. static struct scc_ports {
  56. unsigned long ctl, dma;
  57. unsigned char hwif_id; /* for removing hwif from system */
  58. } scc_ports[MAX_HWIFS];
  59. /* PIO transfer mode table */
  60. /* JCHST */
  61. static unsigned long JCHSTtbl[2][7] = {
  62. {0x0E, 0x05, 0x02, 0x03, 0x02, 0x00, 0x00}, /* 100MHz */
  63. {0x13, 0x07, 0x04, 0x04, 0x03, 0x00, 0x00} /* 133MHz */
  64. };
  65. /* JCHHT */
  66. static unsigned long JCHHTtbl[2][7] = {
  67. {0x0E, 0x02, 0x02, 0x02, 0x02, 0x00, 0x00}, /* 100MHz */
  68. {0x13, 0x03, 0x03, 0x03, 0x03, 0x00, 0x00} /* 133MHz */
  69. };
  70. /* JCHCT */
  71. static unsigned long JCHCTtbl[2][7] = {
  72. {0x1D, 0x1D, 0x1C, 0x0B, 0x06, 0x00, 0x00}, /* 100MHz */
  73. {0x27, 0x26, 0x26, 0x0E, 0x09, 0x00, 0x00} /* 133MHz */
  74. };
  75. /* DMA transfer mode table */
  76. /* JCHDCTM/JCHDCTS */
  77. static unsigned long JCHDCTxtbl[2][7] = {
  78. {0x0A, 0x06, 0x04, 0x03, 0x01, 0x00, 0x00}, /* 100MHz */
  79. {0x0E, 0x09, 0x06, 0x04, 0x02, 0x01, 0x00} /* 133MHz */
  80. };
  81. /* JCSTWTM/JCSTWTS */
  82. static unsigned long JCSTWTxtbl[2][7] = {
  83. {0x06, 0x04, 0x03, 0x02, 0x02, 0x02, 0x00}, /* 100MHz */
  84. {0x09, 0x06, 0x04, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
  85. };
  86. /* JCTSS */
  87. static unsigned long JCTSStbl[2][7] = {
  88. {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x00}, /* 100MHz */
  89. {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x05} /* 133MHz */
  90. };
  91. /* JCENVT */
  92. static unsigned long JCENVTtbl[2][7] = {
  93. {0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x00}, /* 100MHz */
  94. {0x02, 0x02, 0x02, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
  95. };
  96. /* JCACTSELS/JCACTSELM */
  97. static unsigned long JCACTSELtbl[2][7] = {
  98. {0x00, 0x00, 0x00, 0x00, 0x01, 0x01, 0x00}, /* 100MHz */
  99. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x01} /* 133MHz */
  100. };
  101. static u8 scc_ide_inb(unsigned long port)
  102. {
  103. u32 data = in_be32((void*)port);
  104. return (u8)data;
  105. }
  106. static u16 scc_ide_inw(unsigned long port)
  107. {
  108. u32 data = in_be32((void*)port);
  109. return (u16)data;
  110. }
  111. static void scc_ide_insw(unsigned long port, void *addr, u32 count)
  112. {
  113. u16 *ptr = (u16 *)addr;
  114. while (count--) {
  115. *ptr++ = le16_to_cpu(in_be32((void*)port));
  116. }
  117. }
  118. static void scc_ide_insl(unsigned long port, void *addr, u32 count)
  119. {
  120. u16 *ptr = (u16 *)addr;
  121. while (count--) {
  122. *ptr++ = le16_to_cpu(in_be32((void*)port));
  123. *ptr++ = le16_to_cpu(in_be32((void*)port));
  124. }
  125. }
  126. static void scc_ide_outb(u8 addr, unsigned long port)
  127. {
  128. out_be32((void*)port, addr);
  129. }
  130. static void scc_ide_outw(u16 addr, unsigned long port)
  131. {
  132. out_be32((void*)port, addr);
  133. }
  134. static void
  135. scc_ide_outbsync(ide_drive_t * drive, u8 addr, unsigned long port)
  136. {
  137. ide_hwif_t *hwif = HWIF(drive);
  138. out_be32((void*)port, addr);
  139. eieio();
  140. in_be32((void*)(hwif->dma_base + 0x01c));
  141. eieio();
  142. }
  143. static void
  144. scc_ide_outsw(unsigned long port, void *addr, u32 count)
  145. {
  146. u16 *ptr = (u16 *)addr;
  147. while (count--) {
  148. out_be32((void*)port, cpu_to_le16(*ptr++));
  149. }
  150. }
  151. static void
  152. scc_ide_outsl(unsigned long port, void *addr, u32 count)
  153. {
  154. u16 *ptr = (u16 *)addr;
  155. while (count--) {
  156. out_be32((void*)port, cpu_to_le16(*ptr++));
  157. out_be32((void*)port, cpu_to_le16(*ptr++));
  158. }
  159. }
  160. /**
  161. * scc_set_pio_mode - set host controller for PIO mode
  162. * @drive: drive
  163. * @pio: PIO mode number
  164. *
  165. * Load the timing settings for this device mode into the
  166. * controller.
  167. */
  168. static void scc_set_pio_mode(ide_drive_t *drive, const u8 pio)
  169. {
  170. ide_hwif_t *hwif = HWIF(drive);
  171. struct scc_ports *ports = ide_get_hwifdata(hwif);
  172. unsigned long ctl_base = ports->ctl;
  173. unsigned long cckctrl_port = ctl_base + 0xff0;
  174. unsigned long piosht_port = ctl_base + 0x000;
  175. unsigned long pioct_port = ctl_base + 0x004;
  176. unsigned long reg;
  177. int offset;
  178. reg = in_be32((void __iomem *)cckctrl_port);
  179. if (reg & CCKCTRL_ATACLKOEN) {
  180. offset = 1; /* 133MHz */
  181. } else {
  182. offset = 0; /* 100MHz */
  183. }
  184. reg = JCHSTtbl[offset][pio] << 16 | JCHHTtbl[offset][pio];
  185. out_be32((void __iomem *)piosht_port, reg);
  186. reg = JCHCTtbl[offset][pio];
  187. out_be32((void __iomem *)pioct_port, reg);
  188. }
  189. /**
  190. * scc_set_dma_mode - set host controller for DMA mode
  191. * @drive: drive
  192. * @speed: DMA mode
  193. *
  194. * Load the timing settings for this device mode into the
  195. * controller.
  196. */
  197. static void scc_set_dma_mode(ide_drive_t *drive, const u8 speed)
  198. {
  199. ide_hwif_t *hwif = HWIF(drive);
  200. struct scc_ports *ports = ide_get_hwifdata(hwif);
  201. unsigned long ctl_base = ports->ctl;
  202. unsigned long cckctrl_port = ctl_base + 0xff0;
  203. unsigned long mdmact_port = ctl_base + 0x008;
  204. unsigned long mcrcst_port = ctl_base + 0x00c;
  205. unsigned long sdmact_port = ctl_base + 0x010;
  206. unsigned long scrcst_port = ctl_base + 0x014;
  207. unsigned long udenvt_port = ctl_base + 0x018;
  208. unsigned long tdvhsel_port = ctl_base + 0x020;
  209. int is_slave = (&hwif->drives[1] == drive);
  210. int offset, idx;
  211. unsigned long reg;
  212. unsigned long jcactsel;
  213. reg = in_be32((void __iomem *)cckctrl_port);
  214. if (reg & CCKCTRL_ATACLKOEN) {
  215. offset = 1; /* 133MHz */
  216. } else {
  217. offset = 0; /* 100MHz */
  218. }
  219. switch (speed) {
  220. case XFER_UDMA_6:
  221. case XFER_UDMA_5:
  222. case XFER_UDMA_4:
  223. case XFER_UDMA_3:
  224. case XFER_UDMA_2:
  225. case XFER_UDMA_1:
  226. case XFER_UDMA_0:
  227. idx = speed - XFER_UDMA_0;
  228. break;
  229. default:
  230. return;
  231. }
  232. jcactsel = JCACTSELtbl[offset][idx];
  233. if (is_slave) {
  234. out_be32((void __iomem *)sdmact_port, JCHDCTxtbl[offset][idx]);
  235. out_be32((void __iomem *)scrcst_port, JCSTWTxtbl[offset][idx]);
  236. jcactsel = jcactsel << 2;
  237. out_be32((void __iomem *)tdvhsel_port, (in_be32((void __iomem *)tdvhsel_port) & ~TDVHSEL_SLAVE) | jcactsel);
  238. } else {
  239. out_be32((void __iomem *)mdmact_port, JCHDCTxtbl[offset][idx]);
  240. out_be32((void __iomem *)mcrcst_port, JCSTWTxtbl[offset][idx]);
  241. out_be32((void __iomem *)tdvhsel_port, (in_be32((void __iomem *)tdvhsel_port) & ~TDVHSEL_MASTER) | jcactsel);
  242. }
  243. reg = JCTSStbl[offset][idx] << 16 | JCENVTtbl[offset][idx];
  244. out_be32((void __iomem *)udenvt_port, reg);
  245. }
  246. /**
  247. * scc_ide_dma_setup - begin a DMA phase
  248. * @drive: target device
  249. *
  250. * Build an IDE DMA PRD (IDE speak for scatter gather table)
  251. * and then set up the DMA transfer registers.
  252. *
  253. * Returns 0 on success. If a PIO fallback is required then 1
  254. * is returned.
  255. */
  256. static int scc_dma_setup(ide_drive_t *drive)
  257. {
  258. ide_hwif_t *hwif = drive->hwif;
  259. struct request *rq = HWGROUP(drive)->rq;
  260. unsigned int reading;
  261. u8 dma_stat;
  262. if (rq_data_dir(rq))
  263. reading = 0;
  264. else
  265. reading = 1 << 3;
  266. /* fall back to pio! */
  267. if (!ide_build_dmatable(drive, rq)) {
  268. ide_map_sg(drive, rq);
  269. return 1;
  270. }
  271. /* PRD table */
  272. out_be32((void __iomem *)hwif->dma_prdtable, hwif->dmatable_dma);
  273. /* specify r/w */
  274. out_be32((void __iomem *)hwif->dma_command, reading);
  275. /* read dma_status for INTR & ERROR flags */
  276. dma_stat = in_be32((void __iomem *)hwif->dma_status);
  277. /* clear INTR & ERROR flags */
  278. out_be32((void __iomem *)hwif->dma_status, dma_stat|6);
  279. drive->waiting_for_dma = 1;
  280. return 0;
  281. }
  282. /**
  283. * scc_ide_dma_end - Stop DMA
  284. * @drive: IDE drive
  285. *
  286. * Check and clear INT Status register.
  287. * Then call __ide_dma_end().
  288. */
  289. static int scc_ide_dma_end(ide_drive_t * drive)
  290. {
  291. ide_hwif_t *hwif = HWIF(drive);
  292. unsigned long intsts_port = hwif->dma_base + 0x014;
  293. u32 reg;
  294. int dma_stat, data_loss = 0;
  295. static int retry = 0;
  296. /* errata A308 workaround: Step5 (check data loss) */
  297. /* We don't check non ide_disk because it is limited to UDMA4 */
  298. if (!(in_be32((void __iomem *)IDE_ALTSTATUS_REG) & ERR_STAT) &&
  299. drive->media == ide_disk && drive->current_speed > XFER_UDMA_4) {
  300. reg = in_be32((void __iomem *)intsts_port);
  301. if (!(reg & INTSTS_ACTEINT)) {
  302. printk(KERN_WARNING "%s: operation failed (transfer data loss)\n",
  303. drive->name);
  304. data_loss = 1;
  305. if (retry++) {
  306. struct request *rq = HWGROUP(drive)->rq;
  307. int unit;
  308. /* ERROR_RESET and drive->crc_count are needed
  309. * to reduce DMA transfer mode in retry process.
  310. */
  311. if (rq)
  312. rq->errors |= ERROR_RESET;
  313. for (unit = 0; unit < MAX_DRIVES; unit++) {
  314. ide_drive_t *drive = &hwif->drives[unit];
  315. drive->crc_count++;
  316. }
  317. }
  318. }
  319. }
  320. while (1) {
  321. reg = in_be32((void __iomem *)intsts_port);
  322. if (reg & INTSTS_SERROR) {
  323. printk(KERN_WARNING "%s: SERROR\n", SCC_PATA_NAME);
  324. out_be32((void __iomem *)intsts_port, INTSTS_SERROR|INTSTS_BMSINT);
  325. out_be32((void __iomem *)hwif->dma_command, in_be32((void __iomem *)hwif->dma_command) & ~QCHCD_IOS_SS);
  326. continue;
  327. }
  328. if (reg & INTSTS_PRERR) {
  329. u32 maea0, maec0;
  330. unsigned long ctl_base = hwif->config_data;
  331. maea0 = in_be32((void __iomem *)(ctl_base + 0xF50));
  332. maec0 = in_be32((void __iomem *)(ctl_base + 0xF54));
  333. printk(KERN_WARNING "%s: PRERR [addr:%x cmd:%x]\n", SCC_PATA_NAME, maea0, maec0);
  334. out_be32((void __iomem *)intsts_port, INTSTS_PRERR|INTSTS_BMSINT);
  335. out_be32((void __iomem *)hwif->dma_command, in_be32((void __iomem *)hwif->dma_command) & ~QCHCD_IOS_SS);
  336. continue;
  337. }
  338. if (reg & INTSTS_RERR) {
  339. printk(KERN_WARNING "%s: Response Error\n", SCC_PATA_NAME);
  340. out_be32((void __iomem *)intsts_port, INTSTS_RERR|INTSTS_BMSINT);
  341. out_be32((void __iomem *)hwif->dma_command, in_be32((void __iomem *)hwif->dma_command) & ~QCHCD_IOS_SS);
  342. continue;
  343. }
  344. if (reg & INTSTS_ICERR) {
  345. out_be32((void __iomem *)hwif->dma_command, in_be32((void __iomem *)hwif->dma_command) & ~QCHCD_IOS_SS);
  346. printk(KERN_WARNING "%s: Illegal Configuration\n", SCC_PATA_NAME);
  347. out_be32((void __iomem *)intsts_port, INTSTS_ICERR|INTSTS_BMSINT);
  348. continue;
  349. }
  350. if (reg & INTSTS_BMSINT) {
  351. printk(KERN_WARNING "%s: Internal Bus Error\n", SCC_PATA_NAME);
  352. out_be32((void __iomem *)intsts_port, INTSTS_BMSINT);
  353. ide_do_reset(drive);
  354. continue;
  355. }
  356. if (reg & INTSTS_BMHE) {
  357. out_be32((void __iomem *)intsts_port, INTSTS_BMHE);
  358. continue;
  359. }
  360. if (reg & INTSTS_ACTEINT) {
  361. out_be32((void __iomem *)intsts_port, INTSTS_ACTEINT);
  362. continue;
  363. }
  364. if (reg & INTSTS_IOIRQS) {
  365. out_be32((void __iomem *)intsts_port, INTSTS_IOIRQS);
  366. continue;
  367. }
  368. break;
  369. }
  370. dma_stat = __ide_dma_end(drive);
  371. if (data_loss)
  372. dma_stat |= 2; /* emulate DMA error (to retry command) */
  373. return dma_stat;
  374. }
  375. /* returns 1 if dma irq issued, 0 otherwise */
  376. static int scc_dma_test_irq(ide_drive_t *drive)
  377. {
  378. ide_hwif_t *hwif = HWIF(drive);
  379. u32 int_stat = in_be32((void __iomem *)hwif->dma_base + 0x014);
  380. /* SCC errata A252,A308 workaround: Step4 */
  381. if ((in_be32((void __iomem *)IDE_ALTSTATUS_REG) & ERR_STAT) &&
  382. (int_stat & INTSTS_INTRQ))
  383. return 1;
  384. /* SCC errata A308 workaround: Step5 (polling IOIRQS) */
  385. if (int_stat & INTSTS_IOIRQS)
  386. return 1;
  387. if (!drive->waiting_for_dma)
  388. printk(KERN_WARNING "%s: (%s) called while not waiting\n",
  389. drive->name, __FUNCTION__);
  390. return 0;
  391. }
  392. static u8 scc_udma_filter(ide_drive_t *drive)
  393. {
  394. ide_hwif_t *hwif = drive->hwif;
  395. u8 mask = hwif->ultra_mask;
  396. /* errata A308 workaround: limit non ide_disk drive to UDMA4 */
  397. if ((drive->media != ide_disk) && (mask & 0xE0)) {
  398. printk(KERN_INFO "%s: limit %s to UDMA4\n",
  399. SCC_PATA_NAME, drive->name);
  400. mask = ATA_UDMA4;
  401. }
  402. return mask;
  403. }
  404. /**
  405. * setup_mmio_scc - map CTRL/BMID region
  406. * @dev: PCI device we are configuring
  407. * @name: device name
  408. *
  409. */
  410. static int setup_mmio_scc (struct pci_dev *dev, const char *name)
  411. {
  412. unsigned long ctl_base = pci_resource_start(dev, 0);
  413. unsigned long dma_base = pci_resource_start(dev, 1);
  414. unsigned long ctl_size = pci_resource_len(dev, 0);
  415. unsigned long dma_size = pci_resource_len(dev, 1);
  416. void __iomem *ctl_addr;
  417. void __iomem *dma_addr;
  418. int i;
  419. for (i = 0; i < MAX_HWIFS; i++) {
  420. if (scc_ports[i].ctl == 0)
  421. break;
  422. }
  423. if (i >= MAX_HWIFS)
  424. return -ENOMEM;
  425. if (!request_mem_region(ctl_base, ctl_size, name)) {
  426. printk(KERN_WARNING "%s: IDE controller MMIO ports not available.\n", SCC_PATA_NAME);
  427. goto fail_0;
  428. }
  429. if (!request_mem_region(dma_base, dma_size, name)) {
  430. printk(KERN_WARNING "%s: IDE controller MMIO ports not available.\n", SCC_PATA_NAME);
  431. goto fail_1;
  432. }
  433. if ((ctl_addr = ioremap(ctl_base, ctl_size)) == NULL)
  434. goto fail_2;
  435. if ((dma_addr = ioremap(dma_base, dma_size)) == NULL)
  436. goto fail_3;
  437. pci_set_master(dev);
  438. scc_ports[i].ctl = (unsigned long)ctl_addr;
  439. scc_ports[i].dma = (unsigned long)dma_addr;
  440. pci_set_drvdata(dev, (void *) &scc_ports[i]);
  441. return 1;
  442. fail_3:
  443. iounmap(ctl_addr);
  444. fail_2:
  445. release_mem_region(dma_base, dma_size);
  446. fail_1:
  447. release_mem_region(ctl_base, ctl_size);
  448. fail_0:
  449. return -ENOMEM;
  450. }
  451. /**
  452. * init_setup_scc - set up an SCC PATA Controller
  453. * @dev: PCI device
  454. * @d: IDE port info
  455. *
  456. * Perform the initial set up for this device.
  457. */
  458. static int __devinit init_setup_scc(struct pci_dev *dev,
  459. const struct ide_port_info *d)
  460. {
  461. unsigned long ctl_base;
  462. unsigned long dma_base;
  463. unsigned long cckctrl_port;
  464. unsigned long intmask_port;
  465. unsigned long mode_port;
  466. unsigned long ecmode_port;
  467. unsigned long dma_status_port;
  468. u32 reg = 0;
  469. struct scc_ports *ports;
  470. int rc;
  471. rc = setup_mmio_scc(dev, d->name);
  472. if (rc < 0) {
  473. return rc;
  474. }
  475. ports = pci_get_drvdata(dev);
  476. ctl_base = ports->ctl;
  477. dma_base = ports->dma;
  478. cckctrl_port = ctl_base + 0xff0;
  479. intmask_port = dma_base + 0x010;
  480. mode_port = ctl_base + 0x024;
  481. ecmode_port = ctl_base + 0xf00;
  482. dma_status_port = dma_base + 0x004;
  483. /* controller initialization */
  484. reg = 0;
  485. out_be32((void*)cckctrl_port, reg);
  486. reg |= CCKCTRL_ATACLKOEN;
  487. out_be32((void*)cckctrl_port, reg);
  488. reg |= CCKCTRL_LCLKEN | CCKCTRL_OCLKEN;
  489. out_be32((void*)cckctrl_port, reg);
  490. reg |= CCKCTRL_CRST;
  491. out_be32((void*)cckctrl_port, reg);
  492. for (;;) {
  493. reg = in_be32((void*)cckctrl_port);
  494. if (reg & CCKCTRL_CRST)
  495. break;
  496. udelay(5000);
  497. }
  498. reg |= CCKCTRL_ATARESET;
  499. out_be32((void*)cckctrl_port, reg);
  500. out_be32((void*)ecmode_port, ECMODE_VALUE);
  501. out_be32((void*)mode_port, MODE_JCUSFEN);
  502. out_be32((void*)intmask_port, INTMASK_MSK);
  503. return ide_setup_pci_device(dev, d);
  504. }
  505. /**
  506. * init_mmio_iops_scc - set up the iops for MMIO
  507. * @hwif: interface to set up
  508. *
  509. */
  510. static void __devinit init_mmio_iops_scc(ide_hwif_t *hwif)
  511. {
  512. struct pci_dev *dev = hwif->pci_dev;
  513. struct scc_ports *ports = pci_get_drvdata(dev);
  514. unsigned long dma_base = ports->dma;
  515. ide_set_hwifdata(hwif, ports);
  516. hwif->INB = scc_ide_inb;
  517. hwif->INW = scc_ide_inw;
  518. hwif->INSW = scc_ide_insw;
  519. hwif->INSL = scc_ide_insl;
  520. hwif->OUTB = scc_ide_outb;
  521. hwif->OUTBSYNC = scc_ide_outbsync;
  522. hwif->OUTW = scc_ide_outw;
  523. hwif->OUTSW = scc_ide_outsw;
  524. hwif->OUTSL = scc_ide_outsl;
  525. hwif->io_ports[IDE_DATA_OFFSET] = dma_base + 0x20;
  526. hwif->io_ports[IDE_ERROR_OFFSET] = dma_base + 0x24;
  527. hwif->io_ports[IDE_NSECTOR_OFFSET] = dma_base + 0x28;
  528. hwif->io_ports[IDE_SECTOR_OFFSET] = dma_base + 0x2c;
  529. hwif->io_ports[IDE_LCYL_OFFSET] = dma_base + 0x30;
  530. hwif->io_ports[IDE_HCYL_OFFSET] = dma_base + 0x34;
  531. hwif->io_ports[IDE_SELECT_OFFSET] = dma_base + 0x38;
  532. hwif->io_ports[IDE_STATUS_OFFSET] = dma_base + 0x3c;
  533. hwif->io_ports[IDE_CONTROL_OFFSET] = dma_base + 0x40;
  534. hwif->irq = hwif->pci_dev->irq;
  535. hwif->dma_base = dma_base;
  536. hwif->config_data = ports->ctl;
  537. hwif->mmio = 1;
  538. }
  539. /**
  540. * init_iops_scc - set up iops
  541. * @hwif: interface to set up
  542. *
  543. * Do the basic setup for the SCC hardware interface
  544. * and then do the MMIO setup.
  545. */
  546. static void __devinit init_iops_scc(ide_hwif_t *hwif)
  547. {
  548. struct pci_dev *dev = hwif->pci_dev;
  549. hwif->hwif_data = NULL;
  550. if (pci_get_drvdata(dev) == NULL)
  551. return;
  552. init_mmio_iops_scc(hwif);
  553. }
  554. /**
  555. * init_hwif_scc - set up hwif
  556. * @hwif: interface to set up
  557. *
  558. * We do the basic set up of the interface structure. The SCC
  559. * requires several custom handlers so we override the default
  560. * ide DMA handlers appropriately.
  561. */
  562. static void __devinit init_hwif_scc(ide_hwif_t *hwif)
  563. {
  564. struct scc_ports *ports = ide_get_hwifdata(hwif);
  565. ports->hwif_id = hwif->index;
  566. hwif->dma_command = hwif->dma_base;
  567. hwif->dma_status = hwif->dma_base + 0x04;
  568. hwif->dma_prdtable = hwif->dma_base + 0x08;
  569. /* PTERADD */
  570. out_be32((void __iomem *)(hwif->dma_base + 0x018), hwif->dmatable_dma);
  571. hwif->dma_setup = scc_dma_setup;
  572. hwif->ide_dma_end = scc_ide_dma_end;
  573. hwif->set_pio_mode = scc_set_pio_mode;
  574. hwif->set_dma_mode = scc_set_dma_mode;
  575. hwif->ide_dma_test_irq = scc_dma_test_irq;
  576. hwif->udma_filter = scc_udma_filter;
  577. if (in_be32((void __iomem *)(hwif->config_data + 0xff0)) & CCKCTRL_ATACLKOEN)
  578. hwif->ultra_mask = ATA_UDMA6; /* 133MHz */
  579. else
  580. hwif->ultra_mask = ATA_UDMA5; /* 100MHz */
  581. /* we support 80c cable only. */
  582. hwif->cbl = ATA_CBL_PATA80;
  583. }
  584. #define DECLARE_SCC_DEV(name_str) \
  585. { \
  586. .name = name_str, \
  587. .init_iops = init_iops_scc, \
  588. .init_hwif = init_hwif_scc, \
  589. .host_flags = IDE_HFLAG_SINGLE | \
  590. IDE_HFLAG_BOOTABLE, \
  591. .pio_mask = ATA_PIO4, \
  592. }
  593. static const struct ide_port_info scc_chipsets[] __devinitdata = {
  594. /* 0 */ DECLARE_SCC_DEV("sccIDE"),
  595. };
  596. /**
  597. * scc_init_one - pci layer discovery entry
  598. * @dev: PCI device
  599. * @id: ident table entry
  600. *
  601. * Called by the PCI code when it finds an SCC PATA controller.
  602. * We then use the IDE PCI generic helper to do most of the work.
  603. */
  604. static int __devinit scc_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  605. {
  606. return init_setup_scc(dev, &scc_chipsets[id->driver_data]);
  607. }
  608. /**
  609. * scc_remove - pci layer remove entry
  610. * @dev: PCI device
  611. *
  612. * Called by the PCI code when it removes an SCC PATA controller.
  613. */
  614. static void __devexit scc_remove(struct pci_dev *dev)
  615. {
  616. struct scc_ports *ports = pci_get_drvdata(dev);
  617. ide_hwif_t *hwif = &ide_hwifs[ports->hwif_id];
  618. unsigned long ctl_base = pci_resource_start(dev, 0);
  619. unsigned long dma_base = pci_resource_start(dev, 1);
  620. unsigned long ctl_size = pci_resource_len(dev, 0);
  621. unsigned long dma_size = pci_resource_len(dev, 1);
  622. if (hwif->dmatable_cpu) {
  623. pci_free_consistent(hwif->pci_dev,
  624. PRD_ENTRIES * PRD_BYTES,
  625. hwif->dmatable_cpu,
  626. hwif->dmatable_dma);
  627. hwif->dmatable_cpu = NULL;
  628. }
  629. ide_unregister(hwif->index);
  630. hwif->chipset = ide_unknown;
  631. iounmap((void*)ports->dma);
  632. iounmap((void*)ports->ctl);
  633. release_mem_region(dma_base, dma_size);
  634. release_mem_region(ctl_base, ctl_size);
  635. memset(ports, 0, sizeof(*ports));
  636. }
  637. static const struct pci_device_id scc_pci_tbl[] = {
  638. { PCI_VDEVICE(TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_SCC_ATA), 0 },
  639. { 0, },
  640. };
  641. MODULE_DEVICE_TABLE(pci, scc_pci_tbl);
  642. static struct pci_driver driver = {
  643. .name = "SCC IDE",
  644. .id_table = scc_pci_tbl,
  645. .probe = scc_init_one,
  646. .remove = scc_remove,
  647. };
  648. static int scc_ide_init(void)
  649. {
  650. return ide_pci_register_driver(&driver);
  651. }
  652. module_init(scc_ide_init);
  653. /* -- No exit code?
  654. static void scc_ide_exit(void)
  655. {
  656. ide_pci_unregister_driver(&driver);
  657. }
  658. module_exit(scc_ide_exit);
  659. */
  660. MODULE_DESCRIPTION("PCI driver module for Toshiba SCC IDE");
  661. MODULE_LICENSE("GPL");