cy82c693.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501
  1. /*
  2. * linux/drivers/ide/pci/cy82c693.c Version 0.42 Oct 23, 2007
  3. *
  4. * Copyright (C) 1998-2000 Andreas S. Krebs (akrebs@altavista.net), Maintainer
  5. * Copyright (C) 1998-2002 Andre Hedrick <andre@linux-ide.org>, Integrator
  6. *
  7. * CYPRESS CY82C693 chipset IDE controller
  8. *
  9. * The CY82C693 chipset is used on Digital's PC-Alpha 164SX boards.
  10. * Writing the driver was quite simple, since most of the job is
  11. * done by the generic pci-ide support.
  12. * The hard part was finding the CY82C693's datasheet on Cypress's
  13. * web page :-(. But Altavista solved this problem :-).
  14. *
  15. *
  16. * Notes:
  17. * - I recently got a 16.8G IBM DTTA, so I was able to test it with
  18. * a large and fast disk - the results look great, so I'd say the
  19. * driver is working fine :-)
  20. * hdparm -t reports 8.17 MB/sec at about 6% CPU usage for the DTTA
  21. * - this is my first linux driver, so there's probably a lot of room
  22. * for optimizations and bug fixing, so feel free to do it.
  23. * - use idebus=xx parameter to set PCI bus speed - needed to calc
  24. * timings for PIO modes (default will be 40)
  25. * - if using PIO mode it's a good idea to set the PIO mode and
  26. * 32-bit I/O support (if possible), e.g. hdparm -p2 -c1 /dev/hda
  27. * - I had some problems with my IBM DHEA with PIO modes < 2
  28. * (lost interrupts) ?????
  29. * - first tests with DMA look okay, they seem to work, but there is a
  30. * problem with sound - the BusMaster IDE TimeOut should fixed this
  31. *
  32. * Ancient History:
  33. * AMH@1999-08-24: v0.34 init_cy82c693_chip moved to pci_init_cy82c693
  34. * ASK@1999-01-23: v0.33 made a few minor code clean ups
  35. * removed DMA clock speed setting by default
  36. * added boot message
  37. * ASK@1998-11-01: v0.32 added support to set BusMaster IDE TimeOut
  38. * added support to set DMA Controller Clock Speed
  39. * ASK@1998-10-31: v0.31 fixed problem with setting to high DMA modes
  40. * on some drives.
  41. * ASK@1998-10-29: v0.3 added support to set DMA modes
  42. * ASK@1998-10-28: v0.2 added support to set PIO modes
  43. * ASK@1998-10-27: v0.1 first version - chipset detection
  44. *
  45. */
  46. #include <linux/module.h>
  47. #include <linux/types.h>
  48. #include <linux/pci.h>
  49. #include <linux/delay.h>
  50. #include <linux/ide.h>
  51. #include <linux/init.h>
  52. #include <asm/io.h>
  53. /* the current version */
  54. #define CY82_VERSION "CY82C693U driver v0.34 99-13-12 Andreas S. Krebs (akrebs@altavista.net)"
  55. /*
  56. * The following are used to debug the driver.
  57. */
  58. #define CY82C693_DEBUG_LOGS 0
  59. #define CY82C693_DEBUG_INFO 0
  60. /* define CY82C693_SETDMA_CLOCK to set DMA Controller Clock Speed to ATCLK */
  61. #undef CY82C693_SETDMA_CLOCK
  62. /*
  63. * NOTE: the value for busmaster timeout is tricky and I got it by
  64. * trial and error! By using a to low value will cause DMA timeouts
  65. * and drop IDE performance, and by using a to high value will cause
  66. * audio playback to scatter.
  67. * If you know a better value or how to calc it, please let me know.
  68. */
  69. /* twice the value written in cy82c693ub datasheet */
  70. #define BUSMASTER_TIMEOUT 0x50
  71. /*
  72. * the value above was tested on my machine and it seems to work okay
  73. */
  74. /* here are the offset definitions for the registers */
  75. #define CY82_IDE_CMDREG 0x04
  76. #define CY82_IDE_ADDRSETUP 0x48
  77. #define CY82_IDE_MASTER_IOR 0x4C
  78. #define CY82_IDE_MASTER_IOW 0x4D
  79. #define CY82_IDE_SLAVE_IOR 0x4E
  80. #define CY82_IDE_SLAVE_IOW 0x4F
  81. #define CY82_IDE_MASTER_8BIT 0x50
  82. #define CY82_IDE_SLAVE_8BIT 0x51
  83. #define CY82_INDEX_PORT 0x22
  84. #define CY82_DATA_PORT 0x23
  85. #define CY82_INDEX_CTRLREG1 0x01
  86. #define CY82_INDEX_CHANNEL0 0x30
  87. #define CY82_INDEX_CHANNEL1 0x31
  88. #define CY82_INDEX_TIMEOUT 0x32
  89. /* the min and max PCI bus speed in MHz - from datasheet */
  90. #define CY82C963_MIN_BUS_SPEED 25
  91. #define CY82C963_MAX_BUS_SPEED 33
  92. /* the struct for the PIO mode timings */
  93. typedef struct pio_clocks_s {
  94. u8 address_time; /* Address setup (clocks) */
  95. u8 time_16r; /* clocks for 16bit IOR (0xF0=Active/data, 0x0F=Recovery) */
  96. u8 time_16w; /* clocks for 16bit IOW (0xF0=Active/data, 0x0F=Recovery) */
  97. u8 time_8; /* clocks for 8bit (0xF0=Active/data, 0x0F=Recovery) */
  98. } pio_clocks_t;
  99. /*
  100. * calc clocks using bus_speed
  101. * returns (rounded up) time in bus clocks for time in ns
  102. */
  103. static int calc_clk (int time, int bus_speed)
  104. {
  105. int clocks;
  106. clocks = (time*bus_speed+999)/1000 -1;
  107. if (clocks < 0)
  108. clocks = 0;
  109. if (clocks > 0x0F)
  110. clocks = 0x0F;
  111. return clocks;
  112. }
  113. /*
  114. * compute the values for the clock registers for PIO
  115. * mode and pci_clk [MHz] speed
  116. *
  117. * NOTE: for mode 0,1 and 2 drives 8-bit IDE command control registers are used
  118. * for mode 3 and 4 drives 8 and 16-bit timings are the same
  119. *
  120. */
  121. static void compute_clocks (u8 pio, pio_clocks_t *p_pclk)
  122. {
  123. int clk1, clk2;
  124. int bus_speed = system_bus_clock(); /* get speed of PCI bus */
  125. /* we don't check against CY82C693's min and max speed,
  126. * so you can play with the idebus=xx parameter
  127. */
  128. /* let's calc the address setup time clocks */
  129. p_pclk->address_time = (u8)calc_clk(ide_pio_timings[pio].setup_time, bus_speed);
  130. /* let's calc the active and recovery time clocks */
  131. clk1 = calc_clk(ide_pio_timings[pio].active_time, bus_speed);
  132. /* calc recovery timing */
  133. clk2 = ide_pio_timings[pio].cycle_time -
  134. ide_pio_timings[pio].active_time -
  135. ide_pio_timings[pio].setup_time;
  136. clk2 = calc_clk(clk2, bus_speed);
  137. clk1 = (clk1<<4)|clk2; /* combine active and recovery clocks */
  138. /* note: we use the same values for 16bit IOR and IOW
  139. * those are all the same, since I don't have other
  140. * timings than those from ide-lib.c
  141. */
  142. p_pclk->time_16r = (u8)clk1;
  143. p_pclk->time_16w = (u8)clk1;
  144. /* what are good values for 8bit ?? */
  145. p_pclk->time_8 = (u8)clk1;
  146. }
  147. /*
  148. * set DMA mode a specific channel for CY82C693
  149. */
  150. static void cy82c693_dma_enable (ide_drive_t *drive, int mode, int single)
  151. {
  152. u8 index = 0, data = 0;
  153. if (mode>2) /* make sure we set a valid mode */
  154. mode = 2;
  155. if (mode > drive->id->tDMA) /* to be absolutly sure we have a valid mode */
  156. mode = drive->id->tDMA;
  157. index = (HWIF(drive)->channel==0) ? CY82_INDEX_CHANNEL0 : CY82_INDEX_CHANNEL1;
  158. #if CY82C693_DEBUG_LOGS
  159. /* for debug let's show the previous values */
  160. outb(index, CY82_INDEX_PORT);
  161. data = inb(CY82_DATA_PORT);
  162. printk (KERN_INFO "%s (ch=%d, dev=%d): DMA mode is %d (single=%d)\n",
  163. drive->name, HWIF(drive)->channel, drive->select.b.unit,
  164. (data&0x3), ((data>>2)&1));
  165. #endif /* CY82C693_DEBUG_LOGS */
  166. data = (u8)mode|(u8)(single<<2);
  167. outb(index, CY82_INDEX_PORT);
  168. outb(data, CY82_DATA_PORT);
  169. #if CY82C693_DEBUG_INFO
  170. printk(KERN_INFO "%s (ch=%d, dev=%d): set DMA mode to %d (single=%d)\n",
  171. drive->name, HWIF(drive)->channel, drive->select.b.unit,
  172. mode, single);
  173. #endif /* CY82C693_DEBUG_INFO */
  174. /*
  175. * note: below we set the value for Bus Master IDE TimeOut Register
  176. * I'm not absolutly sure what this does, but it solved my problem
  177. * with IDE DMA and sound, so I now can play sound and work with
  178. * my IDE driver at the same time :-)
  179. *
  180. * If you know the correct (best) value for this register please
  181. * let me know - ASK
  182. */
  183. data = BUSMASTER_TIMEOUT;
  184. outb(CY82_INDEX_TIMEOUT, CY82_INDEX_PORT);
  185. outb(data, CY82_DATA_PORT);
  186. #if CY82C693_DEBUG_INFO
  187. printk (KERN_INFO "%s: Set IDE Bus Master TimeOut Register to 0x%X\n",
  188. drive->name, data);
  189. #endif /* CY82C693_DEBUG_INFO */
  190. }
  191. /*
  192. * used to set DMA mode for CY82C693 (single and multi modes)
  193. */
  194. static int cy82c693_ide_dma_on (ide_drive_t *drive)
  195. {
  196. struct hd_driveid *id = drive->id;
  197. #if CY82C693_DEBUG_INFO
  198. printk (KERN_INFO "dma_on: %s\n", drive->name);
  199. #endif /* CY82C693_DEBUG_INFO */
  200. if (id != NULL) {
  201. /* Enable DMA on any drive that has DMA
  202. * (multi or single) enabled
  203. */
  204. if (id->field_valid & 2) { /* regular DMA */
  205. int mmode, smode;
  206. mmode = id->dma_mword & (id->dma_mword >> 8);
  207. smode = id->dma_1word & (id->dma_1word >> 8);
  208. if (mmode != 0) {
  209. /* enable multi */
  210. cy82c693_dma_enable(drive, (mmode >> 1), 0);
  211. } else if (smode != 0) {
  212. /* enable single */
  213. cy82c693_dma_enable(drive, (smode >> 1), 1);
  214. }
  215. }
  216. }
  217. return __ide_dma_on(drive);
  218. }
  219. static void cy82c693_set_pio_mode(ide_drive_t *drive, const u8 pio)
  220. {
  221. ide_hwif_t *hwif = HWIF(drive);
  222. struct pci_dev *dev = hwif->pci_dev;
  223. pio_clocks_t pclk;
  224. unsigned int addrCtrl;
  225. /* select primary or secondary channel */
  226. if (hwif->index > 0) { /* drive is on the secondary channel */
  227. dev = pci_get_slot(dev->bus, dev->devfn+1);
  228. if (!dev) {
  229. printk(KERN_ERR "%s: tune_drive: "
  230. "Cannot find secondary interface!\n",
  231. drive->name);
  232. return;
  233. }
  234. }
  235. #if CY82C693_DEBUG_LOGS
  236. /* for debug let's show the register values */
  237. if (drive->select.b.unit == 0) {
  238. /*
  239. * get master drive registers
  240. * address setup control register
  241. * is 32 bit !!!
  242. */
  243. pci_read_config_dword(dev, CY82_IDE_ADDRSETUP, &addrCtrl);
  244. addrCtrl &= 0x0F;
  245. /* now let's get the remaining registers */
  246. pci_read_config_byte(dev, CY82_IDE_MASTER_IOR, &pclk.time_16r);
  247. pci_read_config_byte(dev, CY82_IDE_MASTER_IOW, &pclk.time_16w);
  248. pci_read_config_byte(dev, CY82_IDE_MASTER_8BIT, &pclk.time_8);
  249. } else {
  250. /*
  251. * set slave drive registers
  252. * address setup control register
  253. * is 32 bit !!!
  254. */
  255. pci_read_config_dword(dev, CY82_IDE_ADDRSETUP, &addrCtrl);
  256. addrCtrl &= 0xF0;
  257. addrCtrl >>= 4;
  258. /* now let's get the remaining registers */
  259. pci_read_config_byte(dev, CY82_IDE_SLAVE_IOR, &pclk.time_16r);
  260. pci_read_config_byte(dev, CY82_IDE_SLAVE_IOW, &pclk.time_16w);
  261. pci_read_config_byte(dev, CY82_IDE_SLAVE_8BIT, &pclk.time_8);
  262. }
  263. printk(KERN_INFO "%s (ch=%d, dev=%d): PIO timing is "
  264. "(addr=0x%X, ior=0x%X, iow=0x%X, 8bit=0x%X)\n",
  265. drive->name, hwif->channel, drive->select.b.unit,
  266. addrCtrl, pclk.time_16r, pclk.time_16w, pclk.time_8);
  267. #endif /* CY82C693_DEBUG_LOGS */
  268. /* let's calc the values for this PIO mode */
  269. compute_clocks(pio, &pclk);
  270. /* now let's write the clocks registers */
  271. if (drive->select.b.unit == 0) {
  272. /*
  273. * set master drive
  274. * address setup control register
  275. * is 32 bit !!!
  276. */
  277. pci_read_config_dword(dev, CY82_IDE_ADDRSETUP, &addrCtrl);
  278. addrCtrl &= (~0xF);
  279. addrCtrl |= (unsigned int)pclk.address_time;
  280. pci_write_config_dword(dev, CY82_IDE_ADDRSETUP, addrCtrl);
  281. /* now let's set the remaining registers */
  282. pci_write_config_byte(dev, CY82_IDE_MASTER_IOR, pclk.time_16r);
  283. pci_write_config_byte(dev, CY82_IDE_MASTER_IOW, pclk.time_16w);
  284. pci_write_config_byte(dev, CY82_IDE_MASTER_8BIT, pclk.time_8);
  285. addrCtrl &= 0xF;
  286. } else {
  287. /*
  288. * set slave drive
  289. * address setup control register
  290. * is 32 bit !!!
  291. */
  292. pci_read_config_dword(dev, CY82_IDE_ADDRSETUP, &addrCtrl);
  293. addrCtrl &= (~0xF0);
  294. addrCtrl |= ((unsigned int)pclk.address_time<<4);
  295. pci_write_config_dword(dev, CY82_IDE_ADDRSETUP, addrCtrl);
  296. /* now let's set the remaining registers */
  297. pci_write_config_byte(dev, CY82_IDE_SLAVE_IOR, pclk.time_16r);
  298. pci_write_config_byte(dev, CY82_IDE_SLAVE_IOW, pclk.time_16w);
  299. pci_write_config_byte(dev, CY82_IDE_SLAVE_8BIT, pclk.time_8);
  300. addrCtrl >>= 4;
  301. addrCtrl &= 0xF;
  302. }
  303. #if CY82C693_DEBUG_INFO
  304. printk(KERN_INFO "%s (ch=%d, dev=%d): set PIO timing to "
  305. "(addr=0x%X, ior=0x%X, iow=0x%X, 8bit=0x%X)\n",
  306. drive->name, hwif->channel, drive->select.b.unit,
  307. addrCtrl, pclk.time_16r, pclk.time_16w, pclk.time_8);
  308. #endif /* CY82C693_DEBUG_INFO */
  309. }
  310. /*
  311. * this function is called during init and is used to setup the cy82c693 chip
  312. */
  313. static unsigned int __devinit init_chipset_cy82c693(struct pci_dev *dev, const char *name)
  314. {
  315. if (PCI_FUNC(dev->devfn) != 1)
  316. return 0;
  317. #ifdef CY82C693_SETDMA_CLOCK
  318. u8 data = 0;
  319. #endif /* CY82C693_SETDMA_CLOCK */
  320. /* write info about this verion of the driver */
  321. printk(KERN_INFO CY82_VERSION "\n");
  322. #ifdef CY82C693_SETDMA_CLOCK
  323. /* okay let's set the DMA clock speed */
  324. outb(CY82_INDEX_CTRLREG1, CY82_INDEX_PORT);
  325. data = inb(CY82_DATA_PORT);
  326. #if CY82C693_DEBUG_INFO
  327. printk(KERN_INFO "%s: Peripheral Configuration Register: 0x%X\n",
  328. name, data);
  329. #endif /* CY82C693_DEBUG_INFO */
  330. /*
  331. * for some reason sometimes the DMA controller
  332. * speed is set to ATCLK/2 ???? - we fix this here
  333. *
  334. * note: i don't know what causes this strange behaviour,
  335. * but even changing the dma speed doesn't solve it :-(
  336. * the ide performance is still only half the normal speed
  337. *
  338. * if anybody knows what goes wrong with my machine, please
  339. * let me know - ASK
  340. */
  341. data |= 0x03;
  342. outb(CY82_INDEX_CTRLREG1, CY82_INDEX_PORT);
  343. outb(data, CY82_DATA_PORT);
  344. #if CY82C693_DEBUG_INFO
  345. printk (KERN_INFO "%s: New Peripheral Configuration Register: 0x%X\n",
  346. name, data);
  347. #endif /* CY82C693_DEBUG_INFO */
  348. #endif /* CY82C693_SETDMA_CLOCK */
  349. return 0;
  350. }
  351. /*
  352. * the init function - called for each ide channel once
  353. */
  354. static void __devinit init_hwif_cy82c693(ide_hwif_t *hwif)
  355. {
  356. hwif->set_pio_mode = &cy82c693_set_pio_mode;
  357. if (hwif->dma_base == 0)
  358. return;
  359. hwif->ide_dma_on = &cy82c693_ide_dma_on;
  360. }
  361. static void __devinit init_iops_cy82c693(ide_hwif_t *hwif)
  362. {
  363. static ide_hwif_t *primary;
  364. if (PCI_FUNC(hwif->pci_dev->devfn) == 1)
  365. primary = hwif;
  366. else {
  367. hwif->mate = primary;
  368. hwif->channel = 1;
  369. }
  370. }
  371. static const struct ide_port_info cy82c693_chipset __devinitdata = {
  372. .name = "CY82C693",
  373. .init_chipset = init_chipset_cy82c693,
  374. .init_iops = init_iops_cy82c693,
  375. .init_hwif = init_hwif_cy82c693,
  376. .chipset = ide_cy82c693,
  377. .host_flags = IDE_HFLAG_SINGLE | IDE_HFLAG_TRUST_BIOS_FOR_DMA |
  378. IDE_HFLAG_BOOTABLE,
  379. .pio_mask = ATA_PIO4,
  380. .swdma_mask = ATA_SWDMA2_ONLY,
  381. .mwdma_mask = ATA_MWDMA2_ONLY,
  382. };
  383. static int __devinit cy82c693_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  384. {
  385. struct pci_dev *dev2;
  386. int ret = -ENODEV;
  387. /* CY82C693 is more than only a IDE controller.
  388. Function 1 is primary IDE channel, function 2 - secondary. */
  389. if ((dev->class >> 8) == PCI_CLASS_STORAGE_IDE &&
  390. PCI_FUNC(dev->devfn) == 1) {
  391. dev2 = pci_get_slot(dev->bus, dev->devfn + 1);
  392. ret = ide_setup_pci_devices(dev, dev2, &cy82c693_chipset);
  393. /* We leak pci refs here but thats ok - we can't be unloaded */
  394. }
  395. return ret;
  396. }
  397. static const struct pci_device_id cy82c693_pci_tbl[] = {
  398. { PCI_VDEVICE(CONTAQ, PCI_DEVICE_ID_CONTAQ_82C693), 0 },
  399. { 0, },
  400. };
  401. MODULE_DEVICE_TABLE(pci, cy82c693_pci_tbl);
  402. static struct pci_driver driver = {
  403. .name = "Cypress_IDE",
  404. .id_table = cy82c693_pci_tbl,
  405. .probe = cy82c693_init_one,
  406. };
  407. static int __init cy82c693_ide_init(void)
  408. {
  409. return ide_pci_register_driver(&driver);
  410. }
  411. module_init(cy82c693_ide_init);
  412. MODULE_AUTHOR("Andreas Krebs, Andre Hedrick");
  413. MODULE_DESCRIPTION("PCI driver module for the Cypress CY82C693 IDE");
  414. MODULE_LICENSE("GPL");