cs5530.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295
  1. /*
  2. * linux/drivers/ide/pci/cs5530.c Version 0.77 Sep 24 2007
  3. *
  4. * Copyright (C) 2000 Andre Hedrick <andre@linux-ide.org>
  5. * Copyright (C) 2000 Mark Lord <mlord@pobox.com>
  6. * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
  7. *
  8. * May be copied or modified under the terms of the GNU General Public License
  9. *
  10. * Development of this chipset driver was funded
  11. * by the nice folks at National Semiconductor.
  12. *
  13. * Documentation:
  14. * CS5530 documentation available from National Semiconductor.
  15. */
  16. #include <linux/module.h>
  17. #include <linux/types.h>
  18. #include <linux/kernel.h>
  19. #include <linux/delay.h>
  20. #include <linux/timer.h>
  21. #include <linux/mm.h>
  22. #include <linux/ioport.h>
  23. #include <linux/blkdev.h>
  24. #include <linux/hdreg.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/pci.h>
  27. #include <linux/init.h>
  28. #include <linux/ide.h>
  29. #include <asm/io.h>
  30. #include <asm/irq.h>
  31. /*
  32. * Here are the standard PIO mode 0-4 timings for each "format".
  33. * Format-0 uses fast data reg timings, with slower command reg timings.
  34. * Format-1 uses fast timings for all registers, but won't work with all drives.
  35. */
  36. static unsigned int cs5530_pio_timings[2][5] = {
  37. {0x00009172, 0x00012171, 0x00020080, 0x00032010, 0x00040010},
  38. {0xd1329172, 0x71212171, 0x30200080, 0x20102010, 0x00100010}
  39. };
  40. /*
  41. * After chip reset, the PIO timings are set to 0x0000e132, which is not valid.
  42. */
  43. #define CS5530_BAD_PIO(timings) (((timings)&~0x80000000)==0x0000e132)
  44. #define CS5530_BASEREG(hwif) (((hwif)->dma_base & ~0xf) + ((hwif)->channel ? 0x30 : 0x20))
  45. /**
  46. * cs5530_set_pio_mode - set host controller for PIO mode
  47. * @drive: drive
  48. * @pio: PIO mode number
  49. *
  50. * Handles setting of PIO mode for the chipset.
  51. *
  52. * The init_hwif_cs5530() routine guarantees that all drives
  53. * will have valid default PIO timings set up before we get here.
  54. */
  55. static void cs5530_set_pio_mode(ide_drive_t *drive, const u8 pio)
  56. {
  57. unsigned long basereg = CS5530_BASEREG(drive->hwif);
  58. unsigned int format = (inl(basereg + 4) >> 31) & 1;
  59. outl(cs5530_pio_timings[format][pio], basereg + ((drive->dn & 1)<<3));
  60. }
  61. /**
  62. * cs5530_udma_filter - UDMA filter
  63. * @drive: drive
  64. *
  65. * cs5530_udma_filter() does UDMA mask filtering for the given drive
  66. * taking into the consideration capabilities of the mate device.
  67. *
  68. * The CS5530 specifies that two drives sharing a cable cannot mix
  69. * UDMA/MDMA. It has to be one or the other, for the pair, though
  70. * different timings can still be chosen for each drive. We could
  71. * set the appropriate timing bits on the fly, but that might be
  72. * a bit confusing. So, for now we statically handle this requirement
  73. * by looking at our mate drive to see what it is capable of, before
  74. * choosing a mode for our own drive.
  75. *
  76. * Note: This relies on the fact we never fail from UDMA to MWDMA2
  77. * but instead drop to PIO.
  78. */
  79. static u8 cs5530_udma_filter(ide_drive_t *drive)
  80. {
  81. ide_hwif_t *hwif = drive->hwif;
  82. ide_drive_t *mate = &hwif->drives[(drive->dn & 1) ^ 1];
  83. struct hd_driveid *mateid = mate->id;
  84. u8 mask = hwif->ultra_mask;
  85. if (mate->present == 0)
  86. goto out;
  87. if ((mateid->capability & 1) && __ide_dma_bad_drive(mate) == 0) {
  88. if ((mateid->field_valid & 4) && (mateid->dma_ultra & 7))
  89. goto out;
  90. if ((mateid->field_valid & 2) && (mateid->dma_mword & 7))
  91. mask = 0;
  92. }
  93. out:
  94. return mask;
  95. }
  96. static void cs5530_set_dma_mode(ide_drive_t *drive, const u8 mode)
  97. {
  98. unsigned long basereg;
  99. unsigned int reg, timings = 0;
  100. switch (mode) {
  101. case XFER_UDMA_0: timings = 0x00921250; break;
  102. case XFER_UDMA_1: timings = 0x00911140; break;
  103. case XFER_UDMA_2: timings = 0x00911030; break;
  104. case XFER_MW_DMA_0: timings = 0x00077771; break;
  105. case XFER_MW_DMA_1: timings = 0x00012121; break;
  106. case XFER_MW_DMA_2: timings = 0x00002020; break;
  107. default:
  108. return;
  109. }
  110. basereg = CS5530_BASEREG(drive->hwif);
  111. reg = inl(basereg + 4); /* get drive0 config register */
  112. timings |= reg & 0x80000000; /* preserve PIO format bit */
  113. if ((drive-> dn & 1) == 0) { /* are we configuring drive0? */
  114. outl(timings, basereg + 4); /* write drive0 config register */
  115. } else {
  116. if (timings & 0x00100000)
  117. reg |= 0x00100000; /* enable UDMA timings for both drives */
  118. else
  119. reg &= ~0x00100000; /* disable UDMA timings for both drives */
  120. outl(reg, basereg + 4); /* write drive0 config register */
  121. outl(timings, basereg + 12); /* write drive1 config register */
  122. }
  123. }
  124. /**
  125. * init_chipset_5530 - set up 5530 bridge
  126. * @dev: PCI device
  127. * @name: device name
  128. *
  129. * Initialize the cs5530 bridge for reliable IDE DMA operation.
  130. */
  131. static unsigned int __devinit init_chipset_cs5530 (struct pci_dev *dev, const char *name)
  132. {
  133. struct pci_dev *master_0 = NULL, *cs5530_0 = NULL;
  134. if (pci_resource_start(dev, 4) == 0)
  135. return -EFAULT;
  136. dev = NULL;
  137. while ((dev = pci_get_device(PCI_VENDOR_ID_CYRIX, PCI_ANY_ID, dev)) != NULL) {
  138. switch (dev->device) {
  139. case PCI_DEVICE_ID_CYRIX_PCI_MASTER:
  140. master_0 = pci_dev_get(dev);
  141. break;
  142. case PCI_DEVICE_ID_CYRIX_5530_LEGACY:
  143. cs5530_0 = pci_dev_get(dev);
  144. break;
  145. }
  146. }
  147. if (!master_0) {
  148. printk(KERN_ERR "%s: unable to locate PCI MASTER function\n", name);
  149. goto out;
  150. }
  151. if (!cs5530_0) {
  152. printk(KERN_ERR "%s: unable to locate CS5530 LEGACY function\n", name);
  153. goto out;
  154. }
  155. /*
  156. * Enable BusMaster and MemoryWriteAndInvalidate for the cs5530:
  157. * --> OR 0x14 into 16-bit PCI COMMAND reg of function 0 of the cs5530
  158. */
  159. pci_set_master(cs5530_0);
  160. pci_try_set_mwi(cs5530_0);
  161. /*
  162. * Set PCI CacheLineSize to 16-bytes:
  163. * --> Write 0x04 into 8-bit PCI CACHELINESIZE reg of function 0 of the cs5530
  164. */
  165. pci_write_config_byte(cs5530_0, PCI_CACHE_LINE_SIZE, 0x04);
  166. /*
  167. * Disable trapping of UDMA register accesses (Win98 hack):
  168. * --> Write 0x5006 into 16-bit reg at offset 0xd0 of function 0 of the cs5530
  169. */
  170. pci_write_config_word(cs5530_0, 0xd0, 0x5006);
  171. /*
  172. * Bit-1 at 0x40 enables MemoryWriteAndInvalidate on internal X-bus:
  173. * The other settings are what is necessary to get the register
  174. * into a sane state for IDE DMA operation.
  175. */
  176. pci_write_config_byte(master_0, 0x40, 0x1e);
  177. /*
  178. * Set max PCI burst size (16-bytes seems to work best):
  179. * 16bytes: set bit-1 at 0x41 (reg value of 0x16)
  180. * all others: clear bit-1 at 0x41, and do:
  181. * 128bytes: OR 0x00 at 0x41
  182. * 256bytes: OR 0x04 at 0x41
  183. * 512bytes: OR 0x08 at 0x41
  184. * 1024bytes: OR 0x0c at 0x41
  185. */
  186. pci_write_config_byte(master_0, 0x41, 0x14);
  187. /*
  188. * These settings are necessary to get the chip
  189. * into a sane state for IDE DMA operation.
  190. */
  191. pci_write_config_byte(master_0, 0x42, 0x00);
  192. pci_write_config_byte(master_0, 0x43, 0xc1);
  193. out:
  194. pci_dev_put(master_0);
  195. pci_dev_put(cs5530_0);
  196. return 0;
  197. }
  198. /**
  199. * init_hwif_cs5530 - initialise an IDE channel
  200. * @hwif: IDE to initialize
  201. *
  202. * This gets invoked by the IDE driver once for each channel. It
  203. * performs channel-specific pre-initialization before drive probing.
  204. */
  205. static void __devinit init_hwif_cs5530 (ide_hwif_t *hwif)
  206. {
  207. unsigned long basereg;
  208. u32 d0_timings;
  209. hwif->set_pio_mode = &cs5530_set_pio_mode;
  210. hwif->set_dma_mode = &cs5530_set_dma_mode;
  211. basereg = CS5530_BASEREG(hwif);
  212. d0_timings = inl(basereg + 0);
  213. if (CS5530_BAD_PIO(d0_timings))
  214. outl(cs5530_pio_timings[(d0_timings >> 31) & 1][0], basereg + 0);
  215. if (CS5530_BAD_PIO(inl(basereg + 8)))
  216. outl(cs5530_pio_timings[(d0_timings >> 31) & 1][0], basereg + 8);
  217. if (hwif->dma_base == 0)
  218. return;
  219. hwif->udma_filter = cs5530_udma_filter;
  220. }
  221. static const struct ide_port_info cs5530_chipset __devinitdata = {
  222. .name = "CS5530",
  223. .init_chipset = init_chipset_cs5530,
  224. .init_hwif = init_hwif_cs5530,
  225. .host_flags = IDE_HFLAG_SERIALIZE |
  226. IDE_HFLAG_POST_SET_MODE |
  227. IDE_HFLAG_BOOTABLE,
  228. .pio_mask = ATA_PIO4,
  229. .mwdma_mask = ATA_MWDMA2,
  230. .udma_mask = ATA_UDMA2,
  231. };
  232. static int __devinit cs5530_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  233. {
  234. return ide_setup_pci_device(dev, &cs5530_chipset);
  235. }
  236. static const struct pci_device_id cs5530_pci_tbl[] = {
  237. { PCI_VDEVICE(CYRIX, PCI_DEVICE_ID_CYRIX_5530_IDE), 0 },
  238. { 0, },
  239. };
  240. MODULE_DEVICE_TABLE(pci, cs5530_pci_tbl);
  241. static struct pci_driver driver = {
  242. .name = "CS5530 IDE",
  243. .id_table = cs5530_pci_tbl,
  244. .probe = cs5530_init_one,
  245. };
  246. static int __init cs5530_ide_init(void)
  247. {
  248. return ide_pci_register_driver(&driver);
  249. }
  250. module_init(cs5530_ide_init);
  251. MODULE_AUTHOR("Mark Lord");
  252. MODULE_DESCRIPTION("PCI driver module for Cyrix/NS 5530 IDE");
  253. MODULE_LICENSE("GPL");