spi-s3c64xx.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658
  1. /*
  2. * Copyright (C) 2009 Samsung Electronics Ltd.
  3. * Jaswinder Singh <jassi.brar@samsung.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  18. */
  19. #include <linux/init.h>
  20. #include <linux/module.h>
  21. #include <linux/workqueue.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/delay.h>
  24. #include <linux/clk.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/dmaengine.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/pm_runtime.h>
  29. #include <linux/spi/spi.h>
  30. #include <linux/gpio.h>
  31. #include <linux/of.h>
  32. #include <linux/of_gpio.h>
  33. #include <linux/platform_data/spi-s3c64xx.h>
  34. #ifdef CONFIG_S3C_DMA
  35. #include <mach/dma.h>
  36. #endif
  37. #define MAX_SPI_PORTS 3
  38. #define S3C64XX_SPI_QUIRK_POLL (1 << 0)
  39. /* Registers and bit-fields */
  40. #define S3C64XX_SPI_CH_CFG 0x00
  41. #define S3C64XX_SPI_CLK_CFG 0x04
  42. #define S3C64XX_SPI_MODE_CFG 0x08
  43. #define S3C64XX_SPI_SLAVE_SEL 0x0C
  44. #define S3C64XX_SPI_INT_EN 0x10
  45. #define S3C64XX_SPI_STATUS 0x14
  46. #define S3C64XX_SPI_TX_DATA 0x18
  47. #define S3C64XX_SPI_RX_DATA 0x1C
  48. #define S3C64XX_SPI_PACKET_CNT 0x20
  49. #define S3C64XX_SPI_PENDING_CLR 0x24
  50. #define S3C64XX_SPI_SWAP_CFG 0x28
  51. #define S3C64XX_SPI_FB_CLK 0x2C
  52. #define S3C64XX_SPI_CH_HS_EN (1<<6) /* High Speed Enable */
  53. #define S3C64XX_SPI_CH_SW_RST (1<<5)
  54. #define S3C64XX_SPI_CH_SLAVE (1<<4)
  55. #define S3C64XX_SPI_CPOL_L (1<<3)
  56. #define S3C64XX_SPI_CPHA_B (1<<2)
  57. #define S3C64XX_SPI_CH_RXCH_ON (1<<1)
  58. #define S3C64XX_SPI_CH_TXCH_ON (1<<0)
  59. #define S3C64XX_SPI_CLKSEL_SRCMSK (3<<9)
  60. #define S3C64XX_SPI_CLKSEL_SRCSHFT 9
  61. #define S3C64XX_SPI_ENCLK_ENABLE (1<<8)
  62. #define S3C64XX_SPI_PSR_MASK 0xff
  63. #define S3C64XX_SPI_MODE_CH_TSZ_BYTE (0<<29)
  64. #define S3C64XX_SPI_MODE_CH_TSZ_HALFWORD (1<<29)
  65. #define S3C64XX_SPI_MODE_CH_TSZ_WORD (2<<29)
  66. #define S3C64XX_SPI_MODE_CH_TSZ_MASK (3<<29)
  67. #define S3C64XX_SPI_MODE_BUS_TSZ_BYTE (0<<17)
  68. #define S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD (1<<17)
  69. #define S3C64XX_SPI_MODE_BUS_TSZ_WORD (2<<17)
  70. #define S3C64XX_SPI_MODE_BUS_TSZ_MASK (3<<17)
  71. #define S3C64XX_SPI_MODE_RXDMA_ON (1<<2)
  72. #define S3C64XX_SPI_MODE_TXDMA_ON (1<<1)
  73. #define S3C64XX_SPI_MODE_4BURST (1<<0)
  74. #define S3C64XX_SPI_SLAVE_AUTO (1<<1)
  75. #define S3C64XX_SPI_SLAVE_SIG_INACT (1<<0)
  76. #define S3C64XX_SPI_INT_TRAILING_EN (1<<6)
  77. #define S3C64XX_SPI_INT_RX_OVERRUN_EN (1<<5)
  78. #define S3C64XX_SPI_INT_RX_UNDERRUN_EN (1<<4)
  79. #define S3C64XX_SPI_INT_TX_OVERRUN_EN (1<<3)
  80. #define S3C64XX_SPI_INT_TX_UNDERRUN_EN (1<<2)
  81. #define S3C64XX_SPI_INT_RX_FIFORDY_EN (1<<1)
  82. #define S3C64XX_SPI_INT_TX_FIFORDY_EN (1<<0)
  83. #define S3C64XX_SPI_ST_RX_OVERRUN_ERR (1<<5)
  84. #define S3C64XX_SPI_ST_RX_UNDERRUN_ERR (1<<4)
  85. #define S3C64XX_SPI_ST_TX_OVERRUN_ERR (1<<3)
  86. #define S3C64XX_SPI_ST_TX_UNDERRUN_ERR (1<<2)
  87. #define S3C64XX_SPI_ST_RX_FIFORDY (1<<1)
  88. #define S3C64XX_SPI_ST_TX_FIFORDY (1<<0)
  89. #define S3C64XX_SPI_PACKET_CNT_EN (1<<16)
  90. #define S3C64XX_SPI_PND_TX_UNDERRUN_CLR (1<<4)
  91. #define S3C64XX_SPI_PND_TX_OVERRUN_CLR (1<<3)
  92. #define S3C64XX_SPI_PND_RX_UNDERRUN_CLR (1<<2)
  93. #define S3C64XX_SPI_PND_RX_OVERRUN_CLR (1<<1)
  94. #define S3C64XX_SPI_PND_TRAILING_CLR (1<<0)
  95. #define S3C64XX_SPI_SWAP_RX_HALF_WORD (1<<7)
  96. #define S3C64XX_SPI_SWAP_RX_BYTE (1<<6)
  97. #define S3C64XX_SPI_SWAP_RX_BIT (1<<5)
  98. #define S3C64XX_SPI_SWAP_RX_EN (1<<4)
  99. #define S3C64XX_SPI_SWAP_TX_HALF_WORD (1<<3)
  100. #define S3C64XX_SPI_SWAP_TX_BYTE (1<<2)
  101. #define S3C64XX_SPI_SWAP_TX_BIT (1<<1)
  102. #define S3C64XX_SPI_SWAP_TX_EN (1<<0)
  103. #define S3C64XX_SPI_FBCLK_MSK (3<<0)
  104. #define FIFO_LVL_MASK(i) ((i)->port_conf->fifo_lvl_mask[i->port_id])
  105. #define S3C64XX_SPI_ST_TX_DONE(v, i) (((v) & \
  106. (1 << (i)->port_conf->tx_st_done)) ? 1 : 0)
  107. #define TX_FIFO_LVL(v, i) (((v) >> 6) & FIFO_LVL_MASK(i))
  108. #define RX_FIFO_LVL(v, i) (((v) >> (i)->port_conf->rx_lvl_offset) & \
  109. FIFO_LVL_MASK(i))
  110. #define S3C64XX_SPI_MAX_TRAILCNT 0x3ff
  111. #define S3C64XX_SPI_TRAILCNT_OFF 19
  112. #define S3C64XX_SPI_TRAILCNT S3C64XX_SPI_MAX_TRAILCNT
  113. #define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t)
  114. #define is_polling(x) (x->port_conf->quirks & S3C64XX_SPI_QUIRK_POLL)
  115. #define RXBUSY (1<<2)
  116. #define TXBUSY (1<<3)
  117. struct s3c64xx_spi_dma_data {
  118. struct dma_chan *ch;
  119. enum dma_transfer_direction direction;
  120. unsigned int dmach;
  121. };
  122. /**
  123. * struct s3c64xx_spi_info - SPI Controller hardware info
  124. * @fifo_lvl_mask: Bit-mask for {TX|RX}_FIFO_LVL bits in SPI_STATUS register.
  125. * @rx_lvl_offset: Bit offset of RX_FIFO_LVL bits in SPI_STATUS regiter.
  126. * @tx_st_done: Bit offset of TX_DONE bit in SPI_STATUS regiter.
  127. * @high_speed: True, if the controller supports HIGH_SPEED_EN bit.
  128. * @clk_from_cmu: True, if the controller does not include a clock mux and
  129. * prescaler unit.
  130. *
  131. * The Samsung s3c64xx SPI controller are used on various Samsung SoC's but
  132. * differ in some aspects such as the size of the fifo and spi bus clock
  133. * setup. Such differences are specified to the driver using this structure
  134. * which is provided as driver data to the driver.
  135. */
  136. struct s3c64xx_spi_port_config {
  137. int fifo_lvl_mask[MAX_SPI_PORTS];
  138. int rx_lvl_offset;
  139. int tx_st_done;
  140. int quirks;
  141. bool high_speed;
  142. bool clk_from_cmu;
  143. };
  144. /**
  145. * struct s3c64xx_spi_driver_data - Runtime info holder for SPI driver.
  146. * @clk: Pointer to the spi clock.
  147. * @src_clk: Pointer to the clock used to generate SPI signals.
  148. * @master: Pointer to the SPI Protocol master.
  149. * @cntrlr_info: Platform specific data for the controller this driver manages.
  150. * @tgl_spi: Pointer to the last CS left untoggled by the cs_change hint.
  151. * @lock: Controller specific lock.
  152. * @state: Set of FLAGS to indicate status.
  153. * @rx_dmach: Controller's DMA channel for Rx.
  154. * @tx_dmach: Controller's DMA channel for Tx.
  155. * @sfr_start: BUS address of SPI controller regs.
  156. * @regs: Pointer to ioremap'ed controller registers.
  157. * @irq: interrupt
  158. * @xfer_completion: To indicate completion of xfer task.
  159. * @cur_mode: Stores the active configuration of the controller.
  160. * @cur_bpw: Stores the active bits per word settings.
  161. * @cur_speed: Stores the active xfer clock speed.
  162. */
  163. struct s3c64xx_spi_driver_data {
  164. void __iomem *regs;
  165. struct clk *clk;
  166. struct clk *src_clk;
  167. struct platform_device *pdev;
  168. struct spi_master *master;
  169. struct s3c64xx_spi_info *cntrlr_info;
  170. struct spi_device *tgl_spi;
  171. spinlock_t lock;
  172. unsigned long sfr_start;
  173. struct completion xfer_completion;
  174. unsigned state;
  175. unsigned cur_mode, cur_bpw;
  176. unsigned cur_speed;
  177. struct s3c64xx_spi_dma_data rx_dma;
  178. struct s3c64xx_spi_dma_data tx_dma;
  179. #ifdef CONFIG_S3C_DMA
  180. struct samsung_dma_ops *ops;
  181. #endif
  182. struct s3c64xx_spi_port_config *port_conf;
  183. unsigned int port_id;
  184. unsigned long gpios[4];
  185. bool cs_gpio;
  186. };
  187. static void flush_fifo(struct s3c64xx_spi_driver_data *sdd)
  188. {
  189. void __iomem *regs = sdd->regs;
  190. unsigned long loops;
  191. u32 val;
  192. writel(0, regs + S3C64XX_SPI_PACKET_CNT);
  193. val = readl(regs + S3C64XX_SPI_CH_CFG);
  194. val &= ~(S3C64XX_SPI_CH_RXCH_ON | S3C64XX_SPI_CH_TXCH_ON);
  195. writel(val, regs + S3C64XX_SPI_CH_CFG);
  196. val = readl(regs + S3C64XX_SPI_CH_CFG);
  197. val |= S3C64XX_SPI_CH_SW_RST;
  198. val &= ~S3C64XX_SPI_CH_HS_EN;
  199. writel(val, regs + S3C64XX_SPI_CH_CFG);
  200. /* Flush TxFIFO*/
  201. loops = msecs_to_loops(1);
  202. do {
  203. val = readl(regs + S3C64XX_SPI_STATUS);
  204. } while (TX_FIFO_LVL(val, sdd) && loops--);
  205. if (loops == 0)
  206. dev_warn(&sdd->pdev->dev, "Timed out flushing TX FIFO\n");
  207. /* Flush RxFIFO*/
  208. loops = msecs_to_loops(1);
  209. do {
  210. val = readl(regs + S3C64XX_SPI_STATUS);
  211. if (RX_FIFO_LVL(val, sdd))
  212. readl(regs + S3C64XX_SPI_RX_DATA);
  213. else
  214. break;
  215. } while (loops--);
  216. if (loops == 0)
  217. dev_warn(&sdd->pdev->dev, "Timed out flushing RX FIFO\n");
  218. val = readl(regs + S3C64XX_SPI_CH_CFG);
  219. val &= ~S3C64XX_SPI_CH_SW_RST;
  220. writel(val, regs + S3C64XX_SPI_CH_CFG);
  221. val = readl(regs + S3C64XX_SPI_MODE_CFG);
  222. val &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
  223. writel(val, regs + S3C64XX_SPI_MODE_CFG);
  224. }
  225. static void s3c64xx_spi_dmacb(void *data)
  226. {
  227. struct s3c64xx_spi_driver_data *sdd;
  228. struct s3c64xx_spi_dma_data *dma = data;
  229. unsigned long flags;
  230. if (dma->direction == DMA_DEV_TO_MEM)
  231. sdd = container_of(data,
  232. struct s3c64xx_spi_driver_data, rx_dma);
  233. else
  234. sdd = container_of(data,
  235. struct s3c64xx_spi_driver_data, tx_dma);
  236. spin_lock_irqsave(&sdd->lock, flags);
  237. if (dma->direction == DMA_DEV_TO_MEM) {
  238. sdd->state &= ~RXBUSY;
  239. if (!(sdd->state & TXBUSY))
  240. complete(&sdd->xfer_completion);
  241. } else {
  242. sdd->state &= ~TXBUSY;
  243. if (!(sdd->state & RXBUSY))
  244. complete(&sdd->xfer_completion);
  245. }
  246. spin_unlock_irqrestore(&sdd->lock, flags);
  247. }
  248. #ifdef CONFIG_S3C_DMA
  249. /* FIXME: remove this section once arch/arm/mach-s3c64xx uses dmaengine */
  250. static struct s3c2410_dma_client s3c64xx_spi_dma_client = {
  251. .name = "samsung-spi-dma",
  252. };
  253. static void prepare_dma(struct s3c64xx_spi_dma_data *dma,
  254. unsigned len, dma_addr_t buf)
  255. {
  256. struct s3c64xx_spi_driver_data *sdd;
  257. struct samsung_dma_prep info;
  258. struct samsung_dma_config config;
  259. if (dma->direction == DMA_DEV_TO_MEM) {
  260. sdd = container_of((void *)dma,
  261. struct s3c64xx_spi_driver_data, rx_dma);
  262. config.direction = sdd->rx_dma.direction;
  263. config.fifo = sdd->sfr_start + S3C64XX_SPI_RX_DATA;
  264. config.width = sdd->cur_bpw / 8;
  265. sdd->ops->config((enum dma_ch)sdd->rx_dma.ch, &config);
  266. } else {
  267. sdd = container_of((void *)dma,
  268. struct s3c64xx_spi_driver_data, tx_dma);
  269. config.direction = sdd->tx_dma.direction;
  270. config.fifo = sdd->sfr_start + S3C64XX_SPI_TX_DATA;
  271. config.width = sdd->cur_bpw / 8;
  272. sdd->ops->config((enum dma_ch)sdd->tx_dma.ch, &config);
  273. }
  274. info.cap = DMA_SLAVE;
  275. info.len = len;
  276. info.fp = s3c64xx_spi_dmacb;
  277. info.fp_param = dma;
  278. info.direction = dma->direction;
  279. info.buf = buf;
  280. sdd->ops->prepare((enum dma_ch)dma->ch, &info);
  281. sdd->ops->trigger((enum dma_ch)dma->ch);
  282. }
  283. static int acquire_dma(struct s3c64xx_spi_driver_data *sdd)
  284. {
  285. struct samsung_dma_req req;
  286. struct device *dev = &sdd->pdev->dev;
  287. sdd->ops = samsung_dma_get_ops();
  288. req.cap = DMA_SLAVE;
  289. req.client = &s3c64xx_spi_dma_client;
  290. sdd->rx_dma.ch = (struct dma_chan *)(unsigned long)sdd->ops->request(
  291. sdd->rx_dma.dmach, &req, dev, "rx");
  292. sdd->tx_dma.ch = (struct dma_chan *)(unsigned long)sdd->ops->request(
  293. sdd->tx_dma.dmach, &req, dev, "tx");
  294. return 1;
  295. }
  296. static int s3c64xx_spi_prepare_transfer(struct spi_master *spi)
  297. {
  298. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
  299. /*
  300. * If DMA resource was not available during
  301. * probe, no need to continue with dma requests
  302. * else Acquire DMA channels
  303. */
  304. while (!is_polling(sdd) && !acquire_dma(sdd))
  305. usleep_range(10000, 11000);
  306. pm_runtime_get_sync(&sdd->pdev->dev);
  307. return 0;
  308. }
  309. static int s3c64xx_spi_unprepare_transfer(struct spi_master *spi)
  310. {
  311. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
  312. /* Free DMA channels */
  313. if (!is_polling(sdd)) {
  314. sdd->ops->release((enum dma_ch)sdd->rx_dma.ch,
  315. &s3c64xx_spi_dma_client);
  316. sdd->ops->release((enum dma_ch)sdd->tx_dma.ch,
  317. &s3c64xx_spi_dma_client);
  318. }
  319. pm_runtime_put(&sdd->pdev->dev);
  320. return 0;
  321. }
  322. static void s3c64xx_spi_dma_stop(struct s3c64xx_spi_driver_data *sdd,
  323. struct s3c64xx_spi_dma_data *dma)
  324. {
  325. sdd->ops->stop((enum dma_ch)dma->ch);
  326. }
  327. #else
  328. static void prepare_dma(struct s3c64xx_spi_dma_data *dma,
  329. unsigned len, dma_addr_t buf)
  330. {
  331. struct s3c64xx_spi_driver_data *sdd;
  332. struct dma_slave_config config;
  333. struct dma_async_tx_descriptor *desc;
  334. memset(&config, 0, sizeof(config));
  335. if (dma->direction == DMA_DEV_TO_MEM) {
  336. sdd = container_of((void *)dma,
  337. struct s3c64xx_spi_driver_data, rx_dma);
  338. config.direction = dma->direction;
  339. config.src_addr = sdd->sfr_start + S3C64XX_SPI_RX_DATA;
  340. config.src_addr_width = sdd->cur_bpw / 8;
  341. config.src_maxburst = 1;
  342. dmaengine_slave_config(dma->ch, &config);
  343. } else {
  344. sdd = container_of((void *)dma,
  345. struct s3c64xx_spi_driver_data, tx_dma);
  346. config.direction = dma->direction;
  347. config.dst_addr = sdd->sfr_start + S3C64XX_SPI_TX_DATA;
  348. config.dst_addr_width = sdd->cur_bpw / 8;
  349. config.dst_maxburst = 1;
  350. dmaengine_slave_config(dma->ch, &config);
  351. }
  352. desc = dmaengine_prep_slave_single(dma->ch, buf, len,
  353. dma->direction, DMA_PREP_INTERRUPT);
  354. desc->callback = s3c64xx_spi_dmacb;
  355. desc->callback_param = dma;
  356. dmaengine_submit(desc);
  357. dma_async_issue_pending(dma->ch);
  358. }
  359. static int s3c64xx_spi_prepare_transfer(struct spi_master *spi)
  360. {
  361. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
  362. dma_filter_fn filter = sdd->cntrlr_info->filter;
  363. struct device *dev = &sdd->pdev->dev;
  364. dma_cap_mask_t mask;
  365. int ret;
  366. if (is_polling(sdd))
  367. return 0;
  368. dma_cap_zero(mask);
  369. dma_cap_set(DMA_SLAVE, mask);
  370. /* Acquire DMA channels */
  371. sdd->rx_dma.ch = dma_request_slave_channel_compat(mask, filter,
  372. (void *)sdd->rx_dma.dmach, dev, "rx");
  373. if (!sdd->rx_dma.ch) {
  374. dev_err(dev, "Failed to get RX DMA channel\n");
  375. ret = -EBUSY;
  376. goto out;
  377. }
  378. sdd->tx_dma.ch = dma_request_slave_channel_compat(mask, filter,
  379. (void *)sdd->tx_dma.dmach, dev, "tx");
  380. if (!sdd->tx_dma.ch) {
  381. dev_err(dev, "Failed to get TX DMA channel\n");
  382. ret = -EBUSY;
  383. goto out_rx;
  384. }
  385. ret = pm_runtime_get_sync(&sdd->pdev->dev);
  386. if (ret < 0) {
  387. dev_err(dev, "Failed to enable device: %d\n", ret);
  388. goto out_tx;
  389. }
  390. return 0;
  391. out_tx:
  392. dma_release_channel(sdd->tx_dma.ch);
  393. out_rx:
  394. dma_release_channel(sdd->rx_dma.ch);
  395. out:
  396. return ret;
  397. }
  398. static int s3c64xx_spi_unprepare_transfer(struct spi_master *spi)
  399. {
  400. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
  401. /* Free DMA channels */
  402. if (!is_polling(sdd)) {
  403. dma_release_channel(sdd->rx_dma.ch);
  404. dma_release_channel(sdd->tx_dma.ch);
  405. }
  406. pm_runtime_put(&sdd->pdev->dev);
  407. return 0;
  408. }
  409. static void s3c64xx_spi_dma_stop(struct s3c64xx_spi_driver_data *sdd,
  410. struct s3c64xx_spi_dma_data *dma)
  411. {
  412. dmaengine_terminate_all(dma->ch);
  413. }
  414. #endif
  415. static void enable_datapath(struct s3c64xx_spi_driver_data *sdd,
  416. struct spi_device *spi,
  417. struct spi_transfer *xfer, int dma_mode)
  418. {
  419. void __iomem *regs = sdd->regs;
  420. u32 modecfg, chcfg;
  421. modecfg = readl(regs + S3C64XX_SPI_MODE_CFG);
  422. modecfg &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
  423. chcfg = readl(regs + S3C64XX_SPI_CH_CFG);
  424. chcfg &= ~S3C64XX_SPI_CH_TXCH_ON;
  425. if (dma_mode) {
  426. chcfg &= ~S3C64XX_SPI_CH_RXCH_ON;
  427. } else {
  428. /* Always shift in data in FIFO, even if xfer is Tx only,
  429. * this helps setting PCKT_CNT value for generating clocks
  430. * as exactly needed.
  431. */
  432. chcfg |= S3C64XX_SPI_CH_RXCH_ON;
  433. writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
  434. | S3C64XX_SPI_PACKET_CNT_EN,
  435. regs + S3C64XX_SPI_PACKET_CNT);
  436. }
  437. if (xfer->tx_buf != NULL) {
  438. sdd->state |= TXBUSY;
  439. chcfg |= S3C64XX_SPI_CH_TXCH_ON;
  440. if (dma_mode) {
  441. modecfg |= S3C64XX_SPI_MODE_TXDMA_ON;
  442. prepare_dma(&sdd->tx_dma, xfer->len, xfer->tx_dma);
  443. } else {
  444. switch (sdd->cur_bpw) {
  445. case 32:
  446. iowrite32_rep(regs + S3C64XX_SPI_TX_DATA,
  447. xfer->tx_buf, xfer->len / 4);
  448. break;
  449. case 16:
  450. iowrite16_rep(regs + S3C64XX_SPI_TX_DATA,
  451. xfer->tx_buf, xfer->len / 2);
  452. break;
  453. default:
  454. iowrite8_rep(regs + S3C64XX_SPI_TX_DATA,
  455. xfer->tx_buf, xfer->len);
  456. break;
  457. }
  458. }
  459. }
  460. if (xfer->rx_buf != NULL) {
  461. sdd->state |= RXBUSY;
  462. if (sdd->port_conf->high_speed && sdd->cur_speed >= 30000000UL
  463. && !(sdd->cur_mode & SPI_CPHA))
  464. chcfg |= S3C64XX_SPI_CH_HS_EN;
  465. if (dma_mode) {
  466. modecfg |= S3C64XX_SPI_MODE_RXDMA_ON;
  467. chcfg |= S3C64XX_SPI_CH_RXCH_ON;
  468. writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
  469. | S3C64XX_SPI_PACKET_CNT_EN,
  470. regs + S3C64XX_SPI_PACKET_CNT);
  471. prepare_dma(&sdd->rx_dma, xfer->len, xfer->rx_dma);
  472. }
  473. }
  474. writel(modecfg, regs + S3C64XX_SPI_MODE_CFG);
  475. writel(chcfg, regs + S3C64XX_SPI_CH_CFG);
  476. }
  477. static inline void enable_cs(struct s3c64xx_spi_driver_data *sdd,
  478. struct spi_device *spi)
  479. {
  480. struct s3c64xx_spi_csinfo *cs;
  481. if (sdd->tgl_spi != NULL) { /* If last device toggled after mssg */
  482. if (sdd->tgl_spi != spi) { /* if last mssg on diff device */
  483. /* Deselect the last toggled device */
  484. cs = sdd->tgl_spi->controller_data;
  485. if (sdd->cs_gpio)
  486. gpio_set_value(cs->line,
  487. spi->mode & SPI_CS_HIGH ? 0 : 1);
  488. }
  489. sdd->tgl_spi = NULL;
  490. }
  491. cs = spi->controller_data;
  492. if (sdd->cs_gpio)
  493. gpio_set_value(cs->line, spi->mode & SPI_CS_HIGH ? 1 : 0);
  494. /* Start the signals */
  495. writel(0, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
  496. }
  497. static u32 s3c64xx_spi_wait_for_timeout(struct s3c64xx_spi_driver_data *sdd,
  498. int timeout_ms)
  499. {
  500. void __iomem *regs = sdd->regs;
  501. unsigned long val = 1;
  502. u32 status;
  503. /* max fifo depth available */
  504. u32 max_fifo = (FIFO_LVL_MASK(sdd) >> 1) + 1;
  505. if (timeout_ms)
  506. val = msecs_to_loops(timeout_ms);
  507. do {
  508. status = readl(regs + S3C64XX_SPI_STATUS);
  509. } while (RX_FIFO_LVL(status, sdd) < max_fifo && --val);
  510. /* return the actual received data length */
  511. return RX_FIFO_LVL(status, sdd);
  512. }
  513. static int wait_for_xfer(struct s3c64xx_spi_driver_data *sdd,
  514. struct spi_transfer *xfer, int dma_mode)
  515. {
  516. void __iomem *regs = sdd->regs;
  517. unsigned long val;
  518. int ms;
  519. /* millisecs to xfer 'len' bytes @ 'cur_speed' */
  520. ms = xfer->len * 8 * 1000 / sdd->cur_speed;
  521. ms += 10; /* some tolerance */
  522. if (dma_mode) {
  523. val = msecs_to_jiffies(ms) + 10;
  524. val = wait_for_completion_timeout(&sdd->xfer_completion, val);
  525. } else {
  526. u32 status;
  527. val = msecs_to_loops(ms);
  528. do {
  529. status = readl(regs + S3C64XX_SPI_STATUS);
  530. } while (RX_FIFO_LVL(status, sdd) < xfer->len && --val);
  531. }
  532. if (dma_mode) {
  533. u32 status;
  534. /*
  535. * If the previous xfer was completed within timeout, then
  536. * proceed further else return -EIO.
  537. * DmaTx returns after simply writing data in the FIFO,
  538. * w/o waiting for real transmission on the bus to finish.
  539. * DmaRx returns only after Dma read data from FIFO which
  540. * needs bus transmission to finish, so we don't worry if
  541. * Xfer involved Rx(with or without Tx).
  542. */
  543. if (val && !xfer->rx_buf) {
  544. val = msecs_to_loops(10);
  545. status = readl(regs + S3C64XX_SPI_STATUS);
  546. while ((TX_FIFO_LVL(status, sdd)
  547. || !S3C64XX_SPI_ST_TX_DONE(status, sdd))
  548. && --val) {
  549. cpu_relax();
  550. status = readl(regs + S3C64XX_SPI_STATUS);
  551. }
  552. }
  553. /* If timed out while checking rx/tx status return error */
  554. if (!val)
  555. return -EIO;
  556. } else {
  557. int loops;
  558. u32 cpy_len;
  559. u8 *buf;
  560. /* If it was only Tx */
  561. if (!xfer->rx_buf) {
  562. sdd->state &= ~TXBUSY;
  563. return 0;
  564. }
  565. /*
  566. * If the receive length is bigger than the controller fifo
  567. * size, calculate the loops and read the fifo as many times.
  568. * loops = length / max fifo size (calculated by using the
  569. * fifo mask).
  570. * For any size less than the fifo size the below code is
  571. * executed atleast once.
  572. */
  573. loops = xfer->len / ((FIFO_LVL_MASK(sdd) >> 1) + 1);
  574. buf = xfer->rx_buf;
  575. do {
  576. /* wait for data to be received in the fifo */
  577. cpy_len = s3c64xx_spi_wait_for_timeout(sdd,
  578. (loops ? ms : 0));
  579. switch (sdd->cur_bpw) {
  580. case 32:
  581. ioread32_rep(regs + S3C64XX_SPI_RX_DATA,
  582. buf, cpy_len / 4);
  583. break;
  584. case 16:
  585. ioread16_rep(regs + S3C64XX_SPI_RX_DATA,
  586. buf, cpy_len / 2);
  587. break;
  588. default:
  589. ioread8_rep(regs + S3C64XX_SPI_RX_DATA,
  590. buf, cpy_len);
  591. break;
  592. }
  593. buf = buf + cpy_len;
  594. } while (loops--);
  595. sdd->state &= ~RXBUSY;
  596. }
  597. return 0;
  598. }
  599. static inline void disable_cs(struct s3c64xx_spi_driver_data *sdd,
  600. struct spi_device *spi)
  601. {
  602. struct s3c64xx_spi_csinfo *cs = spi->controller_data;
  603. if (sdd->tgl_spi == spi)
  604. sdd->tgl_spi = NULL;
  605. if (sdd->cs_gpio)
  606. gpio_set_value(cs->line, spi->mode & SPI_CS_HIGH ? 0 : 1);
  607. /* Quiese the signals */
  608. writel(S3C64XX_SPI_SLAVE_SIG_INACT, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
  609. }
  610. static void s3c64xx_spi_config(struct s3c64xx_spi_driver_data *sdd)
  611. {
  612. void __iomem *regs = sdd->regs;
  613. u32 val;
  614. /* Disable Clock */
  615. if (sdd->port_conf->clk_from_cmu) {
  616. clk_disable_unprepare(sdd->src_clk);
  617. } else {
  618. val = readl(regs + S3C64XX_SPI_CLK_CFG);
  619. val &= ~S3C64XX_SPI_ENCLK_ENABLE;
  620. writel(val, regs + S3C64XX_SPI_CLK_CFG);
  621. }
  622. /* Set Polarity and Phase */
  623. val = readl(regs + S3C64XX_SPI_CH_CFG);
  624. val &= ~(S3C64XX_SPI_CH_SLAVE |
  625. S3C64XX_SPI_CPOL_L |
  626. S3C64XX_SPI_CPHA_B);
  627. if (sdd->cur_mode & SPI_CPOL)
  628. val |= S3C64XX_SPI_CPOL_L;
  629. if (sdd->cur_mode & SPI_CPHA)
  630. val |= S3C64XX_SPI_CPHA_B;
  631. writel(val, regs + S3C64XX_SPI_CH_CFG);
  632. /* Set Channel & DMA Mode */
  633. val = readl(regs + S3C64XX_SPI_MODE_CFG);
  634. val &= ~(S3C64XX_SPI_MODE_BUS_TSZ_MASK
  635. | S3C64XX_SPI_MODE_CH_TSZ_MASK);
  636. switch (sdd->cur_bpw) {
  637. case 32:
  638. val |= S3C64XX_SPI_MODE_BUS_TSZ_WORD;
  639. val |= S3C64XX_SPI_MODE_CH_TSZ_WORD;
  640. break;
  641. case 16:
  642. val |= S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD;
  643. val |= S3C64XX_SPI_MODE_CH_TSZ_HALFWORD;
  644. break;
  645. default:
  646. val |= S3C64XX_SPI_MODE_BUS_TSZ_BYTE;
  647. val |= S3C64XX_SPI_MODE_CH_TSZ_BYTE;
  648. break;
  649. }
  650. writel(val, regs + S3C64XX_SPI_MODE_CFG);
  651. if (sdd->port_conf->clk_from_cmu) {
  652. /* Configure Clock */
  653. /* There is half-multiplier before the SPI */
  654. clk_set_rate(sdd->src_clk, sdd->cur_speed * 2);
  655. /* Enable Clock */
  656. clk_prepare_enable(sdd->src_clk);
  657. } else {
  658. /* Configure Clock */
  659. val = readl(regs + S3C64XX_SPI_CLK_CFG);
  660. val &= ~S3C64XX_SPI_PSR_MASK;
  661. val |= ((clk_get_rate(sdd->src_clk) / sdd->cur_speed / 2 - 1)
  662. & S3C64XX_SPI_PSR_MASK);
  663. writel(val, regs + S3C64XX_SPI_CLK_CFG);
  664. /* Enable Clock */
  665. val = readl(regs + S3C64XX_SPI_CLK_CFG);
  666. val |= S3C64XX_SPI_ENCLK_ENABLE;
  667. writel(val, regs + S3C64XX_SPI_CLK_CFG);
  668. }
  669. }
  670. #define XFER_DMAADDR_INVALID DMA_BIT_MASK(32)
  671. static int s3c64xx_spi_map_mssg(struct s3c64xx_spi_driver_data *sdd,
  672. struct spi_message *msg)
  673. {
  674. struct device *dev = &sdd->pdev->dev;
  675. struct spi_transfer *xfer;
  676. if (is_polling(sdd) || msg->is_dma_mapped)
  677. return 0;
  678. /* First mark all xfer unmapped */
  679. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  680. xfer->rx_dma = XFER_DMAADDR_INVALID;
  681. xfer->tx_dma = XFER_DMAADDR_INVALID;
  682. }
  683. /* Map until end or first fail */
  684. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  685. if (xfer->len <= ((FIFO_LVL_MASK(sdd) >> 1) + 1))
  686. continue;
  687. if (xfer->tx_buf != NULL) {
  688. xfer->tx_dma = dma_map_single(dev,
  689. (void *)xfer->tx_buf, xfer->len,
  690. DMA_TO_DEVICE);
  691. if (dma_mapping_error(dev, xfer->tx_dma)) {
  692. dev_err(dev, "dma_map_single Tx failed\n");
  693. xfer->tx_dma = XFER_DMAADDR_INVALID;
  694. return -ENOMEM;
  695. }
  696. }
  697. if (xfer->rx_buf != NULL) {
  698. xfer->rx_dma = dma_map_single(dev, xfer->rx_buf,
  699. xfer->len, DMA_FROM_DEVICE);
  700. if (dma_mapping_error(dev, xfer->rx_dma)) {
  701. dev_err(dev, "dma_map_single Rx failed\n");
  702. dma_unmap_single(dev, xfer->tx_dma,
  703. xfer->len, DMA_TO_DEVICE);
  704. xfer->tx_dma = XFER_DMAADDR_INVALID;
  705. xfer->rx_dma = XFER_DMAADDR_INVALID;
  706. return -ENOMEM;
  707. }
  708. }
  709. }
  710. return 0;
  711. }
  712. static void s3c64xx_spi_unmap_mssg(struct s3c64xx_spi_driver_data *sdd,
  713. struct spi_message *msg)
  714. {
  715. struct device *dev = &sdd->pdev->dev;
  716. struct spi_transfer *xfer;
  717. if (is_polling(sdd) || msg->is_dma_mapped)
  718. return;
  719. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  720. if (xfer->len <= ((FIFO_LVL_MASK(sdd) >> 1) + 1))
  721. continue;
  722. if (xfer->rx_buf != NULL
  723. && xfer->rx_dma != XFER_DMAADDR_INVALID)
  724. dma_unmap_single(dev, xfer->rx_dma,
  725. xfer->len, DMA_FROM_DEVICE);
  726. if (xfer->tx_buf != NULL
  727. && xfer->tx_dma != XFER_DMAADDR_INVALID)
  728. dma_unmap_single(dev, xfer->tx_dma,
  729. xfer->len, DMA_TO_DEVICE);
  730. }
  731. }
  732. static int s3c64xx_spi_transfer_one_message(struct spi_master *master,
  733. struct spi_message *msg)
  734. {
  735. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  736. struct spi_device *spi = msg->spi;
  737. struct s3c64xx_spi_csinfo *cs = spi->controller_data;
  738. struct spi_transfer *xfer;
  739. int status = 0, cs_toggle = 0;
  740. u32 speed;
  741. u8 bpw;
  742. /* If Master's(controller) state differs from that needed by Slave */
  743. if (sdd->cur_speed != spi->max_speed_hz
  744. || sdd->cur_mode != spi->mode
  745. || sdd->cur_bpw != spi->bits_per_word) {
  746. sdd->cur_bpw = spi->bits_per_word;
  747. sdd->cur_speed = spi->max_speed_hz;
  748. sdd->cur_mode = spi->mode;
  749. s3c64xx_spi_config(sdd);
  750. }
  751. /* Map all the transfers if needed */
  752. if (s3c64xx_spi_map_mssg(sdd, msg)) {
  753. dev_err(&spi->dev,
  754. "Xfer: Unable to map message buffers!\n");
  755. status = -ENOMEM;
  756. goto out;
  757. }
  758. /* Configure feedback delay */
  759. writel(cs->fb_delay & 0x3, sdd->regs + S3C64XX_SPI_FB_CLK);
  760. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  761. unsigned long flags;
  762. int use_dma;
  763. INIT_COMPLETION(sdd->xfer_completion);
  764. /* Only BPW and Speed may change across transfers */
  765. bpw = xfer->bits_per_word;
  766. speed = xfer->speed_hz ? : spi->max_speed_hz;
  767. if (xfer->len % (bpw / 8)) {
  768. dev_err(&spi->dev,
  769. "Xfer length(%u) not a multiple of word size(%u)\n",
  770. xfer->len, bpw / 8);
  771. status = -EIO;
  772. goto out;
  773. }
  774. if (bpw != sdd->cur_bpw || speed != sdd->cur_speed) {
  775. sdd->cur_bpw = bpw;
  776. sdd->cur_speed = speed;
  777. s3c64xx_spi_config(sdd);
  778. }
  779. /* Polling method for xfers not bigger than FIFO capacity */
  780. use_dma = 0;
  781. if (!is_polling(sdd) &&
  782. (sdd->rx_dma.ch && sdd->tx_dma.ch &&
  783. (xfer->len > ((FIFO_LVL_MASK(sdd) >> 1) + 1))))
  784. use_dma = 1;
  785. spin_lock_irqsave(&sdd->lock, flags);
  786. /* Pending only which is to be done */
  787. sdd->state &= ~RXBUSY;
  788. sdd->state &= ~TXBUSY;
  789. enable_datapath(sdd, spi, xfer, use_dma);
  790. /* Slave Select */
  791. enable_cs(sdd, spi);
  792. spin_unlock_irqrestore(&sdd->lock, flags);
  793. status = wait_for_xfer(sdd, xfer, use_dma);
  794. if (status) {
  795. dev_err(&spi->dev, "I/O Error: rx-%d tx-%d res:rx-%c tx-%c len-%d\n",
  796. xfer->rx_buf ? 1 : 0, xfer->tx_buf ? 1 : 0,
  797. (sdd->state & RXBUSY) ? 'f' : 'p',
  798. (sdd->state & TXBUSY) ? 'f' : 'p',
  799. xfer->len);
  800. if (use_dma) {
  801. if (xfer->tx_buf != NULL
  802. && (sdd->state & TXBUSY))
  803. s3c64xx_spi_dma_stop(sdd, &sdd->tx_dma);
  804. if (xfer->rx_buf != NULL
  805. && (sdd->state & RXBUSY))
  806. s3c64xx_spi_dma_stop(sdd, &sdd->rx_dma);
  807. }
  808. goto out;
  809. }
  810. if (xfer->delay_usecs)
  811. udelay(xfer->delay_usecs);
  812. if (xfer->cs_change) {
  813. /* Hint that the next mssg is gonna be
  814. for the same device */
  815. if (list_is_last(&xfer->transfer_list,
  816. &msg->transfers))
  817. cs_toggle = 1;
  818. }
  819. msg->actual_length += xfer->len;
  820. flush_fifo(sdd);
  821. }
  822. out:
  823. if (!cs_toggle || status)
  824. disable_cs(sdd, spi);
  825. else
  826. sdd->tgl_spi = spi;
  827. s3c64xx_spi_unmap_mssg(sdd, msg);
  828. msg->status = status;
  829. spi_finalize_current_message(master);
  830. return 0;
  831. }
  832. static struct s3c64xx_spi_csinfo *s3c64xx_get_slave_ctrldata(
  833. struct spi_device *spi)
  834. {
  835. struct s3c64xx_spi_csinfo *cs;
  836. struct device_node *slave_np, *data_np = NULL;
  837. struct s3c64xx_spi_driver_data *sdd;
  838. u32 fb_delay = 0;
  839. sdd = spi_master_get_devdata(spi->master);
  840. slave_np = spi->dev.of_node;
  841. if (!slave_np) {
  842. dev_err(&spi->dev, "device node not found\n");
  843. return ERR_PTR(-EINVAL);
  844. }
  845. data_np = of_get_child_by_name(slave_np, "controller-data");
  846. if (!data_np) {
  847. dev_err(&spi->dev, "child node 'controller-data' not found\n");
  848. return ERR_PTR(-EINVAL);
  849. }
  850. cs = kzalloc(sizeof(*cs), GFP_KERNEL);
  851. if (!cs) {
  852. dev_err(&spi->dev, "could not allocate memory for controller data\n");
  853. of_node_put(data_np);
  854. return ERR_PTR(-ENOMEM);
  855. }
  856. /* The CS line is asserted/deasserted by the gpio pin */
  857. if (sdd->cs_gpio)
  858. cs->line = of_get_named_gpio(data_np, "cs-gpio", 0);
  859. if (!gpio_is_valid(cs->line)) {
  860. dev_err(&spi->dev, "chip select gpio is not specified or invalid\n");
  861. kfree(cs);
  862. of_node_put(data_np);
  863. return ERR_PTR(-EINVAL);
  864. }
  865. of_property_read_u32(data_np, "samsung,spi-feedback-delay", &fb_delay);
  866. cs->fb_delay = fb_delay;
  867. of_node_put(data_np);
  868. return cs;
  869. }
  870. /*
  871. * Here we only check the validity of requested configuration
  872. * and save the configuration in a local data-structure.
  873. * The controller is actually configured only just before we
  874. * get a message to transfer.
  875. */
  876. static int s3c64xx_spi_setup(struct spi_device *spi)
  877. {
  878. struct s3c64xx_spi_csinfo *cs = spi->controller_data;
  879. struct s3c64xx_spi_driver_data *sdd;
  880. struct s3c64xx_spi_info *sci;
  881. int err;
  882. sdd = spi_master_get_devdata(spi->master);
  883. if (!cs && spi->dev.of_node) {
  884. cs = s3c64xx_get_slave_ctrldata(spi);
  885. spi->controller_data = cs;
  886. }
  887. if (IS_ERR_OR_NULL(cs)) {
  888. dev_err(&spi->dev, "No CS for SPI(%d)\n", spi->chip_select);
  889. return -ENODEV;
  890. }
  891. if (!spi_get_ctldata(spi)) {
  892. /* Request gpio only if cs line is asserted by gpio pins */
  893. if (sdd->cs_gpio) {
  894. err = gpio_request_one(cs->line, GPIOF_OUT_INIT_HIGH,
  895. dev_name(&spi->dev));
  896. if (err) {
  897. dev_err(&spi->dev,
  898. "Failed to get /CS gpio [%d]: %d\n",
  899. cs->line, err);
  900. goto err_gpio_req;
  901. }
  902. }
  903. spi_set_ctldata(spi, cs);
  904. }
  905. sci = sdd->cntrlr_info;
  906. pm_runtime_get_sync(&sdd->pdev->dev);
  907. /* Check if we can provide the requested rate */
  908. if (!sdd->port_conf->clk_from_cmu) {
  909. u32 psr, speed;
  910. /* Max possible */
  911. speed = clk_get_rate(sdd->src_clk) / 2 / (0 + 1);
  912. if (spi->max_speed_hz > speed)
  913. spi->max_speed_hz = speed;
  914. psr = clk_get_rate(sdd->src_clk) / 2 / spi->max_speed_hz - 1;
  915. psr &= S3C64XX_SPI_PSR_MASK;
  916. if (psr == S3C64XX_SPI_PSR_MASK)
  917. psr--;
  918. speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
  919. if (spi->max_speed_hz < speed) {
  920. if (psr+1 < S3C64XX_SPI_PSR_MASK) {
  921. psr++;
  922. } else {
  923. err = -EINVAL;
  924. goto setup_exit;
  925. }
  926. }
  927. speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
  928. if (spi->max_speed_hz >= speed) {
  929. spi->max_speed_hz = speed;
  930. } else {
  931. dev_err(&spi->dev, "Can't set %dHz transfer speed\n",
  932. spi->max_speed_hz);
  933. err = -EINVAL;
  934. goto setup_exit;
  935. }
  936. }
  937. pm_runtime_put(&sdd->pdev->dev);
  938. disable_cs(sdd, spi);
  939. return 0;
  940. setup_exit:
  941. /* setup() returns with device de-selected */
  942. disable_cs(sdd, spi);
  943. gpio_free(cs->line);
  944. spi_set_ctldata(spi, NULL);
  945. err_gpio_req:
  946. if (spi->dev.of_node)
  947. kfree(cs);
  948. return err;
  949. }
  950. static void s3c64xx_spi_cleanup(struct spi_device *spi)
  951. {
  952. struct s3c64xx_spi_csinfo *cs = spi_get_ctldata(spi);
  953. struct s3c64xx_spi_driver_data *sdd;
  954. sdd = spi_master_get_devdata(spi->master);
  955. if (cs && sdd->cs_gpio) {
  956. gpio_free(cs->line);
  957. if (spi->dev.of_node)
  958. kfree(cs);
  959. }
  960. spi_set_ctldata(spi, NULL);
  961. }
  962. static irqreturn_t s3c64xx_spi_irq(int irq, void *data)
  963. {
  964. struct s3c64xx_spi_driver_data *sdd = data;
  965. struct spi_master *spi = sdd->master;
  966. unsigned int val, clr = 0;
  967. val = readl(sdd->regs + S3C64XX_SPI_STATUS);
  968. if (val & S3C64XX_SPI_ST_RX_OVERRUN_ERR) {
  969. clr = S3C64XX_SPI_PND_RX_OVERRUN_CLR;
  970. dev_err(&spi->dev, "RX overrun\n");
  971. }
  972. if (val & S3C64XX_SPI_ST_RX_UNDERRUN_ERR) {
  973. clr |= S3C64XX_SPI_PND_RX_UNDERRUN_CLR;
  974. dev_err(&spi->dev, "RX underrun\n");
  975. }
  976. if (val & S3C64XX_SPI_ST_TX_OVERRUN_ERR) {
  977. clr |= S3C64XX_SPI_PND_TX_OVERRUN_CLR;
  978. dev_err(&spi->dev, "TX overrun\n");
  979. }
  980. if (val & S3C64XX_SPI_ST_TX_UNDERRUN_ERR) {
  981. clr |= S3C64XX_SPI_PND_TX_UNDERRUN_CLR;
  982. dev_err(&spi->dev, "TX underrun\n");
  983. }
  984. /* Clear the pending irq by setting and then clearing it */
  985. writel(clr, sdd->regs + S3C64XX_SPI_PENDING_CLR);
  986. writel(0, sdd->regs + S3C64XX_SPI_PENDING_CLR);
  987. return IRQ_HANDLED;
  988. }
  989. static void s3c64xx_spi_hwinit(struct s3c64xx_spi_driver_data *sdd, int channel)
  990. {
  991. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  992. void __iomem *regs = sdd->regs;
  993. unsigned int val;
  994. sdd->cur_speed = 0;
  995. writel(S3C64XX_SPI_SLAVE_SIG_INACT, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
  996. /* Disable Interrupts - we use Polling if not DMA mode */
  997. writel(0, regs + S3C64XX_SPI_INT_EN);
  998. if (!sdd->port_conf->clk_from_cmu)
  999. writel(sci->src_clk_nr << S3C64XX_SPI_CLKSEL_SRCSHFT,
  1000. regs + S3C64XX_SPI_CLK_CFG);
  1001. writel(0, regs + S3C64XX_SPI_MODE_CFG);
  1002. writel(0, regs + S3C64XX_SPI_PACKET_CNT);
  1003. /* Clear any irq pending bits, should set and clear the bits */
  1004. val = S3C64XX_SPI_PND_RX_OVERRUN_CLR |
  1005. S3C64XX_SPI_PND_RX_UNDERRUN_CLR |
  1006. S3C64XX_SPI_PND_TX_OVERRUN_CLR |
  1007. S3C64XX_SPI_PND_TX_UNDERRUN_CLR;
  1008. writel(val, regs + S3C64XX_SPI_PENDING_CLR);
  1009. writel(0, regs + S3C64XX_SPI_PENDING_CLR);
  1010. writel(0, regs + S3C64XX_SPI_SWAP_CFG);
  1011. val = readl(regs + S3C64XX_SPI_MODE_CFG);
  1012. val &= ~S3C64XX_SPI_MODE_4BURST;
  1013. val &= ~(S3C64XX_SPI_MAX_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
  1014. val |= (S3C64XX_SPI_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
  1015. writel(val, regs + S3C64XX_SPI_MODE_CFG);
  1016. flush_fifo(sdd);
  1017. }
  1018. #ifdef CONFIG_OF
  1019. static struct s3c64xx_spi_info *s3c64xx_spi_parse_dt(struct device *dev)
  1020. {
  1021. struct s3c64xx_spi_info *sci;
  1022. u32 temp;
  1023. sci = devm_kzalloc(dev, sizeof(*sci), GFP_KERNEL);
  1024. if (!sci) {
  1025. dev_err(dev, "memory allocation for spi_info failed\n");
  1026. return ERR_PTR(-ENOMEM);
  1027. }
  1028. if (of_property_read_u32(dev->of_node, "samsung,spi-src-clk", &temp)) {
  1029. dev_warn(dev, "spi bus clock parent not specified, using clock at index 0 as parent\n");
  1030. sci->src_clk_nr = 0;
  1031. } else {
  1032. sci->src_clk_nr = temp;
  1033. }
  1034. if (of_property_read_u32(dev->of_node, "num-cs", &temp)) {
  1035. dev_warn(dev, "number of chip select lines not specified, assuming 1 chip select line\n");
  1036. sci->num_cs = 1;
  1037. } else {
  1038. sci->num_cs = temp;
  1039. }
  1040. return sci;
  1041. }
  1042. #else
  1043. static struct s3c64xx_spi_info *s3c64xx_spi_parse_dt(struct device *dev)
  1044. {
  1045. return dev->platform_data;
  1046. }
  1047. #endif
  1048. static const struct of_device_id s3c64xx_spi_dt_match[];
  1049. static inline struct s3c64xx_spi_port_config *s3c64xx_spi_get_port_config(
  1050. struct platform_device *pdev)
  1051. {
  1052. #ifdef CONFIG_OF
  1053. if (pdev->dev.of_node) {
  1054. const struct of_device_id *match;
  1055. match = of_match_node(s3c64xx_spi_dt_match, pdev->dev.of_node);
  1056. return (struct s3c64xx_spi_port_config *)match->data;
  1057. }
  1058. #endif
  1059. return (struct s3c64xx_spi_port_config *)
  1060. platform_get_device_id(pdev)->driver_data;
  1061. }
  1062. static int s3c64xx_spi_probe(struct platform_device *pdev)
  1063. {
  1064. struct resource *mem_res;
  1065. struct resource *res;
  1066. struct s3c64xx_spi_driver_data *sdd;
  1067. struct s3c64xx_spi_info *sci = pdev->dev.platform_data;
  1068. struct spi_master *master;
  1069. int ret, irq;
  1070. char clk_name[16];
  1071. if (!sci && pdev->dev.of_node) {
  1072. sci = s3c64xx_spi_parse_dt(&pdev->dev);
  1073. if (IS_ERR(sci))
  1074. return PTR_ERR(sci);
  1075. }
  1076. if (!sci) {
  1077. dev_err(&pdev->dev, "platform_data missing!\n");
  1078. return -ENODEV;
  1079. }
  1080. mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1081. if (mem_res == NULL) {
  1082. dev_err(&pdev->dev, "Unable to get SPI MEM resource\n");
  1083. return -ENXIO;
  1084. }
  1085. irq = platform_get_irq(pdev, 0);
  1086. if (irq < 0) {
  1087. dev_warn(&pdev->dev, "Failed to get IRQ: %d\n", irq);
  1088. return irq;
  1089. }
  1090. master = spi_alloc_master(&pdev->dev,
  1091. sizeof(struct s3c64xx_spi_driver_data));
  1092. if (master == NULL) {
  1093. dev_err(&pdev->dev, "Unable to allocate SPI Master\n");
  1094. return -ENOMEM;
  1095. }
  1096. platform_set_drvdata(pdev, master);
  1097. sdd = spi_master_get_devdata(master);
  1098. sdd->port_conf = s3c64xx_spi_get_port_config(pdev);
  1099. sdd->master = master;
  1100. sdd->cntrlr_info = sci;
  1101. sdd->pdev = pdev;
  1102. sdd->sfr_start = mem_res->start;
  1103. sdd->cs_gpio = true;
  1104. if (pdev->dev.of_node) {
  1105. if (!of_find_property(pdev->dev.of_node, "cs-gpio", NULL))
  1106. sdd->cs_gpio = false;
  1107. ret = of_alias_get_id(pdev->dev.of_node, "spi");
  1108. if (ret < 0) {
  1109. dev_err(&pdev->dev, "failed to get alias id, errno %d\n",
  1110. ret);
  1111. goto err0;
  1112. }
  1113. sdd->port_id = ret;
  1114. } else {
  1115. sdd->port_id = pdev->id;
  1116. }
  1117. sdd->cur_bpw = 8;
  1118. if (!sdd->pdev->dev.of_node) {
  1119. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  1120. if (!res) {
  1121. dev_warn(&pdev->dev, "Unable to get SPI tx dma resource. Switching to poll mode\n");
  1122. sdd->port_conf->quirks = S3C64XX_SPI_QUIRK_POLL;
  1123. } else
  1124. sdd->tx_dma.dmach = res->start;
  1125. res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  1126. if (!res) {
  1127. dev_warn(&pdev->dev, "Unable to get SPI rx dma resource. Switching to poll mode\n");
  1128. sdd->port_conf->quirks = S3C64XX_SPI_QUIRK_POLL;
  1129. } else
  1130. sdd->rx_dma.dmach = res->start;
  1131. }
  1132. sdd->tx_dma.direction = DMA_MEM_TO_DEV;
  1133. sdd->rx_dma.direction = DMA_DEV_TO_MEM;
  1134. master->dev.of_node = pdev->dev.of_node;
  1135. master->bus_num = sdd->port_id;
  1136. master->setup = s3c64xx_spi_setup;
  1137. master->cleanup = s3c64xx_spi_cleanup;
  1138. master->prepare_transfer_hardware = s3c64xx_spi_prepare_transfer;
  1139. master->transfer_one_message = s3c64xx_spi_transfer_one_message;
  1140. master->unprepare_transfer_hardware = s3c64xx_spi_unprepare_transfer;
  1141. master->num_chipselect = sci->num_cs;
  1142. master->dma_alignment = 8;
  1143. master->bits_per_word_mask = SPI_BPW_MASK(32) | SPI_BPW_MASK(16) |
  1144. SPI_BPW_MASK(8);
  1145. /* the spi->mode bits understood by this driver: */
  1146. master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
  1147. sdd->regs = devm_ioremap_resource(&pdev->dev, mem_res);
  1148. if (IS_ERR(sdd->regs)) {
  1149. ret = PTR_ERR(sdd->regs);
  1150. goto err0;
  1151. }
  1152. if (sci->cfg_gpio && sci->cfg_gpio()) {
  1153. dev_err(&pdev->dev, "Unable to config gpio\n");
  1154. ret = -EBUSY;
  1155. goto err0;
  1156. }
  1157. /* Setup clocks */
  1158. sdd->clk = devm_clk_get(&pdev->dev, "spi");
  1159. if (IS_ERR(sdd->clk)) {
  1160. dev_err(&pdev->dev, "Unable to acquire clock 'spi'\n");
  1161. ret = PTR_ERR(sdd->clk);
  1162. goto err0;
  1163. }
  1164. if (clk_prepare_enable(sdd->clk)) {
  1165. dev_err(&pdev->dev, "Couldn't enable clock 'spi'\n");
  1166. ret = -EBUSY;
  1167. goto err0;
  1168. }
  1169. sprintf(clk_name, "spi_busclk%d", sci->src_clk_nr);
  1170. sdd->src_clk = devm_clk_get(&pdev->dev, clk_name);
  1171. if (IS_ERR(sdd->src_clk)) {
  1172. dev_err(&pdev->dev,
  1173. "Unable to acquire clock '%s'\n", clk_name);
  1174. ret = PTR_ERR(sdd->src_clk);
  1175. goto err2;
  1176. }
  1177. if (clk_prepare_enable(sdd->src_clk)) {
  1178. dev_err(&pdev->dev, "Couldn't enable clock '%s'\n", clk_name);
  1179. ret = -EBUSY;
  1180. goto err2;
  1181. }
  1182. /* Setup Deufult Mode */
  1183. s3c64xx_spi_hwinit(sdd, sdd->port_id);
  1184. spin_lock_init(&sdd->lock);
  1185. init_completion(&sdd->xfer_completion);
  1186. ret = devm_request_irq(&pdev->dev, irq, s3c64xx_spi_irq, 0,
  1187. "spi-s3c64xx", sdd);
  1188. if (ret != 0) {
  1189. dev_err(&pdev->dev, "Failed to request IRQ %d: %d\n",
  1190. irq, ret);
  1191. goto err3;
  1192. }
  1193. writel(S3C64XX_SPI_INT_RX_OVERRUN_EN | S3C64XX_SPI_INT_RX_UNDERRUN_EN |
  1194. S3C64XX_SPI_INT_TX_OVERRUN_EN | S3C64XX_SPI_INT_TX_UNDERRUN_EN,
  1195. sdd->regs + S3C64XX_SPI_INT_EN);
  1196. if (spi_register_master(master)) {
  1197. dev_err(&pdev->dev, "cannot register SPI master\n");
  1198. ret = -EBUSY;
  1199. goto err3;
  1200. }
  1201. dev_dbg(&pdev->dev, "Samsung SoC SPI Driver loaded for Bus SPI-%d with %d Slaves attached\n",
  1202. sdd->port_id, master->num_chipselect);
  1203. dev_dbg(&pdev->dev, "\tIOmem=[%pR]\tDMA=[Rx-%d, Tx-%d]\n",
  1204. mem_res,
  1205. sdd->rx_dma.dmach, sdd->tx_dma.dmach);
  1206. pm_runtime_enable(&pdev->dev);
  1207. return 0;
  1208. err3:
  1209. clk_disable_unprepare(sdd->src_clk);
  1210. err2:
  1211. clk_disable_unprepare(sdd->clk);
  1212. err0:
  1213. spi_master_put(master);
  1214. return ret;
  1215. }
  1216. static int s3c64xx_spi_remove(struct platform_device *pdev)
  1217. {
  1218. struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
  1219. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  1220. pm_runtime_disable(&pdev->dev);
  1221. spi_unregister_master(master);
  1222. writel(0, sdd->regs + S3C64XX_SPI_INT_EN);
  1223. clk_disable_unprepare(sdd->src_clk);
  1224. clk_disable_unprepare(sdd->clk);
  1225. spi_master_put(master);
  1226. return 0;
  1227. }
  1228. #ifdef CONFIG_PM_SLEEP
  1229. static int s3c64xx_spi_suspend(struct device *dev)
  1230. {
  1231. struct spi_master *master = dev_get_drvdata(dev);
  1232. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  1233. spi_master_suspend(master);
  1234. /* Disable the clock */
  1235. clk_disable_unprepare(sdd->src_clk);
  1236. clk_disable_unprepare(sdd->clk);
  1237. sdd->cur_speed = 0; /* Output Clock is stopped */
  1238. return 0;
  1239. }
  1240. static int s3c64xx_spi_resume(struct device *dev)
  1241. {
  1242. struct spi_master *master = dev_get_drvdata(dev);
  1243. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  1244. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  1245. if (sci->cfg_gpio)
  1246. sci->cfg_gpio();
  1247. /* Enable the clock */
  1248. clk_prepare_enable(sdd->src_clk);
  1249. clk_prepare_enable(sdd->clk);
  1250. s3c64xx_spi_hwinit(sdd, sdd->port_id);
  1251. spi_master_resume(master);
  1252. return 0;
  1253. }
  1254. #endif /* CONFIG_PM_SLEEP */
  1255. #ifdef CONFIG_PM_RUNTIME
  1256. static int s3c64xx_spi_runtime_suspend(struct device *dev)
  1257. {
  1258. struct spi_master *master = dev_get_drvdata(dev);
  1259. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  1260. clk_disable_unprepare(sdd->clk);
  1261. clk_disable_unprepare(sdd->src_clk);
  1262. return 0;
  1263. }
  1264. static int s3c64xx_spi_runtime_resume(struct device *dev)
  1265. {
  1266. struct spi_master *master = dev_get_drvdata(dev);
  1267. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  1268. clk_prepare_enable(sdd->src_clk);
  1269. clk_prepare_enable(sdd->clk);
  1270. return 0;
  1271. }
  1272. #endif /* CONFIG_PM_RUNTIME */
  1273. static const struct dev_pm_ops s3c64xx_spi_pm = {
  1274. SET_SYSTEM_SLEEP_PM_OPS(s3c64xx_spi_suspend, s3c64xx_spi_resume)
  1275. SET_RUNTIME_PM_OPS(s3c64xx_spi_runtime_suspend,
  1276. s3c64xx_spi_runtime_resume, NULL)
  1277. };
  1278. static struct s3c64xx_spi_port_config s3c2443_spi_port_config = {
  1279. .fifo_lvl_mask = { 0x7f },
  1280. .rx_lvl_offset = 13,
  1281. .tx_st_done = 21,
  1282. .high_speed = true,
  1283. };
  1284. static struct s3c64xx_spi_port_config s3c6410_spi_port_config = {
  1285. .fifo_lvl_mask = { 0x7f, 0x7F },
  1286. .rx_lvl_offset = 13,
  1287. .tx_st_done = 21,
  1288. };
  1289. static struct s3c64xx_spi_port_config s5p64x0_spi_port_config = {
  1290. .fifo_lvl_mask = { 0x1ff, 0x7F },
  1291. .rx_lvl_offset = 15,
  1292. .tx_st_done = 25,
  1293. };
  1294. static struct s3c64xx_spi_port_config s5pc100_spi_port_config = {
  1295. .fifo_lvl_mask = { 0x7f, 0x7F },
  1296. .rx_lvl_offset = 13,
  1297. .tx_st_done = 21,
  1298. .high_speed = true,
  1299. };
  1300. static struct s3c64xx_spi_port_config s5pv210_spi_port_config = {
  1301. .fifo_lvl_mask = { 0x1ff, 0x7F },
  1302. .rx_lvl_offset = 15,
  1303. .tx_st_done = 25,
  1304. .high_speed = true,
  1305. };
  1306. static struct s3c64xx_spi_port_config exynos4_spi_port_config = {
  1307. .fifo_lvl_mask = { 0x1ff, 0x7F, 0x7F },
  1308. .rx_lvl_offset = 15,
  1309. .tx_st_done = 25,
  1310. .high_speed = true,
  1311. .clk_from_cmu = true,
  1312. };
  1313. static struct s3c64xx_spi_port_config exynos5440_spi_port_config = {
  1314. .fifo_lvl_mask = { 0x1ff },
  1315. .rx_lvl_offset = 15,
  1316. .tx_st_done = 25,
  1317. .high_speed = true,
  1318. .clk_from_cmu = true,
  1319. .quirks = S3C64XX_SPI_QUIRK_POLL,
  1320. };
  1321. static struct platform_device_id s3c64xx_spi_driver_ids[] = {
  1322. {
  1323. .name = "s3c2443-spi",
  1324. .driver_data = (kernel_ulong_t)&s3c2443_spi_port_config,
  1325. }, {
  1326. .name = "s3c6410-spi",
  1327. .driver_data = (kernel_ulong_t)&s3c6410_spi_port_config,
  1328. }, {
  1329. .name = "s5p64x0-spi",
  1330. .driver_data = (kernel_ulong_t)&s5p64x0_spi_port_config,
  1331. }, {
  1332. .name = "s5pc100-spi",
  1333. .driver_data = (kernel_ulong_t)&s5pc100_spi_port_config,
  1334. }, {
  1335. .name = "s5pv210-spi",
  1336. .driver_data = (kernel_ulong_t)&s5pv210_spi_port_config,
  1337. }, {
  1338. .name = "exynos4210-spi",
  1339. .driver_data = (kernel_ulong_t)&exynos4_spi_port_config,
  1340. },
  1341. { },
  1342. };
  1343. static const struct of_device_id s3c64xx_spi_dt_match[] = {
  1344. { .compatible = "samsung,exynos4210-spi",
  1345. .data = (void *)&exynos4_spi_port_config,
  1346. },
  1347. { .compatible = "samsung,exynos5440-spi",
  1348. .data = (void *)&exynos5440_spi_port_config,
  1349. },
  1350. { },
  1351. };
  1352. MODULE_DEVICE_TABLE(of, s3c64xx_spi_dt_match);
  1353. static struct platform_driver s3c64xx_spi_driver = {
  1354. .driver = {
  1355. .name = "s3c64xx-spi",
  1356. .owner = THIS_MODULE,
  1357. .pm = &s3c64xx_spi_pm,
  1358. .of_match_table = of_match_ptr(s3c64xx_spi_dt_match),
  1359. },
  1360. .remove = s3c64xx_spi_remove,
  1361. .id_table = s3c64xx_spi_driver_ids,
  1362. };
  1363. MODULE_ALIAS("platform:s3c64xx-spi");
  1364. static int __init s3c64xx_spi_init(void)
  1365. {
  1366. return platform_driver_probe(&s3c64xx_spi_driver, s3c64xx_spi_probe);
  1367. }
  1368. subsys_initcall(s3c64xx_spi_init);
  1369. static void __exit s3c64xx_spi_exit(void)
  1370. {
  1371. platform_driver_unregister(&s3c64xx_spi_driver);
  1372. }
  1373. module_exit(s3c64xx_spi_exit);
  1374. MODULE_AUTHOR("Jaswinder Singh <jassi.brar@samsung.com>");
  1375. MODULE_DESCRIPTION("S3C64XX SPI Controller Driver");
  1376. MODULE_LICENSE("GPL");