tegra_asoc_utils.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237
  1. /*
  2. * tegra_asoc_utils.c - Harmony machine ASoC driver
  3. *
  4. * Author: Stephen Warren <swarren@nvidia.com>
  5. * Copyright (C) 2010,2012 - NVIDIA, Inc.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * version 2 as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  19. * 02110-1301 USA
  20. *
  21. */
  22. #include <linux/clk.h>
  23. #include <linux/device.h>
  24. #include <linux/err.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/of.h>
  28. #include "tegra_asoc_utils.h"
  29. int tegra_asoc_utils_set_rate(struct tegra_asoc_utils_data *data, int srate,
  30. int mclk)
  31. {
  32. int new_baseclock;
  33. bool clk_change;
  34. int err;
  35. switch (srate) {
  36. case 11025:
  37. case 22050:
  38. case 44100:
  39. case 88200:
  40. if (data->soc == TEGRA_ASOC_UTILS_SOC_TEGRA20)
  41. new_baseclock = 56448000;
  42. else
  43. new_baseclock = 564480000;
  44. break;
  45. case 8000:
  46. case 16000:
  47. case 32000:
  48. case 48000:
  49. case 64000:
  50. case 96000:
  51. if (data->soc == TEGRA_ASOC_UTILS_SOC_TEGRA20)
  52. new_baseclock = 73728000;
  53. else
  54. new_baseclock = 552960000;
  55. break;
  56. default:
  57. return -EINVAL;
  58. }
  59. clk_change = ((new_baseclock != data->set_baseclock) ||
  60. (mclk != data->set_mclk));
  61. if (!clk_change)
  62. return 0;
  63. data->set_baseclock = 0;
  64. data->set_mclk = 0;
  65. clk_disable_unprepare(data->clk_cdev1);
  66. clk_disable_unprepare(data->clk_pll_a_out0);
  67. clk_disable_unprepare(data->clk_pll_a);
  68. err = clk_set_rate(data->clk_pll_a, new_baseclock);
  69. if (err) {
  70. dev_err(data->dev, "Can't set pll_a rate: %d\n", err);
  71. return err;
  72. }
  73. err = clk_set_rate(data->clk_pll_a_out0, mclk);
  74. if (err) {
  75. dev_err(data->dev, "Can't set pll_a_out0 rate: %d\n", err);
  76. return err;
  77. }
  78. /* Don't set cdev1/extern1 rate; it's locked to pll_a_out0 */
  79. err = clk_prepare_enable(data->clk_pll_a);
  80. if (err) {
  81. dev_err(data->dev, "Can't enable pll_a: %d\n", err);
  82. return err;
  83. }
  84. err = clk_prepare_enable(data->clk_pll_a_out0);
  85. if (err) {
  86. dev_err(data->dev, "Can't enable pll_a_out0: %d\n", err);
  87. return err;
  88. }
  89. err = clk_prepare_enable(data->clk_cdev1);
  90. if (err) {
  91. dev_err(data->dev, "Can't enable cdev1: %d\n", err);
  92. return err;
  93. }
  94. data->set_baseclock = new_baseclock;
  95. data->set_mclk = mclk;
  96. return 0;
  97. }
  98. EXPORT_SYMBOL_GPL(tegra_asoc_utils_set_rate);
  99. int tegra_asoc_utils_set_ac97_rate(struct tegra_asoc_utils_data *data)
  100. {
  101. const int pll_rate = 73728000;
  102. const int ac97_rate = 24576000;
  103. int err;
  104. clk_disable_unprepare(data->clk_cdev1);
  105. clk_disable_unprepare(data->clk_pll_a_out0);
  106. clk_disable_unprepare(data->clk_pll_a);
  107. /*
  108. * AC97 rate is fixed at 24.576MHz and is used for both the host
  109. * controller and the external codec
  110. */
  111. err = clk_set_rate(data->clk_pll_a, pll_rate);
  112. if (err) {
  113. dev_err(data->dev, "Can't set pll_a rate: %d\n", err);
  114. return err;
  115. }
  116. err = clk_set_rate(data->clk_pll_a_out0, ac97_rate);
  117. if (err) {
  118. dev_err(data->dev, "Can't set pll_a_out0 rate: %d\n", err);
  119. return err;
  120. }
  121. /* Don't set cdev1/extern1 rate; it's locked to pll_a_out0 */
  122. err = clk_prepare_enable(data->clk_pll_a);
  123. if (err) {
  124. dev_err(data->dev, "Can't enable pll_a: %d\n", err);
  125. return err;
  126. }
  127. err = clk_prepare_enable(data->clk_pll_a_out0);
  128. if (err) {
  129. dev_err(data->dev, "Can't enable pll_a_out0: %d\n", err);
  130. return err;
  131. }
  132. err = clk_prepare_enable(data->clk_cdev1);
  133. if (err) {
  134. dev_err(data->dev, "Can't enable cdev1: %d\n", err);
  135. return err;
  136. }
  137. data->set_baseclock = pll_rate;
  138. data->set_mclk = ac97_rate;
  139. return 0;
  140. }
  141. EXPORT_SYMBOL_GPL(tegra_asoc_utils_set_ac97_rate);
  142. int tegra_asoc_utils_init(struct tegra_asoc_utils_data *data,
  143. struct device *dev)
  144. {
  145. int ret;
  146. data->dev = dev;
  147. if (of_machine_is_compatible("nvidia,tegra20"))
  148. data->soc = TEGRA_ASOC_UTILS_SOC_TEGRA20;
  149. else if (of_machine_is_compatible("nvidia,tegra30"))
  150. data->soc = TEGRA_ASOC_UTILS_SOC_TEGRA30;
  151. else if (!dev->of_node)
  152. /* non-DT is always Tegra20 */
  153. data->soc = TEGRA_ASOC_UTILS_SOC_TEGRA20;
  154. else
  155. /* DT boot, but unknown SoC */
  156. return -EINVAL;
  157. data->clk_pll_a = clk_get_sys(NULL, "pll_a");
  158. if (IS_ERR(data->clk_pll_a)) {
  159. dev_err(data->dev, "Can't retrieve clk pll_a\n");
  160. ret = PTR_ERR(data->clk_pll_a);
  161. goto err;
  162. }
  163. data->clk_pll_a_out0 = clk_get_sys(NULL, "pll_a_out0");
  164. if (IS_ERR(data->clk_pll_a_out0)) {
  165. dev_err(data->dev, "Can't retrieve clk pll_a_out0\n");
  166. ret = PTR_ERR(data->clk_pll_a_out0);
  167. goto err_put_pll_a;
  168. }
  169. if (data->soc == TEGRA_ASOC_UTILS_SOC_TEGRA20)
  170. data->clk_cdev1 = clk_get_sys(NULL, "cdev1");
  171. else
  172. data->clk_cdev1 = clk_get_sys("extern1", NULL);
  173. if (IS_ERR(data->clk_cdev1)) {
  174. dev_err(data->dev, "Can't retrieve clk cdev1\n");
  175. ret = PTR_ERR(data->clk_cdev1);
  176. goto err_put_pll_a_out0;
  177. }
  178. ret = tegra_asoc_utils_set_rate(data, 44100, 256 * 44100);
  179. if (ret)
  180. goto err_put_cdev1;
  181. return 0;
  182. err_put_cdev1:
  183. clk_put(data->clk_cdev1);
  184. err_put_pll_a_out0:
  185. clk_put(data->clk_pll_a_out0);
  186. err_put_pll_a:
  187. clk_put(data->clk_pll_a);
  188. err:
  189. return ret;
  190. }
  191. EXPORT_SYMBOL_GPL(tegra_asoc_utils_init);
  192. void tegra_asoc_utils_fini(struct tegra_asoc_utils_data *data)
  193. {
  194. clk_put(data->clk_cdev1);
  195. clk_put(data->clk_pll_a_out0);
  196. clk_put(data->clk_pll_a);
  197. }
  198. EXPORT_SYMBOL_GPL(tegra_asoc_utils_fini);
  199. MODULE_AUTHOR("Stephen Warren <swarren@nvidia.com>");
  200. MODULE_DESCRIPTION("Tegra ASoC utility code");
  201. MODULE_LICENSE("GPL");